1e01ee7c6SBasavaraj Natikar /* SPDX-License-Identifier: GPL-2.0-only */
2e01ee7c6SBasavaraj Natikar /*
3e01ee7c6SBasavaraj Natikar * AMD Passthru DMA device driver
4e01ee7c6SBasavaraj Natikar * -- Based on the CCP driver
5e01ee7c6SBasavaraj Natikar *
6e01ee7c6SBasavaraj Natikar * Copyright (C) 2016,2021 Advanced Micro Devices, Inc.
7e01ee7c6SBasavaraj Natikar *
8e01ee7c6SBasavaraj Natikar * Author: Sanjay R Mehta <sanju.mehta@amd.com>
9e01ee7c6SBasavaraj Natikar * Author: Tom Lendacky <thomas.lendacky@amd.com>
10e01ee7c6SBasavaraj Natikar * Author: Gary R Hook <gary.hook@amd.com>
11e01ee7c6SBasavaraj Natikar */
12e01ee7c6SBasavaraj Natikar
13e01ee7c6SBasavaraj Natikar #ifndef __PT_DEV_H__
14e01ee7c6SBasavaraj Natikar #define __PT_DEV_H__
15e01ee7c6SBasavaraj Natikar
16e01ee7c6SBasavaraj Natikar #include <linux/device.h>
17e01ee7c6SBasavaraj Natikar #include <linux/dmaengine.h>
18e01ee7c6SBasavaraj Natikar #include <linux/pci.h>
19e01ee7c6SBasavaraj Natikar #include <linux/spinlock.h>
20e01ee7c6SBasavaraj Natikar #include <linux/mutex.h>
21e01ee7c6SBasavaraj Natikar #include <linux/list.h>
22e01ee7c6SBasavaraj Natikar #include <linux/wait.h>
23e01ee7c6SBasavaraj Natikar #include <linux/dmapool.h>
24e01ee7c6SBasavaraj Natikar
25e01ee7c6SBasavaraj Natikar #include "../../virt-dma.h"
26e01ee7c6SBasavaraj Natikar
27e01ee7c6SBasavaraj Natikar #define MAX_PT_NAME_LEN 16
28e01ee7c6SBasavaraj Natikar #define MAX_DMAPOOL_NAME_LEN 32
29e01ee7c6SBasavaraj Natikar
30e01ee7c6SBasavaraj Natikar #define MAX_HW_QUEUES 1
31e01ee7c6SBasavaraj Natikar #define MAX_CMD_QLEN 100
32e01ee7c6SBasavaraj Natikar
33e01ee7c6SBasavaraj Natikar #define PT_ENGINE_PASSTHRU 5
34e01ee7c6SBasavaraj Natikar
35e01ee7c6SBasavaraj Natikar /* Register Mappings */
36e01ee7c6SBasavaraj Natikar #define IRQ_MASK_REG 0x040
37e01ee7c6SBasavaraj Natikar #define IRQ_STATUS_REG 0x200
38e01ee7c6SBasavaraj Natikar
39e01ee7c6SBasavaraj Natikar #define CMD_Q_ERROR(__qs) ((__qs) & 0x0000003f)
40e01ee7c6SBasavaraj Natikar
41e01ee7c6SBasavaraj Natikar #define CMD_QUEUE_PRIO_OFFSET 0x00
42e01ee7c6SBasavaraj Natikar #define CMD_REQID_CONFIG_OFFSET 0x04
43e01ee7c6SBasavaraj Natikar #define CMD_TIMEOUT_OFFSET 0x08
44e01ee7c6SBasavaraj Natikar #define CMD_PT_VERSION 0x10
45e01ee7c6SBasavaraj Natikar
46e01ee7c6SBasavaraj Natikar #define CMD_Q_CONTROL_BASE 0x0000
47e01ee7c6SBasavaraj Natikar #define CMD_Q_TAIL_LO_BASE 0x0004
48e01ee7c6SBasavaraj Natikar #define CMD_Q_HEAD_LO_BASE 0x0008
49e01ee7c6SBasavaraj Natikar #define CMD_Q_INT_ENABLE_BASE 0x000C
50e01ee7c6SBasavaraj Natikar #define CMD_Q_INTERRUPT_STATUS_BASE 0x0010
51e01ee7c6SBasavaraj Natikar
52e01ee7c6SBasavaraj Natikar #define CMD_Q_STATUS_BASE 0x0100
53e01ee7c6SBasavaraj Natikar #define CMD_Q_INT_STATUS_BASE 0x0104
54e01ee7c6SBasavaraj Natikar #define CMD_Q_DMA_STATUS_BASE 0x0108
55e01ee7c6SBasavaraj Natikar #define CMD_Q_DMA_READ_STATUS_BASE 0x010C
56e01ee7c6SBasavaraj Natikar #define CMD_Q_DMA_WRITE_STATUS_BASE 0x0110
57e01ee7c6SBasavaraj Natikar #define CMD_Q_ABORT_BASE 0x0114
58e01ee7c6SBasavaraj Natikar #define CMD_Q_AX_CACHE_BASE 0x0118
59e01ee7c6SBasavaraj Natikar
60e01ee7c6SBasavaraj Natikar #define CMD_CONFIG_OFFSET 0x1120
61e01ee7c6SBasavaraj Natikar #define CMD_CLK_GATE_CTL_OFFSET 0x6004
62e01ee7c6SBasavaraj Natikar
63e01ee7c6SBasavaraj Natikar #define CMD_DESC_DW0_VAL 0x500012
64e01ee7c6SBasavaraj Natikar
65e01ee7c6SBasavaraj Natikar /* Address offset for virtual queue registers */
66e01ee7c6SBasavaraj Natikar #define CMD_Q_STATUS_INCR 0x1000
67e01ee7c6SBasavaraj Natikar
68e01ee7c6SBasavaraj Natikar /* Bit masks */
69e01ee7c6SBasavaraj Natikar #define CMD_CONFIG_REQID 0
70e01ee7c6SBasavaraj Natikar #define CMD_TIMEOUT_DISABLE 0
71e01ee7c6SBasavaraj Natikar #define CMD_CLK_DYN_GATING_DIS 0
72e01ee7c6SBasavaraj Natikar #define CMD_CLK_SW_GATE_MODE 0
73e01ee7c6SBasavaraj Natikar #define CMD_CLK_GATE_CTL 0
74e01ee7c6SBasavaraj Natikar #define CMD_QUEUE_PRIO GENMASK(2, 1)
75e01ee7c6SBasavaraj Natikar #define CMD_CONFIG_VHB_EN BIT(0)
76e01ee7c6SBasavaraj Natikar #define CMD_CLK_DYN_GATING_EN BIT(0)
77e01ee7c6SBasavaraj Natikar #define CMD_CLK_HW_GATE_MODE BIT(0)
78e01ee7c6SBasavaraj Natikar #define CMD_CLK_GATE_ON_DELAY BIT(12)
79e01ee7c6SBasavaraj Natikar #define CMD_CLK_GATE_OFF_DELAY BIT(12)
80e01ee7c6SBasavaraj Natikar
81e01ee7c6SBasavaraj Natikar #define CMD_CLK_GATE_CONFIG (CMD_CLK_GATE_CTL | \
82e01ee7c6SBasavaraj Natikar CMD_CLK_HW_GATE_MODE | \
83e01ee7c6SBasavaraj Natikar CMD_CLK_GATE_ON_DELAY | \
84e01ee7c6SBasavaraj Natikar CMD_CLK_DYN_GATING_EN | \
85e01ee7c6SBasavaraj Natikar CMD_CLK_GATE_OFF_DELAY)
86e01ee7c6SBasavaraj Natikar
87e01ee7c6SBasavaraj Natikar #define CMD_Q_LEN 32
88e01ee7c6SBasavaraj Natikar #define CMD_Q_RUN BIT(0)
89e01ee7c6SBasavaraj Natikar #define CMD_Q_HALT BIT(1)
90e01ee7c6SBasavaraj Natikar #define CMD_Q_MEM_LOCATION BIT(2)
91e01ee7c6SBasavaraj Natikar #define CMD_Q_SIZE_MASK GENMASK(4, 0)
92e01ee7c6SBasavaraj Natikar #define CMD_Q_SIZE GENMASK(7, 3)
93e01ee7c6SBasavaraj Natikar #define CMD_Q_SHIFT GENMASK(1, 0)
94e01ee7c6SBasavaraj Natikar #define QUEUE_SIZE_VAL ((ffs(CMD_Q_LEN) - 2) & \
95e01ee7c6SBasavaraj Natikar CMD_Q_SIZE_MASK)
96e01ee7c6SBasavaraj Natikar #define Q_PTR_MASK (2 << (QUEUE_SIZE_VAL + 5) - 1)
97e01ee7c6SBasavaraj Natikar #define Q_DESC_SIZE sizeof(struct ptdma_desc)
98e01ee7c6SBasavaraj Natikar #define Q_SIZE(n) (CMD_Q_LEN * (n))
99e01ee7c6SBasavaraj Natikar
100e01ee7c6SBasavaraj Natikar #define INT_COMPLETION BIT(0)
101e01ee7c6SBasavaraj Natikar #define INT_ERROR BIT(1)
102e01ee7c6SBasavaraj Natikar #define INT_QUEUE_STOPPED BIT(2)
103e01ee7c6SBasavaraj Natikar #define INT_EMPTY_QUEUE BIT(3)
104e01ee7c6SBasavaraj Natikar #define SUPPORTED_INTERRUPTS (INT_COMPLETION | INT_ERROR)
105e01ee7c6SBasavaraj Natikar
106e01ee7c6SBasavaraj Natikar /****** Local Storage Block ******/
107e01ee7c6SBasavaraj Natikar #define LSB_START 0
108e01ee7c6SBasavaraj Natikar #define LSB_END 127
109e01ee7c6SBasavaraj Natikar #define LSB_COUNT (LSB_END - LSB_START + 1)
110e01ee7c6SBasavaraj Natikar
111e01ee7c6SBasavaraj Natikar #define PT_DMAPOOL_MAX_SIZE 64
112e01ee7c6SBasavaraj Natikar #define PT_DMAPOOL_ALIGN BIT(5)
113e01ee7c6SBasavaraj Natikar
114e01ee7c6SBasavaraj Natikar #define PT_PASSTHRU_BLOCKSIZE 512
115e01ee7c6SBasavaraj Natikar
116e01ee7c6SBasavaraj Natikar struct pt_device;
117e01ee7c6SBasavaraj Natikar
118e01ee7c6SBasavaraj Natikar struct pt_tasklet_data {
119e01ee7c6SBasavaraj Natikar struct completion completion;
120e01ee7c6SBasavaraj Natikar struct pt_cmd *cmd;
121e01ee7c6SBasavaraj Natikar };
122e01ee7c6SBasavaraj Natikar
123e01ee7c6SBasavaraj Natikar /*
124e01ee7c6SBasavaraj Natikar * struct pt_passthru_engine - pass-through operation
125e01ee7c6SBasavaraj Natikar * without performing DMA mapping
126e01ee7c6SBasavaraj Natikar * @mask: mask to be applied to data
127e01ee7c6SBasavaraj Natikar * @mask_len: length in bytes of mask
128e01ee7c6SBasavaraj Natikar * @src_dma: data to be used for this operation
129e01ee7c6SBasavaraj Natikar * @dst_dma: data produced by this operation
130e01ee7c6SBasavaraj Natikar * @src_len: length in bytes of data used for this operation
131e01ee7c6SBasavaraj Natikar *
132e01ee7c6SBasavaraj Natikar * Variables required to be set when calling pt_enqueue_cmd():
133e01ee7c6SBasavaraj Natikar * - bit_mod, byte_swap, src, dst, src_len
134e01ee7c6SBasavaraj Natikar * - mask, mask_len if bit_mod is not PT_PASSTHRU_BITWISE_NOOP
135e01ee7c6SBasavaraj Natikar */
136e01ee7c6SBasavaraj Natikar struct pt_passthru_engine {
137e01ee7c6SBasavaraj Natikar dma_addr_t mask;
138e01ee7c6SBasavaraj Natikar u32 mask_len; /* In bytes */
139e01ee7c6SBasavaraj Natikar
140e01ee7c6SBasavaraj Natikar dma_addr_t src_dma, dst_dma;
141e01ee7c6SBasavaraj Natikar u64 src_len; /* In bytes */
142e01ee7c6SBasavaraj Natikar };
143e01ee7c6SBasavaraj Natikar
144e01ee7c6SBasavaraj Natikar /*
145e01ee7c6SBasavaraj Natikar * struct pt_cmd - PTDMA operation request
146e01ee7c6SBasavaraj Natikar * @entry: list element
147e01ee7c6SBasavaraj Natikar * @work: work element used for callbacks
148e01ee7c6SBasavaraj Natikar * @pt: PT device to be run on
149e01ee7c6SBasavaraj Natikar * @ret: operation return code
150e01ee7c6SBasavaraj Natikar * @flags: cmd processing flags
151e01ee7c6SBasavaraj Natikar * @engine: PTDMA operation to perform (passthru)
152e01ee7c6SBasavaraj Natikar * @engine_error: PT engine return code
153e01ee7c6SBasavaraj Natikar * @passthru: engine specific structures, refer to specific engine struct below
154e01ee7c6SBasavaraj Natikar * @callback: operation completion callback function
155e01ee7c6SBasavaraj Natikar * @data: parameter value to be supplied to the callback function
156e01ee7c6SBasavaraj Natikar *
157e01ee7c6SBasavaraj Natikar * Variables required to be set when calling pt_enqueue_cmd():
158e01ee7c6SBasavaraj Natikar * - engine, callback
159e01ee7c6SBasavaraj Natikar * - See the operation structures below for what is required for each
160e01ee7c6SBasavaraj Natikar * operation.
161e01ee7c6SBasavaraj Natikar */
162e01ee7c6SBasavaraj Natikar struct pt_cmd {
163e01ee7c6SBasavaraj Natikar struct list_head entry;
164e01ee7c6SBasavaraj Natikar struct work_struct work;
165e01ee7c6SBasavaraj Natikar struct pt_device *pt;
166e01ee7c6SBasavaraj Natikar int ret;
167e01ee7c6SBasavaraj Natikar u32 engine;
168e01ee7c6SBasavaraj Natikar u32 engine_error;
169e01ee7c6SBasavaraj Natikar struct pt_passthru_engine passthru;
170e01ee7c6SBasavaraj Natikar /* Completion callback support */
171e01ee7c6SBasavaraj Natikar void (*pt_cmd_callback)(void *data, int err);
172e01ee7c6SBasavaraj Natikar void *data;
173e01ee7c6SBasavaraj Natikar };
174e01ee7c6SBasavaraj Natikar
175e01ee7c6SBasavaraj Natikar struct pt_dma_desc {
176e01ee7c6SBasavaraj Natikar struct virt_dma_desc vd;
177e01ee7c6SBasavaraj Natikar struct pt_device *pt;
178e01ee7c6SBasavaraj Natikar enum dma_status status;
179e01ee7c6SBasavaraj Natikar size_t len;
180e01ee7c6SBasavaraj Natikar bool issued_to_hw;
181e01ee7c6SBasavaraj Natikar struct pt_cmd pt_cmd;
182e01ee7c6SBasavaraj Natikar };
183e01ee7c6SBasavaraj Natikar
184e01ee7c6SBasavaraj Natikar struct pt_dma_chan {
185e01ee7c6SBasavaraj Natikar struct virt_dma_chan vc;
186e01ee7c6SBasavaraj Natikar struct pt_device *pt;
187*69a47b16SBasavaraj Natikar u32 id;
188e01ee7c6SBasavaraj Natikar };
189e01ee7c6SBasavaraj Natikar
190e01ee7c6SBasavaraj Natikar struct pt_cmd_queue {
191e01ee7c6SBasavaraj Natikar struct pt_device *pt;
192e01ee7c6SBasavaraj Natikar
193e01ee7c6SBasavaraj Natikar /* Queue dma pool */
194e01ee7c6SBasavaraj Natikar struct dma_pool *dma_pool;
195e01ee7c6SBasavaraj Natikar
196e01ee7c6SBasavaraj Natikar /* Queue base address (not necessarily aligned)*/
197e01ee7c6SBasavaraj Natikar struct ptdma_desc *qbase;
198e01ee7c6SBasavaraj Natikar
199e01ee7c6SBasavaraj Natikar /* Aligned queue start address (per requirement) */
200e01ee7c6SBasavaraj Natikar spinlock_t q_lock ____cacheline_aligned;
201e01ee7c6SBasavaraj Natikar unsigned int qidx;
202e01ee7c6SBasavaraj Natikar
203e01ee7c6SBasavaraj Natikar unsigned int qsize;
204e01ee7c6SBasavaraj Natikar dma_addr_t qbase_dma;
205e01ee7c6SBasavaraj Natikar dma_addr_t qdma_tail;
206e01ee7c6SBasavaraj Natikar
207e01ee7c6SBasavaraj Natikar unsigned int active;
208e01ee7c6SBasavaraj Natikar unsigned int suspended;
209e01ee7c6SBasavaraj Natikar
210e01ee7c6SBasavaraj Natikar /* Interrupt flag */
211e01ee7c6SBasavaraj Natikar bool int_en;
212e01ee7c6SBasavaraj Natikar
213e01ee7c6SBasavaraj Natikar /* Register addresses for queue */
214e01ee7c6SBasavaraj Natikar void __iomem *reg_control;
215e01ee7c6SBasavaraj Natikar u32 qcontrol; /* Cached control register */
216e01ee7c6SBasavaraj Natikar
217e01ee7c6SBasavaraj Natikar /* Status values from job */
218e01ee7c6SBasavaraj Natikar u32 int_status;
219e01ee7c6SBasavaraj Natikar u32 q_status;
220e01ee7c6SBasavaraj Natikar u32 q_int_status;
221e01ee7c6SBasavaraj Natikar u32 cmd_error;
222e01ee7c6SBasavaraj Natikar /* Queue Statistics */
223e01ee7c6SBasavaraj Natikar unsigned long total_pt_ops;
224e01ee7c6SBasavaraj Natikar } ____cacheline_aligned;
225e01ee7c6SBasavaraj Natikar
226e01ee7c6SBasavaraj Natikar struct pt_device {
227e01ee7c6SBasavaraj Natikar struct list_head entry;
228e01ee7c6SBasavaraj Natikar
229e01ee7c6SBasavaraj Natikar unsigned int ord;
230e01ee7c6SBasavaraj Natikar char name[MAX_PT_NAME_LEN];
231e01ee7c6SBasavaraj Natikar
232e01ee7c6SBasavaraj Natikar struct device *dev;
233e01ee7c6SBasavaraj Natikar
234e01ee7c6SBasavaraj Natikar /* Bus specific device information */
235e01ee7c6SBasavaraj Natikar struct pt_msix *pt_msix;
236e01ee7c6SBasavaraj Natikar
237e01ee7c6SBasavaraj Natikar struct pt_dev_vdata *dev_vdata;
238e01ee7c6SBasavaraj Natikar
239e01ee7c6SBasavaraj Natikar unsigned int pt_irq;
240e01ee7c6SBasavaraj Natikar
241e01ee7c6SBasavaraj Natikar /* I/O area used for device communication */
242e01ee7c6SBasavaraj Natikar void __iomem *io_regs;
243e01ee7c6SBasavaraj Natikar
244e01ee7c6SBasavaraj Natikar spinlock_t cmd_lock ____cacheline_aligned;
245e01ee7c6SBasavaraj Natikar unsigned int cmd_count;
246e01ee7c6SBasavaraj Natikar struct list_head cmd;
247e01ee7c6SBasavaraj Natikar
248e01ee7c6SBasavaraj Natikar /*
249e01ee7c6SBasavaraj Natikar * The command queue. This represent the queue available on the
250e01ee7c6SBasavaraj Natikar * PTDMA that are available for processing cmds
251e01ee7c6SBasavaraj Natikar */
252e01ee7c6SBasavaraj Natikar struct pt_cmd_queue cmd_q;
253e01ee7c6SBasavaraj Natikar
254e01ee7c6SBasavaraj Natikar /* Support for the DMA Engine capabilities */
255e01ee7c6SBasavaraj Natikar struct dma_device dma_dev;
256e01ee7c6SBasavaraj Natikar struct pt_dma_chan *pt_dma_chan;
257e01ee7c6SBasavaraj Natikar struct kmem_cache *dma_desc_cache;
258e01ee7c6SBasavaraj Natikar
259e01ee7c6SBasavaraj Natikar wait_queue_head_t lsb_queue;
260e01ee7c6SBasavaraj Natikar
261e01ee7c6SBasavaraj Natikar /* Device Statistics */
262e01ee7c6SBasavaraj Natikar unsigned long total_interrupts;
263e01ee7c6SBasavaraj Natikar
264e01ee7c6SBasavaraj Natikar struct pt_tasklet_data tdata;
265*69a47b16SBasavaraj Natikar int ver;
266e01ee7c6SBasavaraj Natikar };
267e01ee7c6SBasavaraj Natikar
268e01ee7c6SBasavaraj Natikar /*
269e01ee7c6SBasavaraj Natikar * descriptor for PTDMA commands
270e01ee7c6SBasavaraj Natikar * 8 32-bit words:
271e01ee7c6SBasavaraj Natikar * word 0: function; engine; control bits
272e01ee7c6SBasavaraj Natikar * word 1: length of source data
273e01ee7c6SBasavaraj Natikar * word 2: low 32 bits of source pointer
274e01ee7c6SBasavaraj Natikar * word 3: upper 16 bits of source pointer; source memory type
275e01ee7c6SBasavaraj Natikar * word 4: low 32 bits of destination pointer
276e01ee7c6SBasavaraj Natikar * word 5: upper 16 bits of destination pointer; destination memory type
277e01ee7c6SBasavaraj Natikar * word 6: reserved 32 bits
278e01ee7c6SBasavaraj Natikar * word 7: reserved 32 bits
279e01ee7c6SBasavaraj Natikar */
280e01ee7c6SBasavaraj Natikar
281e01ee7c6SBasavaraj Natikar #define DWORD0_SOC BIT(0)
282e01ee7c6SBasavaraj Natikar #define DWORD0_IOC BIT(1)
283e01ee7c6SBasavaraj Natikar
284e01ee7c6SBasavaraj Natikar struct dword3 {
285e01ee7c6SBasavaraj Natikar unsigned int src_hi:16;
286e01ee7c6SBasavaraj Natikar unsigned int src_mem:2;
287e01ee7c6SBasavaraj Natikar unsigned int lsb_cxt_id:8;
288e01ee7c6SBasavaraj Natikar unsigned int rsvd1:5;
289e01ee7c6SBasavaraj Natikar unsigned int fixed:1;
290e01ee7c6SBasavaraj Natikar };
291e01ee7c6SBasavaraj Natikar
292e01ee7c6SBasavaraj Natikar struct dword5 {
293e01ee7c6SBasavaraj Natikar unsigned int dst_hi:16;
294e01ee7c6SBasavaraj Natikar unsigned int dst_mem:2;
295e01ee7c6SBasavaraj Natikar unsigned int rsvd1:13;
296e01ee7c6SBasavaraj Natikar unsigned int fixed:1;
297e01ee7c6SBasavaraj Natikar };
298e01ee7c6SBasavaraj Natikar
299e01ee7c6SBasavaraj Natikar struct ptdma_desc {
300e01ee7c6SBasavaraj Natikar u32 dw0;
301e01ee7c6SBasavaraj Natikar u32 length;
302e01ee7c6SBasavaraj Natikar u32 src_lo;
303e01ee7c6SBasavaraj Natikar struct dword3 dw3;
304e01ee7c6SBasavaraj Natikar u32 dst_lo;
305e01ee7c6SBasavaraj Natikar struct dword5 dw5;
306e01ee7c6SBasavaraj Natikar __le32 rsvd1;
307e01ee7c6SBasavaraj Natikar __le32 rsvd2;
308e01ee7c6SBasavaraj Natikar };
309e01ee7c6SBasavaraj Natikar
310e01ee7c6SBasavaraj Natikar /* Structure to hold PT device data */
311e01ee7c6SBasavaraj Natikar struct pt_dev_vdata {
312e01ee7c6SBasavaraj Natikar const unsigned int bar;
313e01ee7c6SBasavaraj Natikar };
314e01ee7c6SBasavaraj Natikar
315e01ee7c6SBasavaraj Natikar int pt_dmaengine_register(struct pt_device *pt);
316e01ee7c6SBasavaraj Natikar void pt_dmaengine_unregister(struct pt_device *pt);
317e01ee7c6SBasavaraj Natikar
318e01ee7c6SBasavaraj Natikar void ptdma_debugfs_setup(struct pt_device *pt);
319e01ee7c6SBasavaraj Natikar int pt_core_init(struct pt_device *pt);
320e01ee7c6SBasavaraj Natikar void pt_core_destroy(struct pt_device *pt);
321e01ee7c6SBasavaraj Natikar
322e01ee7c6SBasavaraj Natikar int pt_core_perform_passthru(struct pt_cmd_queue *cmd_q,
323e01ee7c6SBasavaraj Natikar struct pt_passthru_engine *pt_engine);
324e01ee7c6SBasavaraj Natikar
325e01ee7c6SBasavaraj Natikar void pt_check_status_trans(struct pt_device *pt, struct pt_cmd_queue *cmd_q);
326e01ee7c6SBasavaraj Natikar void pt_start_queue(struct pt_cmd_queue *cmd_q);
327e01ee7c6SBasavaraj Natikar void pt_stop_queue(struct pt_cmd_queue *cmd_q);
328e01ee7c6SBasavaraj Natikar
pt_core_disable_queue_interrupts(struct pt_device * pt)329e01ee7c6SBasavaraj Natikar static inline void pt_core_disable_queue_interrupts(struct pt_device *pt)
330e01ee7c6SBasavaraj Natikar {
331e01ee7c6SBasavaraj Natikar iowrite32(0, pt->cmd_q.reg_control + 0x000C);
332e01ee7c6SBasavaraj Natikar }
333e01ee7c6SBasavaraj Natikar
pt_core_enable_queue_interrupts(struct pt_device * pt)334e01ee7c6SBasavaraj Natikar static inline void pt_core_enable_queue_interrupts(struct pt_device *pt)
335e01ee7c6SBasavaraj Natikar {
336e01ee7c6SBasavaraj Natikar iowrite32(SUPPORTED_INTERRUPTS, pt->cmd_q.reg_control + 0x000C);
337e01ee7c6SBasavaraj Natikar }
338e01ee7c6SBasavaraj Natikar #endif
339