14faf31b4SDan Williams // SPDX-License-Identifier: GPL-2.0-only 24faf31b4SDan Williams /* Copyright(c) 2020 Intel Corporation. All rights reserved. */ 34faf31b4SDan Williams #include <linux/security.h> 44faf31b4SDan Williams #include <linux/debugfs.h> 5fa884345SJonathan Cameron #include <linux/ktime.h> 64faf31b4SDan Williams #include <linux/mutex.h> 7ed83f7caSAlison Schofield #include <asm/unaligned.h> 8d0abf578SAlison Schofield #include <cxlpci.h> 94faf31b4SDan Williams #include <cxlmem.h> 104faf31b4SDan Williams #include <cxl.h> 114faf31b4SDan Williams 124faf31b4SDan Williams #include "core.h" 136ebe28f9SIra Weiny #include "trace.h" 144faf31b4SDan Williams 154faf31b4SDan Williams static bool cxl_raw_allow_all; 164faf31b4SDan Williams 174faf31b4SDan Williams /** 184faf31b4SDan Williams * DOC: cxl mbox 194faf31b4SDan Williams * 204faf31b4SDan Williams * Core implementation of the CXL 2.0 Type-3 Memory Device Mailbox. The 214faf31b4SDan Williams * implementation is used by the cxl_pci driver to initialize the device 224faf31b4SDan Williams * and implement the cxl_mem.h IOCTL UAPI. It also implements the 234faf31b4SDan Williams * backend of the cxl_pmem_ctl() transport for LIBNVDIMM. 244faf31b4SDan Williams */ 254faf31b4SDan Williams 264faf31b4SDan Williams #define cxl_for_each_cmd(cmd) \ 274faf31b4SDan Williams for ((cmd) = &cxl_mem_commands[0]; \ 284faf31b4SDan Williams ((cmd) - cxl_mem_commands) < ARRAY_SIZE(cxl_mem_commands); (cmd)++) 294faf31b4SDan Williams 304faf31b4SDan Williams #define CXL_CMD(_id, sin, sout, _flags) \ 314faf31b4SDan Williams [CXL_MEM_COMMAND_ID_##_id] = { \ 324faf31b4SDan Williams .info = { \ 334faf31b4SDan Williams .id = CXL_MEM_COMMAND_ID_##_id, \ 344faf31b4SDan Williams .size_in = sin, \ 354faf31b4SDan Williams .size_out = sout, \ 364faf31b4SDan Williams }, \ 374faf31b4SDan Williams .opcode = CXL_MBOX_OP_##_id, \ 384faf31b4SDan Williams .flags = _flags, \ 394faf31b4SDan Williams } 404faf31b4SDan Williams 4126f89535SAlison Schofield #define CXL_VARIABLE_PAYLOAD ~0U 424faf31b4SDan Williams /* 434faf31b4SDan Williams * This table defines the supported mailbox commands for the driver. This table 444faf31b4SDan Williams * is made up of a UAPI structure. Non-negative values as parameters in the 454faf31b4SDan Williams * table will be validated against the user's input. For example, if size_in is 464faf31b4SDan Williams * 0, and the user passed in 1, it is an error. 474faf31b4SDan Williams */ 484faf31b4SDan Williams static struct cxl_mem_command cxl_mem_commands[CXL_MEM_COMMAND_ID_MAX] = { 494faf31b4SDan Williams CXL_CMD(IDENTIFY, 0, 0x43, CXL_CMD_FLAG_FORCE_ENABLE), 504faf31b4SDan Williams #ifdef CONFIG_CXL_MEM_RAW_COMMANDS 5126f89535SAlison Schofield CXL_CMD(RAW, CXL_VARIABLE_PAYLOAD, CXL_VARIABLE_PAYLOAD, 0), 524faf31b4SDan Williams #endif 5326f89535SAlison Schofield CXL_CMD(GET_SUPPORTED_LOGS, 0, CXL_VARIABLE_PAYLOAD, CXL_CMD_FLAG_FORCE_ENABLE), 544faf31b4SDan Williams CXL_CMD(GET_FW_INFO, 0, 0x50, 0), 554faf31b4SDan Williams CXL_CMD(GET_PARTITION_INFO, 0, 0x20, 0), 5626f89535SAlison Schofield CXL_CMD(GET_LSA, 0x8, CXL_VARIABLE_PAYLOAD, 0), 574faf31b4SDan Williams CXL_CMD(GET_HEALTH_INFO, 0, 0x12, 0), 5826f89535SAlison Schofield CXL_CMD(GET_LOG, 0x18, CXL_VARIABLE_PAYLOAD, CXL_CMD_FLAG_FORCE_ENABLE), 59940325adSSrinivasulu Thanneeru CXL_CMD(GET_LOG_CAPS, 0x10, 0x4, 0), 60206f9fa9SSrinivasulu Thanneeru CXL_CMD(CLEAR_LOG, 0x10, 0, 0), 61940325adSSrinivasulu Thanneeru CXL_CMD(GET_SUP_LOG_SUBLIST, 0x2, CXL_VARIABLE_PAYLOAD, 0), 624faf31b4SDan Williams CXL_CMD(SET_PARTITION_INFO, 0x0a, 0, 0), 6326f89535SAlison Schofield CXL_CMD(SET_LSA, CXL_VARIABLE_PAYLOAD, 0, 0), 644faf31b4SDan Williams CXL_CMD(GET_ALERT_CONFIG, 0, 0x10, 0), 654faf31b4SDan Williams CXL_CMD(SET_ALERT_CONFIG, 0xc, 0, 0), 664faf31b4SDan Williams CXL_CMD(GET_SHUTDOWN_STATE, 0, 0x1, 0), 674faf31b4SDan Williams CXL_CMD(SET_SHUTDOWN_STATE, 0x1, 0, 0), 684faf31b4SDan Williams CXL_CMD(GET_SCAN_MEDIA_CAPS, 0x10, 0x4, 0), 69cb46fca8SDavidlohr Bueso CXL_CMD(GET_TIMESTAMP, 0, 0x8, 0), 704faf31b4SDan Williams }; 714faf31b4SDan Williams 724faf31b4SDan Williams /* 734faf31b4SDan Williams * Commands that RAW doesn't permit. The rationale for each: 744faf31b4SDan Williams * 754faf31b4SDan Williams * CXL_MBOX_OP_ACTIVATE_FW: Firmware activation requires adjustment / 764faf31b4SDan Williams * coordination of transaction timeout values at the root bridge level. 774faf31b4SDan Williams * 784faf31b4SDan Williams * CXL_MBOX_OP_SET_PARTITION_INFO: The device memory map may change live 794faf31b4SDan Williams * and needs to be coordinated with HDM updates. 804faf31b4SDan Williams * 814faf31b4SDan Williams * CXL_MBOX_OP_SET_LSA: The label storage area may be cached by the 824faf31b4SDan Williams * driver and any writes from userspace invalidates those contents. 834faf31b4SDan Williams * 844faf31b4SDan Williams * CXL_MBOX_OP_SET_SHUTDOWN_STATE: Set shutdown state assumes no writes 854faf31b4SDan Williams * to the device after it is marked clean, userspace can not make that 864faf31b4SDan Williams * assertion. 874faf31b4SDan Williams * 884faf31b4SDan Williams * CXL_MBOX_OP_[GET_]SCAN_MEDIA: The kernel provides a native error list that 894faf31b4SDan Williams * is kept up to date with patrol notifications and error management. 90dec441d3SAlison Schofield * 91dec441d3SAlison Schofield * CXL_MBOX_OP_[GET_,INJECT_,CLEAR_]POISON: These commands require kernel 92dec441d3SAlison Schofield * driver orchestration for safety. 934faf31b4SDan Williams */ 944faf31b4SDan Williams static u16 cxl_disabled_raw_commands[] = { 954faf31b4SDan Williams CXL_MBOX_OP_ACTIVATE_FW, 964faf31b4SDan Williams CXL_MBOX_OP_SET_PARTITION_INFO, 974faf31b4SDan Williams CXL_MBOX_OP_SET_LSA, 984faf31b4SDan Williams CXL_MBOX_OP_SET_SHUTDOWN_STATE, 994faf31b4SDan Williams CXL_MBOX_OP_SCAN_MEDIA, 1004faf31b4SDan Williams CXL_MBOX_OP_GET_SCAN_MEDIA, 101dec441d3SAlison Schofield CXL_MBOX_OP_GET_POISON, 102dec441d3SAlison Schofield CXL_MBOX_OP_INJECT_POISON, 103dec441d3SAlison Schofield CXL_MBOX_OP_CLEAR_POISON, 1044faf31b4SDan Williams }; 1054faf31b4SDan Williams 1064faf31b4SDan Williams /* 1074faf31b4SDan Williams * Command sets that RAW doesn't permit. All opcodes in this set are 1084faf31b4SDan Williams * disabled because they pass plain text security payloads over the 1094faf31b4SDan Williams * user/kernel boundary. This functionality is intended to be wrapped 1104faf31b4SDan Williams * behind the keys ABI which allows for encrypted payloads in the UAPI 1114faf31b4SDan Williams */ 1124faf31b4SDan Williams static u8 security_command_sets[] = { 1134faf31b4SDan Williams 0x44, /* Sanitize */ 1144faf31b4SDan Williams 0x45, /* Persistent Memory Data-at-rest Security */ 1154faf31b4SDan Williams 0x46, /* Security Passthrough */ 1164faf31b4SDan Williams }; 1174faf31b4SDan Williams 1184faf31b4SDan Williams static bool cxl_is_security_command(u16 opcode) 1194faf31b4SDan Williams { 1204faf31b4SDan Williams int i; 1214faf31b4SDan Williams 1224faf31b4SDan Williams for (i = 0; i < ARRAY_SIZE(security_command_sets); i++) 1234faf31b4SDan Williams if (security_command_sets[i] == (opcode >> 8)) 1244faf31b4SDan Williams return true; 1254faf31b4SDan Williams return false; 1264faf31b4SDan Williams } 1274faf31b4SDan Williams 128ad64f595SDavidlohr Bueso static void cxl_set_security_cmd_enabled(struct cxl_security_state *security, 129ad64f595SDavidlohr Bueso u16 opcode) 130ad64f595SDavidlohr Bueso { 131ad64f595SDavidlohr Bueso switch (opcode) { 132ad64f595SDavidlohr Bueso case CXL_MBOX_OP_SANITIZE: 133ad64f595SDavidlohr Bueso set_bit(CXL_SEC_ENABLED_SANITIZE, security->enabled_cmds); 134ad64f595SDavidlohr Bueso break; 135ad64f595SDavidlohr Bueso case CXL_MBOX_OP_SECURE_ERASE: 136ad64f595SDavidlohr Bueso set_bit(CXL_SEC_ENABLED_SECURE_ERASE, 137ad64f595SDavidlohr Bueso security->enabled_cmds); 138ad64f595SDavidlohr Bueso break; 139ad64f595SDavidlohr Bueso case CXL_MBOX_OP_GET_SECURITY_STATE: 140ad64f595SDavidlohr Bueso set_bit(CXL_SEC_ENABLED_GET_SECURITY_STATE, 141ad64f595SDavidlohr Bueso security->enabled_cmds); 142ad64f595SDavidlohr Bueso break; 143ad64f595SDavidlohr Bueso case CXL_MBOX_OP_SET_PASSPHRASE: 144ad64f595SDavidlohr Bueso set_bit(CXL_SEC_ENABLED_SET_PASSPHRASE, 145ad64f595SDavidlohr Bueso security->enabled_cmds); 146ad64f595SDavidlohr Bueso break; 147ad64f595SDavidlohr Bueso case CXL_MBOX_OP_DISABLE_PASSPHRASE: 148ad64f595SDavidlohr Bueso set_bit(CXL_SEC_ENABLED_DISABLE_PASSPHRASE, 149ad64f595SDavidlohr Bueso security->enabled_cmds); 150ad64f595SDavidlohr Bueso break; 151ad64f595SDavidlohr Bueso case CXL_MBOX_OP_UNLOCK: 152ad64f595SDavidlohr Bueso set_bit(CXL_SEC_ENABLED_UNLOCK, security->enabled_cmds); 153ad64f595SDavidlohr Bueso break; 154ad64f595SDavidlohr Bueso case CXL_MBOX_OP_FREEZE_SECURITY: 155ad64f595SDavidlohr Bueso set_bit(CXL_SEC_ENABLED_FREEZE_SECURITY, 156ad64f595SDavidlohr Bueso security->enabled_cmds); 157ad64f595SDavidlohr Bueso break; 158ad64f595SDavidlohr Bueso case CXL_MBOX_OP_PASSPHRASE_SECURE_ERASE: 159ad64f595SDavidlohr Bueso set_bit(CXL_SEC_ENABLED_PASSPHRASE_SECURE_ERASE, 160ad64f595SDavidlohr Bueso security->enabled_cmds); 161ad64f595SDavidlohr Bueso break; 162ad64f595SDavidlohr Bueso default: 163ad64f595SDavidlohr Bueso break; 164ad64f595SDavidlohr Bueso } 165ad64f595SDavidlohr Bueso } 166ad64f595SDavidlohr Bueso 167d0abf578SAlison Schofield static bool cxl_is_poison_command(u16 opcode) 168d0abf578SAlison Schofield { 169d0abf578SAlison Schofield #define CXL_MBOX_OP_POISON_CMDS 0x43 170d0abf578SAlison Schofield 171d0abf578SAlison Schofield if ((opcode >> 8) == CXL_MBOX_OP_POISON_CMDS) 172d0abf578SAlison Schofield return true; 173d0abf578SAlison Schofield 174d0abf578SAlison Schofield return false; 175d0abf578SAlison Schofield } 176d0abf578SAlison Schofield 177d0abf578SAlison Schofield static void cxl_set_poison_cmd_enabled(struct cxl_poison_state *poison, 178d0abf578SAlison Schofield u16 opcode) 179d0abf578SAlison Schofield { 180d0abf578SAlison Schofield switch (opcode) { 181d0abf578SAlison Schofield case CXL_MBOX_OP_GET_POISON: 182d0abf578SAlison Schofield set_bit(CXL_POISON_ENABLED_LIST, poison->enabled_cmds); 183d0abf578SAlison Schofield break; 184d0abf578SAlison Schofield case CXL_MBOX_OP_INJECT_POISON: 185d0abf578SAlison Schofield set_bit(CXL_POISON_ENABLED_INJECT, poison->enabled_cmds); 186d0abf578SAlison Schofield break; 187d0abf578SAlison Schofield case CXL_MBOX_OP_CLEAR_POISON: 188d0abf578SAlison Schofield set_bit(CXL_POISON_ENABLED_CLEAR, poison->enabled_cmds); 189d0abf578SAlison Schofield break; 190d0abf578SAlison Schofield case CXL_MBOX_OP_GET_SCAN_MEDIA_CAPS: 191d0abf578SAlison Schofield set_bit(CXL_POISON_ENABLED_SCAN_CAPS, poison->enabled_cmds); 192d0abf578SAlison Schofield break; 193d0abf578SAlison Schofield case CXL_MBOX_OP_SCAN_MEDIA: 194d0abf578SAlison Schofield set_bit(CXL_POISON_ENABLED_SCAN_MEDIA, poison->enabled_cmds); 195d0abf578SAlison Schofield break; 196d0abf578SAlison Schofield case CXL_MBOX_OP_GET_SCAN_MEDIA: 197d0abf578SAlison Schofield set_bit(CXL_POISON_ENABLED_SCAN_RESULTS, poison->enabled_cmds); 198d0abf578SAlison Schofield break; 199d0abf578SAlison Schofield default: 200d0abf578SAlison Schofield break; 201d0abf578SAlison Schofield } 202d0abf578SAlison Schofield } 203d0abf578SAlison Schofield 2044faf31b4SDan Williams static struct cxl_mem_command *cxl_mem_find_command(u16 opcode) 2054faf31b4SDan Williams { 2064faf31b4SDan Williams struct cxl_mem_command *c; 2074faf31b4SDan Williams 2084faf31b4SDan Williams cxl_for_each_cmd(c) 2094faf31b4SDan Williams if (c->opcode == opcode) 2104faf31b4SDan Williams return c; 2114faf31b4SDan Williams 2124faf31b4SDan Williams return NULL; 2134faf31b4SDan Williams } 2144faf31b4SDan Williams 21582b8ba29SAlison Schofield static const char *cxl_mem_opcode_to_name(u16 opcode) 21682b8ba29SAlison Schofield { 21782b8ba29SAlison Schofield struct cxl_mem_command *c; 21882b8ba29SAlison Schofield 21982b8ba29SAlison Schofield c = cxl_mem_find_command(opcode); 22082b8ba29SAlison Schofield if (!c) 22182b8ba29SAlison Schofield return NULL; 22282b8ba29SAlison Schofield 22382b8ba29SAlison Schofield return cxl_command_names[c->info.id].name; 22482b8ba29SAlison Schofield } 22582b8ba29SAlison Schofield 2264faf31b4SDan Williams /** 2275331cdf4SDan Williams * cxl_internal_send_cmd() - Kernel internal interface to send a mailbox command 22859f8d151SDan Williams * @mds: The driver data for the operation 2295331cdf4SDan Williams * @mbox_cmd: initialized command to execute 2304faf31b4SDan Williams * 231ee92c7e2SDavidlohr Bueso * Context: Any context. 2324faf31b4SDan Williams * Return: 2334faf31b4SDan Williams * * %>=0 - Number of bytes returned in @out. 2344faf31b4SDan Williams * * %-E2BIG - Payload is too large for hardware. 2354faf31b4SDan Williams * * %-EBUSY - Couldn't acquire exclusive mailbox access. 2364faf31b4SDan Williams * * %-EFAULT - Hardware error occurred. 2374faf31b4SDan Williams * * %-ENXIO - Command completed, but device reported an error. 2384faf31b4SDan Williams * * %-EIO - Unexpected output size. 2394faf31b4SDan Williams * 2404faf31b4SDan Williams * Mailbox commands may execute successfully yet the device itself reported an 2414faf31b4SDan Williams * error. While this distinction can be useful for commands from userspace, the 2424faf31b4SDan Williams * kernel will only be able to use results when both are successful. 2434faf31b4SDan Williams */ 24459f8d151SDan Williams int cxl_internal_send_cmd(struct cxl_memdev_state *mds, 2455331cdf4SDan Williams struct cxl_mbox_cmd *mbox_cmd) 2464faf31b4SDan Williams { 247*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 2482aeaf663SDan Williams size_t out_size, min_out; 2494faf31b4SDan Williams int rc; 2504faf31b4SDan Williams 251*8d8081ceSDave Jiang if (mbox_cmd->size_in > cxl_mbox->payload_size || 252*8d8081ceSDave Jiang mbox_cmd->size_out > cxl_mbox->payload_size) 2534faf31b4SDan Williams return -E2BIG; 2544faf31b4SDan Williams 2555331cdf4SDan Williams out_size = mbox_cmd->size_out; 2562aeaf663SDan Williams min_out = mbox_cmd->min_out; 257*8d8081ceSDave Jiang rc = cxl_mbox->mbox_send(cxl_mbox, mbox_cmd); 258623c0751SRobert Richter /* 259623c0751SRobert Richter * EIO is reserved for a payload size mismatch and mbox_send() 260623c0751SRobert Richter * may not return this error. 261623c0751SRobert Richter */ 262623c0751SRobert Richter if (WARN_ONCE(rc == -EIO, "Bad return code: -EIO")) 263623c0751SRobert Richter return -ENXIO; 2644faf31b4SDan Williams if (rc) 2654faf31b4SDan Williams return rc; 2664faf31b4SDan Williams 267ccadf131SDavidlohr Bueso if (mbox_cmd->return_code != CXL_MBOX_CMD_RC_SUCCESS && 268ccadf131SDavidlohr Bueso mbox_cmd->return_code != CXL_MBOX_CMD_RC_BACKGROUND) 2695331cdf4SDan Williams return cxl_mbox_cmd_rc2errno(mbox_cmd); 2704faf31b4SDan Williams 2712aeaf663SDan Williams if (!out_size) 2722aeaf663SDan Williams return 0; 2732aeaf663SDan Williams 2744faf31b4SDan Williams /* 2752aeaf663SDan Williams * Variable sized output needs to at least satisfy the caller's 2762aeaf663SDan Williams * minimum if not the fully requested size. 2774faf31b4SDan Williams */ 2782aeaf663SDan Williams if (min_out == 0) 2792aeaf663SDan Williams min_out = out_size; 2802aeaf663SDan Williams 2812aeaf663SDan Williams if (mbox_cmd->size_out < min_out) 2824faf31b4SDan Williams return -EIO; 2834faf31b4SDan Williams return 0; 2844faf31b4SDan Williams } 2855331cdf4SDan Williams EXPORT_SYMBOL_NS_GPL(cxl_internal_send_cmd, CXL); 2864faf31b4SDan Williams 2874faf31b4SDan Williams static bool cxl_mem_raw_command_allowed(u16 opcode) 2884faf31b4SDan Williams { 2894faf31b4SDan Williams int i; 2904faf31b4SDan Williams 2914faf31b4SDan Williams if (!IS_ENABLED(CONFIG_CXL_MEM_RAW_COMMANDS)) 2924faf31b4SDan Williams return false; 2934faf31b4SDan Williams 2944faf31b4SDan Williams if (security_locked_down(LOCKDOWN_PCI_ACCESS)) 2954faf31b4SDan Williams return false; 2964faf31b4SDan Williams 2974faf31b4SDan Williams if (cxl_raw_allow_all) 2984faf31b4SDan Williams return true; 2994faf31b4SDan Williams 3004faf31b4SDan Williams if (cxl_is_security_command(opcode)) 3014faf31b4SDan Williams return false; 3024faf31b4SDan Williams 3034faf31b4SDan Williams for (i = 0; i < ARRAY_SIZE(cxl_disabled_raw_commands); i++) 3044faf31b4SDan Williams if (cxl_disabled_raw_commands[i] == opcode) 3054faf31b4SDan Williams return false; 3064faf31b4SDan Williams 3074faf31b4SDan Williams return true; 3084faf31b4SDan Williams } 3094faf31b4SDan Williams 3106179045cSAlison Schofield /** 3116179045cSAlison Schofield * cxl_payload_from_user_allowed() - Check contents of in_payload. 3126179045cSAlison Schofield * @opcode: The mailbox command opcode. 3136179045cSAlison Schofield * @payload_in: Pointer to the input payload passed in from user space. 3146179045cSAlison Schofield * 3156179045cSAlison Schofield * Return: 3166179045cSAlison Schofield * * true - payload_in passes check for @opcode. 3176179045cSAlison Schofield * * false - payload_in contains invalid or unsupported values. 3186179045cSAlison Schofield * 3196179045cSAlison Schofield * The driver may inspect payload contents before sending a mailbox 3206179045cSAlison Schofield * command from user space to the device. The intent is to reject 3216179045cSAlison Schofield * commands with input payloads that are known to be unsafe. This 3226179045cSAlison Schofield * check is not intended to replace the users careful selection of 3236179045cSAlison Schofield * mailbox command parameters and makes no guarantee that the user 3246179045cSAlison Schofield * command will succeed, nor that it is appropriate. 3256179045cSAlison Schofield * 3266179045cSAlison Schofield * The specific checks are determined by the opcode. 3276179045cSAlison Schofield */ 3286179045cSAlison Schofield static bool cxl_payload_from_user_allowed(u16 opcode, void *payload_in) 3296179045cSAlison Schofield { 3306179045cSAlison Schofield switch (opcode) { 3316179045cSAlison Schofield case CXL_MBOX_OP_SET_PARTITION_INFO: { 3326179045cSAlison Schofield struct cxl_mbox_set_partition_info *pi = payload_in; 3336179045cSAlison Schofield 33435e01667SDan Carpenter if (pi->flags & CXL_SET_PARTITION_IMMEDIATE_FLAG) 3356179045cSAlison Schofield return false; 3366179045cSAlison Schofield break; 3376179045cSAlison Schofield } 338206f9fa9SSrinivasulu Thanneeru case CXL_MBOX_OP_CLEAR_LOG: { 339206f9fa9SSrinivasulu Thanneeru const uuid_t *uuid = (uuid_t *)payload_in; 340206f9fa9SSrinivasulu Thanneeru 341206f9fa9SSrinivasulu Thanneeru /* 342206f9fa9SSrinivasulu Thanneeru * Restrict the ‘Clear log’ action to only apply to 343206f9fa9SSrinivasulu Thanneeru * Vendor debug logs. 344206f9fa9SSrinivasulu Thanneeru */ 345206f9fa9SSrinivasulu Thanneeru return uuid_equal(uuid, &DEFINE_CXL_VENDOR_DEBUG_UUID); 346206f9fa9SSrinivasulu Thanneeru } 3476179045cSAlison Schofield default: 3486179045cSAlison Schofield break; 3496179045cSAlison Schofield } 3506179045cSAlison Schofield return true; 3516179045cSAlison Schofield } 3526179045cSAlison Schofield 35363cf60b7SAlison Schofield static int cxl_mbox_cmd_ctor(struct cxl_mbox_cmd *mbox, 35459f8d151SDan Williams struct cxl_memdev_state *mds, u16 opcode, 35563cf60b7SAlison Schofield size_t in_size, size_t out_size, u64 in_payload) 35663cf60b7SAlison Schofield { 357*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 35863cf60b7SAlison Schofield *mbox = (struct cxl_mbox_cmd) { 35963cf60b7SAlison Schofield .opcode = opcode, 36063cf60b7SAlison Schofield .size_in = in_size, 36163cf60b7SAlison Schofield }; 36263cf60b7SAlison Schofield 36363cf60b7SAlison Schofield if (in_size) { 36463cf60b7SAlison Schofield mbox->payload_in = vmemdup_user(u64_to_user_ptr(in_payload), 36563cf60b7SAlison Schofield in_size); 366280302f0SAlison Schofield if (IS_ERR(mbox->payload_in)) 36763cf60b7SAlison Schofield return PTR_ERR(mbox->payload_in); 3686179045cSAlison Schofield 3696179045cSAlison Schofield if (!cxl_payload_from_user_allowed(opcode, mbox->payload_in)) { 37059f8d151SDan Williams dev_dbg(mds->cxlds.dev, "%s: input payload not allowed\n", 3716179045cSAlison Schofield cxl_mem_opcode_to_name(opcode)); 3726179045cSAlison Schofield kvfree(mbox->payload_in); 3736179045cSAlison Schofield return -EBUSY; 3746179045cSAlison Schofield } 37563cf60b7SAlison Schofield } 37663cf60b7SAlison Schofield 37763cf60b7SAlison Schofield /* Prepare to handle a full payload for variable sized output */ 37826f89535SAlison Schofield if (out_size == CXL_VARIABLE_PAYLOAD) 379*8d8081ceSDave Jiang mbox->size_out = cxl_mbox->payload_size; 38063cf60b7SAlison Schofield else 38163cf60b7SAlison Schofield mbox->size_out = out_size; 38263cf60b7SAlison Schofield 38363cf60b7SAlison Schofield if (mbox->size_out) { 38463cf60b7SAlison Schofield mbox->payload_out = kvzalloc(mbox->size_out, GFP_KERNEL); 38563cf60b7SAlison Schofield if (!mbox->payload_out) { 38663cf60b7SAlison Schofield kvfree(mbox->payload_in); 38763cf60b7SAlison Schofield return -ENOMEM; 38863cf60b7SAlison Schofield } 38963cf60b7SAlison Schofield } 39063cf60b7SAlison Schofield return 0; 39163cf60b7SAlison Schofield } 39263cf60b7SAlison Schofield 39363cf60b7SAlison Schofield static void cxl_mbox_cmd_dtor(struct cxl_mbox_cmd *mbox) 39463cf60b7SAlison Schofield { 39563cf60b7SAlison Schofield kvfree(mbox->payload_in); 39663cf60b7SAlison Schofield kvfree(mbox->payload_out); 39763cf60b7SAlison Schofield } 39863cf60b7SAlison Schofield 3996dd0e5ccSAlison Schofield static int cxl_to_mem_cmd_raw(struct cxl_mem_command *mem_cmd, 4006dd0e5ccSAlison Schofield const struct cxl_send_command *send_cmd, 40159f8d151SDan Williams struct cxl_memdev_state *mds) 4026dd0e5ccSAlison Schofield { 403*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 404*8d8081ceSDave Jiang 4056dd0e5ccSAlison Schofield if (send_cmd->raw.rsvd) 4066dd0e5ccSAlison Schofield return -EINVAL; 4076dd0e5ccSAlison Schofield 4086dd0e5ccSAlison Schofield /* 4096dd0e5ccSAlison Schofield * Unlike supported commands, the output size of RAW commands 4106dd0e5ccSAlison Schofield * gets passed along without further checking, so it must be 4116dd0e5ccSAlison Schofield * validated here. 4126dd0e5ccSAlison Schofield */ 413*8d8081ceSDave Jiang if (send_cmd->out.size > cxl_mbox->payload_size) 4146dd0e5ccSAlison Schofield return -EINVAL; 4156dd0e5ccSAlison Schofield 4166dd0e5ccSAlison Schofield if (!cxl_mem_raw_command_allowed(send_cmd->raw.opcode)) 4176dd0e5ccSAlison Schofield return -EPERM; 4186dd0e5ccSAlison Schofield 41959f8d151SDan Williams dev_WARN_ONCE(mds->cxlds.dev, true, "raw command path used\n"); 42039ed8da4SAlison Schofield 4216dd0e5ccSAlison Schofield *mem_cmd = (struct cxl_mem_command) { 4226dd0e5ccSAlison Schofield .info = { 4236dd0e5ccSAlison Schofield .id = CXL_MEM_COMMAND_ID_RAW, 4246dd0e5ccSAlison Schofield .size_in = send_cmd->in.size, 4256dd0e5ccSAlison Schofield .size_out = send_cmd->out.size, 4266dd0e5ccSAlison Schofield }, 4276dd0e5ccSAlison Schofield .opcode = send_cmd->raw.opcode 4286dd0e5ccSAlison Schofield }; 4296dd0e5ccSAlison Schofield 4306dd0e5ccSAlison Schofield return 0; 4316dd0e5ccSAlison Schofield } 4326dd0e5ccSAlison Schofield 4336dd0e5ccSAlison Schofield static int cxl_to_mem_cmd(struct cxl_mem_command *mem_cmd, 4346dd0e5ccSAlison Schofield const struct cxl_send_command *send_cmd, 43559f8d151SDan Williams struct cxl_memdev_state *mds) 4366dd0e5ccSAlison Schofield { 4376dd0e5ccSAlison Schofield struct cxl_mem_command *c = &cxl_mem_commands[send_cmd->id]; 4386dd0e5ccSAlison Schofield const struct cxl_command_info *info = &c->info; 4396dd0e5ccSAlison Schofield 4406dd0e5ccSAlison Schofield if (send_cmd->flags & ~CXL_MEM_COMMAND_FLAG_MASK) 4416dd0e5ccSAlison Schofield return -EINVAL; 4426dd0e5ccSAlison Schofield 4436dd0e5ccSAlison Schofield if (send_cmd->rsvd) 4446dd0e5ccSAlison Schofield return -EINVAL; 4456dd0e5ccSAlison Schofield 4466dd0e5ccSAlison Schofield if (send_cmd->in.rsvd || send_cmd->out.rsvd) 4476dd0e5ccSAlison Schofield return -EINVAL; 4486dd0e5ccSAlison Schofield 4496dd0e5ccSAlison Schofield /* Check that the command is enabled for hardware */ 45059f8d151SDan Williams if (!test_bit(info->id, mds->enabled_cmds)) 4516dd0e5ccSAlison Schofield return -ENOTTY; 4526dd0e5ccSAlison Schofield 4536dd0e5ccSAlison Schofield /* Check that the command is not claimed for exclusive kernel use */ 45459f8d151SDan Williams if (test_bit(info->id, mds->exclusive_cmds)) 4556dd0e5ccSAlison Schofield return -EBUSY; 4566dd0e5ccSAlison Schofield 4576dd0e5ccSAlison Schofield /* Check the input buffer is the expected size */ 458e35f5718SVishal Verma if ((info->size_in != CXL_VARIABLE_PAYLOAD) && 459e35f5718SVishal Verma (info->size_in != send_cmd->in.size)) 4606dd0e5ccSAlison Schofield return -ENOMEM; 4616dd0e5ccSAlison Schofield 4626dd0e5ccSAlison Schofield /* Check the output buffer is at least large enough */ 463e35f5718SVishal Verma if ((info->size_out != CXL_VARIABLE_PAYLOAD) && 464e35f5718SVishal Verma (send_cmd->out.size < info->size_out)) 4656dd0e5ccSAlison Schofield return -ENOMEM; 4666dd0e5ccSAlison Schofield 4676dd0e5ccSAlison Schofield *mem_cmd = (struct cxl_mem_command) { 4686dd0e5ccSAlison Schofield .info = { 4696dd0e5ccSAlison Schofield .id = info->id, 4706dd0e5ccSAlison Schofield .flags = info->flags, 4716dd0e5ccSAlison Schofield .size_in = send_cmd->in.size, 4726dd0e5ccSAlison Schofield .size_out = send_cmd->out.size, 4736dd0e5ccSAlison Schofield }, 4746dd0e5ccSAlison Schofield .opcode = c->opcode 4756dd0e5ccSAlison Schofield }; 4766dd0e5ccSAlison Schofield 4776dd0e5ccSAlison Schofield return 0; 4786dd0e5ccSAlison Schofield } 4796dd0e5ccSAlison Schofield 4804faf31b4SDan Williams /** 4814faf31b4SDan Williams * cxl_validate_cmd_from_user() - Check fields for CXL_MEM_SEND_COMMAND. 4829ae016aeSAlison Schofield * @mbox_cmd: Sanitized and populated &struct cxl_mbox_cmd. 48359f8d151SDan Williams * @mds: The driver data for the operation 4844faf31b4SDan Williams * @send_cmd: &struct cxl_send_command copied in from userspace. 4854faf31b4SDan Williams * 4864faf31b4SDan Williams * Return: 4874faf31b4SDan Williams * * %0 - @out_cmd is ready to send. 4884faf31b4SDan Williams * * %-ENOTTY - Invalid command specified. 4894faf31b4SDan Williams * * %-EINVAL - Reserved fields or invalid values were used. 4904faf31b4SDan Williams * * %-ENOMEM - Input or output buffer wasn't sized properly. 4914faf31b4SDan Williams * * %-EPERM - Attempted to use a protected command. 49212f3856aSDan Williams * * %-EBUSY - Kernel has claimed exclusive access to this opcode 4934faf31b4SDan Williams * 4942dd5600aSAlison Schofield * The result of this command is a fully validated command in @mbox_cmd that is 4954faf31b4SDan Williams * safe to send to the hardware. 4964faf31b4SDan Williams */ 4979ae016aeSAlison Schofield static int cxl_validate_cmd_from_user(struct cxl_mbox_cmd *mbox_cmd, 49859f8d151SDan Williams struct cxl_memdev_state *mds, 4992dd5600aSAlison Schofield const struct cxl_send_command *send_cmd) 5004faf31b4SDan Williams { 501*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 5022dd5600aSAlison Schofield struct cxl_mem_command mem_cmd; 5039ae016aeSAlison Schofield int rc; 5049ae016aeSAlison Schofield 5054faf31b4SDan Williams if (send_cmd->id == 0 || send_cmd->id >= CXL_MEM_COMMAND_ID_MAX) 5064faf31b4SDan Williams return -ENOTTY; 5074faf31b4SDan Williams 5084faf31b4SDan Williams /* 5094faf31b4SDan Williams * The user can never specify an input payload larger than what hardware 5104faf31b4SDan Williams * supports, but output can be arbitrarily large (simply write out as 5114faf31b4SDan Williams * much data as the hardware provides). 5124faf31b4SDan Williams */ 513*8d8081ceSDave Jiang if (send_cmd->in.size > cxl_mbox->payload_size) 5144faf31b4SDan Williams return -EINVAL; 5154faf31b4SDan Williams 5166dd0e5ccSAlison Schofield /* Sanitize and construct a cxl_mem_command */ 5176dd0e5ccSAlison Schofield if (send_cmd->id == CXL_MEM_COMMAND_ID_RAW) 51859f8d151SDan Williams rc = cxl_to_mem_cmd_raw(&mem_cmd, send_cmd, mds); 5196dd0e5ccSAlison Schofield else 52059f8d151SDan Williams rc = cxl_to_mem_cmd(&mem_cmd, send_cmd, mds); 5219ae016aeSAlison Schofield 5229ae016aeSAlison Schofield if (rc) 5239ae016aeSAlison Schofield return rc; 5249ae016aeSAlison Schofield 5259ae016aeSAlison Schofield /* Sanitize and construct a cxl_mbox_cmd */ 52659f8d151SDan Williams return cxl_mbox_cmd_ctor(mbox_cmd, mds, mem_cmd.opcode, 5272dd5600aSAlison Schofield mem_cmd.info.size_in, mem_cmd.info.size_out, 5289ae016aeSAlison Schofield send_cmd->in.payload); 5294faf31b4SDan Williams } 5304faf31b4SDan Williams 5314faf31b4SDan Williams int cxl_query_cmd(struct cxl_memdev *cxlmd, 5324faf31b4SDan Williams struct cxl_mem_query_commands __user *q) 5334faf31b4SDan Williams { 53459f8d151SDan Williams struct cxl_memdev_state *mds = to_cxl_memdev_state(cxlmd->cxlds); 5354faf31b4SDan Williams struct device *dev = &cxlmd->dev; 5364faf31b4SDan Williams struct cxl_mem_command *cmd; 5374faf31b4SDan Williams u32 n_commands; 5384faf31b4SDan Williams int j = 0; 5394faf31b4SDan Williams 5404faf31b4SDan Williams dev_dbg(dev, "Query IOCTL\n"); 5414faf31b4SDan Williams 5424faf31b4SDan Williams if (get_user(n_commands, &q->n_commands)) 5434faf31b4SDan Williams return -EFAULT; 5444faf31b4SDan Williams 5454faf31b4SDan Williams /* returns the total number if 0 elements are requested. */ 5464faf31b4SDan Williams if (n_commands == 0) 547ff56ab9eSDan Williams return put_user(ARRAY_SIZE(cxl_mem_commands), &q->n_commands); 5484faf31b4SDan Williams 5494faf31b4SDan Williams /* 5504faf31b4SDan Williams * otherwise, return max(n_commands, total commands) cxl_command_info 5514faf31b4SDan Williams * structures. 5524faf31b4SDan Williams */ 5534faf31b4SDan Williams cxl_for_each_cmd(cmd) { 554814a15f3SIra Weiny struct cxl_command_info info = cmd->info; 5554faf31b4SDan Williams 55659f8d151SDan Williams if (test_bit(info.id, mds->enabled_cmds)) 557814a15f3SIra Weiny info.flags |= CXL_MEM_COMMAND_FLAG_ENABLED; 55859f8d151SDan Williams if (test_bit(info.id, mds->exclusive_cmds)) 559814a15f3SIra Weiny info.flags |= CXL_MEM_COMMAND_FLAG_EXCLUSIVE; 560814a15f3SIra Weiny 561814a15f3SIra Weiny if (copy_to_user(&q->commands[j++], &info, sizeof(info))) 5624faf31b4SDan Williams return -EFAULT; 5634faf31b4SDan Williams 5644faf31b4SDan Williams if (j == n_commands) 5654faf31b4SDan Williams break; 5664faf31b4SDan Williams } 5674faf31b4SDan Williams 5684faf31b4SDan Williams return 0; 5694faf31b4SDan Williams } 5704faf31b4SDan Williams 5714faf31b4SDan Williams /** 5724faf31b4SDan Williams * handle_mailbox_cmd_from_user() - Dispatch a mailbox command for userspace. 57359f8d151SDan Williams * @mds: The driver data for the operation 574d97fe8eeSAlison Schofield * @mbox_cmd: The validated mailbox command. 5754faf31b4SDan Williams * @out_payload: Pointer to userspace's output payload. 5764faf31b4SDan Williams * @size_out: (Input) Max payload size to copy out. 5774faf31b4SDan Williams * (Output) Payload size hardware generated. 5784faf31b4SDan Williams * @retval: Hardware generated return code from the operation. 5794faf31b4SDan Williams * 5804faf31b4SDan Williams * Return: 5814faf31b4SDan Williams * * %0 - Mailbox transaction succeeded. This implies the mailbox 5824faf31b4SDan Williams * protocol completed successfully not that the operation itself 5834faf31b4SDan Williams * was successful. 5844faf31b4SDan Williams * * %-ENOMEM - Couldn't allocate a bounce buffer. 5854faf31b4SDan Williams * * %-EFAULT - Something happened with copy_to/from_user. 5864faf31b4SDan Williams * * %-EINTR - Mailbox acquisition interrupted. 5874faf31b4SDan Williams * * %-EXXX - Transaction level failures. 5884faf31b4SDan Williams * 589d97fe8eeSAlison Schofield * Dispatches a mailbox command on behalf of a userspace request. 590d97fe8eeSAlison Schofield * The output payload is copied to userspace. 5914faf31b4SDan Williams * 5924faf31b4SDan Williams * See cxl_send_cmd(). 5934faf31b4SDan Williams */ 59459f8d151SDan Williams static int handle_mailbox_cmd_from_user(struct cxl_memdev_state *mds, 595d97fe8eeSAlison Schofield struct cxl_mbox_cmd *mbox_cmd, 596d97fe8eeSAlison Schofield u64 out_payload, s32 *size_out, 597d97fe8eeSAlison Schofield u32 *retval) 5984faf31b4SDan Williams { 599*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 60059f8d151SDan Williams struct device *dev = mds->cxlds.dev; 6014faf31b4SDan Williams int rc; 6024faf31b4SDan Williams 6034faf31b4SDan Williams dev_dbg(dev, 6044faf31b4SDan Williams "Submitting %s command for user\n" 6054faf31b4SDan Williams "\topcode: %x\n" 60682b8ba29SAlison Schofield "\tsize: %zx\n", 607d97fe8eeSAlison Schofield cxl_mem_opcode_to_name(mbox_cmd->opcode), 608d97fe8eeSAlison Schofield mbox_cmd->opcode, mbox_cmd->size_in); 6094faf31b4SDan Williams 610*8d8081ceSDave Jiang rc = cxl_mbox->mbox_send(cxl_mbox, mbox_cmd); 6114faf31b4SDan Williams if (rc) 6124faf31b4SDan Williams goto out; 6134faf31b4SDan Williams 6144faf31b4SDan Williams /* 6154faf31b4SDan Williams * @size_out contains the max size that's allowed to be written back out 6164faf31b4SDan Williams * to userspace. While the payload may have written more output than 6174faf31b4SDan Williams * this it will have to be ignored. 6184faf31b4SDan Williams */ 619d97fe8eeSAlison Schofield if (mbox_cmd->size_out) { 620d97fe8eeSAlison Schofield dev_WARN_ONCE(dev, mbox_cmd->size_out > *size_out, 6214faf31b4SDan Williams "Invalid return size\n"); 6224faf31b4SDan Williams if (copy_to_user(u64_to_user_ptr(out_payload), 623d97fe8eeSAlison Schofield mbox_cmd->payload_out, mbox_cmd->size_out)) { 6244faf31b4SDan Williams rc = -EFAULT; 6254faf31b4SDan Williams goto out; 6264faf31b4SDan Williams } 6274faf31b4SDan Williams } 6284faf31b4SDan Williams 629d97fe8eeSAlison Schofield *size_out = mbox_cmd->size_out; 630d97fe8eeSAlison Schofield *retval = mbox_cmd->return_code; 6314faf31b4SDan Williams 6324faf31b4SDan Williams out: 633d97fe8eeSAlison Schofield cxl_mbox_cmd_dtor(mbox_cmd); 6344faf31b4SDan Williams return rc; 6354faf31b4SDan Williams } 6364faf31b4SDan Williams 6374faf31b4SDan Williams int cxl_send_cmd(struct cxl_memdev *cxlmd, struct cxl_send_command __user *s) 6384faf31b4SDan Williams { 63959f8d151SDan Williams struct cxl_memdev_state *mds = to_cxl_memdev_state(cxlmd->cxlds); 6404faf31b4SDan Williams struct device *dev = &cxlmd->dev; 6414faf31b4SDan Williams struct cxl_send_command send; 6429ae016aeSAlison Schofield struct cxl_mbox_cmd mbox_cmd; 6434faf31b4SDan Williams int rc; 6444faf31b4SDan Williams 6454faf31b4SDan Williams dev_dbg(dev, "Send IOCTL\n"); 6464faf31b4SDan Williams 6474faf31b4SDan Williams if (copy_from_user(&send, s, sizeof(send))) 6484faf31b4SDan Williams return -EFAULT; 6494faf31b4SDan Williams 65059f8d151SDan Williams rc = cxl_validate_cmd_from_user(&mbox_cmd, mds, &send); 6514faf31b4SDan Williams if (rc) 6524faf31b4SDan Williams return rc; 6534faf31b4SDan Williams 65459f8d151SDan Williams rc = handle_mailbox_cmd_from_user(mds, &mbox_cmd, send.out.payload, 655d97fe8eeSAlison Schofield &send.out.size, &send.retval); 6564faf31b4SDan Williams if (rc) 6574faf31b4SDan Williams return rc; 6584faf31b4SDan Williams 6594faf31b4SDan Williams if (copy_to_user(s, &send, sizeof(send))) 6604faf31b4SDan Williams return -EFAULT; 6614faf31b4SDan Williams 6624faf31b4SDan Williams return 0; 6634faf31b4SDan Williams } 6644faf31b4SDan Williams 66559f8d151SDan Williams static int cxl_xfer_log(struct cxl_memdev_state *mds, uuid_t *uuid, 66659f8d151SDan Williams u32 *size, u8 *out) 6674faf31b4SDan Williams { 668*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 669623c0751SRobert Richter u32 remaining = *size; 6704faf31b4SDan Williams u32 offset = 0; 6714faf31b4SDan Williams 6724faf31b4SDan Williams while (remaining) { 673*8d8081ceSDave Jiang u32 xfer_size = min_t(u32, remaining, cxl_mbox->payload_size); 6745331cdf4SDan Williams struct cxl_mbox_cmd mbox_cmd; 6755331cdf4SDan Williams struct cxl_mbox_get_log log; 6764faf31b4SDan Williams int rc; 6774faf31b4SDan Williams 6785331cdf4SDan Williams log = (struct cxl_mbox_get_log) { 6795331cdf4SDan Williams .uuid = *uuid, 6805331cdf4SDan Williams .offset = cpu_to_le32(offset), 6815331cdf4SDan Williams .length = cpu_to_le32(xfer_size), 6825331cdf4SDan Williams }; 6835331cdf4SDan Williams 6845331cdf4SDan Williams mbox_cmd = (struct cxl_mbox_cmd) { 6855331cdf4SDan Williams .opcode = CXL_MBOX_OP_GET_LOG, 6865331cdf4SDan Williams .size_in = sizeof(log), 6875331cdf4SDan Williams .payload_in = &log, 6885331cdf4SDan Williams .size_out = xfer_size, 6895331cdf4SDan Williams .payload_out = out, 6905331cdf4SDan Williams }; 6915331cdf4SDan Williams 69259f8d151SDan Williams rc = cxl_internal_send_cmd(mds, &mbox_cmd); 693623c0751SRobert Richter 694623c0751SRobert Richter /* 695623c0751SRobert Richter * The output payload length that indicates the number 696623c0751SRobert Richter * of valid bytes can be smaller than the Log buffer 697623c0751SRobert Richter * size. 698623c0751SRobert Richter */ 699623c0751SRobert Richter if (rc == -EIO && mbox_cmd.size_out < xfer_size) { 700623c0751SRobert Richter offset += mbox_cmd.size_out; 701623c0751SRobert Richter break; 702623c0751SRobert Richter } 703623c0751SRobert Richter 7044faf31b4SDan Williams if (rc < 0) 7054faf31b4SDan Williams return rc; 7064faf31b4SDan Williams 7074faf31b4SDan Williams out += xfer_size; 7084faf31b4SDan Williams remaining -= xfer_size; 7094faf31b4SDan Williams offset += xfer_size; 7104faf31b4SDan Williams } 7114faf31b4SDan Williams 712623c0751SRobert Richter *size = offset; 713623c0751SRobert Richter 7144faf31b4SDan Williams return 0; 7154faf31b4SDan Williams } 7164faf31b4SDan Williams 7174faf31b4SDan Williams /** 7184faf31b4SDan Williams * cxl_walk_cel() - Walk through the Command Effects Log. 71959f8d151SDan Williams * @mds: The driver data for the operation 7204faf31b4SDan Williams * @size: Length of the Command Effects Log. 7214faf31b4SDan Williams * @cel: CEL 7224faf31b4SDan Williams * 7234faf31b4SDan Williams * Iterate over each entry in the CEL and determine if the driver supports the 7244faf31b4SDan Williams * command. If so, the command is enabled for the device and can be used later. 7254faf31b4SDan Williams */ 72659f8d151SDan Williams static void cxl_walk_cel(struct cxl_memdev_state *mds, size_t size, u8 *cel) 7274faf31b4SDan Williams { 72849be6dd8SDan Williams struct cxl_cel_entry *cel_entry; 7294faf31b4SDan Williams const int cel_entries = size / sizeof(*cel_entry); 73059f8d151SDan Williams struct device *dev = mds->cxlds.dev; 7314faf31b4SDan Williams int i; 7324faf31b4SDan Williams 73349be6dd8SDan Williams cel_entry = (struct cxl_cel_entry *) cel; 7344faf31b4SDan Williams 7354faf31b4SDan Williams for (i = 0; i < cel_entries; i++) { 7364faf31b4SDan Williams u16 opcode = le16_to_cpu(cel_entry[i].opcode); 7374faf31b4SDan Williams struct cxl_mem_command *cmd = cxl_mem_find_command(opcode); 738d2f70605SIra Weiny int enabled = 0; 7394faf31b4SDan Williams 740d2f70605SIra Weiny if (cmd) { 741d2f70605SIra Weiny set_bit(cmd->info.id, mds->enabled_cmds); 742d2f70605SIra Weiny enabled++; 7434faf31b4SDan Williams } 7444faf31b4SDan Williams 745d2f70605SIra Weiny if (cxl_is_poison_command(opcode)) { 74659f8d151SDan Williams cxl_set_poison_cmd_enabled(&mds->poison, opcode); 747d2f70605SIra Weiny enabled++; 748d2f70605SIra Weiny } 749d0abf578SAlison Schofield 750d2f70605SIra Weiny if (cxl_is_security_command(opcode)) { 751ad64f595SDavidlohr Bueso cxl_set_security_cmd_enabled(&mds->security, opcode); 752d2f70605SIra Weiny enabled++; 753d2f70605SIra Weiny } 754ad64f595SDavidlohr Bueso 755d2f70605SIra Weiny dev_dbg(dev, "Opcode 0x%04x %s\n", opcode, 756d2f70605SIra Weiny enabled ? "enabled" : "unsupported by driver"); 7574faf31b4SDan Williams } 7584faf31b4SDan Williams } 7594faf31b4SDan Williams 76059f8d151SDan Williams static struct cxl_mbox_get_supported_logs *cxl_get_gsl(struct cxl_memdev_state *mds) 7614faf31b4SDan Williams { 762*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 7634faf31b4SDan Williams struct cxl_mbox_get_supported_logs *ret; 7645331cdf4SDan Williams struct cxl_mbox_cmd mbox_cmd; 7654faf31b4SDan Williams int rc; 7664faf31b4SDan Williams 767*8d8081ceSDave Jiang ret = kvmalloc(cxl_mbox->payload_size, GFP_KERNEL); 7684faf31b4SDan Williams if (!ret) 7694faf31b4SDan Williams return ERR_PTR(-ENOMEM); 7704faf31b4SDan Williams 7715331cdf4SDan Williams mbox_cmd = (struct cxl_mbox_cmd) { 7725331cdf4SDan Williams .opcode = CXL_MBOX_OP_GET_SUPPORTED_LOGS, 773*8d8081ceSDave Jiang .size_out = cxl_mbox->payload_size, 7745331cdf4SDan Williams .payload_out = ret, 7752aeaf663SDan Williams /* At least the record number field must be valid */ 7762aeaf663SDan Williams .min_out = 2, 7775331cdf4SDan Williams }; 77859f8d151SDan Williams rc = cxl_internal_send_cmd(mds, &mbox_cmd); 7794faf31b4SDan Williams if (rc < 0) { 7804faf31b4SDan Williams kvfree(ret); 7814faf31b4SDan Williams return ERR_PTR(rc); 7824faf31b4SDan Williams } 7834faf31b4SDan Williams 7845331cdf4SDan Williams 7854faf31b4SDan Williams return ret; 7864faf31b4SDan Williams } 7874faf31b4SDan Williams 7884faf31b4SDan Williams enum { 7894faf31b4SDan Williams CEL_UUID, 7904faf31b4SDan Williams VENDOR_DEBUG_UUID, 7914faf31b4SDan Williams }; 7924faf31b4SDan Williams 7934faf31b4SDan Williams /* See CXL 2.0 Table 170. Get Log Input Payload */ 7944faf31b4SDan Williams static const uuid_t log_uuid[] = { 79549be6dd8SDan Williams [CEL_UUID] = DEFINE_CXL_CEL_UUID, 79649be6dd8SDan Williams [VENDOR_DEBUG_UUID] = DEFINE_CXL_VENDOR_DEBUG_UUID, 7974faf31b4SDan Williams }; 7984faf31b4SDan Williams 7994faf31b4SDan Williams /** 8005e2411aeSIra Weiny * cxl_enumerate_cmds() - Enumerate commands for a device. 80159f8d151SDan Williams * @mds: The driver data for the operation 8024faf31b4SDan Williams * 8034faf31b4SDan Williams * Returns 0 if enumerate completed successfully. 8044faf31b4SDan Williams * 8054faf31b4SDan Williams * CXL devices have optional support for certain commands. This function will 8064faf31b4SDan Williams * determine the set of supported commands for the hardware and update the 80759f8d151SDan Williams * enabled_cmds bitmap in the @mds. 8084faf31b4SDan Williams */ 80959f8d151SDan Williams int cxl_enumerate_cmds(struct cxl_memdev_state *mds) 8104faf31b4SDan Williams { 8114faf31b4SDan Williams struct cxl_mbox_get_supported_logs *gsl; 81259f8d151SDan Williams struct device *dev = mds->cxlds.dev; 8134faf31b4SDan Williams struct cxl_mem_command *cmd; 8144faf31b4SDan Williams int i, rc; 8154faf31b4SDan Williams 81659f8d151SDan Williams gsl = cxl_get_gsl(mds); 8174faf31b4SDan Williams if (IS_ERR(gsl)) 8184faf31b4SDan Williams return PTR_ERR(gsl); 8194faf31b4SDan Williams 8204faf31b4SDan Williams rc = -ENOENT; 8214faf31b4SDan Williams for (i = 0; i < le16_to_cpu(gsl->entries); i++) { 8224faf31b4SDan Williams u32 size = le32_to_cpu(gsl->entry[i].size); 8234faf31b4SDan Williams uuid_t uuid = gsl->entry[i].uuid; 8244faf31b4SDan Williams u8 *log; 8254faf31b4SDan Williams 8264faf31b4SDan Williams dev_dbg(dev, "Found LOG type %pU of size %d", &uuid, size); 8274faf31b4SDan Williams 8284faf31b4SDan Williams if (!uuid_equal(&uuid, &log_uuid[CEL_UUID])) 8294faf31b4SDan Williams continue; 8304faf31b4SDan Williams 8314faf31b4SDan Williams log = kvmalloc(size, GFP_KERNEL); 8324faf31b4SDan Williams if (!log) { 8334faf31b4SDan Williams rc = -ENOMEM; 8344faf31b4SDan Williams goto out; 8354faf31b4SDan Williams } 8364faf31b4SDan Williams 83759f8d151SDan Williams rc = cxl_xfer_log(mds, &uuid, &size, log); 8384faf31b4SDan Williams if (rc) { 8394faf31b4SDan Williams kvfree(log); 8404faf31b4SDan Williams goto out; 8414faf31b4SDan Williams } 8424faf31b4SDan Williams 84359f8d151SDan Williams cxl_walk_cel(mds, size, log); 8444faf31b4SDan Williams kvfree(log); 8454faf31b4SDan Williams 8464faf31b4SDan Williams /* In case CEL was bogus, enable some default commands. */ 8474faf31b4SDan Williams cxl_for_each_cmd(cmd) 8484faf31b4SDan Williams if (cmd->flags & CXL_CMD_FLAG_FORCE_ENABLE) 84959f8d151SDan Williams set_bit(cmd->info.id, mds->enabled_cmds); 8504faf31b4SDan Williams 8514faf31b4SDan Williams /* Found the required CEL */ 8524faf31b4SDan Williams rc = 0; 8534faf31b4SDan Williams } 8544faf31b4SDan Williams out: 8554faf31b4SDan Williams kvfree(gsl); 8564faf31b4SDan Williams return rc; 8574faf31b4SDan Williams } 858affec782SDan Williams EXPORT_SYMBOL_NS_GPL(cxl_enumerate_cmds, CXL); 8594faf31b4SDan Williams 860dc97f634SIra Weiny void cxl_event_trace_record(const struct cxl_memdev *cxlmd, 861dc97f634SIra Weiny enum cxl_event_log_type type, 862dc97f634SIra Weiny enum cxl_event_type event_type, 863dc97f634SIra Weiny const uuid_t *uuid, union cxl_event *evt) 864dc97f634SIra Weiny { 8656aec0013SAlison Schofield if (event_type == CXL_CPER_EVENT_MEM_MODULE) { 866dc97f634SIra Weiny trace_cxl_memory_module(cxlmd, type, &evt->mem_module); 8676aec0013SAlison Schofield return; 8686aec0013SAlison Schofield } 8696aec0013SAlison Schofield if (event_type == CXL_CPER_EVENT_GENERIC) { 870dc97f634SIra Weiny trace_cxl_generic_event(cxlmd, type, uuid, &evt->generic); 8716aec0013SAlison Schofield return; 8726aec0013SAlison Schofield } 8736aec0013SAlison Schofield 8746aec0013SAlison Schofield if (trace_cxl_general_media_enabled() || trace_cxl_dram_enabled()) { 8756aec0013SAlison Schofield u64 dpa, hpa = ULLONG_MAX; 8766aec0013SAlison Schofield struct cxl_region *cxlr; 8776aec0013SAlison Schofield 8786aec0013SAlison Schofield /* 8796aec0013SAlison Schofield * These trace points are annotated with HPA and region 8806aec0013SAlison Schofield * translations. Take topology mutation locks and lookup 8816aec0013SAlison Schofield * { HPA, REGION } from { DPA, MEMDEV } in the event record. 8826aec0013SAlison Schofield */ 8836aec0013SAlison Schofield guard(rwsem_read)(&cxl_region_rwsem); 8846aec0013SAlison Schofield guard(rwsem_read)(&cxl_dpa_rwsem); 8856aec0013SAlison Schofield 886675e979dSFabio M. De Francesco dpa = le64_to_cpu(evt->media_hdr.phys_addr) & CXL_DPA_MASK; 8876aec0013SAlison Schofield cxlr = cxl_dpa_to_region(cxlmd, dpa); 8886aec0013SAlison Schofield if (cxlr) 8899aa5f623SAlison Schofield hpa = cxl_dpa_to_hpa(cxlr, cxlmd, dpa); 8906aec0013SAlison Schofield 8916aec0013SAlison Schofield if (event_type == CXL_CPER_EVENT_GEN_MEDIA) 8926aec0013SAlison Schofield trace_cxl_general_media(cxlmd, type, cxlr, hpa, 8936aec0013SAlison Schofield &evt->gen_media); 8946aec0013SAlison Schofield else if (event_type == CXL_CPER_EVENT_DRAM) 8956aec0013SAlison Schofield trace_cxl_dram(cxlmd, type, cxlr, hpa, &evt->dram); 8966aec0013SAlison Schofield } 897dc97f634SIra Weiny } 898dc97f634SIra Weiny EXPORT_SYMBOL_NS_GPL(cxl_event_trace_record, CXL); 899d54a531aSIra Weiny 900dc97f634SIra Weiny static void __cxl_event_trace_record(const struct cxl_memdev *cxlmd, 901d54a531aSIra Weiny enum cxl_event_log_type type, 902d54a531aSIra Weiny struct cxl_event_record_raw *record) 903d54a531aSIra Weiny { 904dc97f634SIra Weiny enum cxl_event_type ev_type = CXL_CPER_EVENT_GENERIC; 905dc97f634SIra Weiny const uuid_t *uuid = &record->id; 906d54a531aSIra Weiny 907dc97f634SIra Weiny if (uuid_equal(uuid, &CXL_EVENT_GEN_MEDIA_UUID)) 908dc97f634SIra Weiny ev_type = CXL_CPER_EVENT_GEN_MEDIA; 909dc97f634SIra Weiny else if (uuid_equal(uuid, &CXL_EVENT_DRAM_UUID)) 910dc97f634SIra Weiny ev_type = CXL_CPER_EVENT_DRAM; 911dc97f634SIra Weiny else if (uuid_equal(uuid, &CXL_EVENT_MEM_MODULE_UUID)) 912dc97f634SIra Weiny ev_type = CXL_CPER_EVENT_MEM_MODULE; 913d54a531aSIra Weiny 914dc97f634SIra Weiny cxl_event_trace_record(cxlmd, type, ev_type, uuid, &record->event); 915d54a531aSIra Weiny } 916d54a531aSIra Weiny 91759f8d151SDan Williams static int cxl_clear_event_record(struct cxl_memdev_state *mds, 9186ebe28f9SIra Weiny enum cxl_event_log_type log, 9196ebe28f9SIra Weiny struct cxl_get_event_payload *get_pl) 9206ebe28f9SIra Weiny { 921*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 9226ebe28f9SIra Weiny struct cxl_mbox_clear_event_payload *payload; 9236ebe28f9SIra Weiny u16 total = le16_to_cpu(get_pl->record_count); 9246ebe28f9SIra Weiny u8 max_handles = CXL_CLEAR_EVENT_MAX_HANDLES; 9256ebe28f9SIra Weiny size_t pl_size = struct_size(payload, handles, max_handles); 9266ebe28f9SIra Weiny struct cxl_mbox_cmd mbox_cmd; 9276ebe28f9SIra Weiny u16 cnt; 9286ebe28f9SIra Weiny int rc = 0; 9296ebe28f9SIra Weiny int i; 9306ebe28f9SIra Weiny 9316ebe28f9SIra Weiny /* Payload size may limit the max handles */ 932*8d8081ceSDave Jiang if (pl_size > cxl_mbox->payload_size) { 933*8d8081ceSDave Jiang max_handles = (cxl_mbox->payload_size - sizeof(*payload)) / 9346ebe28f9SIra Weiny sizeof(__le16); 9356ebe28f9SIra Weiny pl_size = struct_size(payload, handles, max_handles); 9366ebe28f9SIra Weiny } 9376ebe28f9SIra Weiny 9386ebe28f9SIra Weiny payload = kvzalloc(pl_size, GFP_KERNEL); 9396ebe28f9SIra Weiny if (!payload) 9406ebe28f9SIra Weiny return -ENOMEM; 9416ebe28f9SIra Weiny 9426ebe28f9SIra Weiny *payload = (struct cxl_mbox_clear_event_payload) { 9436ebe28f9SIra Weiny .event_log = log, 9446ebe28f9SIra Weiny }; 9456ebe28f9SIra Weiny 9466ebe28f9SIra Weiny mbox_cmd = (struct cxl_mbox_cmd) { 9476ebe28f9SIra Weiny .opcode = CXL_MBOX_OP_CLEAR_EVENT_RECORD, 9486ebe28f9SIra Weiny .payload_in = payload, 9496ebe28f9SIra Weiny .size_in = pl_size, 9506ebe28f9SIra Weiny }; 9516ebe28f9SIra Weiny 9526ebe28f9SIra Weiny /* 9536ebe28f9SIra Weiny * Clear Event Records uses u8 for the handle cnt while Get Event 9546ebe28f9SIra Weiny * Record can return up to 0xffff records. 9556ebe28f9SIra Weiny */ 9566ebe28f9SIra Weiny i = 0; 9576ebe28f9SIra Weiny for (cnt = 0; cnt < total; cnt++) { 958f9c68338SIra Weiny struct cxl_event_record_raw *raw = &get_pl->records[cnt]; 959f9c68338SIra Weiny struct cxl_event_generic *gen = &raw->event.generic; 960f9c68338SIra Weiny 961f9c68338SIra Weiny payload->handles[i++] = gen->hdr.handle; 96259f8d151SDan Williams dev_dbg(mds->cxlds.dev, "Event log '%d': Clearing %u\n", log, 963b7c59b03SYuquan Wang le16_to_cpu(payload->handles[i - 1])); 9646ebe28f9SIra Weiny 9656ebe28f9SIra Weiny if (i == max_handles) { 9666ebe28f9SIra Weiny payload->nr_recs = i; 96759f8d151SDan Williams rc = cxl_internal_send_cmd(mds, &mbox_cmd); 9686ebe28f9SIra Weiny if (rc) 9696ebe28f9SIra Weiny goto free_pl; 9706ebe28f9SIra Weiny i = 0; 9716ebe28f9SIra Weiny } 9726ebe28f9SIra Weiny } 9736ebe28f9SIra Weiny 9746ebe28f9SIra Weiny /* Clear what is left if any */ 9756ebe28f9SIra Weiny if (i) { 9766ebe28f9SIra Weiny payload->nr_recs = i; 9776ebe28f9SIra Weiny mbox_cmd.size_in = struct_size(payload, handles, i); 97859f8d151SDan Williams rc = cxl_internal_send_cmd(mds, &mbox_cmd); 9796ebe28f9SIra Weiny if (rc) 9806ebe28f9SIra Weiny goto free_pl; 9816ebe28f9SIra Weiny } 9826ebe28f9SIra Weiny 9836ebe28f9SIra Weiny free_pl: 9846ebe28f9SIra Weiny kvfree(payload); 9856ebe28f9SIra Weiny return rc; 9866ebe28f9SIra Weiny } 9876ebe28f9SIra Weiny 98859f8d151SDan Williams static void cxl_mem_get_records_log(struct cxl_memdev_state *mds, 9896ebe28f9SIra Weiny enum cxl_event_log_type type) 9906ebe28f9SIra Weiny { 991*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 99259f8d151SDan Williams struct cxl_memdev *cxlmd = mds->cxlds.cxlmd; 99359f8d151SDan Williams struct device *dev = mds->cxlds.dev; 9946ebe28f9SIra Weiny struct cxl_get_event_payload *payload; 9956ebe28f9SIra Weiny u8 log_type = type; 9966ebe28f9SIra Weiny u16 nr_rec; 9976ebe28f9SIra Weiny 99859f8d151SDan Williams mutex_lock(&mds->event.log_lock); 99959f8d151SDan Williams payload = mds->event.buf; 10006ebe28f9SIra Weiny 10014b759dd5SDan Williams do { 10024b759dd5SDan Williams int rc, i; 10034b759dd5SDan Williams struct cxl_mbox_cmd mbox_cmd = (struct cxl_mbox_cmd) { 10046ebe28f9SIra Weiny .opcode = CXL_MBOX_OP_GET_EVENT_RECORD, 10056ebe28f9SIra Weiny .payload_in = &log_type, 10066ebe28f9SIra Weiny .size_in = sizeof(log_type), 10076ebe28f9SIra Weiny .payload_out = payload, 1008*8d8081ceSDave Jiang .size_out = cxl_mbox->payload_size, 10096ebe28f9SIra Weiny .min_out = struct_size(payload, records, 0), 10106ebe28f9SIra Weiny }; 10116ebe28f9SIra Weiny 101259f8d151SDan Williams rc = cxl_internal_send_cmd(mds, &mbox_cmd); 10136ebe28f9SIra Weiny if (rc) { 101459f8d151SDan Williams dev_err_ratelimited(dev, 10156ebe28f9SIra Weiny "Event log '%d': Failed to query event records : %d", 10166ebe28f9SIra Weiny type, rc); 10176ebe28f9SIra Weiny break; 10186ebe28f9SIra Weiny } 10196ebe28f9SIra Weiny 10206ebe28f9SIra Weiny nr_rec = le16_to_cpu(payload->record_count); 10216ebe28f9SIra Weiny if (!nr_rec) 10226ebe28f9SIra Weiny break; 10236ebe28f9SIra Weiny 10246ebe28f9SIra Weiny for (i = 0; i < nr_rec; i++) 1025dc97f634SIra Weiny __cxl_event_trace_record(cxlmd, type, 10266ebe28f9SIra Weiny &payload->records[i]); 10276ebe28f9SIra Weiny 10286ebe28f9SIra Weiny if (payload->flags & CXL_GET_EVENT_FLAG_OVERFLOW) 102959f8d151SDan Williams trace_cxl_overflow(cxlmd, type, payload); 10306ebe28f9SIra Weiny 103159f8d151SDan Williams rc = cxl_clear_event_record(mds, type, payload); 10326ebe28f9SIra Weiny if (rc) { 103359f8d151SDan Williams dev_err_ratelimited(dev, 10346ebe28f9SIra Weiny "Event log '%d': Failed to clear events : %d", 10356ebe28f9SIra Weiny type, rc); 10366ebe28f9SIra Weiny break; 10376ebe28f9SIra Weiny } 10386ebe28f9SIra Weiny } while (nr_rec); 10396ebe28f9SIra Weiny 104059f8d151SDan Williams mutex_unlock(&mds->event.log_lock); 10416ebe28f9SIra Weiny } 10426ebe28f9SIra Weiny 10436ebe28f9SIra Weiny /** 10446ebe28f9SIra Weiny * cxl_mem_get_event_records - Get Event Records from the device 104559f8d151SDan Williams * @mds: The driver data for the operation 10467ebf38c9SJonathan Cameron * @status: Event Status register value identifying which events are available. 10476ebe28f9SIra Weiny * 10486ebe28f9SIra Weiny * Retrieve all event records available on the device, report them as trace 10496ebe28f9SIra Weiny * events, and clear them. 10506ebe28f9SIra Weiny * 10516ebe28f9SIra Weiny * See CXL rev 3.0 @8.2.9.2.2 Get Event Records 10526ebe28f9SIra Weiny * See CXL rev 3.0 @8.2.9.2.3 Clear Event Records 10536ebe28f9SIra Weiny */ 105459f8d151SDan Williams void cxl_mem_get_event_records(struct cxl_memdev_state *mds, u32 status) 10556ebe28f9SIra Weiny { 105659f8d151SDan Williams dev_dbg(mds->cxlds.dev, "Reading event logs: %x\n", status); 10576ebe28f9SIra Weiny 10586ebe28f9SIra Weiny if (status & CXLDEV_EVENT_STATUS_FATAL) 105959f8d151SDan Williams cxl_mem_get_records_log(mds, CXL_EVENT_TYPE_FATAL); 10606ebe28f9SIra Weiny if (status & CXLDEV_EVENT_STATUS_FAIL) 106159f8d151SDan Williams cxl_mem_get_records_log(mds, CXL_EVENT_TYPE_FAIL); 10626ebe28f9SIra Weiny if (status & CXLDEV_EVENT_STATUS_WARN) 106359f8d151SDan Williams cxl_mem_get_records_log(mds, CXL_EVENT_TYPE_WARN); 10646ebe28f9SIra Weiny if (status & CXLDEV_EVENT_STATUS_INFO) 106559f8d151SDan Williams cxl_mem_get_records_log(mds, CXL_EVENT_TYPE_INFO); 10666ebe28f9SIra Weiny } 10676ebe28f9SIra Weiny EXPORT_SYMBOL_NS_GPL(cxl_mem_get_event_records, CXL); 10686ebe28f9SIra Weiny 10694faf31b4SDan Williams /** 10704faf31b4SDan Williams * cxl_mem_get_partition_info - Get partition info 107159f8d151SDan Williams * @mds: The driver data for the operation 10724faf31b4SDan Williams * 10734faf31b4SDan Williams * Retrieve the current partition info for the device specified. The active 10744faf31b4SDan Williams * values are the current capacity in bytes. If not 0, the 'next' values are 10754faf31b4SDan Williams * the pending values, in bytes, which take affect on next cold reset. 10764faf31b4SDan Williams * 10774faf31b4SDan Williams * Return: 0 if no error: or the result of the mailbox command. 10784faf31b4SDan Williams * 10794faf31b4SDan Williams * See CXL @8.2.9.5.2.1 Get Partition Info 10804faf31b4SDan Williams */ 108159f8d151SDan Williams static int cxl_mem_get_partition_info(struct cxl_memdev_state *mds) 10824faf31b4SDan Williams { 1083e7ad1bf6SDan Williams struct cxl_mbox_get_partition_info pi; 10845331cdf4SDan Williams struct cxl_mbox_cmd mbox_cmd; 10854faf31b4SDan Williams int rc; 10864faf31b4SDan Williams 10875331cdf4SDan Williams mbox_cmd = (struct cxl_mbox_cmd) { 10885331cdf4SDan Williams .opcode = CXL_MBOX_OP_GET_PARTITION_INFO, 10895331cdf4SDan Williams .size_out = sizeof(pi), 10905331cdf4SDan Williams .payload_out = &pi, 10915331cdf4SDan Williams }; 109259f8d151SDan Williams rc = cxl_internal_send_cmd(mds, &mbox_cmd); 10934faf31b4SDan Williams if (rc) 10944faf31b4SDan Williams return rc; 10954faf31b4SDan Williams 109659f8d151SDan Williams mds->active_volatile_bytes = 10974faf31b4SDan Williams le64_to_cpu(pi.active_volatile_cap) * CXL_CAPACITY_MULTIPLIER; 109859f8d151SDan Williams mds->active_persistent_bytes = 10994faf31b4SDan Williams le64_to_cpu(pi.active_persistent_cap) * CXL_CAPACITY_MULTIPLIER; 110059f8d151SDan Williams mds->next_volatile_bytes = 11014faf31b4SDan Williams le64_to_cpu(pi.next_volatile_cap) * CXL_CAPACITY_MULTIPLIER; 110259f8d151SDan Williams mds->next_persistent_bytes = 11034faf31b4SDan Williams le64_to_cpu(pi.next_volatile_cap) * CXL_CAPACITY_MULTIPLIER; 11044faf31b4SDan Williams 11054faf31b4SDan Williams return 0; 11064faf31b4SDan Williams } 11074faf31b4SDan Williams 11084faf31b4SDan Williams /** 11095e2411aeSIra Weiny * cxl_dev_state_identify() - Send the IDENTIFY command to the device. 111059f8d151SDan Williams * @mds: The driver data for the operation 11114faf31b4SDan Williams * 1112e764f122SDave Jiang * Return: 0 if identify was executed successfully or media not ready. 11134faf31b4SDan Williams * 11144faf31b4SDan Williams * This will dispatch the identify command to the device and on success populate 11154faf31b4SDan Williams * structures to be exported to sysfs. 11164faf31b4SDan Williams */ 111759f8d151SDan Williams int cxl_dev_state_identify(struct cxl_memdev_state *mds) 11184faf31b4SDan Williams { 11194faf31b4SDan Williams /* See CXL 2.0 Table 175 Identify Memory Device Output Payload */ 112049be6dd8SDan Williams struct cxl_mbox_identify id; 11215331cdf4SDan Williams struct cxl_mbox_cmd mbox_cmd; 1122ed83f7caSAlison Schofield u32 val; 11234faf31b4SDan Williams int rc; 11244faf31b4SDan Williams 112559f8d151SDan Williams if (!mds->cxlds.media_ready) 1126e764f122SDave Jiang return 0; 1127e764f122SDave Jiang 11285331cdf4SDan Williams mbox_cmd = (struct cxl_mbox_cmd) { 11295331cdf4SDan Williams .opcode = CXL_MBOX_OP_IDENTIFY, 11305331cdf4SDan Williams .size_out = sizeof(id), 11315331cdf4SDan Williams .payload_out = &id, 11325331cdf4SDan Williams }; 113359f8d151SDan Williams rc = cxl_internal_send_cmd(mds, &mbox_cmd); 11344faf31b4SDan Williams if (rc < 0) 11354faf31b4SDan Williams return rc; 11364faf31b4SDan Williams 113759f8d151SDan Williams mds->total_bytes = 11384faf31b4SDan Williams le64_to_cpu(id.total_capacity) * CXL_CAPACITY_MULTIPLIER; 113959f8d151SDan Williams mds->volatile_only_bytes = 11404faf31b4SDan Williams le64_to_cpu(id.volatile_capacity) * CXL_CAPACITY_MULTIPLIER; 114159f8d151SDan Williams mds->persistent_only_bytes = 11424faf31b4SDan Williams le64_to_cpu(id.persistent_capacity) * CXL_CAPACITY_MULTIPLIER; 114359f8d151SDan Williams mds->partition_align_bytes = 11444faf31b4SDan Williams le64_to_cpu(id.partition_align) * CXL_CAPACITY_MULTIPLIER; 11454faf31b4SDan Williams 114659f8d151SDan Williams mds->lsa_size = le32_to_cpu(id.lsa_size); 114759f8d151SDan Williams memcpy(mds->firmware_version, id.fw_revision, 114859f8d151SDan Williams sizeof(id.fw_revision)); 11494faf31b4SDan Williams 115059f8d151SDan Williams if (test_bit(CXL_POISON_ENABLED_LIST, mds->poison.enabled_cmds)) { 1151ed83f7caSAlison Schofield val = get_unaligned_le24(id.poison_list_max_mer); 115259f8d151SDan Williams mds->poison.max_errors = min_t(u32, val, CXL_POISON_LIST_MAX); 1153ed83f7caSAlison Schofield } 1154ed83f7caSAlison Schofield 11554faf31b4SDan Williams return 0; 11564faf31b4SDan Williams } 1157affec782SDan Williams EXPORT_SYMBOL_NS_GPL(cxl_dev_state_identify, CXL); 11584faf31b4SDan Williams 115933981838SDan Williams static int __cxl_mem_sanitize(struct cxl_memdev_state *mds, u16 cmd) 116048dcdbb1SDavidlohr Bueso { 116148dcdbb1SDavidlohr Bueso int rc; 116248dcdbb1SDavidlohr Bueso u32 sec_out = 0; 116348dcdbb1SDavidlohr Bueso struct cxl_get_security_output { 116448dcdbb1SDavidlohr Bueso __le32 flags; 116548dcdbb1SDavidlohr Bueso } out; 116648dcdbb1SDavidlohr Bueso struct cxl_mbox_cmd sec_cmd = { 116748dcdbb1SDavidlohr Bueso .opcode = CXL_MBOX_OP_GET_SECURITY_STATE, 116848dcdbb1SDavidlohr Bueso .payload_out = &out, 116948dcdbb1SDavidlohr Bueso .size_out = sizeof(out), 117048dcdbb1SDavidlohr Bueso }; 117148dcdbb1SDavidlohr Bueso struct cxl_mbox_cmd mbox_cmd = { .opcode = cmd }; 1172aeaefabcSDan Williams struct cxl_dev_state *cxlds = &mds->cxlds; 117348dcdbb1SDavidlohr Bueso 1174180ffd33SDavidlohr Bueso if (cmd != CXL_MBOX_OP_SANITIZE && cmd != CXL_MBOX_OP_SECURE_ERASE) 117548dcdbb1SDavidlohr Bueso return -EINVAL; 117648dcdbb1SDavidlohr Bueso 1177aeaefabcSDan Williams rc = cxl_internal_send_cmd(mds, &sec_cmd); 117848dcdbb1SDavidlohr Bueso if (rc < 0) { 117948dcdbb1SDavidlohr Bueso dev_err(cxlds->dev, "Failed to get security state : %d", rc); 118048dcdbb1SDavidlohr Bueso return rc; 118148dcdbb1SDavidlohr Bueso } 118248dcdbb1SDavidlohr Bueso 118348dcdbb1SDavidlohr Bueso /* 118448dcdbb1SDavidlohr Bueso * Prior to using these commands, any security applied to 118548dcdbb1SDavidlohr Bueso * the user data areas of the device shall be DISABLED (or 118648dcdbb1SDavidlohr Bueso * UNLOCKED for secure erase case). 118748dcdbb1SDavidlohr Bueso */ 118848dcdbb1SDavidlohr Bueso sec_out = le32_to_cpu(out.flags); 118948dcdbb1SDavidlohr Bueso if (sec_out & CXL_PMEM_SEC_STATE_USER_PASS_SET) 119048dcdbb1SDavidlohr Bueso return -EINVAL; 119148dcdbb1SDavidlohr Bueso 1192180ffd33SDavidlohr Bueso if (cmd == CXL_MBOX_OP_SECURE_ERASE && 1193180ffd33SDavidlohr Bueso sec_out & CXL_PMEM_SEC_STATE_LOCKED) 1194180ffd33SDavidlohr Bueso return -EINVAL; 1195180ffd33SDavidlohr Bueso 1196aeaefabcSDan Williams rc = cxl_internal_send_cmd(mds, &mbox_cmd); 119748dcdbb1SDavidlohr Bueso if (rc < 0) { 119848dcdbb1SDavidlohr Bueso dev_err(cxlds->dev, "Failed to sanitize device : %d", rc); 119948dcdbb1SDavidlohr Bueso return rc; 120048dcdbb1SDavidlohr Bueso } 120148dcdbb1SDavidlohr Bueso 120248dcdbb1SDavidlohr Bueso return 0; 120348dcdbb1SDavidlohr Bueso } 120433981838SDan Williams 120533981838SDan Williams 120633981838SDan Williams /** 120733981838SDan Williams * cxl_mem_sanitize() - Send a sanitization command to the device. 120833981838SDan Williams * @cxlmd: The device for the operation 120933981838SDan Williams * @cmd: The specific sanitization command opcode 121033981838SDan Williams * 121133981838SDan Williams * Return: 0 if the command was executed successfully, regardless of 121233981838SDan Williams * whether or not the actual security operation is done in the background, 121333981838SDan Williams * such as for the Sanitize case. 121433981838SDan Williams * Error return values can be the result of the mailbox command, -EINVAL 121533981838SDan Williams * when security requirements are not met or invalid contexts, or -EBUSY 121633981838SDan Williams * if the sanitize operation is already in flight. 121733981838SDan Williams * 121833981838SDan Williams * See CXL 3.0 @8.2.9.8.5.1 Sanitize and @8.2.9.8.5.2 Secure Erase. 121933981838SDan Williams */ 122033981838SDan Williams int cxl_mem_sanitize(struct cxl_memdev *cxlmd, u16 cmd) 122133981838SDan Williams { 122233981838SDan Williams struct cxl_memdev_state *mds = to_cxl_memdev_state(cxlmd->cxlds); 122333981838SDan Williams struct cxl_port *endpoint; 122433981838SDan Williams int rc; 122533981838SDan Williams 122633981838SDan Williams /* synchronize with cxl_mem_probe() and decoder write operations */ 12277f569e91SLi Ming guard(device)(&cxlmd->dev); 122833981838SDan Williams endpoint = cxlmd->endpoint; 122933981838SDan Williams down_read(&cxl_region_rwsem); 123033981838SDan Williams /* 123133981838SDan Williams * Require an endpoint to be safe otherwise the driver can not 123233981838SDan Williams * be sure that the device is unmapped. 123333981838SDan Williams */ 1234458ba818SDave Jiang if (endpoint && cxl_num_decoders_committed(endpoint) == 0) 123533981838SDan Williams rc = __cxl_mem_sanitize(mds, cmd); 123633981838SDan Williams else 123733981838SDan Williams rc = -EBUSY; 123833981838SDan Williams up_read(&cxl_region_rwsem); 123933981838SDan Williams 124033981838SDan Williams return rc; 124133981838SDan Williams } 124248dcdbb1SDavidlohr Bueso 1243d3b75029SDan Williams static int add_dpa_res(struct device *dev, struct resource *parent, 1244d3b75029SDan Williams struct resource *res, resource_size_t start, 1245d3b75029SDan Williams resource_size_t size, const char *type) 12464faf31b4SDan Williams { 12474faf31b4SDan Williams int rc; 12484faf31b4SDan Williams 1249d3b75029SDan Williams res->name = type; 1250d3b75029SDan Williams res->start = start; 1251d3b75029SDan Williams res->end = start + size - 1; 1252d3b75029SDan Williams res->flags = IORESOURCE_MEM; 1253d3b75029SDan Williams if (resource_size(res) == 0) { 1254d3b75029SDan Williams dev_dbg(dev, "DPA(%s): no capacity\n", res->name); 12554faf31b4SDan Williams return 0; 12564faf31b4SDan Williams } 1257d3b75029SDan Williams rc = request_resource(parent, res); 1258d3b75029SDan Williams if (rc) { 1259d3b75029SDan Williams dev_err(dev, "DPA(%s): failed to track %pr (%d)\n", res->name, 1260d3b75029SDan Williams res, rc); 1261d3b75029SDan Williams return rc; 1262d3b75029SDan Williams } 1263d3b75029SDan Williams 1264d3b75029SDan Williams dev_dbg(dev, "DPA(%s): %pr\n", res->name, res); 1265d3b75029SDan Williams 1266d3b75029SDan Williams return 0; 1267d3b75029SDan Williams } 1268d3b75029SDan Williams 126959f8d151SDan Williams int cxl_mem_create_range_info(struct cxl_memdev_state *mds) 1270d3b75029SDan Williams { 127159f8d151SDan Williams struct cxl_dev_state *cxlds = &mds->cxlds; 1272d3b75029SDan Williams struct device *dev = cxlds->dev; 1273d3b75029SDan Williams int rc; 1274d3b75029SDan Williams 1275793a539aSDave Jiang if (!cxlds->media_ready) { 1276793a539aSDave Jiang cxlds->dpa_res = DEFINE_RES_MEM(0, 0); 1277793a539aSDave Jiang cxlds->ram_res = DEFINE_RES_MEM(0, 0); 1278793a539aSDave Jiang cxlds->pmem_res = DEFINE_RES_MEM(0, 0); 1279793a539aSDave Jiang return 0; 1280793a539aSDave Jiang } 1281793a539aSDave Jiang 12829214c9d5SAlison Schofield cxlds->dpa_res = DEFINE_RES_MEM(0, mds->total_bytes); 1283d3b75029SDan Williams 128459f8d151SDan Williams if (mds->partition_align_bytes == 0) { 1285d3b75029SDan Williams rc = add_dpa_res(dev, &cxlds->dpa_res, &cxlds->ram_res, 0, 128659f8d151SDan Williams mds->volatile_only_bytes, "ram"); 1287d3b75029SDan Williams if (rc) 1288d3b75029SDan Williams return rc; 1289d3b75029SDan Williams return add_dpa_res(dev, &cxlds->dpa_res, &cxlds->pmem_res, 129059f8d151SDan Williams mds->volatile_only_bytes, 129159f8d151SDan Williams mds->persistent_only_bytes, "pmem"); 1292d3b75029SDan Williams } 12934faf31b4SDan Williams 129459f8d151SDan Williams rc = cxl_mem_get_partition_info(mds); 12954faf31b4SDan Williams if (rc) { 1296d3b75029SDan Williams dev_err(dev, "Failed to query partition information\n"); 12974faf31b4SDan Williams return rc; 12984faf31b4SDan Williams } 12994faf31b4SDan Williams 1300d3b75029SDan Williams rc = add_dpa_res(dev, &cxlds->dpa_res, &cxlds->ram_res, 0, 130159f8d151SDan Williams mds->active_volatile_bytes, "ram"); 1302d3b75029SDan Williams if (rc) 1303d3b75029SDan Williams return rc; 1304d3b75029SDan Williams return add_dpa_res(dev, &cxlds->dpa_res, &cxlds->pmem_res, 130559f8d151SDan Williams mds->active_volatile_bytes, 130659f8d151SDan Williams mds->active_persistent_bytes, "pmem"); 13074faf31b4SDan Williams } 1308affec782SDan Williams EXPORT_SYMBOL_NS_GPL(cxl_mem_create_range_info, CXL); 13094faf31b4SDan Williams 131059f8d151SDan Williams int cxl_set_timestamp(struct cxl_memdev_state *mds) 1311fa884345SJonathan Cameron { 1312fa884345SJonathan Cameron struct cxl_mbox_cmd mbox_cmd; 1313fa884345SJonathan Cameron struct cxl_mbox_set_timestamp_in pi; 1314fa884345SJonathan Cameron int rc; 1315fa884345SJonathan Cameron 1316fa884345SJonathan Cameron pi.timestamp = cpu_to_le64(ktime_get_real_ns()); 1317fa884345SJonathan Cameron mbox_cmd = (struct cxl_mbox_cmd) { 1318fa884345SJonathan Cameron .opcode = CXL_MBOX_OP_SET_TIMESTAMP, 1319fa884345SJonathan Cameron .size_in = sizeof(pi), 1320fa884345SJonathan Cameron .payload_in = &pi, 1321fa884345SJonathan Cameron }; 1322fa884345SJonathan Cameron 132359f8d151SDan Williams rc = cxl_internal_send_cmd(mds, &mbox_cmd); 1324fa884345SJonathan Cameron /* 1325fa884345SJonathan Cameron * Command is optional. Devices may have another way of providing 1326fa884345SJonathan Cameron * a timestamp, or may return all 0s in timestamp fields. 1327fa884345SJonathan Cameron * Don't report an error if this command isn't supported 1328fa884345SJonathan Cameron */ 1329fa884345SJonathan Cameron if (rc && (mbox_cmd.return_code != CXL_MBOX_CMD_RC_UNSUPPORTED)) 1330fa884345SJonathan Cameron return rc; 1331fa884345SJonathan Cameron 1332fa884345SJonathan Cameron return 0; 1333fa884345SJonathan Cameron } 1334fa884345SJonathan Cameron EXPORT_SYMBOL_NS_GPL(cxl_set_timestamp, CXL); 1335fa884345SJonathan Cameron 1336ed83f7caSAlison Schofield int cxl_mem_get_poison(struct cxl_memdev *cxlmd, u64 offset, u64 len, 1337ed83f7caSAlison Schofield struct cxl_region *cxlr) 1338ed83f7caSAlison Schofield { 133959f8d151SDan Williams struct cxl_memdev_state *mds = to_cxl_memdev_state(cxlmd->cxlds); 1340*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 1341ed83f7caSAlison Schofield struct cxl_mbox_poison_out *po; 1342ed83f7caSAlison Schofield struct cxl_mbox_poison_in pi; 1343ed83f7caSAlison Schofield int nr_records = 0; 1344ed83f7caSAlison Schofield int rc; 1345ed83f7caSAlison Schofield 134659f8d151SDan Williams rc = mutex_lock_interruptible(&mds->poison.lock); 1347ed83f7caSAlison Schofield if (rc) 1348ed83f7caSAlison Schofield return rc; 1349ed83f7caSAlison Schofield 135059f8d151SDan Williams po = mds->poison.list_out; 1351ed83f7caSAlison Schofield pi.offset = cpu_to_le64(offset); 1352ed83f7caSAlison Schofield pi.length = cpu_to_le64(len / CXL_POISON_LEN_MULT); 1353ed83f7caSAlison Schofield 13544b759dd5SDan Williams do { 13554b759dd5SDan Williams struct cxl_mbox_cmd mbox_cmd = (struct cxl_mbox_cmd){ 1356ed83f7caSAlison Schofield .opcode = CXL_MBOX_OP_GET_POISON, 1357ed83f7caSAlison Schofield .size_in = sizeof(pi), 1358ed83f7caSAlison Schofield .payload_in = &pi, 1359*8d8081ceSDave Jiang .size_out = cxl_mbox->payload_size, 1360ed83f7caSAlison Schofield .payload_out = po, 1361ed83f7caSAlison Schofield .min_out = struct_size(po, record, 0), 1362ed83f7caSAlison Schofield }; 1363ed83f7caSAlison Schofield 136459f8d151SDan Williams rc = cxl_internal_send_cmd(mds, &mbox_cmd); 1365ed83f7caSAlison Schofield if (rc) 1366ed83f7caSAlison Schofield break; 1367ed83f7caSAlison Schofield 1368ddf49d57SAlison Schofield for (int i = 0; i < le16_to_cpu(po->count); i++) 1369ddf49d57SAlison Schofield trace_cxl_poison(cxlmd, cxlr, &po->record[i], 1370ddf49d57SAlison Schofield po->flags, po->overflow_ts, 1371ddf49d57SAlison Schofield CXL_POISON_TRACE_LIST); 1372ed83f7caSAlison Schofield 1373ed83f7caSAlison Schofield /* Protect against an uncleared _FLAG_MORE */ 1374ed83f7caSAlison Schofield nr_records = nr_records + le16_to_cpu(po->count); 137559f8d151SDan Williams if (nr_records >= mds->poison.max_errors) { 1376ed83f7caSAlison Schofield dev_dbg(&cxlmd->dev, "Max Error Records reached: %d\n", 1377ed83f7caSAlison Schofield nr_records); 1378ed83f7caSAlison Schofield break; 1379ed83f7caSAlison Schofield } 1380ed83f7caSAlison Schofield } while (po->flags & CXL_POISON_FLAG_MORE); 1381ed83f7caSAlison Schofield 138259f8d151SDan Williams mutex_unlock(&mds->poison.lock); 1383ed83f7caSAlison Schofield return rc; 1384ed83f7caSAlison Schofield } 1385ed83f7caSAlison Schofield EXPORT_SYMBOL_NS_GPL(cxl_mem_get_poison, CXL); 1386ed83f7caSAlison Schofield 1387d0abf578SAlison Schofield static void free_poison_buf(void *buf) 1388d0abf578SAlison Schofield { 1389d0abf578SAlison Schofield kvfree(buf); 1390d0abf578SAlison Schofield } 1391d0abf578SAlison Schofield 139259f8d151SDan Williams /* Get Poison List output buffer is protected by mds->poison.lock */ 139359f8d151SDan Williams static int cxl_poison_alloc_buf(struct cxl_memdev_state *mds) 1394d0abf578SAlison Schofield { 1395*8d8081ceSDave Jiang struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox; 1396*8d8081ceSDave Jiang 1397*8d8081ceSDave Jiang mds->poison.list_out = kvmalloc(cxl_mbox->payload_size, GFP_KERNEL); 139859f8d151SDan Williams if (!mds->poison.list_out) 1399d0abf578SAlison Schofield return -ENOMEM; 1400d0abf578SAlison Schofield 140159f8d151SDan Williams return devm_add_action_or_reset(mds->cxlds.dev, free_poison_buf, 140259f8d151SDan Williams mds->poison.list_out); 1403d0abf578SAlison Schofield } 1404d0abf578SAlison Schofield 140559f8d151SDan Williams int cxl_poison_state_init(struct cxl_memdev_state *mds) 1406d0abf578SAlison Schofield { 1407d0abf578SAlison Schofield int rc; 1408d0abf578SAlison Schofield 140959f8d151SDan Williams if (!test_bit(CXL_POISON_ENABLED_LIST, mds->poison.enabled_cmds)) 1410d0abf578SAlison Schofield return 0; 1411d0abf578SAlison Schofield 141259f8d151SDan Williams rc = cxl_poison_alloc_buf(mds); 1413d0abf578SAlison Schofield if (rc) { 141459f8d151SDan Williams clear_bit(CXL_POISON_ENABLED_LIST, mds->poison.enabled_cmds); 1415d0abf578SAlison Schofield return rc; 1416d0abf578SAlison Schofield } 1417d0abf578SAlison Schofield 141859f8d151SDan Williams mutex_init(&mds->poison.lock); 1419d0abf578SAlison Schofield return 0; 1420d0abf578SAlison Schofield } 1421d0abf578SAlison Schofield EXPORT_SYMBOL_NS_GPL(cxl_poison_state_init, CXL); 1422d0abf578SAlison Schofield 1423*8d8081ceSDave Jiang int cxl_mailbox_init(struct cxl_mailbox *cxl_mbox, struct device *host) 1424*8d8081ceSDave Jiang { 1425*8d8081ceSDave Jiang if (!cxl_mbox || !host) 1426*8d8081ceSDave Jiang return -EINVAL; 1427*8d8081ceSDave Jiang 1428*8d8081ceSDave Jiang cxl_mbox->host = host; 1429*8d8081ceSDave Jiang mutex_init(&cxl_mbox->mbox_mutex); 1430*8d8081ceSDave Jiang rcuwait_init(&cxl_mbox->mbox_wait); 1431*8d8081ceSDave Jiang 1432*8d8081ceSDave Jiang return 0; 1433*8d8081ceSDave Jiang } 1434*8d8081ceSDave Jiang EXPORT_SYMBOL_NS_GPL(cxl_mailbox_init, CXL); 1435*8d8081ceSDave Jiang 143659f8d151SDan Williams struct cxl_memdev_state *cxl_memdev_state_create(struct device *dev) 14374faf31b4SDan Williams { 143859f8d151SDan Williams struct cxl_memdev_state *mds; 14394faf31b4SDan Williams 144059f8d151SDan Williams mds = devm_kzalloc(dev, sizeof(*mds), GFP_KERNEL); 144159f8d151SDan Williams if (!mds) { 14424faf31b4SDan Williams dev_err(dev, "No memory available\n"); 14434faf31b4SDan Williams return ERR_PTR(-ENOMEM); 14444faf31b4SDan Williams } 14454faf31b4SDan Williams 144659f8d151SDan Williams mutex_init(&mds->event.log_lock); 144759f8d151SDan Williams mds->cxlds.dev = dev; 14482dd18279SRobert Richter mds->cxlds.reg_map.host = dev; 14492dd18279SRobert Richter mds->cxlds.reg_map.resource = CXL_RESOURCE_NONE; 1450f6b8ab32SDan Williams mds->cxlds.type = CXL_DEVTYPE_CLASSMEM; 145100413c15SDave Jiang mds->ram_perf.qos_class = CXL_QOS_CLASS_INVALID; 145200413c15SDave Jiang mds->pmem_perf.qos_class = CXL_QOS_CLASS_INVALID; 14534faf31b4SDan Williams 145459f8d151SDan Williams return mds; 14554faf31b4SDan Williams } 145659f8d151SDan Williams EXPORT_SYMBOL_NS_GPL(cxl_memdev_state_create, CXL); 14574faf31b4SDan Williams 14584faf31b4SDan Williams void __init cxl_mbox_init(void) 14594faf31b4SDan Williams { 14604faf31b4SDan Williams struct dentry *mbox_debugfs; 14614faf31b4SDan Williams 14629b99ecf5SDan Williams mbox_debugfs = cxl_debugfs_create_dir("mbox"); 14634faf31b4SDan Williams debugfs_create_bool("raw_allow_all", 0600, mbox_debugfs, 14644faf31b4SDan Williams &cxl_raw_allow_all); 14654faf31b4SDan Williams } 1466