1*9739f5f9SChristian Marangi // SPDX-License-Identifier: GPL-2.0 2*9739f5f9SChristian Marangi /* 3*9739f5f9SChristian Marangi * Copyright (C) 2019 - 2021 4*9739f5f9SChristian Marangi * 5*9739f5f9SChristian Marangi * Richard van Schagen <vschagen@icloud.com> 6*9739f5f9SChristian Marangi * Christian Marangi <ansuelsmth@gmail.com 7*9739f5f9SChristian Marangi */ 8*9739f5f9SChristian Marangi 9*9739f5f9SChristian Marangi #include <linux/atomic.h> 10*9739f5f9SChristian Marangi #include <linux/clk.h> 11*9739f5f9SChristian Marangi #include <linux/delay.h> 12*9739f5f9SChristian Marangi #include <linux/dma-mapping.h> 13*9739f5f9SChristian Marangi #include <linux/interrupt.h> 14*9739f5f9SChristian Marangi #include <linux/module.h> 15*9739f5f9SChristian Marangi #include <linux/of.h> 16*9739f5f9SChristian Marangi #include <linux/platform_device.h> 17*9739f5f9SChristian Marangi #include <linux/spinlock.h> 18*9739f5f9SChristian Marangi #include <crypto/aes.h> 19*9739f5f9SChristian Marangi #include <crypto/ctr.h> 20*9739f5f9SChristian Marangi 21*9739f5f9SChristian Marangi #include "eip93-main.h" 22*9739f5f9SChristian Marangi #include "eip93-regs.h" 23*9739f5f9SChristian Marangi #include "eip93-common.h" 24*9739f5f9SChristian Marangi #include "eip93-cipher.h" 25*9739f5f9SChristian Marangi #include "eip93-aes.h" 26*9739f5f9SChristian Marangi #include "eip93-des.h" 27*9739f5f9SChristian Marangi #include "eip93-aead.h" 28*9739f5f9SChristian Marangi #include "eip93-hash.h" 29*9739f5f9SChristian Marangi 30*9739f5f9SChristian Marangi static struct eip93_alg_template *eip93_algs[] = { 31*9739f5f9SChristian Marangi &eip93_alg_ecb_des, 32*9739f5f9SChristian Marangi &eip93_alg_cbc_des, 33*9739f5f9SChristian Marangi &eip93_alg_ecb_des3_ede, 34*9739f5f9SChristian Marangi &eip93_alg_cbc_des3_ede, 35*9739f5f9SChristian Marangi &eip93_alg_ecb_aes, 36*9739f5f9SChristian Marangi &eip93_alg_cbc_aes, 37*9739f5f9SChristian Marangi &eip93_alg_ctr_aes, 38*9739f5f9SChristian Marangi &eip93_alg_rfc3686_aes, 39*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_md5_cbc_des, 40*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha1_cbc_des, 41*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha224_cbc_des, 42*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha256_cbc_des, 43*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_md5_cbc_des3_ede, 44*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha1_cbc_des3_ede, 45*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha224_cbc_des3_ede, 46*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha256_cbc_des3_ede, 47*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_md5_cbc_aes, 48*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha1_cbc_aes, 49*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha224_cbc_aes, 50*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha256_cbc_aes, 51*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_md5_rfc3686_aes, 52*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha1_rfc3686_aes, 53*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha224_rfc3686_aes, 54*9739f5f9SChristian Marangi &eip93_alg_authenc_hmac_sha256_rfc3686_aes, 55*9739f5f9SChristian Marangi &eip93_alg_md5, 56*9739f5f9SChristian Marangi &eip93_alg_sha1, 57*9739f5f9SChristian Marangi &eip93_alg_sha224, 58*9739f5f9SChristian Marangi &eip93_alg_sha256, 59*9739f5f9SChristian Marangi &eip93_alg_hmac_md5, 60*9739f5f9SChristian Marangi &eip93_alg_hmac_sha1, 61*9739f5f9SChristian Marangi &eip93_alg_hmac_sha224, 62*9739f5f9SChristian Marangi &eip93_alg_hmac_sha256, 63*9739f5f9SChristian Marangi }; 64*9739f5f9SChristian Marangi 65*9739f5f9SChristian Marangi inline void eip93_irq_disable(struct eip93_device *eip93, u32 mask) 66*9739f5f9SChristian Marangi { 67*9739f5f9SChristian Marangi __raw_writel(mask, eip93->base + EIP93_REG_MASK_DISABLE); 68*9739f5f9SChristian Marangi } 69*9739f5f9SChristian Marangi 70*9739f5f9SChristian Marangi inline void eip93_irq_enable(struct eip93_device *eip93, u32 mask) 71*9739f5f9SChristian Marangi { 72*9739f5f9SChristian Marangi __raw_writel(mask, eip93->base + EIP93_REG_MASK_ENABLE); 73*9739f5f9SChristian Marangi } 74*9739f5f9SChristian Marangi 75*9739f5f9SChristian Marangi inline void eip93_irq_clear(struct eip93_device *eip93, u32 mask) 76*9739f5f9SChristian Marangi { 77*9739f5f9SChristian Marangi __raw_writel(mask, eip93->base + EIP93_REG_INT_CLR); 78*9739f5f9SChristian Marangi } 79*9739f5f9SChristian Marangi 80*9739f5f9SChristian Marangi static void eip93_unregister_algs(unsigned int i) 81*9739f5f9SChristian Marangi { 82*9739f5f9SChristian Marangi unsigned int j; 83*9739f5f9SChristian Marangi 84*9739f5f9SChristian Marangi for (j = 0; j < i; j++) { 85*9739f5f9SChristian Marangi switch (eip93_algs[j]->type) { 86*9739f5f9SChristian Marangi case EIP93_ALG_TYPE_SKCIPHER: 87*9739f5f9SChristian Marangi crypto_unregister_skcipher(&eip93_algs[j]->alg.skcipher); 88*9739f5f9SChristian Marangi break; 89*9739f5f9SChristian Marangi case EIP93_ALG_TYPE_AEAD: 90*9739f5f9SChristian Marangi crypto_unregister_aead(&eip93_algs[j]->alg.aead); 91*9739f5f9SChristian Marangi break; 92*9739f5f9SChristian Marangi case EIP93_ALG_TYPE_HASH: 93*9739f5f9SChristian Marangi crypto_unregister_ahash(&eip93_algs[i]->alg.ahash); 94*9739f5f9SChristian Marangi break; 95*9739f5f9SChristian Marangi } 96*9739f5f9SChristian Marangi } 97*9739f5f9SChristian Marangi } 98*9739f5f9SChristian Marangi 99*9739f5f9SChristian Marangi static int eip93_register_algs(struct eip93_device *eip93, u32 supported_algo_flags) 100*9739f5f9SChristian Marangi { 101*9739f5f9SChristian Marangi unsigned int i; 102*9739f5f9SChristian Marangi int ret = 0; 103*9739f5f9SChristian Marangi 104*9739f5f9SChristian Marangi for (i = 0; i < ARRAY_SIZE(eip93_algs); i++) { 105*9739f5f9SChristian Marangi u32 alg_flags = eip93_algs[i]->flags; 106*9739f5f9SChristian Marangi 107*9739f5f9SChristian Marangi eip93_algs[i]->eip93 = eip93; 108*9739f5f9SChristian Marangi 109*9739f5f9SChristian Marangi if ((IS_DES(alg_flags) || IS_3DES(alg_flags)) && 110*9739f5f9SChristian Marangi !(supported_algo_flags & EIP93_PE_OPTION_TDES)) 111*9739f5f9SChristian Marangi continue; 112*9739f5f9SChristian Marangi 113*9739f5f9SChristian Marangi if (IS_AES(alg_flags)) { 114*9739f5f9SChristian Marangi if (!(supported_algo_flags & EIP93_PE_OPTION_AES)) 115*9739f5f9SChristian Marangi continue; 116*9739f5f9SChristian Marangi 117*9739f5f9SChristian Marangi if (!IS_HMAC(alg_flags)) { 118*9739f5f9SChristian Marangi if (supported_algo_flags & EIP93_PE_OPTION_AES_KEY128) 119*9739f5f9SChristian Marangi eip93_algs[i]->alg.skcipher.max_keysize = 120*9739f5f9SChristian Marangi AES_KEYSIZE_128; 121*9739f5f9SChristian Marangi 122*9739f5f9SChristian Marangi if (supported_algo_flags & EIP93_PE_OPTION_AES_KEY192) 123*9739f5f9SChristian Marangi eip93_algs[i]->alg.skcipher.max_keysize = 124*9739f5f9SChristian Marangi AES_KEYSIZE_192; 125*9739f5f9SChristian Marangi 126*9739f5f9SChristian Marangi if (supported_algo_flags & EIP93_PE_OPTION_AES_KEY256) 127*9739f5f9SChristian Marangi eip93_algs[i]->alg.skcipher.max_keysize = 128*9739f5f9SChristian Marangi AES_KEYSIZE_256; 129*9739f5f9SChristian Marangi 130*9739f5f9SChristian Marangi if (IS_RFC3686(alg_flags)) 131*9739f5f9SChristian Marangi eip93_algs[i]->alg.skcipher.max_keysize += 132*9739f5f9SChristian Marangi CTR_RFC3686_NONCE_SIZE; 133*9739f5f9SChristian Marangi } 134*9739f5f9SChristian Marangi } 135*9739f5f9SChristian Marangi 136*9739f5f9SChristian Marangi if (IS_HASH_MD5(alg_flags) && 137*9739f5f9SChristian Marangi !(supported_algo_flags & EIP93_PE_OPTION_MD5)) 138*9739f5f9SChristian Marangi continue; 139*9739f5f9SChristian Marangi 140*9739f5f9SChristian Marangi if (IS_HASH_SHA1(alg_flags) && 141*9739f5f9SChristian Marangi !(supported_algo_flags & EIP93_PE_OPTION_SHA_1)) 142*9739f5f9SChristian Marangi continue; 143*9739f5f9SChristian Marangi 144*9739f5f9SChristian Marangi if (IS_HASH_SHA224(alg_flags) && 145*9739f5f9SChristian Marangi !(supported_algo_flags & EIP93_PE_OPTION_SHA_224)) 146*9739f5f9SChristian Marangi continue; 147*9739f5f9SChristian Marangi 148*9739f5f9SChristian Marangi if (IS_HASH_SHA256(alg_flags) && 149*9739f5f9SChristian Marangi !(supported_algo_flags & EIP93_PE_OPTION_SHA_256)) 150*9739f5f9SChristian Marangi continue; 151*9739f5f9SChristian Marangi 152*9739f5f9SChristian Marangi switch (eip93_algs[i]->type) { 153*9739f5f9SChristian Marangi case EIP93_ALG_TYPE_SKCIPHER: 154*9739f5f9SChristian Marangi ret = crypto_register_skcipher(&eip93_algs[i]->alg.skcipher); 155*9739f5f9SChristian Marangi break; 156*9739f5f9SChristian Marangi case EIP93_ALG_TYPE_AEAD: 157*9739f5f9SChristian Marangi ret = crypto_register_aead(&eip93_algs[i]->alg.aead); 158*9739f5f9SChristian Marangi break; 159*9739f5f9SChristian Marangi case EIP93_ALG_TYPE_HASH: 160*9739f5f9SChristian Marangi ret = crypto_register_ahash(&eip93_algs[i]->alg.ahash); 161*9739f5f9SChristian Marangi break; 162*9739f5f9SChristian Marangi } 163*9739f5f9SChristian Marangi if (ret) 164*9739f5f9SChristian Marangi goto fail; 165*9739f5f9SChristian Marangi } 166*9739f5f9SChristian Marangi 167*9739f5f9SChristian Marangi return 0; 168*9739f5f9SChristian Marangi 169*9739f5f9SChristian Marangi fail: 170*9739f5f9SChristian Marangi eip93_unregister_algs(i); 171*9739f5f9SChristian Marangi 172*9739f5f9SChristian Marangi return ret; 173*9739f5f9SChristian Marangi } 174*9739f5f9SChristian Marangi 175*9739f5f9SChristian Marangi static void eip93_handle_result_descriptor(struct eip93_device *eip93) 176*9739f5f9SChristian Marangi { 177*9739f5f9SChristian Marangi struct crypto_async_request *async; 178*9739f5f9SChristian Marangi struct eip93_descriptor *rdesc; 179*9739f5f9SChristian Marangi u16 desc_flags, crypto_idr; 180*9739f5f9SChristian Marangi bool last_entry; 181*9739f5f9SChristian Marangi int handled, left, err; 182*9739f5f9SChristian Marangi u32 pe_ctrl_stat; 183*9739f5f9SChristian Marangi u32 pe_length; 184*9739f5f9SChristian Marangi 185*9739f5f9SChristian Marangi get_more: 186*9739f5f9SChristian Marangi handled = 0; 187*9739f5f9SChristian Marangi 188*9739f5f9SChristian Marangi left = readl(eip93->base + EIP93_REG_PE_RD_COUNT) & EIP93_PE_RD_COUNT; 189*9739f5f9SChristian Marangi 190*9739f5f9SChristian Marangi if (!left) { 191*9739f5f9SChristian Marangi eip93_irq_clear(eip93, EIP93_INT_RDR_THRESH); 192*9739f5f9SChristian Marangi eip93_irq_enable(eip93, EIP93_INT_RDR_THRESH); 193*9739f5f9SChristian Marangi return; 194*9739f5f9SChristian Marangi } 195*9739f5f9SChristian Marangi 196*9739f5f9SChristian Marangi last_entry = false; 197*9739f5f9SChristian Marangi 198*9739f5f9SChristian Marangi while (left) { 199*9739f5f9SChristian Marangi scoped_guard(spinlock_irqsave, &eip93->ring->read_lock) 200*9739f5f9SChristian Marangi rdesc = eip93_get_descriptor(eip93); 201*9739f5f9SChristian Marangi if (IS_ERR(rdesc)) { 202*9739f5f9SChristian Marangi dev_err(eip93->dev, "Ndesc: %d nreq: %d\n", 203*9739f5f9SChristian Marangi handled, left); 204*9739f5f9SChristian Marangi err = -EIO; 205*9739f5f9SChristian Marangi break; 206*9739f5f9SChristian Marangi } 207*9739f5f9SChristian Marangi /* make sure DMA is finished writing */ 208*9739f5f9SChristian Marangi do { 209*9739f5f9SChristian Marangi pe_ctrl_stat = READ_ONCE(rdesc->pe_ctrl_stat_word); 210*9739f5f9SChristian Marangi pe_length = READ_ONCE(rdesc->pe_length_word); 211*9739f5f9SChristian Marangi } while (FIELD_GET(EIP93_PE_CTRL_PE_READY_DES_TRING_OWN, pe_ctrl_stat) != 212*9739f5f9SChristian Marangi EIP93_PE_CTRL_PE_READY || 213*9739f5f9SChristian Marangi FIELD_GET(EIP93_PE_LENGTH_HOST_PE_READY, pe_length) != 214*9739f5f9SChristian Marangi EIP93_PE_LENGTH_PE_READY); 215*9739f5f9SChristian Marangi 216*9739f5f9SChristian Marangi err = rdesc->pe_ctrl_stat_word & (EIP93_PE_CTRL_PE_EXT_ERR_CODE | 217*9739f5f9SChristian Marangi EIP93_PE_CTRL_PE_EXT_ERR | 218*9739f5f9SChristian Marangi EIP93_PE_CTRL_PE_SEQNUM_ERR | 219*9739f5f9SChristian Marangi EIP93_PE_CTRL_PE_PAD_ERR | 220*9739f5f9SChristian Marangi EIP93_PE_CTRL_PE_AUTH_ERR); 221*9739f5f9SChristian Marangi 222*9739f5f9SChristian Marangi desc_flags = FIELD_GET(EIP93_PE_USER_ID_DESC_FLAGS, rdesc->user_id); 223*9739f5f9SChristian Marangi crypto_idr = FIELD_GET(EIP93_PE_USER_ID_CRYPTO_IDR, rdesc->user_id); 224*9739f5f9SChristian Marangi 225*9739f5f9SChristian Marangi writel(1, eip93->base + EIP93_REG_PE_RD_COUNT); 226*9739f5f9SChristian Marangi eip93_irq_clear(eip93, EIP93_INT_RDR_THRESH); 227*9739f5f9SChristian Marangi 228*9739f5f9SChristian Marangi handled++; 229*9739f5f9SChristian Marangi left--; 230*9739f5f9SChristian Marangi 231*9739f5f9SChristian Marangi if (desc_flags & EIP93_DESC_LAST) { 232*9739f5f9SChristian Marangi last_entry = true; 233*9739f5f9SChristian Marangi break; 234*9739f5f9SChristian Marangi } 235*9739f5f9SChristian Marangi } 236*9739f5f9SChristian Marangi 237*9739f5f9SChristian Marangi if (!last_entry) 238*9739f5f9SChristian Marangi goto get_more; 239*9739f5f9SChristian Marangi 240*9739f5f9SChristian Marangi /* Get crypto async ref only for last descriptor */ 241*9739f5f9SChristian Marangi scoped_guard(spinlock_bh, &eip93->ring->idr_lock) { 242*9739f5f9SChristian Marangi async = idr_find(&eip93->ring->crypto_async_idr, crypto_idr); 243*9739f5f9SChristian Marangi idr_remove(&eip93->ring->crypto_async_idr, crypto_idr); 244*9739f5f9SChristian Marangi } 245*9739f5f9SChristian Marangi 246*9739f5f9SChristian Marangi /* Parse error in ctrl stat word */ 247*9739f5f9SChristian Marangi err = eip93_parse_ctrl_stat_err(eip93, err); 248*9739f5f9SChristian Marangi 249*9739f5f9SChristian Marangi if (desc_flags & EIP93_DESC_SKCIPHER) 250*9739f5f9SChristian Marangi eip93_skcipher_handle_result(async, err); 251*9739f5f9SChristian Marangi 252*9739f5f9SChristian Marangi if (desc_flags & EIP93_DESC_AEAD) 253*9739f5f9SChristian Marangi eip93_aead_handle_result(async, err); 254*9739f5f9SChristian Marangi 255*9739f5f9SChristian Marangi if (desc_flags & EIP93_DESC_HASH) 256*9739f5f9SChristian Marangi eip93_hash_handle_result(async, err); 257*9739f5f9SChristian Marangi 258*9739f5f9SChristian Marangi goto get_more; 259*9739f5f9SChristian Marangi } 260*9739f5f9SChristian Marangi 261*9739f5f9SChristian Marangi static void eip93_done_task(unsigned long data) 262*9739f5f9SChristian Marangi { 263*9739f5f9SChristian Marangi struct eip93_device *eip93 = (struct eip93_device *)data; 264*9739f5f9SChristian Marangi 265*9739f5f9SChristian Marangi eip93_handle_result_descriptor(eip93); 266*9739f5f9SChristian Marangi } 267*9739f5f9SChristian Marangi 268*9739f5f9SChristian Marangi static irqreturn_t eip93_irq_handler(int irq, void *data) 269*9739f5f9SChristian Marangi { 270*9739f5f9SChristian Marangi struct eip93_device *eip93 = data; 271*9739f5f9SChristian Marangi u32 irq_status; 272*9739f5f9SChristian Marangi 273*9739f5f9SChristian Marangi irq_status = readl(eip93->base + EIP93_REG_INT_MASK_STAT); 274*9739f5f9SChristian Marangi if (FIELD_GET(EIP93_INT_RDR_THRESH, irq_status)) { 275*9739f5f9SChristian Marangi eip93_irq_disable(eip93, EIP93_INT_RDR_THRESH); 276*9739f5f9SChristian Marangi tasklet_schedule(&eip93->ring->done_task); 277*9739f5f9SChristian Marangi return IRQ_HANDLED; 278*9739f5f9SChristian Marangi } 279*9739f5f9SChristian Marangi 280*9739f5f9SChristian Marangi /* Ignore errors in AUTO mode, handled by the RDR */ 281*9739f5f9SChristian Marangi eip93_irq_clear(eip93, irq_status); 282*9739f5f9SChristian Marangi if (irq_status) 283*9739f5f9SChristian Marangi eip93_irq_disable(eip93, irq_status); 284*9739f5f9SChristian Marangi 285*9739f5f9SChristian Marangi return IRQ_NONE; 286*9739f5f9SChristian Marangi } 287*9739f5f9SChristian Marangi 288*9739f5f9SChristian Marangi static void eip93_initialize(struct eip93_device *eip93, u32 supported_algo_flags) 289*9739f5f9SChristian Marangi { 290*9739f5f9SChristian Marangi u32 val; 291*9739f5f9SChristian Marangi 292*9739f5f9SChristian Marangi /* Reset PE and rings */ 293*9739f5f9SChristian Marangi val = EIP93_PE_CONFIG_RST_PE | EIP93_PE_CONFIG_RST_RING; 294*9739f5f9SChristian Marangi val |= EIP93_PE_TARGET_AUTO_RING_MODE; 295*9739f5f9SChristian Marangi /* For Auto more, update the CDR ring owner after processing */ 296*9739f5f9SChristian Marangi val |= EIP93_PE_CONFIG_EN_CDR_UPDATE; 297*9739f5f9SChristian Marangi writel(val, eip93->base + EIP93_REG_PE_CONFIG); 298*9739f5f9SChristian Marangi 299*9739f5f9SChristian Marangi /* Wait for PE and ring to reset */ 300*9739f5f9SChristian Marangi usleep_range(10, 20); 301*9739f5f9SChristian Marangi 302*9739f5f9SChristian Marangi /* Release PE and ring reset */ 303*9739f5f9SChristian Marangi val = readl(eip93->base + EIP93_REG_PE_CONFIG); 304*9739f5f9SChristian Marangi val &= ~(EIP93_PE_CONFIG_RST_PE | EIP93_PE_CONFIG_RST_RING); 305*9739f5f9SChristian Marangi writel(val, eip93->base + EIP93_REG_PE_CONFIG); 306*9739f5f9SChristian Marangi 307*9739f5f9SChristian Marangi /* Config Clocks */ 308*9739f5f9SChristian Marangi val = EIP93_PE_CLOCK_EN_PE_CLK; 309*9739f5f9SChristian Marangi if (supported_algo_flags & EIP93_PE_OPTION_TDES) 310*9739f5f9SChristian Marangi val |= EIP93_PE_CLOCK_EN_DES_CLK; 311*9739f5f9SChristian Marangi if (supported_algo_flags & EIP93_PE_OPTION_AES) 312*9739f5f9SChristian Marangi val |= EIP93_PE_CLOCK_EN_AES_CLK; 313*9739f5f9SChristian Marangi if (supported_algo_flags & 314*9739f5f9SChristian Marangi (EIP93_PE_OPTION_MD5 | EIP93_PE_OPTION_SHA_1 | EIP93_PE_OPTION_SHA_224 | 315*9739f5f9SChristian Marangi EIP93_PE_OPTION_SHA_256)) 316*9739f5f9SChristian Marangi val |= EIP93_PE_CLOCK_EN_HASH_CLK; 317*9739f5f9SChristian Marangi writel(val, eip93->base + EIP93_REG_PE_CLOCK_CTRL); 318*9739f5f9SChristian Marangi 319*9739f5f9SChristian Marangi /* Config DMA thresholds */ 320*9739f5f9SChristian Marangi val = FIELD_PREP(EIP93_PE_OUTBUF_THRESH, 128) | 321*9739f5f9SChristian Marangi FIELD_PREP(EIP93_PE_INBUF_THRESH, 128); 322*9739f5f9SChristian Marangi writel(val, eip93->base + EIP93_REG_PE_BUF_THRESH); 323*9739f5f9SChristian Marangi 324*9739f5f9SChristian Marangi /* Clear/ack all interrupts before disable all */ 325*9739f5f9SChristian Marangi eip93_irq_clear(eip93, EIP93_INT_ALL); 326*9739f5f9SChristian Marangi eip93_irq_disable(eip93, EIP93_INT_ALL); 327*9739f5f9SChristian Marangi 328*9739f5f9SChristian Marangi /* Setup CRD threshold to trigger interrupt */ 329*9739f5f9SChristian Marangi val = FIELD_PREP(EIPR93_PE_CDR_THRESH, EIP93_RING_NUM - EIP93_RING_BUSY); 330*9739f5f9SChristian Marangi /* 331*9739f5f9SChristian Marangi * Configure RDR interrupt to be triggered if RD counter is not 0 332*9739f5f9SChristian Marangi * for more than 2^(N+10) system clocks. 333*9739f5f9SChristian Marangi */ 334*9739f5f9SChristian Marangi val |= FIELD_PREP(EIPR93_PE_RD_TIMEOUT, 5) | EIPR93_PE_TIMEROUT_EN; 335*9739f5f9SChristian Marangi writel(val, eip93->base + EIP93_REG_PE_RING_THRESH); 336*9739f5f9SChristian Marangi } 337*9739f5f9SChristian Marangi 338*9739f5f9SChristian Marangi static void eip93_desc_free(struct eip93_device *eip93) 339*9739f5f9SChristian Marangi { 340*9739f5f9SChristian Marangi writel(0, eip93->base + EIP93_REG_PE_RING_CONFIG); 341*9739f5f9SChristian Marangi writel(0, eip93->base + EIP93_REG_PE_CDR_BASE); 342*9739f5f9SChristian Marangi writel(0, eip93->base + EIP93_REG_PE_RDR_BASE); 343*9739f5f9SChristian Marangi } 344*9739f5f9SChristian Marangi 345*9739f5f9SChristian Marangi static int eip93_set_ring(struct eip93_device *eip93, struct eip93_desc_ring *ring) 346*9739f5f9SChristian Marangi { 347*9739f5f9SChristian Marangi ring->offset = sizeof(struct eip93_descriptor); 348*9739f5f9SChristian Marangi ring->base = dmam_alloc_coherent(eip93->dev, 349*9739f5f9SChristian Marangi sizeof(struct eip93_descriptor) * EIP93_RING_NUM, 350*9739f5f9SChristian Marangi &ring->base_dma, GFP_KERNEL); 351*9739f5f9SChristian Marangi if (!ring->base) 352*9739f5f9SChristian Marangi return -ENOMEM; 353*9739f5f9SChristian Marangi 354*9739f5f9SChristian Marangi ring->write = ring->base; 355*9739f5f9SChristian Marangi ring->base_end = ring->base + sizeof(struct eip93_descriptor) * (EIP93_RING_NUM - 1); 356*9739f5f9SChristian Marangi ring->read = ring->base; 357*9739f5f9SChristian Marangi 358*9739f5f9SChristian Marangi return 0; 359*9739f5f9SChristian Marangi } 360*9739f5f9SChristian Marangi 361*9739f5f9SChristian Marangi static int eip93_desc_init(struct eip93_device *eip93) 362*9739f5f9SChristian Marangi { 363*9739f5f9SChristian Marangi struct eip93_desc_ring *cdr = &eip93->ring->cdr; 364*9739f5f9SChristian Marangi struct eip93_desc_ring *rdr = &eip93->ring->rdr; 365*9739f5f9SChristian Marangi int ret; 366*9739f5f9SChristian Marangi u32 val; 367*9739f5f9SChristian Marangi 368*9739f5f9SChristian Marangi ret = eip93_set_ring(eip93, cdr); 369*9739f5f9SChristian Marangi if (ret) 370*9739f5f9SChristian Marangi return ret; 371*9739f5f9SChristian Marangi 372*9739f5f9SChristian Marangi ret = eip93_set_ring(eip93, rdr); 373*9739f5f9SChristian Marangi if (ret) 374*9739f5f9SChristian Marangi return ret; 375*9739f5f9SChristian Marangi 376*9739f5f9SChristian Marangi writel((u32 __force)cdr->base_dma, eip93->base + EIP93_REG_PE_CDR_BASE); 377*9739f5f9SChristian Marangi writel((u32 __force)rdr->base_dma, eip93->base + EIP93_REG_PE_RDR_BASE); 378*9739f5f9SChristian Marangi 379*9739f5f9SChristian Marangi val = FIELD_PREP(EIP93_PE_RING_SIZE, EIP93_RING_NUM - 1); 380*9739f5f9SChristian Marangi writel(val, eip93->base + EIP93_REG_PE_RING_CONFIG); 381*9739f5f9SChristian Marangi 382*9739f5f9SChristian Marangi return 0; 383*9739f5f9SChristian Marangi } 384*9739f5f9SChristian Marangi 385*9739f5f9SChristian Marangi static void eip93_cleanup(struct eip93_device *eip93) 386*9739f5f9SChristian Marangi { 387*9739f5f9SChristian Marangi tasklet_kill(&eip93->ring->done_task); 388*9739f5f9SChristian Marangi 389*9739f5f9SChristian Marangi /* Clear/ack all interrupts before disable all */ 390*9739f5f9SChristian Marangi eip93_irq_clear(eip93, EIP93_INT_ALL); 391*9739f5f9SChristian Marangi eip93_irq_disable(eip93, EIP93_INT_ALL); 392*9739f5f9SChristian Marangi 393*9739f5f9SChristian Marangi writel(0, eip93->base + EIP93_REG_PE_CLOCK_CTRL); 394*9739f5f9SChristian Marangi 395*9739f5f9SChristian Marangi eip93_desc_free(eip93); 396*9739f5f9SChristian Marangi 397*9739f5f9SChristian Marangi idr_destroy(&eip93->ring->crypto_async_idr); 398*9739f5f9SChristian Marangi } 399*9739f5f9SChristian Marangi 400*9739f5f9SChristian Marangi static int eip93_crypto_probe(struct platform_device *pdev) 401*9739f5f9SChristian Marangi { 402*9739f5f9SChristian Marangi struct device *dev = &pdev->dev; 403*9739f5f9SChristian Marangi struct eip93_device *eip93; 404*9739f5f9SChristian Marangi u32 ver, algo_flags; 405*9739f5f9SChristian Marangi int ret; 406*9739f5f9SChristian Marangi 407*9739f5f9SChristian Marangi eip93 = devm_kzalloc(dev, sizeof(*eip93), GFP_KERNEL); 408*9739f5f9SChristian Marangi if (!eip93) 409*9739f5f9SChristian Marangi return -ENOMEM; 410*9739f5f9SChristian Marangi 411*9739f5f9SChristian Marangi eip93->dev = dev; 412*9739f5f9SChristian Marangi platform_set_drvdata(pdev, eip93); 413*9739f5f9SChristian Marangi 414*9739f5f9SChristian Marangi eip93->base = devm_platform_ioremap_resource(pdev, 0); 415*9739f5f9SChristian Marangi if (IS_ERR(eip93->base)) 416*9739f5f9SChristian Marangi return PTR_ERR(eip93->base); 417*9739f5f9SChristian Marangi 418*9739f5f9SChristian Marangi eip93->irq = platform_get_irq(pdev, 0); 419*9739f5f9SChristian Marangi if (eip93->irq < 0) 420*9739f5f9SChristian Marangi return eip93->irq; 421*9739f5f9SChristian Marangi 422*9739f5f9SChristian Marangi ret = devm_request_threaded_irq(eip93->dev, eip93->irq, eip93_irq_handler, 423*9739f5f9SChristian Marangi NULL, IRQF_ONESHOT, 424*9739f5f9SChristian Marangi dev_name(eip93->dev), eip93); 425*9739f5f9SChristian Marangi 426*9739f5f9SChristian Marangi eip93->ring = devm_kcalloc(eip93->dev, 1, sizeof(*eip93->ring), GFP_KERNEL); 427*9739f5f9SChristian Marangi if (!eip93->ring) 428*9739f5f9SChristian Marangi return -ENOMEM; 429*9739f5f9SChristian Marangi 430*9739f5f9SChristian Marangi ret = eip93_desc_init(eip93); 431*9739f5f9SChristian Marangi 432*9739f5f9SChristian Marangi if (ret) 433*9739f5f9SChristian Marangi return ret; 434*9739f5f9SChristian Marangi 435*9739f5f9SChristian Marangi tasklet_init(&eip93->ring->done_task, eip93_done_task, (unsigned long)eip93); 436*9739f5f9SChristian Marangi 437*9739f5f9SChristian Marangi spin_lock_init(&eip93->ring->read_lock); 438*9739f5f9SChristian Marangi spin_lock_init(&eip93->ring->write_lock); 439*9739f5f9SChristian Marangi 440*9739f5f9SChristian Marangi spin_lock_init(&eip93->ring->idr_lock); 441*9739f5f9SChristian Marangi idr_init(&eip93->ring->crypto_async_idr); 442*9739f5f9SChristian Marangi 443*9739f5f9SChristian Marangi algo_flags = readl(eip93->base + EIP93_REG_PE_OPTION_1); 444*9739f5f9SChristian Marangi 445*9739f5f9SChristian Marangi eip93_initialize(eip93, algo_flags); 446*9739f5f9SChristian Marangi 447*9739f5f9SChristian Marangi /* Init finished, enable RDR interrupt */ 448*9739f5f9SChristian Marangi eip93_irq_enable(eip93, EIP93_INT_RDR_THRESH); 449*9739f5f9SChristian Marangi 450*9739f5f9SChristian Marangi ret = eip93_register_algs(eip93, algo_flags); 451*9739f5f9SChristian Marangi if (ret) { 452*9739f5f9SChristian Marangi eip93_cleanup(eip93); 453*9739f5f9SChristian Marangi return ret; 454*9739f5f9SChristian Marangi } 455*9739f5f9SChristian Marangi 456*9739f5f9SChristian Marangi ver = readl(eip93->base + EIP93_REG_PE_REVISION); 457*9739f5f9SChristian Marangi /* EIP_EIP_NO:MAJOR_HW_REV:MINOR_HW_REV:HW_PATCH,PE(ALGO_FLAGS) */ 458*9739f5f9SChristian Marangi dev_info(eip93->dev, "EIP%lu:%lx:%lx:%lx,PE(0x%x:0x%x)\n", 459*9739f5f9SChristian Marangi FIELD_GET(EIP93_PE_REVISION_EIP_NO, ver), 460*9739f5f9SChristian Marangi FIELD_GET(EIP93_PE_REVISION_MAJ_HW_REV, ver), 461*9739f5f9SChristian Marangi FIELD_GET(EIP93_PE_REVISION_MIN_HW_REV, ver), 462*9739f5f9SChristian Marangi FIELD_GET(EIP93_PE_REVISION_HW_PATCH, ver), 463*9739f5f9SChristian Marangi algo_flags, 464*9739f5f9SChristian Marangi readl(eip93->base + EIP93_REG_PE_OPTION_0)); 465*9739f5f9SChristian Marangi 466*9739f5f9SChristian Marangi return 0; 467*9739f5f9SChristian Marangi } 468*9739f5f9SChristian Marangi 469*9739f5f9SChristian Marangi static void eip93_crypto_remove(struct platform_device *pdev) 470*9739f5f9SChristian Marangi { 471*9739f5f9SChristian Marangi struct eip93_device *eip93 = platform_get_drvdata(pdev); 472*9739f5f9SChristian Marangi 473*9739f5f9SChristian Marangi eip93_unregister_algs(ARRAY_SIZE(eip93_algs)); 474*9739f5f9SChristian Marangi eip93_cleanup(eip93); 475*9739f5f9SChristian Marangi } 476*9739f5f9SChristian Marangi 477*9739f5f9SChristian Marangi static const struct of_device_id eip93_crypto_of_match[] = { 478*9739f5f9SChristian Marangi { .compatible = "inside-secure,safexcel-eip93i", }, 479*9739f5f9SChristian Marangi { .compatible = "inside-secure,safexcel-eip93ie", }, 480*9739f5f9SChristian Marangi { .compatible = "inside-secure,safexcel-eip93is", }, 481*9739f5f9SChristian Marangi { .compatible = "inside-secure,safexcel-eip93ies", }, 482*9739f5f9SChristian Marangi /* IW not supported currently, missing AES-XCB-MAC/AES-CCM */ 483*9739f5f9SChristian Marangi /* { .compatible = "inside-secure,safexcel-eip93iw", }, */ 484*9739f5f9SChristian Marangi {} 485*9739f5f9SChristian Marangi }; 486*9739f5f9SChristian Marangi MODULE_DEVICE_TABLE(of, eip93_crypto_of_match); 487*9739f5f9SChristian Marangi 488*9739f5f9SChristian Marangi static struct platform_driver eip93_crypto_driver = { 489*9739f5f9SChristian Marangi .probe = eip93_crypto_probe, 490*9739f5f9SChristian Marangi .remove = eip93_crypto_remove, 491*9739f5f9SChristian Marangi .driver = { 492*9739f5f9SChristian Marangi .name = "inside-secure-eip93", 493*9739f5f9SChristian Marangi .of_match_table = eip93_crypto_of_match, 494*9739f5f9SChristian Marangi }, 495*9739f5f9SChristian Marangi }; 496*9739f5f9SChristian Marangi module_platform_driver(eip93_crypto_driver); 497*9739f5f9SChristian Marangi 498*9739f5f9SChristian Marangi MODULE_AUTHOR("Richard van Schagen <vschagen@cs.com>"); 499*9739f5f9SChristian Marangi MODULE_AUTHOR("Christian Marangi <ansuelsmth@gmail.com>"); 500*9739f5f9SChristian Marangi MODULE_DESCRIPTION("Mediatek EIP-93 crypto engine driver"); 501*9739f5f9SChristian Marangi MODULE_LICENSE("GPL"); 502