14c3f9727SGilad Ben-Yossef /* SPDX-License-Identifier: GPL-2.0 */ 24c3f9727SGilad Ben-Yossef /* Copyright (C) 2012-2018 ARM Limited or its affiliates. */ 34c3f9727SGilad Ben-Yossef 44c3f9727SGilad Ben-Yossef #ifndef __CC_CRYS_KERNEL_H__ 54c3f9727SGilad Ben-Yossef #define __CC_CRYS_KERNEL_H__ 64c3f9727SGilad Ben-Yossef 74c3f9727SGilad Ben-Yossef // -------------------------------------- 84c3f9727SGilad Ben-Yossef // BLOCK: DSCRPTR 94c3f9727SGilad Ben-Yossef // -------------------------------------- 104c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_COMPLETION_COUNTER_REG_OFFSET 0xE00UL 114c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_COMPLETION_COUNTER_COMPLETION_COUNTER_BIT_SHIFT 0x0UL 124c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_COMPLETION_COUNTER_COMPLETION_COUNTER_BIT_SIZE 0x6UL 134c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_COMPLETION_COUNTER_OVERFLOW_COUNTER_BIT_SHIFT 0x6UL 144c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_COMPLETION_COUNTER_OVERFLOW_COUNTER_BIT_SIZE 0x1UL 154c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_SW_RESET_REG_OFFSET 0xE40UL 164c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_SW_RESET_VALUE_BIT_SHIFT 0x0UL 174c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_SW_RESET_VALUE_BIT_SIZE 0x1UL 184c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_SRAM_SIZE_REG_OFFSET 0xE60UL 194c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_SRAM_SIZE_NUM_OF_DSCRPTR_BIT_SHIFT 0x0UL 204c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_SRAM_SIZE_NUM_OF_DSCRPTR_BIT_SIZE 0xAUL 214c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_SRAM_SIZE_DSCRPTR_SRAM_SIZE_BIT_SHIFT 0xAUL 224c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_SRAM_SIZE_DSCRPTR_SRAM_SIZE_BIT_SIZE 0xCUL 234c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_SRAM_SIZE_SRAM_SIZE_BIT_SHIFT 0x16UL 244c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_SRAM_SIZE_SRAM_SIZE_BIT_SIZE 0x3UL 254c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_SINGLE_ADDR_EN_REG_OFFSET 0xE64UL 264c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_SINGLE_ADDR_EN_VALUE_BIT_SHIFT 0x0UL 274c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_SINGLE_ADDR_EN_VALUE_BIT_SIZE 0x1UL 284c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_MEASURE_CNTR_REG_OFFSET 0xE68UL 294c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_MEASURE_CNTR_VALUE_BIT_SHIFT 0x0UL 304c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_MEASURE_CNTR_VALUE_BIT_SIZE 0x20UL 314c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD0_REG_OFFSET 0xE80UL 324c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD0_VALUE_BIT_SHIFT 0x0UL 334c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD0_VALUE_BIT_SIZE 0x20UL 344c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_REG_OFFSET 0xE84UL 354c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_DIN_DMA_MODE_BIT_SHIFT 0x0UL 364c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_DIN_DMA_MODE_BIT_SIZE 0x2UL 374c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_DIN_SIZE_BIT_SHIFT 0x2UL 384c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_DIN_SIZE_BIT_SIZE 0x18UL 394c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_NS_BIT_BIT_SHIFT 0x1AUL 404c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_NS_BIT_BIT_SIZE 0x1UL 414c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_DIN_CONST_VALUE_BIT_SHIFT 0x1BUL 424c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_DIN_CONST_VALUE_BIT_SIZE 0x1UL 434c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_NOT_LAST_BIT_SHIFT 0x1CUL 444c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_NOT_LAST_BIT_SIZE 0x1UL 454c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_LOCK_QUEUE_BIT_SHIFT 0x1DUL 464c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_LOCK_QUEUE_BIT_SIZE 0x1UL 474c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_NOT_USED_BIT_SHIFT 0x1EUL 484c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD1_NOT_USED_BIT_SIZE 0x2UL 494c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD2_REG_OFFSET 0xE88UL 504c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD2_VALUE_BIT_SHIFT 0x0UL 514c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD2_VALUE_BIT_SIZE 0x20UL 524c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_REG_OFFSET 0xE8CUL 534c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_DOUT_DMA_MODE_BIT_SHIFT 0x0UL 544c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_DOUT_DMA_MODE_BIT_SIZE 0x2UL 554c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_DOUT_SIZE_BIT_SHIFT 0x2UL 564c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_DOUT_SIZE_BIT_SIZE 0x18UL 574c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_NS_BIT_BIT_SHIFT 0x1AUL 584c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_NS_BIT_BIT_SIZE 0x1UL 594c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_DOUT_LAST_IND_BIT_SHIFT 0x1BUL 604c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_DOUT_LAST_IND_BIT_SIZE 0x1UL 614c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_HASH_XOR_BIT_BIT_SHIFT 0x1DUL 624c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_HASH_XOR_BIT_BIT_SIZE 0x1UL 634c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_NOT_USED_BIT_SHIFT 0x1EUL 644c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_NOT_USED_BIT_SIZE 0x1UL 654c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_QUEUE_LAST_IND_BIT_SHIFT 0x1FUL 664c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD3_QUEUE_LAST_IND_BIT_SIZE 0x1UL 674c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_REG_OFFSET 0xE90UL 684c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_DATA_FLOW_MODE_BIT_SHIFT 0x0UL 694c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_DATA_FLOW_MODE_BIT_SIZE 0x6UL 704c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_AES_SEL_N_HASH_BIT_SHIFT 0x6UL 714c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_AES_SEL_N_HASH_BIT_SIZE 0x1UL 724c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_AES_XOR_CRYPTO_KEY_BIT_SHIFT 0x7UL 734c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_AES_XOR_CRYPTO_KEY_BIT_SIZE 0x1UL 744c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_ACK_NEEDED_BIT_SHIFT 0x8UL 754c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_ACK_NEEDED_BIT_SIZE 0x2UL 764c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CIPHER_MODE_BIT_SHIFT 0xAUL 774c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CIPHER_MODE_BIT_SIZE 0x4UL 784c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CMAC_SIZE0_BIT_SHIFT 0xEUL 794c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CMAC_SIZE0_BIT_SIZE 0x1UL 804c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CIPHER_DO_BIT_SHIFT 0xFUL 814c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CIPHER_DO_BIT_SIZE 0x2UL 824c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CIPHER_CONF0_BIT_SHIFT 0x11UL 834c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CIPHER_CONF0_BIT_SIZE 0x2UL 844c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CIPHER_CONF1_BIT_SHIFT 0x13UL 854c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CIPHER_CONF1_BIT_SIZE 0x1UL 864c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CIPHER_CONF2_BIT_SHIFT 0x14UL 874c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_CIPHER_CONF2_BIT_SIZE 0x2UL 884c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_KEY_SIZE_BIT_SHIFT 0x16UL 894c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_KEY_SIZE_BIT_SIZE 0x2UL 904c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_SETUP_OPERATION_BIT_SHIFT 0x18UL 914c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_SETUP_OPERATION_BIT_SIZE 0x4UL 924c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_DIN_SRAM_ENDIANNESS_BIT_SHIFT 0x1CUL 934c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_DIN_SRAM_ENDIANNESS_BIT_SIZE 0x1UL 944c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_DOUT_SRAM_ENDIANNESS_BIT_SHIFT 0x1DUL 954c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_DOUT_SRAM_ENDIANNESS_BIT_SIZE 0x1UL 964c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_WORD_SWAP_BIT_SHIFT 0x1EUL 974c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_WORD_SWAP_BIT_SIZE 0x1UL 984c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_BYTES_SWAP_BIT_SHIFT 0x1FUL 994c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD4_BYTES_SWAP_BIT_SIZE 0x1UL 1004c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD5_REG_OFFSET 0xE94UL 1014c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD5_DIN_ADDR_HIGH_BIT_SHIFT 0x0UL 1024c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD5_DIN_ADDR_HIGH_BIT_SIZE 0x10UL 1034c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD5_DOUT_ADDR_HIGH_BIT_SHIFT 0x10UL 1044c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WORD5_DOUT_ADDR_HIGH_BIT_SIZE 0x10UL 1054c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WATERMARK_REG_OFFSET 0xE98UL 1064c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WATERMARK_VALUE_BIT_SHIFT 0x0UL 1074c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_WATERMARK_VALUE_BIT_SIZE 0xAUL 1084c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_CONTENT_REG_OFFSET 0xE9CUL 1094c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_CONTENT_VALUE_BIT_SHIFT 0x0UL 1104c3f9727SGilad Ben-Yossef #define CC_DSCRPTR_QUEUE_CONTENT_VALUE_BIT_SIZE 0xAUL 1114c3f9727SGilad Ben-Yossef // -------------------------------------- 1124c3f9727SGilad Ben-Yossef // BLOCK: AXI_P 1134c3f9727SGilad Ben-Yossef // -------------------------------------- 1144c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_INFLIGHT_REG_OFFSET 0xB00UL 1154c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_INFLIGHT_VALUE_BIT_SHIFT 0x0UL 1164c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_INFLIGHT_VALUE_BIT_SIZE 0x8UL 1174c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_INFLIGHTLAST_REG_OFFSET 0xB40UL 1184c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_INFLIGHTLAST_VALUE_BIT_SHIFT 0x0UL 1194c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_INFLIGHTLAST_VALUE_BIT_SIZE 0x8UL 1204c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_COMP_REG_OFFSET 0xB80UL 121*27b3b22dSGilad Ben-Yossef #define CC_AXIM_MON_COMP8_REG_OFFSET 0xBA0UL 1224c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_COMP_VALUE_BIT_SHIFT 0x0UL 1234c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_COMP_VALUE_BIT_SIZE 0x10UL 1244c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_ERR_REG_OFFSET 0xBC4UL 1254c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_ERR_BRESP_BIT_SHIFT 0x0UL 1264c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_ERR_BRESP_BIT_SIZE 0x2UL 1274c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_ERR_BID_BIT_SHIFT 0x2UL 1284c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_ERR_BID_BIT_SIZE 0x4UL 1294c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_ERR_RRESP_BIT_SHIFT 0x10UL 1304c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_ERR_RRESP_BIT_SIZE 0x2UL 1314c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_ERR_RID_BIT_SHIFT 0x12UL 1324c3f9727SGilad Ben-Yossef #define CC_AXIM_MON_ERR_RID_BIT_SIZE 0x4UL 1334c3f9727SGilad Ben-Yossef #define CC_AXIM_CFG_REG_OFFSET 0xBE8UL 1344c3f9727SGilad Ben-Yossef #define CC_AXIM_CFG_BRESPMASK_BIT_SHIFT 0x4UL 1354c3f9727SGilad Ben-Yossef #define CC_AXIM_CFG_BRESPMASK_BIT_SIZE 0x1UL 1364c3f9727SGilad Ben-Yossef #define CC_AXIM_CFG_RRESPMASK_BIT_SHIFT 0x5UL 1374c3f9727SGilad Ben-Yossef #define CC_AXIM_CFG_RRESPMASK_BIT_SIZE 0x1UL 1384c3f9727SGilad Ben-Yossef #define CC_AXIM_CFG_INFLTMASK_BIT_SHIFT 0x6UL 1394c3f9727SGilad Ben-Yossef #define CC_AXIM_CFG_INFLTMASK_BIT_SIZE 0x1UL 1404c3f9727SGilad Ben-Yossef #define CC_AXIM_CFG_COMPMASK_BIT_SHIFT 0x7UL 1414c3f9727SGilad Ben-Yossef #define CC_AXIM_CFG_COMPMASK_BIT_SIZE 0x1UL 1424c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_REG_OFFSET 0xBECUL 1434c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_ARDOMAIN_BIT_SHIFT 0x0UL 1444c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_ARDOMAIN_BIT_SIZE 0x2UL 1454c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWDOMAIN_BIT_SHIFT 0x2UL 1464c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWDOMAIN_BIT_SIZE 0x2UL 1474c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_ARBAR_BIT_SHIFT 0x4UL 1484c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_ARBAR_BIT_SIZE 0x2UL 1494c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWBAR_BIT_SHIFT 0x6UL 1504c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWBAR_BIT_SIZE 0x2UL 1514c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_ARSNOOP_BIT_SHIFT 0x8UL 1524c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_ARSNOOP_BIT_SIZE 0x4UL 1534c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWSNOOP_NOT_ALIGNED_BIT_SHIFT 0xCUL 1544c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWSNOOP_NOT_ALIGNED_BIT_SIZE 0x3UL 1554c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWSNOOP_ALIGNED_BIT_SHIFT 0xFUL 1564c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWSNOOP_ALIGNED_BIT_SIZE 0x3UL 1574c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWADDR_NOT_MASKED_BIT_SHIFT 0x12UL 1584c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWADDR_NOT_MASKED_BIT_SIZE 0x7UL 1594c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWLEN_VAL_BIT_SHIFT 0x19UL 1604c3f9727SGilad Ben-Yossef #define CC_AXIM_ACE_CONST_AWLEN_VAL_BIT_SIZE 0x4UL 1614c3f9727SGilad Ben-Yossef #define CC_AXIM_CACHE_PARAMS_REG_OFFSET 0xBF0UL 1624c3f9727SGilad Ben-Yossef #define CC_AXIM_CACHE_PARAMS_AWCACHE_LAST_BIT_SHIFT 0x0UL 1634c3f9727SGilad Ben-Yossef #define CC_AXIM_CACHE_PARAMS_AWCACHE_LAST_BIT_SIZE 0x4UL 1644c3f9727SGilad Ben-Yossef #define CC_AXIM_CACHE_PARAMS_AWCACHE_BIT_SHIFT 0x4UL 1654c3f9727SGilad Ben-Yossef #define CC_AXIM_CACHE_PARAMS_AWCACHE_BIT_SIZE 0x4UL 1664c3f9727SGilad Ben-Yossef #define CC_AXIM_CACHE_PARAMS_ARCACHE_BIT_SHIFT 0x8UL 1674c3f9727SGilad Ben-Yossef #define CC_AXIM_CACHE_PARAMS_ARCACHE_BIT_SIZE 0x4UL 1684c3f9727SGilad Ben-Yossef #endif // __CC_CRYS_KERNEL_H__ 169