1 /* 2 * Copyright (C) 2002 - 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org> 3 * and Markus Demleitner <msdemlei@cl.uni-heidelberg.de> 4 * 5 * This program is free software; you can redistribute it and/or modify 6 * it under the terms of the GNU General Public License version 2 as 7 * published by the Free Software Foundation. 8 * 9 * This driver adds basic cpufreq support for SMU & 970FX based G5 Macs, 10 * that is iMac G5 and latest single CPU desktop. 11 */ 12 13 #undef DEBUG 14 15 #include <linux/module.h> 16 #include <linux/types.h> 17 #include <linux/errno.h> 18 #include <linux/kernel.h> 19 #include <linux/delay.h> 20 #include <linux/sched.h> 21 #include <linux/cpufreq.h> 22 #include <linux/init.h> 23 #include <linux/completion.h> 24 #include <linux/mutex.h> 25 #include <linux/of_device.h> 26 #include <asm/prom.h> 27 #include <asm/machdep.h> 28 #include <asm/irq.h> 29 #include <asm/sections.h> 30 #include <asm/cputable.h> 31 #include <asm/time.h> 32 #include <asm/smu.h> 33 #include <asm/pmac_pfunc.h> 34 35 #define DBG(fmt...) pr_debug(fmt) 36 37 /* see 970FX user manual */ 38 39 #define SCOM_PCR 0x0aa001 /* PCR scom addr */ 40 41 #define PCR_HILO_SELECT 0x80000000U /* 1 = PCR, 0 = PCRH */ 42 #define PCR_SPEED_FULL 0x00000000U /* 1:1 speed value */ 43 #define PCR_SPEED_HALF 0x00020000U /* 1:2 speed value */ 44 #define PCR_SPEED_QUARTER 0x00040000U /* 1:4 speed value */ 45 #define PCR_SPEED_MASK 0x000e0000U /* speed mask */ 46 #define PCR_SPEED_SHIFT 17 47 #define PCR_FREQ_REQ_VALID 0x00010000U /* freq request valid */ 48 #define PCR_VOLT_REQ_VALID 0x00008000U /* volt request valid */ 49 #define PCR_TARGET_TIME_MASK 0x00006000U /* target time */ 50 #define PCR_STATLAT_MASK 0x00001f00U /* STATLAT value */ 51 #define PCR_SNOOPLAT_MASK 0x000000f0U /* SNOOPLAT value */ 52 #define PCR_SNOOPACC_MASK 0x0000000fU /* SNOOPACC value */ 53 54 #define SCOM_PSR 0x408001 /* PSR scom addr */ 55 /* warning: PSR is a 64 bits register */ 56 #define PSR_CMD_RECEIVED 0x2000000000000000U /* command received */ 57 #define PSR_CMD_COMPLETED 0x1000000000000000U /* command completed */ 58 #define PSR_CUR_SPEED_MASK 0x0300000000000000U /* current speed */ 59 #define PSR_CUR_SPEED_SHIFT (56) 60 61 /* 62 * The G5 only supports two frequencies (Quarter speed is not supported) 63 */ 64 #define CPUFREQ_HIGH 0 65 #define CPUFREQ_LOW 1 66 67 static struct cpufreq_frequency_table g5_cpu_freqs[] = { 68 {0, CPUFREQ_HIGH, 0}, 69 {0, CPUFREQ_LOW, 0}, 70 {0, 0, CPUFREQ_TABLE_END}, 71 }; 72 73 /* Power mode data is an array of the 32 bits PCR values to use for 74 * the various frequencies, retrieved from the device-tree 75 */ 76 static int g5_pmode_cur; 77 78 static void (*g5_switch_volt)(int speed_mode); 79 static int (*g5_switch_freq)(int speed_mode); 80 static int (*g5_query_freq)(void); 81 82 static unsigned long transition_latency; 83 84 #ifdef CONFIG_PMAC_SMU 85 86 static const u32 *g5_pmode_data; 87 static int g5_pmode_max; 88 89 static struct smu_sdbp_fvt *g5_fvt_table; /* table of op. points */ 90 static int g5_fvt_count; /* number of op. points */ 91 static int g5_fvt_cur; /* current op. point */ 92 93 /* 94 * SMU based voltage switching for Neo2 platforms 95 */ 96 97 static void g5_smu_switch_volt(int speed_mode) 98 { 99 struct smu_simple_cmd cmd; 100 101 DECLARE_COMPLETION_ONSTACK(comp); 102 smu_queue_simple(&cmd, SMU_CMD_POWER_COMMAND, 8, smu_done_complete, 103 &comp, 'V', 'S', 'L', 'E', 'W', 104 0xff, g5_fvt_cur+1, speed_mode); 105 wait_for_completion(&comp); 106 } 107 108 /* 109 * Platform function based voltage/vdnap switching for Neo2 110 */ 111 112 static struct pmf_function *pfunc_set_vdnap0; 113 static struct pmf_function *pfunc_vdnap0_complete; 114 115 static void g5_vdnap_switch_volt(int speed_mode) 116 { 117 struct pmf_args args; 118 u32 slew, done = 0; 119 unsigned long timeout; 120 121 slew = (speed_mode == CPUFREQ_LOW) ? 1 : 0; 122 args.count = 1; 123 args.u[0].p = &slew; 124 125 pmf_call_one(pfunc_set_vdnap0, &args); 126 127 /* It's an irq GPIO so we should be able to just block here, 128 * I'll do that later after I've properly tested the IRQ code for 129 * platform functions 130 */ 131 timeout = jiffies + HZ/10; 132 while(!time_after(jiffies, timeout)) { 133 args.count = 1; 134 args.u[0].p = &done; 135 pmf_call_one(pfunc_vdnap0_complete, &args); 136 if (done) 137 break; 138 usleep_range(1000, 1000); 139 } 140 if (done == 0) 141 pr_warn("cpufreq: Timeout in clock slewing !\n"); 142 } 143 144 145 /* 146 * SCOM based frequency switching for 970FX rev3 147 */ 148 static int g5_scom_switch_freq(int speed_mode) 149 { 150 unsigned long flags; 151 int to; 152 153 /* If frequency is going up, first ramp up the voltage */ 154 if (speed_mode < g5_pmode_cur) 155 g5_switch_volt(speed_mode); 156 157 local_irq_save(flags); 158 159 /* Clear PCR high */ 160 scom970_write(SCOM_PCR, 0); 161 /* Clear PCR low */ 162 scom970_write(SCOM_PCR, PCR_HILO_SELECT | 0); 163 /* Set PCR low */ 164 scom970_write(SCOM_PCR, PCR_HILO_SELECT | 165 g5_pmode_data[speed_mode]); 166 167 /* Wait for completion */ 168 for (to = 0; to < 10; to++) { 169 unsigned long psr = scom970_read(SCOM_PSR); 170 171 if ((psr & PSR_CMD_RECEIVED) == 0 && 172 (((psr >> PSR_CUR_SPEED_SHIFT) ^ 173 (g5_pmode_data[speed_mode] >> PCR_SPEED_SHIFT)) & 0x3) 174 == 0) 175 break; 176 if (psr & PSR_CMD_COMPLETED) 177 break; 178 udelay(100); 179 } 180 181 local_irq_restore(flags); 182 183 /* If frequency is going down, last ramp the voltage */ 184 if (speed_mode > g5_pmode_cur) 185 g5_switch_volt(speed_mode); 186 187 g5_pmode_cur = speed_mode; 188 ppc_proc_freq = g5_cpu_freqs[speed_mode].frequency * 1000ul; 189 190 return 0; 191 } 192 193 static int g5_scom_query_freq(void) 194 { 195 unsigned long psr = scom970_read(SCOM_PSR); 196 int i; 197 198 for (i = 0; i <= g5_pmode_max; i++) 199 if ((((psr >> PSR_CUR_SPEED_SHIFT) ^ 200 (g5_pmode_data[i] >> PCR_SPEED_SHIFT)) & 0x3) == 0) 201 break; 202 return i; 203 } 204 205 /* 206 * Fake voltage switching for platforms with missing support 207 */ 208 209 static void g5_dummy_switch_volt(int speed_mode) 210 { 211 } 212 213 #endif /* CONFIG_PMAC_SMU */ 214 215 /* 216 * Platform function based voltage switching for PowerMac7,2 & 7,3 217 */ 218 219 static struct pmf_function *pfunc_cpu0_volt_high; 220 static struct pmf_function *pfunc_cpu0_volt_low; 221 static struct pmf_function *pfunc_cpu1_volt_high; 222 static struct pmf_function *pfunc_cpu1_volt_low; 223 224 static void g5_pfunc_switch_volt(int speed_mode) 225 { 226 if (speed_mode == CPUFREQ_HIGH) { 227 if (pfunc_cpu0_volt_high) 228 pmf_call_one(pfunc_cpu0_volt_high, NULL); 229 if (pfunc_cpu1_volt_high) 230 pmf_call_one(pfunc_cpu1_volt_high, NULL); 231 } else { 232 if (pfunc_cpu0_volt_low) 233 pmf_call_one(pfunc_cpu0_volt_low, NULL); 234 if (pfunc_cpu1_volt_low) 235 pmf_call_one(pfunc_cpu1_volt_low, NULL); 236 } 237 usleep_range(10000, 10000); /* should be faster , to fix */ 238 } 239 240 /* 241 * Platform function based frequency switching for PowerMac7,2 & 7,3 242 */ 243 244 static struct pmf_function *pfunc_cpu_setfreq_high; 245 static struct pmf_function *pfunc_cpu_setfreq_low; 246 static struct pmf_function *pfunc_cpu_getfreq; 247 static struct pmf_function *pfunc_slewing_done; 248 249 static int g5_pfunc_switch_freq(int speed_mode) 250 { 251 struct pmf_args args; 252 u32 done = 0; 253 unsigned long timeout; 254 int rc; 255 256 DBG("g5_pfunc_switch_freq(%d)\n", speed_mode); 257 258 /* If frequency is going up, first ramp up the voltage */ 259 if (speed_mode < g5_pmode_cur) 260 g5_switch_volt(speed_mode); 261 262 /* Do it */ 263 if (speed_mode == CPUFREQ_HIGH) 264 rc = pmf_call_one(pfunc_cpu_setfreq_high, NULL); 265 else 266 rc = pmf_call_one(pfunc_cpu_setfreq_low, NULL); 267 268 if (rc) 269 pr_warn("cpufreq: pfunc switch error %d\n", rc); 270 271 /* It's an irq GPIO so we should be able to just block here, 272 * I'll do that later after I've properly tested the IRQ code for 273 * platform functions 274 */ 275 timeout = jiffies + HZ/10; 276 while(!time_after(jiffies, timeout)) { 277 args.count = 1; 278 args.u[0].p = &done; 279 pmf_call_one(pfunc_slewing_done, &args); 280 if (done) 281 break; 282 usleep_range(500, 500); 283 } 284 if (done == 0) 285 pr_warn("cpufreq: Timeout in clock slewing !\n"); 286 287 /* If frequency is going down, last ramp the voltage */ 288 if (speed_mode > g5_pmode_cur) 289 g5_switch_volt(speed_mode); 290 291 g5_pmode_cur = speed_mode; 292 ppc_proc_freq = g5_cpu_freqs[speed_mode].frequency * 1000ul; 293 294 return 0; 295 } 296 297 static int g5_pfunc_query_freq(void) 298 { 299 struct pmf_args args; 300 u32 val = 0; 301 302 args.count = 1; 303 args.u[0].p = &val; 304 pmf_call_one(pfunc_cpu_getfreq, &args); 305 return val ? CPUFREQ_HIGH : CPUFREQ_LOW; 306 } 307 308 309 /* 310 * Common interface to the cpufreq core 311 */ 312 313 static int g5_cpufreq_target(struct cpufreq_policy *policy, unsigned int index) 314 { 315 return g5_switch_freq(index); 316 } 317 318 static unsigned int g5_cpufreq_get_speed(unsigned int cpu) 319 { 320 return g5_cpu_freqs[g5_pmode_cur].frequency; 321 } 322 323 static int g5_cpufreq_cpu_init(struct cpufreq_policy *policy) 324 { 325 return cpufreq_generic_init(policy, g5_cpu_freqs, transition_latency); 326 } 327 328 static struct cpufreq_driver g5_cpufreq_driver = { 329 .name = "powermac", 330 .flags = CPUFREQ_CONST_LOOPS, 331 .init = g5_cpufreq_cpu_init, 332 .verify = cpufreq_generic_frequency_table_verify, 333 .target_index = g5_cpufreq_target, 334 .get = g5_cpufreq_get_speed, 335 .attr = cpufreq_generic_attr, 336 }; 337 338 339 #ifdef CONFIG_PMAC_SMU 340 341 static int __init g5_neo2_cpufreq_init(struct device_node *cpunode) 342 { 343 unsigned int psize, ssize; 344 unsigned long max_freq; 345 char *freq_method, *volt_method; 346 const u32 *valp; 347 u32 pvr_hi; 348 int use_volts_vdnap = 0; 349 int use_volts_smu = 0; 350 int rc = -ENODEV; 351 352 /* Check supported platforms */ 353 if (of_machine_is_compatible("PowerMac8,1") || 354 of_machine_is_compatible("PowerMac8,2") || 355 of_machine_is_compatible("PowerMac9,1") || 356 of_machine_is_compatible("PowerMac12,1")) 357 use_volts_smu = 1; 358 else if (of_machine_is_compatible("PowerMac11,2")) 359 use_volts_vdnap = 1; 360 else 361 return -ENODEV; 362 363 /* Check 970FX for now */ 364 valp = of_get_property(cpunode, "cpu-version", NULL); 365 if (!valp) { 366 DBG("No cpu-version property !\n"); 367 goto bail_noprops; 368 } 369 pvr_hi = (*valp) >> 16; 370 if (pvr_hi != 0x3c && pvr_hi != 0x44) { 371 pr_err("cpufreq: Unsupported CPU version\n"); 372 goto bail_noprops; 373 } 374 375 /* Look for the powertune data in the device-tree */ 376 g5_pmode_data = of_get_property(cpunode, "power-mode-data",&psize); 377 if (!g5_pmode_data) { 378 DBG("No power-mode-data !\n"); 379 goto bail_noprops; 380 } 381 g5_pmode_max = psize / sizeof(u32) - 1; 382 383 if (use_volts_smu) { 384 const struct smu_sdbp_header *shdr; 385 386 /* Look for the FVT table */ 387 shdr = smu_get_sdb_partition(SMU_SDB_FVT_ID, NULL); 388 if (!shdr) 389 goto bail_noprops; 390 g5_fvt_table = (struct smu_sdbp_fvt *)&shdr[1]; 391 ssize = (shdr->len * sizeof(u32)) - sizeof(*shdr); 392 g5_fvt_count = ssize / sizeof(*g5_fvt_table); 393 g5_fvt_cur = 0; 394 395 /* Sanity checking */ 396 if (g5_fvt_count < 1 || g5_pmode_max < 1) 397 goto bail_noprops; 398 399 g5_switch_volt = g5_smu_switch_volt; 400 volt_method = "SMU"; 401 } else if (use_volts_vdnap) { 402 struct device_node *root; 403 404 root = of_find_node_by_path("/"); 405 if (root == NULL) { 406 pr_err("cpufreq: Can't find root of device tree\n"); 407 goto bail_noprops; 408 } 409 pfunc_set_vdnap0 = pmf_find_function(root, "set-vdnap0"); 410 pfunc_vdnap0_complete = 411 pmf_find_function(root, "slewing-done"); 412 if (pfunc_set_vdnap0 == NULL || 413 pfunc_vdnap0_complete == NULL) { 414 pr_err("cpufreq: Can't find required platform function\n"); 415 goto bail_noprops; 416 } 417 418 g5_switch_volt = g5_vdnap_switch_volt; 419 volt_method = "GPIO"; 420 } else { 421 g5_switch_volt = g5_dummy_switch_volt; 422 volt_method = "none"; 423 } 424 425 /* 426 * From what I see, clock-frequency is always the maximal frequency. 427 * The current driver can not slew sysclk yet, so we really only deal 428 * with powertune steps for now. We also only implement full freq and 429 * half freq in this version. So far, I haven't yet seen a machine 430 * supporting anything else. 431 */ 432 valp = of_get_property(cpunode, "clock-frequency", NULL); 433 if (!valp) 434 return -ENODEV; 435 max_freq = (*valp)/1000; 436 g5_cpu_freqs[0].frequency = max_freq; 437 g5_cpu_freqs[1].frequency = max_freq/2; 438 439 /* Set callbacks */ 440 transition_latency = 12000; 441 g5_switch_freq = g5_scom_switch_freq; 442 g5_query_freq = g5_scom_query_freq; 443 freq_method = "SCOM"; 444 445 /* Force apply current frequency to make sure everything is in 446 * sync (voltage is right for example). Firmware may leave us with 447 * a strange setting ... 448 */ 449 g5_switch_volt(CPUFREQ_HIGH); 450 msleep(10); 451 g5_pmode_cur = -1; 452 g5_switch_freq(g5_query_freq()); 453 454 pr_info("Registering G5 CPU frequency driver\n"); 455 pr_info("Frequency method: %s, Voltage method: %s\n", 456 freq_method, volt_method); 457 pr_info("Low: %d Mhz, High: %d Mhz, Cur: %d MHz\n", 458 g5_cpu_freqs[1].frequency/1000, 459 g5_cpu_freqs[0].frequency/1000, 460 g5_cpu_freqs[g5_pmode_cur].frequency/1000); 461 462 rc = cpufreq_register_driver(&g5_cpufreq_driver); 463 464 /* We keep the CPU node on hold... hopefully, Apple G5 don't have 465 * hotplug CPU with a dynamic device-tree ... 466 */ 467 return rc; 468 469 bail_noprops: 470 of_node_put(cpunode); 471 472 return rc; 473 } 474 475 #endif /* CONFIG_PMAC_SMU */ 476 477 478 static int __init g5_pm72_cpufreq_init(struct device_node *cpunode) 479 { 480 struct device_node *cpuid = NULL, *hwclock = NULL; 481 const u8 *eeprom = NULL; 482 const u32 *valp; 483 u64 max_freq, min_freq, ih, il; 484 int has_volt = 1, rc = 0; 485 486 DBG("cpufreq: Initializing for PowerMac7,2, PowerMac7,3 and" 487 " RackMac3,1...\n"); 488 489 /* Lookup the cpuid eeprom node */ 490 cpuid = of_find_node_by_path("/u3@0,f8000000/i2c@f8001000/cpuid@a0"); 491 if (cpuid != NULL) 492 eeprom = of_get_property(cpuid, "cpuid", NULL); 493 if (eeprom == NULL) { 494 pr_err("cpufreq: Can't find cpuid EEPROM !\n"); 495 rc = -ENODEV; 496 goto bail; 497 } 498 499 /* Lookup the i2c hwclock */ 500 for_each_node_by_name(hwclock, "i2c-hwclock") { 501 const char *loc = of_get_property(hwclock, 502 "hwctrl-location", NULL); 503 if (loc == NULL) 504 continue; 505 if (strcmp(loc, "CPU CLOCK")) 506 continue; 507 if (!of_get_property(hwclock, "platform-get-frequency", NULL)) 508 continue; 509 break; 510 } 511 if (hwclock == NULL) { 512 pr_err("cpufreq: Can't find i2c clock chip !\n"); 513 rc = -ENODEV; 514 goto bail; 515 } 516 517 DBG("cpufreq: i2c clock chip found: %s\n", hwclock->full_name); 518 519 /* Now get all the platform functions */ 520 pfunc_cpu_getfreq = 521 pmf_find_function(hwclock, "get-frequency"); 522 pfunc_cpu_setfreq_high = 523 pmf_find_function(hwclock, "set-frequency-high"); 524 pfunc_cpu_setfreq_low = 525 pmf_find_function(hwclock, "set-frequency-low"); 526 pfunc_slewing_done = 527 pmf_find_function(hwclock, "slewing-done"); 528 pfunc_cpu0_volt_high = 529 pmf_find_function(hwclock, "set-voltage-high-0"); 530 pfunc_cpu0_volt_low = 531 pmf_find_function(hwclock, "set-voltage-low-0"); 532 pfunc_cpu1_volt_high = 533 pmf_find_function(hwclock, "set-voltage-high-1"); 534 pfunc_cpu1_volt_low = 535 pmf_find_function(hwclock, "set-voltage-low-1"); 536 537 /* Check we have minimum requirements */ 538 if (pfunc_cpu_getfreq == NULL || pfunc_cpu_setfreq_high == NULL || 539 pfunc_cpu_setfreq_low == NULL || pfunc_slewing_done == NULL) { 540 pr_err("cpufreq: Can't find platform functions !\n"); 541 rc = -ENODEV; 542 goto bail; 543 } 544 545 /* Check that we have complete sets */ 546 if (pfunc_cpu0_volt_high == NULL || pfunc_cpu0_volt_low == NULL) { 547 pmf_put_function(pfunc_cpu0_volt_high); 548 pmf_put_function(pfunc_cpu0_volt_low); 549 pfunc_cpu0_volt_high = pfunc_cpu0_volt_low = NULL; 550 has_volt = 0; 551 } 552 if (!has_volt || 553 pfunc_cpu1_volt_high == NULL || pfunc_cpu1_volt_low == NULL) { 554 pmf_put_function(pfunc_cpu1_volt_high); 555 pmf_put_function(pfunc_cpu1_volt_low); 556 pfunc_cpu1_volt_high = pfunc_cpu1_volt_low = NULL; 557 } 558 559 /* Note: The device tree also contains a "platform-set-values" 560 * function for which I haven't quite figured out the usage. It 561 * might have to be called on init and/or wakeup, I'm not too sure 562 * but things seem to work fine without it so far ... 563 */ 564 565 /* Get max frequency from device-tree */ 566 valp = of_get_property(cpunode, "clock-frequency", NULL); 567 if (!valp) { 568 pr_err("cpufreq: Can't find CPU frequency !\n"); 569 rc = -ENODEV; 570 goto bail; 571 } 572 573 max_freq = (*valp)/1000; 574 575 /* Now calculate reduced frequency by using the cpuid input freq 576 * ratio. This requires 64 bits math unless we are willing to lose 577 * some precision 578 */ 579 ih = *((u32 *)(eeprom + 0x10)); 580 il = *((u32 *)(eeprom + 0x20)); 581 582 /* Check for machines with no useful settings */ 583 if (il == ih) { 584 pr_warn("cpufreq: No low frequency mode available on this model !\n"); 585 rc = -ENODEV; 586 goto bail; 587 } 588 589 min_freq = 0; 590 if (ih != 0 && il != 0) 591 min_freq = (max_freq * il) / ih; 592 593 /* Sanity check */ 594 if (min_freq >= max_freq || min_freq < 1000) { 595 pr_err("cpufreq: Can't calculate low frequency !\n"); 596 rc = -ENXIO; 597 goto bail; 598 } 599 g5_cpu_freqs[0].frequency = max_freq; 600 g5_cpu_freqs[1].frequency = min_freq; 601 602 /* Based on a measurement on Xserve G5, rounded up. */ 603 transition_latency = 10 * NSEC_PER_MSEC; 604 605 /* Set callbacks */ 606 g5_switch_volt = g5_pfunc_switch_volt; 607 g5_switch_freq = g5_pfunc_switch_freq; 608 g5_query_freq = g5_pfunc_query_freq; 609 610 /* Force apply current frequency to make sure everything is in 611 * sync (voltage is right for example). Firmware may leave us with 612 * a strange setting ... 613 */ 614 g5_switch_volt(CPUFREQ_HIGH); 615 msleep(10); 616 g5_pmode_cur = -1; 617 g5_switch_freq(g5_query_freq()); 618 619 pr_info("Registering G5 CPU frequency driver\n"); 620 pr_info("Frequency method: i2c/pfunc, Voltage method: %s\n", 621 has_volt ? "i2c/pfunc" : "none"); 622 pr_info("Low: %d Mhz, High: %d Mhz, Cur: %d MHz\n", 623 g5_cpu_freqs[1].frequency/1000, 624 g5_cpu_freqs[0].frequency/1000, 625 g5_cpu_freqs[g5_pmode_cur].frequency/1000); 626 627 rc = cpufreq_register_driver(&g5_cpufreq_driver); 628 bail: 629 if (rc != 0) { 630 pmf_put_function(pfunc_cpu_getfreq); 631 pmf_put_function(pfunc_cpu_setfreq_high); 632 pmf_put_function(pfunc_cpu_setfreq_low); 633 pmf_put_function(pfunc_slewing_done); 634 pmf_put_function(pfunc_cpu0_volt_high); 635 pmf_put_function(pfunc_cpu0_volt_low); 636 pmf_put_function(pfunc_cpu1_volt_high); 637 pmf_put_function(pfunc_cpu1_volt_low); 638 } 639 of_node_put(hwclock); 640 of_node_put(cpuid); 641 of_node_put(cpunode); 642 643 return rc; 644 } 645 646 static int __init g5_cpufreq_init(void) 647 { 648 struct device_node *cpunode; 649 int rc = 0; 650 651 /* Get first CPU node */ 652 cpunode = of_cpu_device_node_get(0); 653 if (cpunode == NULL) { 654 pr_err("cpufreq: Can't find any CPU node\n"); 655 return -ENODEV; 656 } 657 658 if (of_machine_is_compatible("PowerMac7,2") || 659 of_machine_is_compatible("PowerMac7,3") || 660 of_machine_is_compatible("RackMac3,1")) 661 rc = g5_pm72_cpufreq_init(cpunode); 662 #ifdef CONFIG_PMAC_SMU 663 else 664 rc = g5_neo2_cpufreq_init(cpunode); 665 #endif /* CONFIG_PMAC_SMU */ 666 667 return rc; 668 } 669 670 module_init(g5_cpufreq_init); 671 672 673 MODULE_LICENSE("GPL"); 674