xref: /linux/drivers/clk/zynqmp/clk-zynqmp.h (revision 9dbbc3b9d09d6deba9f3b9e1d5b355032ed46a75)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  *  Copyright (C) 2016-2018 Xilinx
4  */
5 
6 #ifndef __LINUX_CLK_ZYNQMP_H_
7 #define __LINUX_CLK_ZYNQMP_H_
8 
9 #include <linux/spinlock.h>
10 
11 #include <linux/firmware/xlnx-zynqmp.h>
12 
13 /* Common Flags */
14 /* must be gated across rate change */
15 #define ZYNQMP_CLK_SET_RATE_GATE	BIT(0)
16 /* must be gated across re-parent */
17 #define ZYNQMP_CLK_SET_PARENT_GATE	BIT(1)
18 /* propagate rate change up one level */
19 #define ZYNQMP_CLK_SET_RATE_PARENT	BIT(2)
20 /* do not gate even if unused */
21 #define ZYNQMP_CLK_IGNORE_UNUSED	BIT(3)
22 /* don't re-parent on rate change */
23 #define ZYNQMP_CLK_SET_RATE_NO_REPARENT	BIT(7)
24 /* do not gate, ever */
25 #define ZYNQMP_CLK_IS_CRITICAL		BIT(11)
26 
27 /* Type Flags for divider clock */
28 #define ZYNQMP_CLK_DIVIDER_ONE_BASED		BIT(0)
29 #define ZYNQMP_CLK_DIVIDER_POWER_OF_TWO		BIT(1)
30 #define ZYNQMP_CLK_DIVIDER_ALLOW_ZERO		BIT(2)
31 #define ZYNQMP_CLK_DIVIDER_HIWORD_MASK		BIT(3)
32 #define ZYNQMP_CLK_DIVIDER_ROUND_CLOSEST	BIT(4)
33 #define ZYNQMP_CLK_DIVIDER_READ_ONLY		BIT(5)
34 #define ZYNQMP_CLK_DIVIDER_MAX_AT_ZERO		BIT(6)
35 
36 /* Type Flags for mux clock */
37 #define ZYNQMP_CLK_MUX_INDEX_ONE		BIT(0)
38 #define ZYNQMP_CLK_MUX_INDEX_BIT		BIT(1)
39 #define ZYNQMP_CLK_MUX_HIWORD_MASK		BIT(2)
40 #define ZYNQMP_CLK_MUX_READ_ONLY		BIT(3)
41 #define ZYNQMP_CLK_MUX_ROUND_CLOSEST		BIT(4)
42 #define ZYNQMP_CLK_MUX_BIG_ENDIAN		BIT(5)
43 
44 enum topology_type {
45 	TYPE_INVALID,
46 	TYPE_MUX,
47 	TYPE_PLL,
48 	TYPE_FIXEDFACTOR,
49 	TYPE_DIV1,
50 	TYPE_DIV2,
51 	TYPE_GATE,
52 };
53 
54 /**
55  * struct clock_topology - Clock topology
56  * @type:	Type of topology
57  * @flag:	Topology flags
58  * @type_flag:	Topology type specific flag
59  */
60 struct clock_topology {
61 	u32 type;
62 	u32 flag;
63 	u32 type_flag;
64 	u8 custom_type_flag;
65 };
66 
67 unsigned long zynqmp_clk_map_common_ccf_flags(const u32 zynqmp_flag);
68 
69 struct clk_hw *zynqmp_clk_register_pll(const char *name, u32 clk_id,
70 				       const char * const *parents,
71 				       u8 num_parents,
72 				       const struct clock_topology *nodes);
73 
74 struct clk_hw *zynqmp_clk_register_gate(const char *name, u32 clk_id,
75 					const char * const *parents,
76 					u8 num_parents,
77 					const struct clock_topology *nodes);
78 
79 struct clk_hw *zynqmp_clk_register_divider(const char *name,
80 					   u32 clk_id,
81 					   const char * const *parents,
82 					   u8 num_parents,
83 					   const struct clock_topology *nodes);
84 
85 struct clk_hw *zynqmp_clk_register_mux(const char *name, u32 clk_id,
86 				       const char * const *parents,
87 				       u8 num_parents,
88 				       const struct clock_topology *nodes);
89 
90 struct clk_hw *zynqmp_clk_register_fixed_factor(const char *name,
91 					u32 clk_id,
92 					const char * const *parents,
93 					u8 num_parents,
94 					const struct clock_topology *nodes);
95 
96 #endif
97