xref: /linux/drivers/clk/sunxi-ng/ccu-sun50i-h6-r.c (revision f167675486c37b88620d344fbb12d06e34f11d47)
1b7c7b050SIcenowy Zheng // SPDX-License-Identifier: GPL-2.0
2b7c7b050SIcenowy Zheng /*
3b7c7b050SIcenowy Zheng  * Copyright (c) 2017 Icenowy Zheng <icenowy@aosc.xyz>
4b7c7b050SIcenowy Zheng  */
5b7c7b050SIcenowy Zheng 
6b7c7b050SIcenowy Zheng #include <linux/clk-provider.h>
7b7c7b050SIcenowy Zheng #include <linux/of_address.h>
8b7c7b050SIcenowy Zheng #include <linux/platform_device.h>
9b7c7b050SIcenowy Zheng 
10b7c7b050SIcenowy Zheng #include "ccu_common.h"
11b7c7b050SIcenowy Zheng #include "ccu_reset.h"
12b7c7b050SIcenowy Zheng 
13b7c7b050SIcenowy Zheng #include "ccu_div.h"
14b7c7b050SIcenowy Zheng #include "ccu_gate.h"
15b7c7b050SIcenowy Zheng #include "ccu_mp.h"
16b7c7b050SIcenowy Zheng #include "ccu_nm.h"
17b7c7b050SIcenowy Zheng 
18b7c7b050SIcenowy Zheng #include "ccu-sun50i-h6-r.h"
19b7c7b050SIcenowy Zheng 
20b7c7b050SIcenowy Zheng /*
21b7c7b050SIcenowy Zheng  * Information about AR100 and AHB/APB clocks in R_CCU are gathered from
22b7c7b050SIcenowy Zheng  * clock definitions in the BSP source code.
23b7c7b050SIcenowy Zheng  */
24b7c7b050SIcenowy Zheng 
25b7c7b050SIcenowy Zheng static const char * const ar100_r_apb2_parents[] = { "osc24M", "osc32k",
26b7c7b050SIcenowy Zheng 					     "pll-periph0", "iosc" };
27b7c7b050SIcenowy Zheng static const struct ccu_mux_var_prediv ar100_r_apb2_predivs[] = {
28b7c7b050SIcenowy Zheng 	{ .index = 2, .shift = 0, .width = 5 },
29b7c7b050SIcenowy Zheng };
30b7c7b050SIcenowy Zheng 
31b7c7b050SIcenowy Zheng static struct ccu_div ar100_clk = {
32b7c7b050SIcenowy Zheng 	.div		= _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
33b7c7b050SIcenowy Zheng 
34b7c7b050SIcenowy Zheng 	.mux		= {
35b7c7b050SIcenowy Zheng 		.shift	= 24,
36b7c7b050SIcenowy Zheng 		.width	= 2,
37b7c7b050SIcenowy Zheng 
38b7c7b050SIcenowy Zheng 		.var_predivs	= ar100_r_apb2_predivs,
39b7c7b050SIcenowy Zheng 		.n_var_predivs	= ARRAY_SIZE(ar100_r_apb2_predivs),
40b7c7b050SIcenowy Zheng 	},
41b7c7b050SIcenowy Zheng 
42b7c7b050SIcenowy Zheng 	.common		= {
43b7c7b050SIcenowy Zheng 		.reg		= 0x000,
44b7c7b050SIcenowy Zheng 		.features	= CCU_FEATURE_VARIABLE_PREDIV,
45b7c7b050SIcenowy Zheng 		.hw.init	= CLK_HW_INIT_PARENTS("ar100",
46b7c7b050SIcenowy Zheng 						      ar100_r_apb2_parents,
47b7c7b050SIcenowy Zheng 						      &ccu_div_ops,
48b7c7b050SIcenowy Zheng 						      0),
49b7c7b050SIcenowy Zheng 	},
50b7c7b050SIcenowy Zheng };
51b7c7b050SIcenowy Zheng 
52b7c7b050SIcenowy Zheng static CLK_FIXED_FACTOR(r_ahb_clk, "r-ahb", "ar100", 1, 1, 0);
53b7c7b050SIcenowy Zheng 
54b7c7b050SIcenowy Zheng static struct ccu_div r_apb1_clk = {
55b7c7b050SIcenowy Zheng 	.div		= _SUNXI_CCU_DIV(0, 2),
56b7c7b050SIcenowy Zheng 
57b7c7b050SIcenowy Zheng 	.common		= {
58b7c7b050SIcenowy Zheng 		.reg		= 0x00c,
59b7c7b050SIcenowy Zheng 		.hw.init	= CLK_HW_INIT("r-apb1",
60b7c7b050SIcenowy Zheng 					      "r-ahb",
61b7c7b050SIcenowy Zheng 					      &ccu_div_ops,
62b7c7b050SIcenowy Zheng 					      0),
63b7c7b050SIcenowy Zheng 	},
64b7c7b050SIcenowy Zheng };
65b7c7b050SIcenowy Zheng 
66b7c7b050SIcenowy Zheng static struct ccu_div r_apb2_clk = {
67b7c7b050SIcenowy Zheng 	.div		= _SUNXI_CCU_DIV_FLAGS(8, 2, CLK_DIVIDER_POWER_OF_TWO),
68b7c7b050SIcenowy Zheng 
69b7c7b050SIcenowy Zheng 	.mux		= {
70b7c7b050SIcenowy Zheng 		.shift	= 24,
71b7c7b050SIcenowy Zheng 		.width	= 2,
72b7c7b050SIcenowy Zheng 
73b7c7b050SIcenowy Zheng 		.var_predivs	= ar100_r_apb2_predivs,
74b7c7b050SIcenowy Zheng 		.n_var_predivs	= ARRAY_SIZE(ar100_r_apb2_predivs),
75b7c7b050SIcenowy Zheng 	},
76b7c7b050SIcenowy Zheng 
77b7c7b050SIcenowy Zheng 	.common		= {
78b7c7b050SIcenowy Zheng 		.reg		= 0x010,
79b7c7b050SIcenowy Zheng 		.features	= CCU_FEATURE_VARIABLE_PREDIV,
80b7c7b050SIcenowy Zheng 		.hw.init	= CLK_HW_INIT_PARENTS("r-apb2",
81b7c7b050SIcenowy Zheng 						      ar100_r_apb2_parents,
82b7c7b050SIcenowy Zheng 						      &ccu_div_ops,
83b7c7b050SIcenowy Zheng 						      0),
84b7c7b050SIcenowy Zheng 	},
85b7c7b050SIcenowy Zheng };
86b7c7b050SIcenowy Zheng 
87b7c7b050SIcenowy Zheng /*
88b7c7b050SIcenowy Zheng  * Information about the gate/resets are gathered from the clock header file
89b7c7b050SIcenowy Zheng  * in the BSP source code, although most of them are unused. The existence
90b7c7b050SIcenowy Zheng  * of the hardware block is verified with "3.1 Memory Mapping" chapter in
91b7c7b050SIcenowy Zheng  * "Allwinner H6 V200 User Manual V1.1"; and the parent APB buses are verified
92b7c7b050SIcenowy Zheng  * with "3.3.2.1 System Bus Tree" chapter inthe same document.
93b7c7b050SIcenowy Zheng  */
94b7c7b050SIcenowy Zheng static SUNXI_CCU_GATE(r_apb1_timer_clk,	"r-apb1-timer",	"r-apb1",
95b7c7b050SIcenowy Zheng 		      0x11c, BIT(0), 0);
96b7c7b050SIcenowy Zheng static SUNXI_CCU_GATE(r_apb1_twd_clk,	"r-apb1-twd",	"r-apb1",
97b7c7b050SIcenowy Zheng 		      0x12c, BIT(0), 0);
98b7c7b050SIcenowy Zheng static SUNXI_CCU_GATE(r_apb1_pwm_clk,	"r-apb1-pwm",	"r-apb1",
99b7c7b050SIcenowy Zheng 		      0x13c, BIT(0), 0);
100b7c7b050SIcenowy Zheng static SUNXI_CCU_GATE(r_apb2_uart_clk,	"r-apb2-uart",	"r-apb2",
101b7c7b050SIcenowy Zheng 		      0x18c, BIT(0), 0);
102b7c7b050SIcenowy Zheng static SUNXI_CCU_GATE(r_apb2_i2c_clk,	"r-apb2-i2c",	"r-apb2",
103b7c7b050SIcenowy Zheng 		      0x19c, BIT(0), 0);
104b7c7b050SIcenowy Zheng static SUNXI_CCU_GATE(r_apb1_ir_clk,	"r-apb1-ir",	"r-apb1",
105b7c7b050SIcenowy Zheng 		      0x1cc, BIT(0), 0);
106b7c7b050SIcenowy Zheng static SUNXI_CCU_GATE(r_apb1_w1_clk,	"r-apb1-w1",	"r-apb1",
107*f1676754SOndrej Jirman 		      0x1ec, BIT(0), 0);
108b7c7b050SIcenowy Zheng 
109b7c7b050SIcenowy Zheng /* Information of IR(RX) mod clock is gathered from BSP source code */
110b7c7b050SIcenowy Zheng static const char * const r_mod0_default_parents[] = { "osc32k", "osc24M" };
111b7c7b050SIcenowy Zheng static SUNXI_CCU_MP_WITH_MUX_GATE(ir_clk, "ir",
112b7c7b050SIcenowy Zheng 				  r_mod0_default_parents, 0x1c0,
113b7c7b050SIcenowy Zheng 				  0, 5,		/* M */
114b7c7b050SIcenowy Zheng 				  8, 2,		/* P */
115b7c7b050SIcenowy Zheng 				  24, 1,	/* mux */
116b7c7b050SIcenowy Zheng 				  BIT(31),	/* gate */
117b7c7b050SIcenowy Zheng 				  0);
118b7c7b050SIcenowy Zheng 
119b7c7b050SIcenowy Zheng /*
120b7c7b050SIcenowy Zheng  * BSP didn't use the 1-wire function at all now, and the information about
121b7c7b050SIcenowy Zheng  * this mod clock is guessed from the IR mod clock above. The existence of
122b7c7b050SIcenowy Zheng  * this mod clock is proven by BSP clock header, and the dividers are verified
123b7c7b050SIcenowy Zheng  * by contents in the 1-wire related chapter of the User Manual.
124b7c7b050SIcenowy Zheng  */
125b7c7b050SIcenowy Zheng 
126b7c7b050SIcenowy Zheng static SUNXI_CCU_MP_WITH_MUX_GATE(w1_clk, "w1",
127b7c7b050SIcenowy Zheng 				  r_mod0_default_parents, 0x1e0,
128b7c7b050SIcenowy Zheng 				  0, 5,		/* M */
129b7c7b050SIcenowy Zheng 				  8, 2,		/* P */
130b7c7b050SIcenowy Zheng 				  24, 1,	/* mux */
131b7c7b050SIcenowy Zheng 				  BIT(31),	/* gate */
132b7c7b050SIcenowy Zheng 				  0);
133b7c7b050SIcenowy Zheng 
134b7c7b050SIcenowy Zheng static struct ccu_common *sun50i_h6_r_ccu_clks[] = {
135b7c7b050SIcenowy Zheng 	&ar100_clk.common,
136b7c7b050SIcenowy Zheng 	&r_apb1_clk.common,
137b7c7b050SIcenowy Zheng 	&r_apb2_clk.common,
138b7c7b050SIcenowy Zheng 	&r_apb1_timer_clk.common,
139b7c7b050SIcenowy Zheng 	&r_apb1_twd_clk.common,
140b7c7b050SIcenowy Zheng 	&r_apb1_pwm_clk.common,
141b7c7b050SIcenowy Zheng 	&r_apb2_uart_clk.common,
142b7c7b050SIcenowy Zheng 	&r_apb2_i2c_clk.common,
143b7c7b050SIcenowy Zheng 	&r_apb1_ir_clk.common,
144b7c7b050SIcenowy Zheng 	&r_apb1_w1_clk.common,
145b7c7b050SIcenowy Zheng 	&ir_clk.common,
146b7c7b050SIcenowy Zheng 	&w1_clk.common,
147b7c7b050SIcenowy Zheng };
148b7c7b050SIcenowy Zheng 
149b7c7b050SIcenowy Zheng static struct clk_hw_onecell_data sun50i_h6_r_hw_clks = {
150b7c7b050SIcenowy Zheng 	.hws	= {
151b7c7b050SIcenowy Zheng 		[CLK_AR100]		= &ar100_clk.common.hw,
152b7c7b050SIcenowy Zheng 		[CLK_R_AHB]		= &r_ahb_clk.hw,
153b7c7b050SIcenowy Zheng 		[CLK_R_APB1]		= &r_apb1_clk.common.hw,
154b7c7b050SIcenowy Zheng 		[CLK_R_APB2]		= &r_apb2_clk.common.hw,
155b7c7b050SIcenowy Zheng 		[CLK_R_APB1_TIMER]	= &r_apb1_timer_clk.common.hw,
156b7c7b050SIcenowy Zheng 		[CLK_R_APB1_TWD]	= &r_apb1_twd_clk.common.hw,
157b7c7b050SIcenowy Zheng 		[CLK_R_APB1_PWM]	= &r_apb1_pwm_clk.common.hw,
158b7c7b050SIcenowy Zheng 		[CLK_R_APB2_UART]	= &r_apb2_uart_clk.common.hw,
159b7c7b050SIcenowy Zheng 		[CLK_R_APB2_I2C]	= &r_apb2_i2c_clk.common.hw,
160b7c7b050SIcenowy Zheng 		[CLK_R_APB1_IR]		= &r_apb1_ir_clk.common.hw,
161b7c7b050SIcenowy Zheng 		[CLK_R_APB1_W1]		= &r_apb1_w1_clk.common.hw,
162b7c7b050SIcenowy Zheng 		[CLK_IR]		= &ir_clk.common.hw,
163b7c7b050SIcenowy Zheng 		[CLK_W1]		= &w1_clk.common.hw,
164b7c7b050SIcenowy Zheng 	},
165b7c7b050SIcenowy Zheng 	.num	= CLK_NUMBER,
166b7c7b050SIcenowy Zheng };
167b7c7b050SIcenowy Zheng 
168b7c7b050SIcenowy Zheng static struct ccu_reset_map sun50i_h6_r_ccu_resets[] = {
169b7c7b050SIcenowy Zheng 	[RST_R_APB1_TIMER]	=  { 0x11c, BIT(16) },
170b7c7b050SIcenowy Zheng 	[RST_R_APB1_TWD]	=  { 0x12c, BIT(16) },
171b7c7b050SIcenowy Zheng 	[RST_R_APB1_PWM]	=  { 0x13c, BIT(16) },
172b7c7b050SIcenowy Zheng 	[RST_R_APB2_UART]	=  { 0x18c, BIT(16) },
173b7c7b050SIcenowy Zheng 	[RST_R_APB2_I2C]	=  { 0x19c, BIT(16) },
174b7c7b050SIcenowy Zheng 	[RST_R_APB1_IR]		=  { 0x1cc, BIT(16) },
175b7c7b050SIcenowy Zheng 	[RST_R_APB1_W1]		=  { 0x1ec, BIT(16) },
176b7c7b050SIcenowy Zheng };
177b7c7b050SIcenowy Zheng 
178b7c7b050SIcenowy Zheng static const struct sunxi_ccu_desc sun50i_h6_r_ccu_desc = {
179b7c7b050SIcenowy Zheng 	.ccu_clks	= sun50i_h6_r_ccu_clks,
180b7c7b050SIcenowy Zheng 	.num_ccu_clks	= ARRAY_SIZE(sun50i_h6_r_ccu_clks),
181b7c7b050SIcenowy Zheng 
182b7c7b050SIcenowy Zheng 	.hw_clks	= &sun50i_h6_r_hw_clks,
183b7c7b050SIcenowy Zheng 
184b7c7b050SIcenowy Zheng 	.resets		= sun50i_h6_r_ccu_resets,
185b7c7b050SIcenowy Zheng 	.num_resets	= ARRAY_SIZE(sun50i_h6_r_ccu_resets),
186b7c7b050SIcenowy Zheng };
187b7c7b050SIcenowy Zheng 
188b7c7b050SIcenowy Zheng static void __init sunxi_r_ccu_init(struct device_node *node,
189b7c7b050SIcenowy Zheng 				    const struct sunxi_ccu_desc *desc)
190b7c7b050SIcenowy Zheng {
191b7c7b050SIcenowy Zheng 	void __iomem *reg;
192b7c7b050SIcenowy Zheng 
193b7c7b050SIcenowy Zheng 	reg = of_io_request_and_map(node, 0, of_node_full_name(node));
194b7c7b050SIcenowy Zheng 	if (IS_ERR(reg)) {
195b7c7b050SIcenowy Zheng 		pr_err("%pOF: Could not map the clock registers\n", node);
196b7c7b050SIcenowy Zheng 		return;
197b7c7b050SIcenowy Zheng 	}
198b7c7b050SIcenowy Zheng 
199b7c7b050SIcenowy Zheng 	sunxi_ccu_probe(node, reg, desc);
200b7c7b050SIcenowy Zheng }
201b7c7b050SIcenowy Zheng 
202b7c7b050SIcenowy Zheng static void __init sun50i_h6_r_ccu_setup(struct device_node *node)
203b7c7b050SIcenowy Zheng {
204b7c7b050SIcenowy Zheng 	sunxi_r_ccu_init(node, &sun50i_h6_r_ccu_desc);
205b7c7b050SIcenowy Zheng }
206b7c7b050SIcenowy Zheng CLK_OF_DECLARE(sun50i_h6_r_ccu, "allwinner,sun50i-h6-r-ccu",
207b7c7b050SIcenowy Zheng 	       sun50i_h6_r_ccu_setup);
208