1*37ae8501SGabriel Fernandez // SPDX-License-Identifier: GPL-2.0-only 2*37ae8501SGabriel Fernandez /* 3*37ae8501SGabriel Fernandez * Copyright (C) STMicroelectronics 2023 - All Rights Reserved 4*37ae8501SGabriel Fernandez * Author: Gabriel Fernandez <gabriel.fernandez@foss.st.com> for STMicroelectronics. 5*37ae8501SGabriel Fernandez */ 6*37ae8501SGabriel Fernandez 7*37ae8501SGabriel Fernandez #include <linux/bus/stm32_firewall_device.h> 8*37ae8501SGabriel Fernandez #include <linux/clk-provider.h> 9*37ae8501SGabriel Fernandez #include <linux/io.h> 10*37ae8501SGabriel Fernandez #include <linux/platform_device.h> 11*37ae8501SGabriel Fernandez 12*37ae8501SGabriel Fernandez #include "clk-stm32-core.h" 13*37ae8501SGabriel Fernandez #include "reset-stm32.h" 14*37ae8501SGabriel Fernandez #include "stm32mp21_rcc.h" 15*37ae8501SGabriel Fernandez 16*37ae8501SGabriel Fernandez #include <dt-bindings/clock/st,stm32mp21-rcc.h> 17*37ae8501SGabriel Fernandez #include <dt-bindings/reset/st,stm32mp21-rcc.h> 18*37ae8501SGabriel Fernandez 19*37ae8501SGabriel Fernandez /* Max clock binding value */ 20*37ae8501SGabriel Fernandez #define STM32MP21_LAST_CLK CK_SCMI_KER_ETR 21*37ae8501SGabriel Fernandez 22*37ae8501SGabriel Fernandez /* Clock security definition */ 23*37ae8501SGabriel Fernandez #define SECF_NONE -1 24*37ae8501SGabriel Fernandez 25*37ae8501SGabriel Fernandez #define RCC_REG_SIZE 32 26*37ae8501SGabriel Fernandez #define RCC_SECCFGR(x) (((x) / RCC_REG_SIZE) * 0x4 + RCC_SECCFGR0) 27*37ae8501SGabriel Fernandez #define RCC_CIDCFGR(x) ((x) * 0x8 + RCC_R0CIDCFGR) 28*37ae8501SGabriel Fernandez #define RCC_SEMCR(x) ((x) * 0x8 + RCC_R0SEMCR) 29*37ae8501SGabriel Fernandez #define RCC_CID1 1 30*37ae8501SGabriel Fernandez 31*37ae8501SGabriel Fernandez /* Register: RIFSC_CIDCFGR */ 32*37ae8501SGabriel Fernandez #define RCC_CIDCFGR_CFEN BIT(0) 33*37ae8501SGabriel Fernandez #define RCC_CIDCFGR_SEM_EN BIT(1) 34*37ae8501SGabriel Fernandez #define RCC_CIDCFGR_SEMWLC1_EN BIT(17) 35*37ae8501SGabriel Fernandez #define RCC_CIDCFGR_SCID_MASK GENMASK(6, 4) 36*37ae8501SGabriel Fernandez 37*37ae8501SGabriel Fernandez /* Register: RIFSC_SEMCR */ 38*37ae8501SGabriel Fernandez #define RCC_SEMCR_SEMCID_MASK GENMASK(6, 4) 39*37ae8501SGabriel Fernandez 40*37ae8501SGabriel Fernandez #define MP21_RIF_RCC_MCO1 108 41*37ae8501SGabriel Fernandez #define MP21_RIF_RCC_MCO2 109 42*37ae8501SGabriel Fernandez 43*37ae8501SGabriel Fernandez #define SEC_RIFSC_FLAG BIT(31) 44*37ae8501SGabriel Fernandez #define SEC_RIFSC(_id) ((_id) | SEC_RIFSC_FLAG) 45*37ae8501SGabriel Fernandez 46*37ae8501SGabriel Fernandez enum { 47*37ae8501SGabriel Fernandez HSE, 48*37ae8501SGabriel Fernandez HSI, 49*37ae8501SGabriel Fernandez MSI, 50*37ae8501SGabriel Fernandez LSE, 51*37ae8501SGabriel Fernandez LSI, 52*37ae8501SGabriel Fernandez HSE_DIV2, 53*37ae8501SGabriel Fernandez ICN_HS_MCU, 54*37ae8501SGabriel Fernandez ICN_LS_MCU, 55*37ae8501SGabriel Fernandez ICN_SDMMC, 56*37ae8501SGabriel Fernandez ICN_DDR, 57*37ae8501SGabriel Fernandez ICN_DISPLAY, 58*37ae8501SGabriel Fernandez ICN_HSL, 59*37ae8501SGabriel Fernandez ICN_NIC, 60*37ae8501SGabriel Fernandez FLEXGEN_07, 61*37ae8501SGabriel Fernandez FLEXGEN_08, 62*37ae8501SGabriel Fernandez FLEXGEN_09, 63*37ae8501SGabriel Fernandez FLEXGEN_10, 64*37ae8501SGabriel Fernandez FLEXGEN_11, 65*37ae8501SGabriel Fernandez FLEXGEN_12, 66*37ae8501SGabriel Fernandez FLEXGEN_13, 67*37ae8501SGabriel Fernandez FLEXGEN_14, 68*37ae8501SGabriel Fernandez FLEXGEN_16, 69*37ae8501SGabriel Fernandez FLEXGEN_17, 70*37ae8501SGabriel Fernandez FLEXGEN_18, 71*37ae8501SGabriel Fernandez FLEXGEN_19, 72*37ae8501SGabriel Fernandez FLEXGEN_20, 73*37ae8501SGabriel Fernandez FLEXGEN_21, 74*37ae8501SGabriel Fernandez FLEXGEN_22, 75*37ae8501SGabriel Fernandez FLEXGEN_23, 76*37ae8501SGabriel Fernandez FLEXGEN_24, 77*37ae8501SGabriel Fernandez FLEXGEN_25, 78*37ae8501SGabriel Fernandez FLEXGEN_26, 79*37ae8501SGabriel Fernandez FLEXGEN_27, 80*37ae8501SGabriel Fernandez FLEXGEN_29, 81*37ae8501SGabriel Fernandez FLEXGEN_30, 82*37ae8501SGabriel Fernandez FLEXGEN_31, 83*37ae8501SGabriel Fernandez FLEXGEN_33, 84*37ae8501SGabriel Fernandez FLEXGEN_36, 85*37ae8501SGabriel Fernandez FLEXGEN_37, 86*37ae8501SGabriel Fernandez FLEXGEN_38, 87*37ae8501SGabriel Fernandez FLEXGEN_39, 88*37ae8501SGabriel Fernandez FLEXGEN_40, 89*37ae8501SGabriel Fernandez FLEXGEN_41, 90*37ae8501SGabriel Fernandez FLEXGEN_42, 91*37ae8501SGabriel Fernandez FLEXGEN_43, 92*37ae8501SGabriel Fernandez FLEXGEN_44, 93*37ae8501SGabriel Fernandez FLEXGEN_45, 94*37ae8501SGabriel Fernandez FLEXGEN_46, 95*37ae8501SGabriel Fernandez FLEXGEN_47, 96*37ae8501SGabriel Fernandez FLEXGEN_48, 97*37ae8501SGabriel Fernandez FLEXGEN_50, 98*37ae8501SGabriel Fernandez FLEXGEN_51, 99*37ae8501SGabriel Fernandez FLEXGEN_52, 100*37ae8501SGabriel Fernandez FLEXGEN_53, 101*37ae8501SGabriel Fernandez FLEXGEN_54, 102*37ae8501SGabriel Fernandez FLEXGEN_55, 103*37ae8501SGabriel Fernandez FLEXGEN_56, 104*37ae8501SGabriel Fernandez FLEXGEN_57, 105*37ae8501SGabriel Fernandez FLEXGEN_58, 106*37ae8501SGabriel Fernandez FLEXGEN_61, 107*37ae8501SGabriel Fernandez FLEXGEN_62, 108*37ae8501SGabriel Fernandez FLEXGEN_63, 109*37ae8501SGabriel Fernandez ICN_APB1, 110*37ae8501SGabriel Fernandez ICN_APB2, 111*37ae8501SGabriel Fernandez ICN_APB3, 112*37ae8501SGabriel Fernandez ICN_APB4, 113*37ae8501SGabriel Fernandez ICN_APB5, 114*37ae8501SGabriel Fernandez ICN_APBDBG, 115*37ae8501SGabriel Fernandez TIMG1, 116*37ae8501SGabriel Fernandez TIMG2, 117*37ae8501SGabriel Fernandez }; 118*37ae8501SGabriel Fernandez 119*37ae8501SGabriel Fernandez static const struct clk_parent_data adc1_src[] = { 120*37ae8501SGabriel Fernandez { .index = FLEXGEN_46 }, 121*37ae8501SGabriel Fernandez { .index = ICN_LS_MCU }, 122*37ae8501SGabriel Fernandez }; 123*37ae8501SGabriel Fernandez 124*37ae8501SGabriel Fernandez static const struct clk_parent_data adc2_src[] = { 125*37ae8501SGabriel Fernandez { .index = FLEXGEN_47 }, 126*37ae8501SGabriel Fernandez { .index = ICN_LS_MCU }, 127*37ae8501SGabriel Fernandez { .index = FLEXGEN_46 }, 128*37ae8501SGabriel Fernandez }; 129*37ae8501SGabriel Fernandez 130*37ae8501SGabriel Fernandez static const struct clk_parent_data usb2phy1_src[] = { 131*37ae8501SGabriel Fernandez { .index = FLEXGEN_57 }, 132*37ae8501SGabriel Fernandez { .index = HSE_DIV2 }, 133*37ae8501SGabriel Fernandez }; 134*37ae8501SGabriel Fernandez 135*37ae8501SGabriel Fernandez static const struct clk_parent_data usb2phy2_src[] = { 136*37ae8501SGabriel Fernandez { .index = FLEXGEN_58 }, 137*37ae8501SGabriel Fernandez { .index = HSE_DIV2 }, 138*37ae8501SGabriel Fernandez }; 139*37ae8501SGabriel Fernandez 140*37ae8501SGabriel Fernandez static const struct clk_parent_data dts_src[] = { 141*37ae8501SGabriel Fernandez { .index = HSI }, 142*37ae8501SGabriel Fernandez { .index = HSE }, 143*37ae8501SGabriel Fernandez { .index = MSI }, 144*37ae8501SGabriel Fernandez }; 145*37ae8501SGabriel Fernandez 146*37ae8501SGabriel Fernandez static const struct clk_parent_data mco1_src[] = { 147*37ae8501SGabriel Fernandez { .index = FLEXGEN_61 }, 148*37ae8501SGabriel Fernandez }; 149*37ae8501SGabriel Fernandez 150*37ae8501SGabriel Fernandez static const struct clk_parent_data mco2_src[] = { 151*37ae8501SGabriel Fernandez { .index = FLEXGEN_62 }, 152*37ae8501SGabriel Fernandez }; 153*37ae8501SGabriel Fernandez 154*37ae8501SGabriel Fernandez enum enum_mux_cfg { 155*37ae8501SGabriel Fernandez MUX_ADC1, 156*37ae8501SGabriel Fernandez MUX_ADC2, 157*37ae8501SGabriel Fernandez MUX_DTS, 158*37ae8501SGabriel Fernandez MUX_MCO1, 159*37ae8501SGabriel Fernandez MUX_MCO2, 160*37ae8501SGabriel Fernandez MUX_USB2PHY1, 161*37ae8501SGabriel Fernandez MUX_USB2PHY2, 162*37ae8501SGabriel Fernandez MUX_NB 163*37ae8501SGabriel Fernandez }; 164*37ae8501SGabriel Fernandez 165*37ae8501SGabriel Fernandez #define MUX_CFG(id, _offset, _shift, _width) \ 166*37ae8501SGabriel Fernandez [id] = { \ 167*37ae8501SGabriel Fernandez .offset = (_offset), \ 168*37ae8501SGabriel Fernandez .shift = (_shift), \ 169*37ae8501SGabriel Fernandez .width = (_width), \ 170*37ae8501SGabriel Fernandez } 171*37ae8501SGabriel Fernandez 172*37ae8501SGabriel Fernandez static const struct stm32_mux_cfg stm32mp21_muxes[MUX_NB] = { 173*37ae8501SGabriel Fernandez MUX_CFG(MUX_ADC1, RCC_ADC1CFGR, 12, 1), 174*37ae8501SGabriel Fernandez MUX_CFG(MUX_ADC2, RCC_ADC2CFGR, 12, 2), 175*37ae8501SGabriel Fernandez MUX_CFG(MUX_DTS, RCC_DTSCFGR, 12, 2), 176*37ae8501SGabriel Fernandez MUX_CFG(MUX_MCO1, RCC_MCO1CFGR, 0, 1), 177*37ae8501SGabriel Fernandez MUX_CFG(MUX_MCO2, RCC_MCO2CFGR, 0, 1), 178*37ae8501SGabriel Fernandez MUX_CFG(MUX_USB2PHY1, RCC_USB2PHY1CFGR, 15, 1), 179*37ae8501SGabriel Fernandez MUX_CFG(MUX_USB2PHY2, RCC_USB2PHY2CFGR, 15, 1), 180*37ae8501SGabriel Fernandez }; 181*37ae8501SGabriel Fernandez 182*37ae8501SGabriel Fernandez enum enum_gate_cfg { 183*37ae8501SGabriel Fernandez GATE_ADC1, 184*37ae8501SGabriel Fernandez GATE_ADC2, 185*37ae8501SGabriel Fernandez GATE_CRC, 186*37ae8501SGabriel Fernandez GATE_CRYP1, 187*37ae8501SGabriel Fernandez GATE_CRYP2, 188*37ae8501SGabriel Fernandez GATE_CSI, 189*37ae8501SGabriel Fernandez GATE_DCMIPP, 190*37ae8501SGabriel Fernandez GATE_DCMIPSSI, 191*37ae8501SGabriel Fernandez GATE_DDRPERFM, 192*37ae8501SGabriel Fernandez GATE_DTS, 193*37ae8501SGabriel Fernandez GATE_ETH1, 194*37ae8501SGabriel Fernandez GATE_ETH1MAC, 195*37ae8501SGabriel Fernandez GATE_ETH1RX, 196*37ae8501SGabriel Fernandez GATE_ETH1STP, 197*37ae8501SGabriel Fernandez GATE_ETH1TX, 198*37ae8501SGabriel Fernandez GATE_ETH2, 199*37ae8501SGabriel Fernandez GATE_ETH2MAC, 200*37ae8501SGabriel Fernandez GATE_ETH2RX, 201*37ae8501SGabriel Fernandez GATE_ETH2STP, 202*37ae8501SGabriel Fernandez GATE_ETH2TX, 203*37ae8501SGabriel Fernandez GATE_FDCAN, 204*37ae8501SGabriel Fernandez GATE_HASH1, 205*37ae8501SGabriel Fernandez GATE_HASH2, 206*37ae8501SGabriel Fernandez GATE_HDP, 207*37ae8501SGabriel Fernandez GATE_I2C1, 208*37ae8501SGabriel Fernandez GATE_I2C2, 209*37ae8501SGabriel Fernandez GATE_I2C3, 210*37ae8501SGabriel Fernandez GATE_I3C1, 211*37ae8501SGabriel Fernandez GATE_I3C2, 212*37ae8501SGabriel Fernandez GATE_I3C3, 213*37ae8501SGabriel Fernandez GATE_IWDG1, 214*37ae8501SGabriel Fernandez GATE_IWDG2, 215*37ae8501SGabriel Fernandez GATE_IWDG3, 216*37ae8501SGabriel Fernandez GATE_IWDG4, 217*37ae8501SGabriel Fernandez GATE_LPTIM1, 218*37ae8501SGabriel Fernandez GATE_LPTIM2, 219*37ae8501SGabriel Fernandez GATE_LPTIM3, 220*37ae8501SGabriel Fernandez GATE_LPTIM4, 221*37ae8501SGabriel Fernandez GATE_LPTIM5, 222*37ae8501SGabriel Fernandez GATE_LPUART1, 223*37ae8501SGabriel Fernandez GATE_LTDC, 224*37ae8501SGabriel Fernandez GATE_MCO1, 225*37ae8501SGabriel Fernandez GATE_MCO2, 226*37ae8501SGabriel Fernandez GATE_MDF1, 227*37ae8501SGabriel Fernandez GATE_OTG, 228*37ae8501SGabriel Fernandez GATE_PKA, 229*37ae8501SGabriel Fernandez GATE_RNG1, 230*37ae8501SGabriel Fernandez GATE_RNG2, 231*37ae8501SGabriel Fernandez GATE_SAES, 232*37ae8501SGabriel Fernandez GATE_SAI1, 233*37ae8501SGabriel Fernandez GATE_SAI2, 234*37ae8501SGabriel Fernandez GATE_SAI3, 235*37ae8501SGabriel Fernandez GATE_SAI4, 236*37ae8501SGabriel Fernandez GATE_SDMMC1, 237*37ae8501SGabriel Fernandez GATE_SDMMC2, 238*37ae8501SGabriel Fernandez GATE_SDMMC3, 239*37ae8501SGabriel Fernandez GATE_SERC, 240*37ae8501SGabriel Fernandez GATE_SPDIFRX, 241*37ae8501SGabriel Fernandez GATE_SPI1, 242*37ae8501SGabriel Fernandez GATE_SPI2, 243*37ae8501SGabriel Fernandez GATE_SPI3, 244*37ae8501SGabriel Fernandez GATE_SPI4, 245*37ae8501SGabriel Fernandez GATE_SPI5, 246*37ae8501SGabriel Fernandez GATE_SPI6, 247*37ae8501SGabriel Fernandez GATE_TIM1, 248*37ae8501SGabriel Fernandez GATE_TIM10, 249*37ae8501SGabriel Fernandez GATE_TIM11, 250*37ae8501SGabriel Fernandez GATE_TIM12, 251*37ae8501SGabriel Fernandez GATE_TIM13, 252*37ae8501SGabriel Fernandez GATE_TIM14, 253*37ae8501SGabriel Fernandez GATE_TIM15, 254*37ae8501SGabriel Fernandez GATE_TIM16, 255*37ae8501SGabriel Fernandez GATE_TIM17, 256*37ae8501SGabriel Fernandez GATE_TIM2, 257*37ae8501SGabriel Fernandez GATE_TIM3, 258*37ae8501SGabriel Fernandez GATE_TIM4, 259*37ae8501SGabriel Fernandez GATE_TIM5, 260*37ae8501SGabriel Fernandez GATE_TIM6, 261*37ae8501SGabriel Fernandez GATE_TIM7, 262*37ae8501SGabriel Fernandez GATE_TIM8, 263*37ae8501SGabriel Fernandez GATE_UART4, 264*37ae8501SGabriel Fernandez GATE_UART5, 265*37ae8501SGabriel Fernandez GATE_UART7, 266*37ae8501SGabriel Fernandez GATE_USART1, 267*37ae8501SGabriel Fernandez GATE_USART2, 268*37ae8501SGabriel Fernandez GATE_USART3, 269*37ae8501SGabriel Fernandez GATE_USART6, 270*37ae8501SGabriel Fernandez GATE_USB2PHY1, 271*37ae8501SGabriel Fernandez GATE_USB2PHY2, 272*37ae8501SGabriel Fernandez GATE_USBH, 273*37ae8501SGabriel Fernandez GATE_VREF, 274*37ae8501SGabriel Fernandez GATE_WWDG1, 275*37ae8501SGabriel Fernandez GATE_NB 276*37ae8501SGabriel Fernandez }; 277*37ae8501SGabriel Fernandez 278*37ae8501SGabriel Fernandez #define GATE_CFG(id, _offset, _bit_idx, _offset_clr) \ 279*37ae8501SGabriel Fernandez [id] = { \ 280*37ae8501SGabriel Fernandez .offset = (_offset), \ 281*37ae8501SGabriel Fernandez .bit_idx = (_bit_idx), \ 282*37ae8501SGabriel Fernandez .set_clr = (_offset_clr), \ 283*37ae8501SGabriel Fernandez } 284*37ae8501SGabriel Fernandez 285*37ae8501SGabriel Fernandez static const struct stm32_gate_cfg stm32mp21_gates[GATE_NB] = { 286*37ae8501SGabriel Fernandez GATE_CFG(GATE_ADC1, RCC_ADC1CFGR, 1, 0), 287*37ae8501SGabriel Fernandez GATE_CFG(GATE_ADC2, RCC_ADC2CFGR, 1, 0), 288*37ae8501SGabriel Fernandez GATE_CFG(GATE_CRC, RCC_CRCCFGR, 1, 0), 289*37ae8501SGabriel Fernandez GATE_CFG(GATE_CRYP1, RCC_CRYP1CFGR, 1, 0), 290*37ae8501SGabriel Fernandez GATE_CFG(GATE_CRYP2, RCC_CRYP2CFGR, 1, 0), 291*37ae8501SGabriel Fernandez GATE_CFG(GATE_CSI, RCC_CSICFGR, 1, 0), 292*37ae8501SGabriel Fernandez GATE_CFG(GATE_DCMIPP, RCC_DCMIPPCFGR, 1, 0), 293*37ae8501SGabriel Fernandez GATE_CFG(GATE_DCMIPSSI, RCC_DCMIPSSICFGR, 1, 0), 294*37ae8501SGabriel Fernandez GATE_CFG(GATE_DDRPERFM, RCC_DDRPERFMCFGR, 1, 0), 295*37ae8501SGabriel Fernandez GATE_CFG(GATE_DTS, RCC_DTSCFGR, 1, 0), 296*37ae8501SGabriel Fernandez GATE_CFG(GATE_ETH1, RCC_ETH1CFGR, 5, 0), 297*37ae8501SGabriel Fernandez GATE_CFG(GATE_ETH1MAC, RCC_ETH1CFGR, 1, 0), 298*37ae8501SGabriel Fernandez GATE_CFG(GATE_ETH1RX, RCC_ETH1CFGR, 10, 0), 299*37ae8501SGabriel Fernandez GATE_CFG(GATE_ETH1STP, RCC_ETH1CFGR, 4, 0), 300*37ae8501SGabriel Fernandez GATE_CFG(GATE_ETH1TX, RCC_ETH1CFGR, 8, 0), 301*37ae8501SGabriel Fernandez GATE_CFG(GATE_ETH2, RCC_ETH2CFGR, 5, 0), 302*37ae8501SGabriel Fernandez GATE_CFG(GATE_ETH2MAC, RCC_ETH2CFGR, 1, 0), 303*37ae8501SGabriel Fernandez GATE_CFG(GATE_ETH2RX, RCC_ETH2CFGR, 10, 0), 304*37ae8501SGabriel Fernandez GATE_CFG(GATE_ETH2STP, RCC_ETH2CFGR, 4, 0), 305*37ae8501SGabriel Fernandez GATE_CFG(GATE_ETH2TX, RCC_ETH2CFGR, 8, 0), 306*37ae8501SGabriel Fernandez GATE_CFG(GATE_FDCAN, RCC_FDCANCFGR, 1, 0), 307*37ae8501SGabriel Fernandez GATE_CFG(GATE_HASH1, RCC_HASH1CFGR, 1, 0), 308*37ae8501SGabriel Fernandez GATE_CFG(GATE_HASH2, RCC_HASH2CFGR, 1, 0), 309*37ae8501SGabriel Fernandez GATE_CFG(GATE_HDP, RCC_HDPCFGR, 1, 0), 310*37ae8501SGabriel Fernandez GATE_CFG(GATE_I2C1, RCC_I2C1CFGR, 1, 0), 311*37ae8501SGabriel Fernandez GATE_CFG(GATE_I2C2, RCC_I2C2CFGR, 1, 0), 312*37ae8501SGabriel Fernandez GATE_CFG(GATE_I2C3, RCC_I2C3CFGR, 1, 0), 313*37ae8501SGabriel Fernandez GATE_CFG(GATE_I3C1, RCC_I3C1CFGR, 1, 0), 314*37ae8501SGabriel Fernandez GATE_CFG(GATE_I3C2, RCC_I3C2CFGR, 1, 0), 315*37ae8501SGabriel Fernandez GATE_CFG(GATE_I3C3, RCC_I3C3CFGR, 1, 0), 316*37ae8501SGabriel Fernandez GATE_CFG(GATE_IWDG1, RCC_IWDG1CFGR, 1, 0), 317*37ae8501SGabriel Fernandez GATE_CFG(GATE_IWDG2, RCC_IWDG2CFGR, 1, 0), 318*37ae8501SGabriel Fernandez GATE_CFG(GATE_IWDG3, RCC_IWDG3CFGR, 1, 0), 319*37ae8501SGabriel Fernandez GATE_CFG(GATE_IWDG4, RCC_IWDG4CFGR, 1, 0), 320*37ae8501SGabriel Fernandez GATE_CFG(GATE_LPTIM1, RCC_LPTIM1CFGR, 1, 0), 321*37ae8501SGabriel Fernandez GATE_CFG(GATE_LPTIM2, RCC_LPTIM2CFGR, 1, 0), 322*37ae8501SGabriel Fernandez GATE_CFG(GATE_LPTIM3, RCC_LPTIM3CFGR, 1, 0), 323*37ae8501SGabriel Fernandez GATE_CFG(GATE_LPTIM4, RCC_LPTIM4CFGR, 1, 0), 324*37ae8501SGabriel Fernandez GATE_CFG(GATE_LPTIM5, RCC_LPTIM5CFGR, 1, 0), 325*37ae8501SGabriel Fernandez GATE_CFG(GATE_LPUART1, RCC_LPUART1CFGR, 1, 0), 326*37ae8501SGabriel Fernandez GATE_CFG(GATE_LTDC, RCC_LTDCCFGR, 1, 0), 327*37ae8501SGabriel Fernandez GATE_CFG(GATE_MCO1, RCC_MCO1CFGR, 8, 0), 328*37ae8501SGabriel Fernandez GATE_CFG(GATE_MCO2, RCC_MCO2CFGR, 8, 0), 329*37ae8501SGabriel Fernandez GATE_CFG(GATE_MDF1, RCC_MDF1CFGR, 1, 0), 330*37ae8501SGabriel Fernandez GATE_CFG(GATE_OTG, RCC_OTGCFGR, 1, 0), 331*37ae8501SGabriel Fernandez GATE_CFG(GATE_PKA, RCC_PKACFGR, 1, 0), 332*37ae8501SGabriel Fernandez GATE_CFG(GATE_RNG1, RCC_RNG1CFGR, 1, 0), 333*37ae8501SGabriel Fernandez GATE_CFG(GATE_RNG2, RCC_RNG2CFGR, 1, 0), 334*37ae8501SGabriel Fernandez GATE_CFG(GATE_SAES, RCC_SAESCFGR, 1, 0), 335*37ae8501SGabriel Fernandez GATE_CFG(GATE_SAI1, RCC_SAI1CFGR, 1, 0), 336*37ae8501SGabriel Fernandez GATE_CFG(GATE_SAI2, RCC_SAI2CFGR, 1, 0), 337*37ae8501SGabriel Fernandez GATE_CFG(GATE_SAI3, RCC_SAI3CFGR, 1, 0), 338*37ae8501SGabriel Fernandez GATE_CFG(GATE_SAI4, RCC_SAI4CFGR, 1, 0), 339*37ae8501SGabriel Fernandez GATE_CFG(GATE_SDMMC1, RCC_SDMMC1CFGR, 1, 0), 340*37ae8501SGabriel Fernandez GATE_CFG(GATE_SDMMC2, RCC_SDMMC2CFGR, 1, 0), 341*37ae8501SGabriel Fernandez GATE_CFG(GATE_SDMMC3, RCC_SDMMC3CFGR, 1, 0), 342*37ae8501SGabriel Fernandez GATE_CFG(GATE_SERC, RCC_SERCCFGR, 1, 0), 343*37ae8501SGabriel Fernandez GATE_CFG(GATE_SPDIFRX, RCC_SPDIFRXCFGR, 1, 0), 344*37ae8501SGabriel Fernandez GATE_CFG(GATE_SPI1, RCC_SPI1CFGR, 1, 0), 345*37ae8501SGabriel Fernandez GATE_CFG(GATE_SPI2, RCC_SPI2CFGR, 1, 0), 346*37ae8501SGabriel Fernandez GATE_CFG(GATE_SPI3, RCC_SPI3CFGR, 1, 0), 347*37ae8501SGabriel Fernandez GATE_CFG(GATE_SPI4, RCC_SPI4CFGR, 1, 0), 348*37ae8501SGabriel Fernandez GATE_CFG(GATE_SPI5, RCC_SPI5CFGR, 1, 0), 349*37ae8501SGabriel Fernandez GATE_CFG(GATE_SPI6, RCC_SPI6CFGR, 1, 0), 350*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM1, RCC_TIM1CFGR, 1, 0), 351*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM10, RCC_TIM10CFGR, 1, 0), 352*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM11, RCC_TIM11CFGR, 1, 0), 353*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM12, RCC_TIM12CFGR, 1, 0), 354*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM13, RCC_TIM13CFGR, 1, 0), 355*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM14, RCC_TIM14CFGR, 1, 0), 356*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM15, RCC_TIM15CFGR, 1, 0), 357*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM16, RCC_TIM16CFGR, 1, 0), 358*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM17, RCC_TIM17CFGR, 1, 0), 359*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM2, RCC_TIM2CFGR, 1, 0), 360*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM3, RCC_TIM3CFGR, 1, 0), 361*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM4, RCC_TIM4CFGR, 1, 0), 362*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM5, RCC_TIM5CFGR, 1, 0), 363*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM6, RCC_TIM6CFGR, 1, 0), 364*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM7, RCC_TIM7CFGR, 1, 0), 365*37ae8501SGabriel Fernandez GATE_CFG(GATE_TIM8, RCC_TIM8CFGR, 1, 0), 366*37ae8501SGabriel Fernandez GATE_CFG(GATE_UART4, RCC_UART4CFGR, 1, 0), 367*37ae8501SGabriel Fernandez GATE_CFG(GATE_UART5, RCC_UART5CFGR, 1, 0), 368*37ae8501SGabriel Fernandez GATE_CFG(GATE_UART7, RCC_UART7CFGR, 1, 0), 369*37ae8501SGabriel Fernandez GATE_CFG(GATE_USART1, RCC_USART1CFGR, 1, 0), 370*37ae8501SGabriel Fernandez GATE_CFG(GATE_USART2, RCC_USART2CFGR, 1, 0), 371*37ae8501SGabriel Fernandez GATE_CFG(GATE_USART3, RCC_USART3CFGR, 1, 0), 372*37ae8501SGabriel Fernandez GATE_CFG(GATE_USART6, RCC_USART6CFGR, 1, 0), 373*37ae8501SGabriel Fernandez GATE_CFG(GATE_USB2PHY1, RCC_USB2PHY1CFGR, 1, 0), 374*37ae8501SGabriel Fernandez GATE_CFG(GATE_USB2PHY2, RCC_USB2PHY2CFGR, 1, 0), 375*37ae8501SGabriel Fernandez GATE_CFG(GATE_USBH, RCC_USBHCFGR, 1, 0), 376*37ae8501SGabriel Fernandez GATE_CFG(GATE_VREF, RCC_VREFCFGR, 1, 0), 377*37ae8501SGabriel Fernandez GATE_CFG(GATE_WWDG1, RCC_WWDG1CFGR, 1, 0), 378*37ae8501SGabriel Fernandez }; 379*37ae8501SGabriel Fernandez 380*37ae8501SGabriel Fernandez #define CLK_HW_INIT_INDEX(_name, _parent, _ops, _flags) \ 381*37ae8501SGabriel Fernandez (&(struct clk_init_data) { \ 382*37ae8501SGabriel Fernandez .flags = _flags, \ 383*37ae8501SGabriel Fernandez .name = _name, \ 384*37ae8501SGabriel Fernandez .parent_data = (const struct clk_parent_data[]) { \ 385*37ae8501SGabriel Fernandez { .index = _parent }, \ 386*37ae8501SGabriel Fernandez }, \ 387*37ae8501SGabriel Fernandez .num_parents = 1, \ 388*37ae8501SGabriel Fernandez .ops = _ops, \ 389*37ae8501SGabriel Fernandez }) 390*37ae8501SGabriel Fernandez 391*37ae8501SGabriel Fernandez /* ADC */ 392*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_adc1 = { 393*37ae8501SGabriel Fernandez .gate_id = GATE_ADC1, 394*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_adc1", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 395*37ae8501SGabriel Fernandez }; 396*37ae8501SGabriel Fernandez 397*37ae8501SGabriel Fernandez static struct clk_stm32_composite ck_ker_adc1 = { 398*37ae8501SGabriel Fernandez .gate_id = GATE_ADC1, 399*37ae8501SGabriel Fernandez .mux_id = MUX_ADC1, 400*37ae8501SGabriel Fernandez .div_id = NO_STM32_DIV, 401*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_adc1", adc1_src, &clk_stm32_composite_ops, 0), 402*37ae8501SGabriel Fernandez }; 403*37ae8501SGabriel Fernandez 404*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_adc2 = { 405*37ae8501SGabriel Fernandez .gate_id = GATE_ADC2, 406*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_adc2", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 407*37ae8501SGabriel Fernandez }; 408*37ae8501SGabriel Fernandez 409*37ae8501SGabriel Fernandez static struct clk_stm32_composite ck_ker_adc2 = { 410*37ae8501SGabriel Fernandez .gate_id = GATE_ADC2, 411*37ae8501SGabriel Fernandez .mux_id = MUX_ADC2, 412*37ae8501SGabriel Fernandez .div_id = NO_STM32_DIV, 413*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_adc2", adc2_src, &clk_stm32_composite_ops, 0), 414*37ae8501SGabriel Fernandez }; 415*37ae8501SGabriel Fernandez 416*37ae8501SGabriel Fernandez /* CSI-HOST */ 417*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_csi = { 418*37ae8501SGabriel Fernandez .gate_id = GATE_CSI, 419*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_csi", ICN_APB4, &clk_stm32_gate_ops, 0), 420*37ae8501SGabriel Fernandez }; 421*37ae8501SGabriel Fernandez 422*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_csi = { 423*37ae8501SGabriel Fernandez .gate_id = GATE_CSI, 424*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_csi", FLEXGEN_29, &clk_stm32_gate_ops, 0), 425*37ae8501SGabriel Fernandez }; 426*37ae8501SGabriel Fernandez 427*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_csitxesc = { 428*37ae8501SGabriel Fernandez .gate_id = GATE_CSI, 429*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_csitxesc", FLEXGEN_30, &clk_stm32_gate_ops, 0), 430*37ae8501SGabriel Fernandez }; 431*37ae8501SGabriel Fernandez 432*37ae8501SGabriel Fernandez /* CSI-PHY */ 433*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_csiphy = { 434*37ae8501SGabriel Fernandez .gate_id = GATE_CSI, 435*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_csiphy", FLEXGEN_31, &clk_stm32_gate_ops, 0), 436*37ae8501SGabriel Fernandez }; 437*37ae8501SGabriel Fernandez 438*37ae8501SGabriel Fernandez /* DCMIPP */ 439*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_dcmipp = { 440*37ae8501SGabriel Fernandez .gate_id = GATE_DCMIPP, 441*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_dcmipp", ICN_APB4, &clk_stm32_gate_ops, 0), 442*37ae8501SGabriel Fernandez }; 443*37ae8501SGabriel Fernandez 444*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_dcmipssi = { 445*37ae8501SGabriel Fernandez .gate_id = GATE_DCMIPSSI, 446*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_dcmipssi", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 447*37ae8501SGabriel Fernandez }; 448*37ae8501SGabriel Fernandez 449*37ae8501SGabriel Fernandez /* DDRPERMF */ 450*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_ddrperfm = { 451*37ae8501SGabriel Fernandez .gate_id = GATE_DDRPERFM, 452*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_ddrperfm", ICN_APB4, &clk_stm32_gate_ops, 0), 453*37ae8501SGabriel Fernandez }; 454*37ae8501SGabriel Fernandez 455*37ae8501SGabriel Fernandez /* CRC */ 456*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_crc = { 457*37ae8501SGabriel Fernandez .gate_id = GATE_CRC, 458*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_crc", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 459*37ae8501SGabriel Fernandez }; 460*37ae8501SGabriel Fernandez 461*37ae8501SGabriel Fernandez /* CRYP */ 462*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_cryp1 = { 463*37ae8501SGabriel Fernandez .gate_id = GATE_CRYP1, 464*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_cryp1", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 465*37ae8501SGabriel Fernandez }; 466*37ae8501SGabriel Fernandez 467*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_cryp2 = { 468*37ae8501SGabriel Fernandez .gate_id = GATE_CRYP2, 469*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_cryp2", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 470*37ae8501SGabriel Fernandez }; 471*37ae8501SGabriel Fernandez 472*37ae8501SGabriel Fernandez /* DBG & TRACE */ 473*37ae8501SGabriel Fernandez /* Trace and debug clocks are managed by SCMI */ 474*37ae8501SGabriel Fernandez 475*37ae8501SGabriel Fernandez /* LTDC */ 476*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_ltdc = { 477*37ae8501SGabriel Fernandez .gate_id = GATE_LTDC, 478*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_ltdc", ICN_APB4, &clk_stm32_gate_ops, 0), 479*37ae8501SGabriel Fernandez }; 480*37ae8501SGabriel Fernandez 481*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_ltdc = { 482*37ae8501SGabriel Fernandez .gate_id = GATE_LTDC, 483*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_ltdc", FLEXGEN_27, &clk_stm32_gate_ops, 484*37ae8501SGabriel Fernandez CLK_SET_RATE_PARENT), 485*37ae8501SGabriel Fernandez }; 486*37ae8501SGabriel Fernandez 487*37ae8501SGabriel Fernandez /* DTS */ 488*37ae8501SGabriel Fernandez static struct clk_stm32_composite ck_ker_dts = { 489*37ae8501SGabriel Fernandez .gate_id = GATE_DTS, 490*37ae8501SGabriel Fernandez .mux_id = MUX_DTS, 491*37ae8501SGabriel Fernandez .div_id = NO_STM32_DIV, 492*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_dts", dts_src, 493*37ae8501SGabriel Fernandez &clk_stm32_composite_ops, 0), 494*37ae8501SGabriel Fernandez }; 495*37ae8501SGabriel Fernandez 496*37ae8501SGabriel Fernandez /* ETHERNET */ 497*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_eth1 = { 498*37ae8501SGabriel Fernandez .gate_id = GATE_ETH1, 499*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_eth1", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 500*37ae8501SGabriel Fernandez }; 501*37ae8501SGabriel Fernandez 502*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth1stp = { 503*37ae8501SGabriel Fernandez .gate_id = GATE_ETH1STP, 504*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1stp", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 505*37ae8501SGabriel Fernandez }; 506*37ae8501SGabriel Fernandez 507*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth1 = { 508*37ae8501SGabriel Fernandez .gate_id = GATE_ETH1, 509*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1", FLEXGEN_54, &clk_stm32_gate_ops, 0), 510*37ae8501SGabriel Fernandez }; 511*37ae8501SGabriel Fernandez 512*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth1ptp = { 513*37ae8501SGabriel Fernandez .gate_id = GATE_ETH1, 514*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1ptp", FLEXGEN_56, &clk_stm32_gate_ops, 0), 515*37ae8501SGabriel Fernandez }; 516*37ae8501SGabriel Fernandez 517*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth1mac = { 518*37ae8501SGabriel Fernandez .gate_id = GATE_ETH1MAC, 519*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1mac", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 520*37ae8501SGabriel Fernandez }; 521*37ae8501SGabriel Fernandez 522*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth1tx = { 523*37ae8501SGabriel Fernandez .gate_id = GATE_ETH1TX, 524*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1tx", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 525*37ae8501SGabriel Fernandez }; 526*37ae8501SGabriel Fernandez 527*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth1rx = { 528*37ae8501SGabriel Fernandez .gate_id = GATE_ETH1RX, 529*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1rx", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 530*37ae8501SGabriel Fernandez }; 531*37ae8501SGabriel Fernandez 532*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_eth2 = { 533*37ae8501SGabriel Fernandez .gate_id = GATE_ETH2, 534*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_eth2", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 535*37ae8501SGabriel Fernandez }; 536*37ae8501SGabriel Fernandez 537*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth2stp = { 538*37ae8501SGabriel Fernandez .gate_id = GATE_ETH2STP, 539*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2stp", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 540*37ae8501SGabriel Fernandez }; 541*37ae8501SGabriel Fernandez 542*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth2 = { 543*37ae8501SGabriel Fernandez .gate_id = GATE_ETH2, 544*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2", FLEXGEN_55, &clk_stm32_gate_ops, 0), 545*37ae8501SGabriel Fernandez }; 546*37ae8501SGabriel Fernandez 547*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth2ptp = { 548*37ae8501SGabriel Fernandez .gate_id = GATE_ETH2, 549*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2ptp", FLEXGEN_56, &clk_stm32_gate_ops, 0), 550*37ae8501SGabriel Fernandez }; 551*37ae8501SGabriel Fernandez 552*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth2mac = { 553*37ae8501SGabriel Fernandez .gate_id = GATE_ETH2MAC, 554*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2mac", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 555*37ae8501SGabriel Fernandez }; 556*37ae8501SGabriel Fernandez 557*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth2tx = { 558*37ae8501SGabriel Fernandez .gate_id = GATE_ETH2TX, 559*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2tx", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 560*37ae8501SGabriel Fernandez }; 561*37ae8501SGabriel Fernandez 562*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_eth2rx = { 563*37ae8501SGabriel Fernandez .gate_id = GATE_ETH2RX, 564*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2rx", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 565*37ae8501SGabriel Fernandez }; 566*37ae8501SGabriel Fernandez 567*37ae8501SGabriel Fernandez /* FDCAN */ 568*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_fdcan = { 569*37ae8501SGabriel Fernandez .gate_id = GATE_FDCAN, 570*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_fdcan", ICN_APB2, &clk_stm32_gate_ops, 0), 571*37ae8501SGabriel Fernandez }; 572*37ae8501SGabriel Fernandez 573*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_fdcan = { 574*37ae8501SGabriel Fernandez .gate_id = GATE_FDCAN, 575*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_fdcan", FLEXGEN_26, &clk_stm32_gate_ops, 0), 576*37ae8501SGabriel Fernandez }; 577*37ae8501SGabriel Fernandez 578*37ae8501SGabriel Fernandez /* HASH */ 579*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_hash1 = { 580*37ae8501SGabriel Fernandez .gate_id = GATE_HASH1, 581*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_hash1", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 582*37ae8501SGabriel Fernandez }; 583*37ae8501SGabriel Fernandez 584*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_hash2 = { 585*37ae8501SGabriel Fernandez .gate_id = GATE_HASH2, 586*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_hash2", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 587*37ae8501SGabriel Fernandez }; 588*37ae8501SGabriel Fernandez 589*37ae8501SGabriel Fernandez /* HDP */ 590*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_hdp = { 591*37ae8501SGabriel Fernandez .gate_id = GATE_HDP, 592*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_hdp", ICN_APB3, &clk_stm32_gate_ops, 0), 593*37ae8501SGabriel Fernandez }; 594*37ae8501SGabriel Fernandez 595*37ae8501SGabriel Fernandez /* I2C */ 596*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_i2c1 = { 597*37ae8501SGabriel Fernandez .gate_id = GATE_I2C1, 598*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c1", ICN_APB1, &clk_stm32_gate_ops, 0), 599*37ae8501SGabriel Fernandez }; 600*37ae8501SGabriel Fernandez 601*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_i2c2 = { 602*37ae8501SGabriel Fernandez .gate_id = GATE_I2C2, 603*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c2", ICN_APB1, &clk_stm32_gate_ops, 0), 604*37ae8501SGabriel Fernandez }; 605*37ae8501SGabriel Fernandez 606*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_i2c3 = { 607*37ae8501SGabriel Fernandez .gate_id = GATE_I2C3, 608*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c3", ICN_APB5, &clk_stm32_gate_ops, 0), 609*37ae8501SGabriel Fernandez }; 610*37ae8501SGabriel Fernandez 611*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_i2c1 = { 612*37ae8501SGabriel Fernandez .gate_id = GATE_I2C1, 613*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c1", FLEXGEN_13, &clk_stm32_gate_ops, 0), 614*37ae8501SGabriel Fernandez }; 615*37ae8501SGabriel Fernandez 616*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_i2c2 = { 617*37ae8501SGabriel Fernandez .gate_id = GATE_I2C2, 618*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c2", FLEXGEN_13, &clk_stm32_gate_ops, 0), 619*37ae8501SGabriel Fernandez }; 620*37ae8501SGabriel Fernandez 621*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_i2c3 = { 622*37ae8501SGabriel Fernandez .gate_id = GATE_I2C3, 623*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c3", FLEXGEN_38, &clk_stm32_gate_ops, 0), 624*37ae8501SGabriel Fernandez }; 625*37ae8501SGabriel Fernandez 626*37ae8501SGabriel Fernandez /* I3C */ 627*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_i3c1 = { 628*37ae8501SGabriel Fernandez .gate_id = GATE_I3C1, 629*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i3c1", ICN_APB1, &clk_stm32_gate_ops, 0), 630*37ae8501SGabriel Fernandez }; 631*37ae8501SGabriel Fernandez 632*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_i3c2 = { 633*37ae8501SGabriel Fernandez .gate_id = GATE_I3C2, 634*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i3c2", ICN_APB1, &clk_stm32_gate_ops, 0), 635*37ae8501SGabriel Fernandez }; 636*37ae8501SGabriel Fernandez 637*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_i3c3 = { 638*37ae8501SGabriel Fernandez .gate_id = GATE_I3C3, 639*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i3c3", ICN_APB5, &clk_stm32_gate_ops, 0), 640*37ae8501SGabriel Fernandez }; 641*37ae8501SGabriel Fernandez 642*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_i3c1 = { 643*37ae8501SGabriel Fernandez .gate_id = GATE_I3C1, 644*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_i3c1", FLEXGEN_14, &clk_stm32_gate_ops, 0), 645*37ae8501SGabriel Fernandez }; 646*37ae8501SGabriel Fernandez 647*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_i3c2 = { 648*37ae8501SGabriel Fernandez .gate_id = GATE_I3C2, 649*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_i3c2", FLEXGEN_14, &clk_stm32_gate_ops, 0), 650*37ae8501SGabriel Fernandez }; 651*37ae8501SGabriel Fernandez 652*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_i3c3 = { 653*37ae8501SGabriel Fernandez .gate_id = GATE_I3C3, 654*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_i3c3", FLEXGEN_36, &clk_stm32_gate_ops, 0), 655*37ae8501SGabriel Fernandez }; 656*37ae8501SGabriel Fernandez 657*37ae8501SGabriel Fernandez /* IWDG */ 658*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_iwdg1 = { 659*37ae8501SGabriel Fernandez .gate_id = GATE_IWDG1, 660*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_iwdg1", ICN_APB3, &clk_stm32_gate_ops, 0), 661*37ae8501SGabriel Fernandez }; 662*37ae8501SGabriel Fernandez 663*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_iwdg2 = { 664*37ae8501SGabriel Fernandez .gate_id = GATE_IWDG2, 665*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_iwdg2", ICN_APB3, &clk_stm32_gate_ops, 0), 666*37ae8501SGabriel Fernandez }; 667*37ae8501SGabriel Fernandez 668*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_iwdg3 = { 669*37ae8501SGabriel Fernandez .gate_id = GATE_IWDG3, 670*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_iwdg3", ICN_APB3, &clk_stm32_gate_ops, 0), 671*37ae8501SGabriel Fernandez }; 672*37ae8501SGabriel Fernandez 673*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_iwdg4 = { 674*37ae8501SGabriel Fernandez .gate_id = GATE_IWDG4, 675*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_iwdg4", ICN_APB3, &clk_stm32_gate_ops, 0), 676*37ae8501SGabriel Fernandez }; 677*37ae8501SGabriel Fernandez 678*37ae8501SGabriel Fernandez /* LPTIM */ 679*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_lptim1 = { 680*37ae8501SGabriel Fernandez .gate_id = GATE_LPTIM1, 681*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lptim1", ICN_APB1, &clk_stm32_gate_ops, 0), 682*37ae8501SGabriel Fernandez }; 683*37ae8501SGabriel Fernandez 684*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_lptim2 = { 685*37ae8501SGabriel Fernandez .gate_id = GATE_LPTIM2, 686*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lptim2", ICN_APB1, &clk_stm32_gate_ops, 0), 687*37ae8501SGabriel Fernandez }; 688*37ae8501SGabriel Fernandez 689*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_lptim3 = { 690*37ae8501SGabriel Fernandez .gate_id = GATE_LPTIM3, 691*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lptim3", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 692*37ae8501SGabriel Fernandez }; 693*37ae8501SGabriel Fernandez 694*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_lptim4 = { 695*37ae8501SGabriel Fernandez .gate_id = GATE_LPTIM4, 696*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lptim4", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 697*37ae8501SGabriel Fernandez }; 698*37ae8501SGabriel Fernandez 699*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_lptim5 = { 700*37ae8501SGabriel Fernandez .gate_id = GATE_LPTIM5, 701*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lptim5", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 702*37ae8501SGabriel Fernandez }; 703*37ae8501SGabriel Fernandez 704*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_lptim1 = { 705*37ae8501SGabriel Fernandez .gate_id = GATE_LPTIM1, 706*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_lptim1", FLEXGEN_07, &clk_stm32_gate_ops, 0), 707*37ae8501SGabriel Fernandez }; 708*37ae8501SGabriel Fernandez 709*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_lptim2 = { 710*37ae8501SGabriel Fernandez .gate_id = GATE_LPTIM2, 711*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_lptim2", FLEXGEN_07, &clk_stm32_gate_ops, 0), 712*37ae8501SGabriel Fernandez }; 713*37ae8501SGabriel Fernandez 714*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_lptim3 = { 715*37ae8501SGabriel Fernandez .gate_id = GATE_LPTIM3, 716*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_lptim3", FLEXGEN_40, &clk_stm32_gate_ops, 0), 717*37ae8501SGabriel Fernandez }; 718*37ae8501SGabriel Fernandez 719*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_lptim4 = { 720*37ae8501SGabriel Fernandez .gate_id = GATE_LPTIM4, 721*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_lptim4", FLEXGEN_41, &clk_stm32_gate_ops, 0), 722*37ae8501SGabriel Fernandez }; 723*37ae8501SGabriel Fernandez 724*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_lptim5 = { 725*37ae8501SGabriel Fernandez .gate_id = GATE_LPTIM5, 726*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_lptim5", FLEXGEN_42, &clk_stm32_gate_ops, 0), 727*37ae8501SGabriel Fernandez }; 728*37ae8501SGabriel Fernandez 729*37ae8501SGabriel Fernandez /* LPUART */ 730*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_lpuart1 = { 731*37ae8501SGabriel Fernandez .gate_id = GATE_LPUART1, 732*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lpuart1", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 733*37ae8501SGabriel Fernandez }; 734*37ae8501SGabriel Fernandez 735*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_lpuart1 = { 736*37ae8501SGabriel Fernandez .gate_id = GATE_LPUART1, 737*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_lpuart1", FLEXGEN_39, &clk_stm32_gate_ops, 0), 738*37ae8501SGabriel Fernandez }; 739*37ae8501SGabriel Fernandez 740*37ae8501SGabriel Fernandez /* MCO1 & MCO2 */ 741*37ae8501SGabriel Fernandez static struct clk_stm32_composite ck_mco1 = { 742*37ae8501SGabriel Fernandez .gate_id = GATE_MCO1, 743*37ae8501SGabriel Fernandez .mux_id = MUX_MCO1, 744*37ae8501SGabriel Fernandez .div_id = NO_STM32_DIV, 745*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_mco1", mco1_src, &clk_stm32_composite_ops, 0), 746*37ae8501SGabriel Fernandez }; 747*37ae8501SGabriel Fernandez 748*37ae8501SGabriel Fernandez static struct clk_stm32_composite ck_mco2 = { 749*37ae8501SGabriel Fernandez .gate_id = GATE_MCO2, 750*37ae8501SGabriel Fernandez .mux_id = MUX_MCO2, 751*37ae8501SGabriel Fernandez .div_id = NO_STM32_DIV, 752*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_mco2", mco2_src, &clk_stm32_composite_ops, 0), 753*37ae8501SGabriel Fernandez }; 754*37ae8501SGabriel Fernandez 755*37ae8501SGabriel Fernandez /* MDF */ 756*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_mdf1 = { 757*37ae8501SGabriel Fernandez .gate_id = GATE_MDF1, 758*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_mdf1", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 759*37ae8501SGabriel Fernandez }; 760*37ae8501SGabriel Fernandez 761*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_mdf1 = { 762*37ae8501SGabriel Fernandez .gate_id = GATE_MDF1, 763*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_mdf1", FLEXGEN_21, &clk_stm32_gate_ops, 0), 764*37ae8501SGabriel Fernandez }; 765*37ae8501SGabriel Fernandez 766*37ae8501SGabriel Fernandez /* OTG */ 767*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_m_otg = { 768*37ae8501SGabriel Fernandez .gate_id = GATE_OTG, 769*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_otg", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 770*37ae8501SGabriel Fernandez }; 771*37ae8501SGabriel Fernandez 772*37ae8501SGabriel Fernandez /* PKA */ 773*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_pka = { 774*37ae8501SGabriel Fernandez .gate_id = GATE_PKA, 775*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_pka", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 776*37ae8501SGabriel Fernandez }; 777*37ae8501SGabriel Fernandez 778*37ae8501SGabriel Fernandez /* RNG */ 779*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_rng1 = { 780*37ae8501SGabriel Fernandez .gate_id = GATE_RNG1, 781*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_rng1", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 782*37ae8501SGabriel Fernandez }; 783*37ae8501SGabriel Fernandez 784*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_rng2 = { 785*37ae8501SGabriel Fernandez .gate_id = GATE_RNG2, 786*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_rng2", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 787*37ae8501SGabriel Fernandez }; 788*37ae8501SGabriel Fernandez 789*37ae8501SGabriel Fernandez /* SAES */ 790*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_saes = { 791*37ae8501SGabriel Fernandez .gate_id = GATE_SAES, 792*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_saes", ICN_LS_MCU, &clk_stm32_gate_ops, 0), 793*37ae8501SGabriel Fernandez }; 794*37ae8501SGabriel Fernandez 795*37ae8501SGabriel Fernandez /* SAI */ 796*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_sai1 = { 797*37ae8501SGabriel Fernandez .gate_id = GATE_SAI1, 798*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_sai1", ICN_APB2, &clk_stm32_gate_ops, 0), 799*37ae8501SGabriel Fernandez }; 800*37ae8501SGabriel Fernandez 801*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_sai2 = { 802*37ae8501SGabriel Fernandez .gate_id = GATE_SAI2, 803*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_sai2", ICN_APB2, &clk_stm32_gate_ops, 0), 804*37ae8501SGabriel Fernandez }; 805*37ae8501SGabriel Fernandez 806*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_sai3 = { 807*37ae8501SGabriel Fernandez .gate_id = GATE_SAI3, 808*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_sai3", ICN_APB2, &clk_stm32_gate_ops, 0), 809*37ae8501SGabriel Fernandez }; 810*37ae8501SGabriel Fernandez 811*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_sai4 = { 812*37ae8501SGabriel Fernandez .gate_id = GATE_SAI4, 813*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_sai4", ICN_APB2, &clk_stm32_gate_ops, 0), 814*37ae8501SGabriel Fernandez }; 815*37ae8501SGabriel Fernandez 816*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_sai1 = { 817*37ae8501SGabriel Fernandez .gate_id = GATE_SAI1, 818*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_sai1", FLEXGEN_22, &clk_stm32_gate_ops, 819*37ae8501SGabriel Fernandez CLK_SET_RATE_PARENT), 820*37ae8501SGabriel Fernandez }; 821*37ae8501SGabriel Fernandez 822*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_sai2 = { 823*37ae8501SGabriel Fernandez .gate_id = GATE_SAI2, 824*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_sai2", FLEXGEN_23, &clk_stm32_gate_ops, 825*37ae8501SGabriel Fernandez CLK_SET_RATE_PARENT), 826*37ae8501SGabriel Fernandez }; 827*37ae8501SGabriel Fernandez 828*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_sai3 = { 829*37ae8501SGabriel Fernandez .gate_id = GATE_SAI3, 830*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_sai3", FLEXGEN_24, &clk_stm32_gate_ops, 831*37ae8501SGabriel Fernandez CLK_SET_RATE_PARENT), 832*37ae8501SGabriel Fernandez }; 833*37ae8501SGabriel Fernandez 834*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_sai4 = { 835*37ae8501SGabriel Fernandez .gate_id = GATE_SAI4, 836*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_sai4", FLEXGEN_25, &clk_stm32_gate_ops, 837*37ae8501SGabriel Fernandez CLK_SET_RATE_PARENT), 838*37ae8501SGabriel Fernandez }; 839*37ae8501SGabriel Fernandez 840*37ae8501SGabriel Fernandez /* SDMMC */ 841*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_m_sdmmc1 = { 842*37ae8501SGabriel Fernandez .gate_id = GATE_SDMMC1, 843*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_sdmmc1", ICN_SDMMC, &clk_stm32_gate_ops, 0), 844*37ae8501SGabriel Fernandez }; 845*37ae8501SGabriel Fernandez 846*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_m_sdmmc2 = { 847*37ae8501SGabriel Fernandez .gate_id = GATE_SDMMC2, 848*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_sdmmc2", ICN_SDMMC, &clk_stm32_gate_ops, 0), 849*37ae8501SGabriel Fernandez }; 850*37ae8501SGabriel Fernandez 851*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_m_sdmmc3 = { 852*37ae8501SGabriel Fernandez .gate_id = GATE_SDMMC3, 853*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_sdmmc3", ICN_SDMMC, &clk_stm32_gate_ops, 0), 854*37ae8501SGabriel Fernandez }; 855*37ae8501SGabriel Fernandez 856*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_sdmmc1 = { 857*37ae8501SGabriel Fernandez .gate_id = GATE_SDMMC1, 858*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_sdmmc1", FLEXGEN_51, &clk_stm32_gate_ops, 0), 859*37ae8501SGabriel Fernandez }; 860*37ae8501SGabriel Fernandez 861*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_sdmmc2 = { 862*37ae8501SGabriel Fernandez .gate_id = GATE_SDMMC2, 863*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_sdmmc2", FLEXGEN_52, &clk_stm32_gate_ops, 0), 864*37ae8501SGabriel Fernandez }; 865*37ae8501SGabriel Fernandez 866*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_sdmmc3 = { 867*37ae8501SGabriel Fernandez .gate_id = GATE_SDMMC3, 868*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_sdmmc3", FLEXGEN_53, &clk_stm32_gate_ops, 0), 869*37ae8501SGabriel Fernandez }; 870*37ae8501SGabriel Fernandez 871*37ae8501SGabriel Fernandez /* SERC */ 872*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_serc = { 873*37ae8501SGabriel Fernandez .gate_id = GATE_SERC, 874*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_serc", ICN_APB3, &clk_stm32_gate_ops, 0), 875*37ae8501SGabriel Fernandez }; 876*37ae8501SGabriel Fernandez 877*37ae8501SGabriel Fernandez /* SPDIF */ 878*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_spdifrx = { 879*37ae8501SGabriel Fernandez .gate_id = GATE_SPDIFRX, 880*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spdifrx", ICN_APB1, &clk_stm32_gate_ops, 0), 881*37ae8501SGabriel Fernandez }; 882*37ae8501SGabriel Fernandez 883*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_spdifrx = { 884*37ae8501SGabriel Fernandez .gate_id = GATE_SPDIFRX, 885*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_spdifrx", FLEXGEN_12, &clk_stm32_gate_ops, 0), 886*37ae8501SGabriel Fernandez }; 887*37ae8501SGabriel Fernandez 888*37ae8501SGabriel Fernandez /* SPI */ 889*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_spi1 = { 890*37ae8501SGabriel Fernandez .gate_id = GATE_SPI1, 891*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi1", ICN_APB2, &clk_stm32_gate_ops, 0), 892*37ae8501SGabriel Fernandez }; 893*37ae8501SGabriel Fernandez 894*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_spi2 = { 895*37ae8501SGabriel Fernandez .gate_id = GATE_SPI2, 896*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi2", ICN_APB1, &clk_stm32_gate_ops, 0), 897*37ae8501SGabriel Fernandez }; 898*37ae8501SGabriel Fernandez 899*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_spi3 = { 900*37ae8501SGabriel Fernandez .gate_id = GATE_SPI3, 901*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi3", ICN_APB1, &clk_stm32_gate_ops, 0), 902*37ae8501SGabriel Fernandez }; 903*37ae8501SGabriel Fernandez 904*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_spi4 = { 905*37ae8501SGabriel Fernandez .gate_id = GATE_SPI4, 906*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi4", ICN_APB2, &clk_stm32_gate_ops, 0), 907*37ae8501SGabriel Fernandez }; 908*37ae8501SGabriel Fernandez 909*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_spi5 = { 910*37ae8501SGabriel Fernandez .gate_id = GATE_SPI5, 911*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi5", ICN_APB2, &clk_stm32_gate_ops, 0), 912*37ae8501SGabriel Fernandez }; 913*37ae8501SGabriel Fernandez 914*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_spi6 = { 915*37ae8501SGabriel Fernandez .gate_id = GATE_SPI6, 916*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi6", ICN_APB2, &clk_stm32_gate_ops, 0), 917*37ae8501SGabriel Fernandez }; 918*37ae8501SGabriel Fernandez 919*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_spi1 = { 920*37ae8501SGabriel Fernandez .gate_id = GATE_SPI1, 921*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi1", FLEXGEN_16, &clk_stm32_gate_ops, 922*37ae8501SGabriel Fernandez CLK_SET_RATE_PARENT), 923*37ae8501SGabriel Fernandez }; 924*37ae8501SGabriel Fernandez 925*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_spi2 = { 926*37ae8501SGabriel Fernandez .gate_id = GATE_SPI2, 927*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi2", FLEXGEN_10, &clk_stm32_gate_ops, 928*37ae8501SGabriel Fernandez CLK_SET_RATE_PARENT), 929*37ae8501SGabriel Fernandez }; 930*37ae8501SGabriel Fernandez 931*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_spi3 = { 932*37ae8501SGabriel Fernandez .gate_id = GATE_SPI3, 933*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi3", FLEXGEN_11, &clk_stm32_gate_ops, 934*37ae8501SGabriel Fernandez CLK_SET_RATE_PARENT), 935*37ae8501SGabriel Fernandez }; 936*37ae8501SGabriel Fernandez 937*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_spi4 = { 938*37ae8501SGabriel Fernandez .gate_id = GATE_SPI4, 939*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi4", FLEXGEN_17, &clk_stm32_gate_ops, 0), 940*37ae8501SGabriel Fernandez }; 941*37ae8501SGabriel Fernandez 942*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_spi5 = { 943*37ae8501SGabriel Fernandez .gate_id = GATE_SPI5, 944*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi5", FLEXGEN_17, &clk_stm32_gate_ops, 0), 945*37ae8501SGabriel Fernandez }; 946*37ae8501SGabriel Fernandez 947*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_spi6 = { 948*37ae8501SGabriel Fernandez .gate_id = GATE_SPI6, 949*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi6", FLEXGEN_37, &clk_stm32_gate_ops, 0), 950*37ae8501SGabriel Fernandez }; 951*37ae8501SGabriel Fernandez 952*37ae8501SGabriel Fernandez /* Timers */ 953*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim2 = { 954*37ae8501SGabriel Fernandez .gate_id = GATE_TIM2, 955*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim2", ICN_APB1, &clk_stm32_gate_ops, 0), 956*37ae8501SGabriel Fernandez }; 957*37ae8501SGabriel Fernandez 958*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim3 = { 959*37ae8501SGabriel Fernandez .gate_id = GATE_TIM3, 960*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim3", ICN_APB1, &clk_stm32_gate_ops, 0), 961*37ae8501SGabriel Fernandez }; 962*37ae8501SGabriel Fernandez 963*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim4 = { 964*37ae8501SGabriel Fernandez .gate_id = GATE_TIM4, 965*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim4", ICN_APB1, &clk_stm32_gate_ops, 0), 966*37ae8501SGabriel Fernandez }; 967*37ae8501SGabriel Fernandez 968*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim5 = { 969*37ae8501SGabriel Fernandez .gate_id = GATE_TIM5, 970*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim5", ICN_APB1, &clk_stm32_gate_ops, 0), 971*37ae8501SGabriel Fernandez }; 972*37ae8501SGabriel Fernandez 973*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim6 = { 974*37ae8501SGabriel Fernandez .gate_id = GATE_TIM6, 975*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim6", ICN_APB1, &clk_stm32_gate_ops, 0), 976*37ae8501SGabriel Fernandez }; 977*37ae8501SGabriel Fernandez 978*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim7 = { 979*37ae8501SGabriel Fernandez .gate_id = GATE_TIM7, 980*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim7", ICN_APB1, &clk_stm32_gate_ops, 0), 981*37ae8501SGabriel Fernandez }; 982*37ae8501SGabriel Fernandez 983*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim10 = { 984*37ae8501SGabriel Fernandez .gate_id = GATE_TIM10, 985*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim10", ICN_APB1, &clk_stm32_gate_ops, 0), 986*37ae8501SGabriel Fernandez }; 987*37ae8501SGabriel Fernandez 988*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim11 = { 989*37ae8501SGabriel Fernandez .gate_id = GATE_TIM11, 990*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim11", ICN_APB1, &clk_stm32_gate_ops, 0), 991*37ae8501SGabriel Fernandez }; 992*37ae8501SGabriel Fernandez 993*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim12 = { 994*37ae8501SGabriel Fernandez .gate_id = GATE_TIM12, 995*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim12", ICN_APB1, &clk_stm32_gate_ops, 0), 996*37ae8501SGabriel Fernandez }; 997*37ae8501SGabriel Fernandez 998*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim13 = { 999*37ae8501SGabriel Fernandez .gate_id = GATE_TIM13, 1000*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim13", ICN_APB1, &clk_stm32_gate_ops, 0), 1001*37ae8501SGabriel Fernandez }; 1002*37ae8501SGabriel Fernandez 1003*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim14 = { 1004*37ae8501SGabriel Fernandez .gate_id = GATE_TIM14, 1005*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim14", ICN_APB1, &clk_stm32_gate_ops, 0), 1006*37ae8501SGabriel Fernandez }; 1007*37ae8501SGabriel Fernandez 1008*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim1 = { 1009*37ae8501SGabriel Fernandez .gate_id = GATE_TIM1, 1010*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim1", ICN_APB2, &clk_stm32_gate_ops, 0), 1011*37ae8501SGabriel Fernandez }; 1012*37ae8501SGabriel Fernandez 1013*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim8 = { 1014*37ae8501SGabriel Fernandez .gate_id = GATE_TIM8, 1015*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim8", ICN_APB2, &clk_stm32_gate_ops, 0), 1016*37ae8501SGabriel Fernandez }; 1017*37ae8501SGabriel Fernandez 1018*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim15 = { 1019*37ae8501SGabriel Fernandez .gate_id = GATE_TIM15, 1020*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim15", ICN_APB2, &clk_stm32_gate_ops, 0), 1021*37ae8501SGabriel Fernandez }; 1022*37ae8501SGabriel Fernandez 1023*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim16 = { 1024*37ae8501SGabriel Fernandez .gate_id = GATE_TIM16, 1025*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim16", ICN_APB2, &clk_stm32_gate_ops, 0), 1026*37ae8501SGabriel Fernandez }; 1027*37ae8501SGabriel Fernandez 1028*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_tim17 = { 1029*37ae8501SGabriel Fernandez .gate_id = GATE_TIM17, 1030*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim17", ICN_APB2, &clk_stm32_gate_ops, 0), 1031*37ae8501SGabriel Fernandez }; 1032*37ae8501SGabriel Fernandez 1033*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim2 = { 1034*37ae8501SGabriel Fernandez .gate_id = GATE_TIM2, 1035*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim2", TIMG1, &clk_stm32_gate_ops, 0), 1036*37ae8501SGabriel Fernandez }; 1037*37ae8501SGabriel Fernandez 1038*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim3 = { 1039*37ae8501SGabriel Fernandez .gate_id = GATE_TIM3, 1040*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim3", TIMG1, &clk_stm32_gate_ops, 0), 1041*37ae8501SGabriel Fernandez }; 1042*37ae8501SGabriel Fernandez 1043*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim4 = { 1044*37ae8501SGabriel Fernandez .gate_id = GATE_TIM4, 1045*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim4", TIMG1, &clk_stm32_gate_ops, 0), 1046*37ae8501SGabriel Fernandez }; 1047*37ae8501SGabriel Fernandez 1048*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim5 = { 1049*37ae8501SGabriel Fernandez .gate_id = GATE_TIM5, 1050*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim5", TIMG1, &clk_stm32_gate_ops, 0), 1051*37ae8501SGabriel Fernandez }; 1052*37ae8501SGabriel Fernandez 1053*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim6 = { 1054*37ae8501SGabriel Fernandez .gate_id = GATE_TIM6, 1055*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim6", TIMG1, &clk_stm32_gate_ops, 0), 1056*37ae8501SGabriel Fernandez }; 1057*37ae8501SGabriel Fernandez 1058*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim7 = { 1059*37ae8501SGabriel Fernandez .gate_id = GATE_TIM7, 1060*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim7", TIMG1, &clk_stm32_gate_ops, 0), 1061*37ae8501SGabriel Fernandez }; 1062*37ae8501SGabriel Fernandez 1063*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim10 = { 1064*37ae8501SGabriel Fernandez .gate_id = GATE_TIM10, 1065*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim10", TIMG1, &clk_stm32_gate_ops, 0), 1066*37ae8501SGabriel Fernandez }; 1067*37ae8501SGabriel Fernandez 1068*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim11 = { 1069*37ae8501SGabriel Fernandez .gate_id = GATE_TIM11, 1070*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim11", TIMG1, &clk_stm32_gate_ops, 0), 1071*37ae8501SGabriel Fernandez }; 1072*37ae8501SGabriel Fernandez 1073*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim12 = { 1074*37ae8501SGabriel Fernandez .gate_id = GATE_TIM12, 1075*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim12", TIMG1, &clk_stm32_gate_ops, 0), 1076*37ae8501SGabriel Fernandez }; 1077*37ae8501SGabriel Fernandez 1078*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim13 = { 1079*37ae8501SGabriel Fernandez .gate_id = GATE_TIM13, 1080*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim13", TIMG1, &clk_stm32_gate_ops, 0), 1081*37ae8501SGabriel Fernandez }; 1082*37ae8501SGabriel Fernandez 1083*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim14 = { 1084*37ae8501SGabriel Fernandez .gate_id = GATE_TIM14, 1085*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim14", TIMG1, &clk_stm32_gate_ops, 0), 1086*37ae8501SGabriel Fernandez }; 1087*37ae8501SGabriel Fernandez 1088*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim1 = { 1089*37ae8501SGabriel Fernandez .gate_id = GATE_TIM1, 1090*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim1", TIMG2, &clk_stm32_gate_ops, 0), 1091*37ae8501SGabriel Fernandez }; 1092*37ae8501SGabriel Fernandez 1093*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim8 = { 1094*37ae8501SGabriel Fernandez .gate_id = GATE_TIM8, 1095*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim8", TIMG2, &clk_stm32_gate_ops, 0), 1096*37ae8501SGabriel Fernandez }; 1097*37ae8501SGabriel Fernandez 1098*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim15 = { 1099*37ae8501SGabriel Fernandez .gate_id = GATE_TIM15, 1100*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim15", TIMG2, &clk_stm32_gate_ops, 0), 1101*37ae8501SGabriel Fernandez }; 1102*37ae8501SGabriel Fernandez 1103*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim16 = { 1104*37ae8501SGabriel Fernandez .gate_id = GATE_TIM16, 1105*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim16", TIMG2, &clk_stm32_gate_ops, 0), 1106*37ae8501SGabriel Fernandez }; 1107*37ae8501SGabriel Fernandez 1108*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_tim17 = { 1109*37ae8501SGabriel Fernandez .gate_id = GATE_TIM17, 1110*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim17", TIMG2, &clk_stm32_gate_ops, 0), 1111*37ae8501SGabriel Fernandez }; 1112*37ae8501SGabriel Fernandez 1113*37ae8501SGabriel Fernandez /* UART/USART */ 1114*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_usart2 = { 1115*37ae8501SGabriel Fernandez .gate_id = GATE_USART2, 1116*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_usart2", ICN_APB1, &clk_stm32_gate_ops, 0), 1117*37ae8501SGabriel Fernandez }; 1118*37ae8501SGabriel Fernandez 1119*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_usart3 = { 1120*37ae8501SGabriel Fernandez .gate_id = GATE_USART3, 1121*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_usart3", ICN_APB1, &clk_stm32_gate_ops, 0), 1122*37ae8501SGabriel Fernandez }; 1123*37ae8501SGabriel Fernandez 1124*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_uart4 = { 1125*37ae8501SGabriel Fernandez .gate_id = GATE_UART4, 1126*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_uart4", ICN_APB1, &clk_stm32_gate_ops, 0), 1127*37ae8501SGabriel Fernandez }; 1128*37ae8501SGabriel Fernandez 1129*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_uart5 = { 1130*37ae8501SGabriel Fernandez .gate_id = GATE_UART5, 1131*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_uart5", ICN_APB1, &clk_stm32_gate_ops, 0), 1132*37ae8501SGabriel Fernandez }; 1133*37ae8501SGabriel Fernandez 1134*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_usart1 = { 1135*37ae8501SGabriel Fernandez .gate_id = GATE_USART1, 1136*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_usart1", ICN_APB2, &clk_stm32_gate_ops, 0), 1137*37ae8501SGabriel Fernandez }; 1138*37ae8501SGabriel Fernandez 1139*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_usart6 = { 1140*37ae8501SGabriel Fernandez .gate_id = GATE_USART6, 1141*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_usart6", ICN_APB2, &clk_stm32_gate_ops, 0), 1142*37ae8501SGabriel Fernandez }; 1143*37ae8501SGabriel Fernandez 1144*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_uart7 = { 1145*37ae8501SGabriel Fernandez .gate_id = GATE_UART7, 1146*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_uart7", ICN_APB2, &clk_stm32_gate_ops, 0), 1147*37ae8501SGabriel Fernandez }; 1148*37ae8501SGabriel Fernandez 1149*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_usart2 = { 1150*37ae8501SGabriel Fernandez .gate_id = GATE_USART2, 1151*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_usart2", FLEXGEN_08, &clk_stm32_gate_ops, 0), 1152*37ae8501SGabriel Fernandez }; 1153*37ae8501SGabriel Fernandez 1154*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_uart4 = { 1155*37ae8501SGabriel Fernandez .gate_id = GATE_UART4, 1156*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_uart4", FLEXGEN_08, &clk_stm32_gate_ops, 0), 1157*37ae8501SGabriel Fernandez }; 1158*37ae8501SGabriel Fernandez 1159*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_usart3 = { 1160*37ae8501SGabriel Fernandez .gate_id = GATE_USART3, 1161*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_usart3", FLEXGEN_09, &clk_stm32_gate_ops, 0), 1162*37ae8501SGabriel Fernandez }; 1163*37ae8501SGabriel Fernandez 1164*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_uart5 = { 1165*37ae8501SGabriel Fernandez .gate_id = GATE_UART5, 1166*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_uart5", FLEXGEN_09, &clk_stm32_gate_ops, 0), 1167*37ae8501SGabriel Fernandez }; 1168*37ae8501SGabriel Fernandez 1169*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_usart1 = { 1170*37ae8501SGabriel Fernandez .gate_id = GATE_USART1, 1171*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_usart1", FLEXGEN_18, &clk_stm32_gate_ops, 0), 1172*37ae8501SGabriel Fernandez }; 1173*37ae8501SGabriel Fernandez 1174*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_usart6 = { 1175*37ae8501SGabriel Fernandez .gate_id = GATE_USART6, 1176*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_usart6", FLEXGEN_19, &clk_stm32_gate_ops, 0), 1177*37ae8501SGabriel Fernandez }; 1178*37ae8501SGabriel Fernandez 1179*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_ker_uart7 = { 1180*37ae8501SGabriel Fernandez .gate_id = GATE_UART7, 1181*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_ker_uart7", FLEXGEN_20, &clk_stm32_gate_ops, 0), 1182*37ae8501SGabriel Fernandez }; 1183*37ae8501SGabriel Fernandez 1184*37ae8501SGabriel Fernandez /* USB2PHY1 */ 1185*37ae8501SGabriel Fernandez static struct clk_stm32_composite ck_ker_usb2phy1 = { 1186*37ae8501SGabriel Fernandez .gate_id = GATE_USB2PHY1, 1187*37ae8501SGabriel Fernandez .mux_id = MUX_USB2PHY1, 1188*37ae8501SGabriel Fernandez .div_id = NO_STM32_DIV, 1189*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_usb2phy1", usb2phy1_src, 1190*37ae8501SGabriel Fernandez &clk_stm32_composite_ops, 0), 1191*37ae8501SGabriel Fernandez }; 1192*37ae8501SGabriel Fernandez 1193*37ae8501SGabriel Fernandez /* USBH */ 1194*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_m_usbhehci = { 1195*37ae8501SGabriel Fernandez .gate_id = GATE_USBH, 1196*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_usbhehci", ICN_HSL, &clk_stm32_gate_ops, 0), 1197*37ae8501SGabriel Fernandez }; 1198*37ae8501SGabriel Fernandez 1199*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_m_usbhohci = { 1200*37ae8501SGabriel Fernandez .gate_id = GATE_USBH, 1201*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_usbhohci", ICN_HSL, &clk_stm32_gate_ops, 0), 1202*37ae8501SGabriel Fernandez }; 1203*37ae8501SGabriel Fernandez 1204*37ae8501SGabriel Fernandez /* USB2PHY2 */ 1205*37ae8501SGabriel Fernandez static struct clk_stm32_composite ck_ker_usb2phy2_en = { 1206*37ae8501SGabriel Fernandez .gate_id = GATE_USB2PHY2, 1207*37ae8501SGabriel Fernandez .mux_id = MUX_USB2PHY2, 1208*37ae8501SGabriel Fernandez .div_id = NO_STM32_DIV, 1209*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_usb2phy2_en", usb2phy2_src, 1210*37ae8501SGabriel Fernandez &clk_stm32_composite_ops, 0), 1211*37ae8501SGabriel Fernandez }; 1212*37ae8501SGabriel Fernandez 1213*37ae8501SGabriel Fernandez /* VREF */ 1214*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_vref = { 1215*37ae8501SGabriel Fernandez .gate_id = GATE_VREF, 1216*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_vref", ICN_APB3, &clk_stm32_gate_ops, 0), 1217*37ae8501SGabriel Fernandez }; 1218*37ae8501SGabriel Fernandez 1219*37ae8501SGabriel Fernandez /* WWDG */ 1220*37ae8501SGabriel Fernandez static struct clk_stm32_gate ck_icn_p_wwdg1 = { 1221*37ae8501SGabriel Fernandez .gate_id = GATE_WWDG1, 1222*37ae8501SGabriel Fernandez .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_wwdg1", ICN_APB3, &clk_stm32_gate_ops, 0), 1223*37ae8501SGabriel Fernandez }; 1224*37ae8501SGabriel Fernandez 1225*37ae8501SGabriel Fernandez static int stm32_rcc_get_access(void __iomem *base, u32 index) 1226*37ae8501SGabriel Fernandez { 1227*37ae8501SGabriel Fernandez u32 seccfgr, cidcfgr, semcr; 1228*37ae8501SGabriel Fernandez int bit, cid; 1229*37ae8501SGabriel Fernandez 1230*37ae8501SGabriel Fernandez bit = index % RCC_REG_SIZE; 1231*37ae8501SGabriel Fernandez 1232*37ae8501SGabriel Fernandez seccfgr = readl(base + RCC_SECCFGR(index)); 1233*37ae8501SGabriel Fernandez if (seccfgr & BIT(bit)) 1234*37ae8501SGabriel Fernandez return -EACCES; 1235*37ae8501SGabriel Fernandez 1236*37ae8501SGabriel Fernandez cidcfgr = readl(base + RCC_CIDCFGR(index)); 1237*37ae8501SGabriel Fernandez if (!(cidcfgr & RCC_CIDCFGR_CFEN)) 1238*37ae8501SGabriel Fernandez /* CID filtering is turned off: access granted */ 1239*37ae8501SGabriel Fernandez return 0; 1240*37ae8501SGabriel Fernandez 1241*37ae8501SGabriel Fernandez if (!(cidcfgr & RCC_CIDCFGR_SEM_EN)) { 1242*37ae8501SGabriel Fernandez /* Static CID mode */ 1243*37ae8501SGabriel Fernandez cid = FIELD_GET(RCC_CIDCFGR_SCID_MASK, cidcfgr); 1244*37ae8501SGabriel Fernandez if (cid != RCC_CID1) 1245*37ae8501SGabriel Fernandez return -EACCES; 1246*37ae8501SGabriel Fernandez return 0; 1247*37ae8501SGabriel Fernandez } 1248*37ae8501SGabriel Fernandez 1249*37ae8501SGabriel Fernandez /* Pass-list with semaphore mode */ 1250*37ae8501SGabriel Fernandez if (!(cidcfgr & RCC_CIDCFGR_SEMWLC1_EN)) 1251*37ae8501SGabriel Fernandez return -EACCES; 1252*37ae8501SGabriel Fernandez 1253*37ae8501SGabriel Fernandez semcr = readl(base + RCC_SEMCR(index)); 1254*37ae8501SGabriel Fernandez 1255*37ae8501SGabriel Fernandez cid = FIELD_GET(RCC_SEMCR_SEMCID_MASK, semcr); 1256*37ae8501SGabriel Fernandez if (cid != RCC_CID1) 1257*37ae8501SGabriel Fernandez return -EACCES; 1258*37ae8501SGabriel Fernandez 1259*37ae8501SGabriel Fernandez return 0; 1260*37ae8501SGabriel Fernandez } 1261*37ae8501SGabriel Fernandez 1262*37ae8501SGabriel Fernandez static int stm32mp21_check_security(struct device_node *np, void __iomem *base, 1263*37ae8501SGabriel Fernandez const struct clock_config *cfg) 1264*37ae8501SGabriel Fernandez { 1265*37ae8501SGabriel Fernandez int ret = 0; 1266*37ae8501SGabriel Fernandez 1267*37ae8501SGabriel Fernandez if (cfg->sec_id != SECF_NONE) { 1268*37ae8501SGabriel Fernandez struct stm32_firewall firewall; 1269*37ae8501SGabriel Fernandez u32 index = (u32)cfg->sec_id; 1270*37ae8501SGabriel Fernandez 1271*37ae8501SGabriel Fernandez if (index & SEC_RIFSC_FLAG) { 1272*37ae8501SGabriel Fernandez ret = stm32_firewall_get_firewall(np, &firewall, 1); 1273*37ae8501SGabriel Fernandez if (ret) 1274*37ae8501SGabriel Fernandez return ret; 1275*37ae8501SGabriel Fernandez ret = stm32_firewall_grant_access_by_id(&firewall, index & ~SEC_RIFSC_FLAG); 1276*37ae8501SGabriel Fernandez } else { 1277*37ae8501SGabriel Fernandez ret = stm32_rcc_get_access(base, cfg->sec_id & ~SEC_RIFSC_FLAG); 1278*37ae8501SGabriel Fernandez } 1279*37ae8501SGabriel Fernandez } 1280*37ae8501SGabriel Fernandez 1281*37ae8501SGabriel Fernandez return ret; 1282*37ae8501SGabriel Fernandez } 1283*37ae8501SGabriel Fernandez 1284*37ae8501SGabriel Fernandez static const struct clock_config stm32mp21_clock_cfg[] = { 1285*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_ETH1, ck_icn_p_eth1, SEC_RIFSC(60)), 1286*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_ETH2, ck_icn_p_eth2, SEC_RIFSC(61)), 1287*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_ADC1, ck_icn_p_adc1, SEC_RIFSC(58)), 1288*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_ADC2, ck_icn_p_adc2, SEC_RIFSC(59)), 1289*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_CRC, ck_icn_p_crc, SEC_RIFSC(109)), 1290*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_MDF1, ck_icn_p_mdf1, SEC_RIFSC(54)), 1291*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_HASH1, ck_icn_p_hash1, SEC_RIFSC(96)), 1292*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_HASH2, ck_icn_p_hash2, SEC_RIFSC(97)), 1293*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_RNG1, ck_icn_p_rng1, SEC_RIFSC(92)), 1294*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_RNG2, ck_icn_p_rng2, SEC_RIFSC(93)), 1295*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_CRYP1, ck_icn_p_cryp1, SEC_RIFSC(98)), 1296*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_CRYP2, ck_icn_p_cryp2, SEC_RIFSC(99)), 1297*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SAES, ck_icn_p_saes, SEC_RIFSC(95)), 1298*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_PKA, ck_icn_p_pka, SEC_RIFSC(94)), 1299*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_LPUART1, ck_icn_p_lpuart1, SEC_RIFSC(40)), 1300*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_LPTIM3, ck_icn_p_lptim3, SEC_RIFSC(19)), 1301*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_LPTIM4, ck_icn_p_lptim4, SEC_RIFSC(20)), 1302*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_LPTIM5, ck_icn_p_lptim5, SEC_RIFSC(21)), 1303*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SDMMC1, ck_icn_m_sdmmc1, SEC_RIFSC(76)), 1304*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SDMMC2, ck_icn_m_sdmmc2, SEC_RIFSC(77)), 1305*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SDMMC3, ck_icn_m_sdmmc3, SEC_RIFSC(78)), 1306*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_USBHOHCI, ck_icn_m_usbhohci, SEC_RIFSC(63)), 1307*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_USBHEHCI, ck_icn_m_usbhehci, SEC_RIFSC(63)), 1308*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_OTG, ck_icn_m_otg, SEC_RIFSC(66)), 1309*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM2, ck_icn_p_tim2, SEC_RIFSC(1)), 1310*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM3, ck_icn_p_tim3, SEC_RIFSC(2)), 1311*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM4, ck_icn_p_tim4, SEC_RIFSC(3)), 1312*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM5, ck_icn_p_tim5, SEC_RIFSC(4)), 1313*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM6, ck_icn_p_tim6, SEC_RIFSC(5)), 1314*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM7, ck_icn_p_tim7, SEC_RIFSC(6)), 1315*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM10, ck_icn_p_tim10, SEC_RIFSC(8)), 1316*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM11, ck_icn_p_tim11, SEC_RIFSC(9)), 1317*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM12, ck_icn_p_tim12, SEC_RIFSC(10)), 1318*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM13, ck_icn_p_tim13, SEC_RIFSC(11)), 1319*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM14, ck_icn_p_tim14, SEC_RIFSC(12)), 1320*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_LPTIM1, ck_icn_p_lptim1, SEC_RIFSC(17)), 1321*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_LPTIM2, ck_icn_p_lptim2, SEC_RIFSC(18)), 1322*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SPI2, ck_icn_p_spi2, SEC_RIFSC(23)), 1323*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SPI3, ck_icn_p_spi3, SEC_RIFSC(24)), 1324*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SPDIFRX, ck_icn_p_spdifrx, SEC_RIFSC(30)), 1325*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_USART2, ck_icn_p_usart2, SEC_RIFSC(32)), 1326*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_USART3, ck_icn_p_usart3, SEC_RIFSC(33)), 1327*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_UART4, ck_icn_p_uart4, SEC_RIFSC(34)), 1328*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_UART5, ck_icn_p_uart5, SEC_RIFSC(35)), 1329*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_I2C1, ck_icn_p_i2c1, SEC_RIFSC(41)), 1330*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_I2C2, ck_icn_p_i2c2, SEC_RIFSC(42)), 1331*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_I2C3, ck_icn_p_i2c3, SEC_RIFSC(43)), 1332*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_I3C1, ck_icn_p_i3c1, SEC_RIFSC(114)), 1333*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_I3C2, ck_icn_p_i3c2, SEC_RIFSC(115)), 1334*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_I3C3, ck_icn_p_i3c3, SEC_RIFSC(116)), 1335*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM1, ck_icn_p_tim1, SEC_RIFSC(0)), 1336*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM8, ck_icn_p_tim8, SEC_RIFSC(7)), 1337*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM15, ck_icn_p_tim15, SEC_RIFSC(13)), 1338*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM16, ck_icn_p_tim16, SEC_RIFSC(14)), 1339*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_TIM17, ck_icn_p_tim17, SEC_RIFSC(15)), 1340*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SAI1, ck_icn_p_sai1, SEC_RIFSC(49)), 1341*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SAI2, ck_icn_p_sai2, SEC_RIFSC(50)), 1342*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SAI3, ck_icn_p_sai3, SEC_RIFSC(51)), 1343*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SAI4, ck_icn_p_sai4, SEC_RIFSC(52)), 1344*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_USART1, ck_icn_p_usart1, SEC_RIFSC(31)), 1345*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_USART6, ck_icn_p_usart6, SEC_RIFSC(36)), 1346*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_UART7, ck_icn_p_uart7, SEC_RIFSC(37)), 1347*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_FDCAN, ck_icn_p_fdcan, SEC_RIFSC(56)), 1348*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SPI1, ck_icn_p_spi1, SEC_RIFSC(22)), 1349*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SPI4, ck_icn_p_spi4, SEC_RIFSC(25)), 1350*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SPI5, ck_icn_p_spi5, SEC_RIFSC(26)), 1351*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SPI6, ck_icn_p_spi6, SEC_RIFSC(27)), 1352*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_IWDG1, ck_icn_p_iwdg1, SEC_RIFSC(100)), 1353*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_IWDG2, ck_icn_p_iwdg2, SEC_RIFSC(101)), 1354*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_IWDG3, ck_icn_p_iwdg3, SEC_RIFSC(102)), 1355*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_IWDG4, ck_icn_p_iwdg4, SEC_RIFSC(103)), 1356*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_WWDG1, ck_icn_p_wwdg1, SEC_RIFSC(104)), 1357*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_VREF, ck_icn_p_vref, SEC_RIFSC(106)), 1358*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_SERC, ck_icn_p_serc, SEC_RIFSC(110)), 1359*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_HDP, ck_icn_p_hdp, SEC_RIFSC(57)), 1360*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_LTDC, ck_icn_p_ltdc, SEC_RIFSC(80)), 1361*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_CSI, ck_icn_p_csi, SEC_RIFSC(86)), 1362*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_DCMIPP, ck_icn_p_dcmipp, SEC_RIFSC(87)), 1363*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_DCMIPSSI, ck_icn_p_dcmipssi, SEC_RIFSC(88)), 1364*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_BUS_DDRPERFM, ck_icn_p_ddrperfm, SEC_RIFSC(67)), 1365*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM2, ck_ker_tim2, SEC_RIFSC(1)), 1366*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM3, ck_ker_tim3, SEC_RIFSC(2)), 1367*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM4, ck_ker_tim4, SEC_RIFSC(3)), 1368*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM5, ck_ker_tim5, SEC_RIFSC(4)), 1369*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM6, ck_ker_tim6, SEC_RIFSC(5)), 1370*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM7, ck_ker_tim7, SEC_RIFSC(6)), 1371*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM10, ck_ker_tim10, SEC_RIFSC(8)), 1372*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM11, ck_ker_tim11, SEC_RIFSC(9)), 1373*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM12, ck_ker_tim12, SEC_RIFSC(10)), 1374*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM13, ck_ker_tim13, SEC_RIFSC(11)), 1375*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM14, ck_ker_tim14, SEC_RIFSC(12)), 1376*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM1, ck_ker_tim1, SEC_RIFSC(0)), 1377*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM8, ck_ker_tim8, SEC_RIFSC(7)), 1378*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM15, ck_ker_tim15, SEC_RIFSC(13)), 1379*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM16, ck_ker_tim16, SEC_RIFSC(14)), 1380*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_TIM17, ck_ker_tim17, SEC_RIFSC(15)), 1381*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_LPTIM1, ck_ker_lptim1, SEC_RIFSC(17)), 1382*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_LPTIM2, ck_ker_lptim2, SEC_RIFSC(18)), 1383*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_USART2, ck_ker_usart2, SEC_RIFSC(32)), 1384*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_UART4, ck_ker_uart4, SEC_RIFSC(34)), 1385*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_USART3, ck_ker_usart3, SEC_RIFSC(33)), 1386*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_UART5, ck_ker_uart5, SEC_RIFSC(35)), 1387*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SPI2, ck_ker_spi2, SEC_RIFSC(23)), 1388*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SPI3, ck_ker_spi3, SEC_RIFSC(24)), 1389*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SPDIFRX, ck_ker_spdifrx, SEC_RIFSC(30)), 1390*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_I2C1, ck_ker_i2c1, SEC_RIFSC(41)), 1391*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_I2C2, ck_ker_i2c2, SEC_RIFSC(42)), 1392*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_I3C1, ck_ker_i3c1, SEC_RIFSC(114)), 1393*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_I3C2, ck_ker_i3c2, SEC_RIFSC(115)), 1394*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_I2C3, ck_ker_i2c3, SEC_RIFSC(43)), 1395*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_I3C3, ck_ker_i3c3, SEC_RIFSC(116)), 1396*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SPI1, ck_ker_spi1, SEC_RIFSC(22)), 1397*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SPI4, ck_ker_spi4, SEC_RIFSC(25)), 1398*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SPI5, ck_ker_spi5, SEC_RIFSC(26)), 1399*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SPI6, ck_ker_spi6, SEC_RIFSC(27)), 1400*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_USART1, ck_ker_usart1, SEC_RIFSC(31)), 1401*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_USART6, ck_ker_usart6, SEC_RIFSC(36)), 1402*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_UART7, ck_ker_uart7, SEC_RIFSC(37)), 1403*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_MDF1, ck_ker_mdf1, SEC_RIFSC(54)), 1404*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SAI1, ck_ker_sai1, SEC_RIFSC(49)), 1405*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SAI2, ck_ker_sai2, SEC_RIFSC(50)), 1406*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SAI3, ck_ker_sai3, SEC_RIFSC(51)), 1407*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SAI4, ck_ker_sai4, SEC_RIFSC(52)), 1408*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_FDCAN, ck_ker_fdcan, SEC_RIFSC(56)), 1409*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_CSI, ck_ker_csi, SEC_RIFSC(86)), 1410*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_CSITXESC, ck_ker_csitxesc, SEC_RIFSC(86)), 1411*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_CSIPHY, ck_ker_csiphy, SEC_RIFSC(86)), 1412*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_LPUART1, ck_ker_lpuart1, SEC_RIFSC(40)), 1413*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_LPTIM3, ck_ker_lptim3, SEC_RIFSC(19)), 1414*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_LPTIM4, ck_ker_lptim4, SEC_RIFSC(20)), 1415*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_LPTIM5, ck_ker_lptim5, SEC_RIFSC(21)), 1416*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SDMMC1, ck_ker_sdmmc1, SEC_RIFSC(76)), 1417*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SDMMC2, ck_ker_sdmmc2, SEC_RIFSC(77)), 1418*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_SDMMC3, ck_ker_sdmmc3, SEC_RIFSC(78)), 1419*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_ETH1, ck_ker_eth1, SEC_RIFSC(60)), 1420*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_ETH1_STP, ck_ker_eth1stp, SEC_RIFSC(60)), 1421*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_ETH2, ck_ker_eth2, SEC_RIFSC(61)), 1422*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_ETH2_STP, ck_ker_eth2stp, SEC_RIFSC(61)), 1423*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_ETH1PTP, ck_ker_eth1ptp, SEC_RIFSC(60)), 1424*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_ETH2PTP, ck_ker_eth2ptp, SEC_RIFSC(61)), 1425*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_ETH1_MAC, ck_ker_eth1mac, SEC_RIFSC(60)), 1426*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_ETH1_TX, ck_ker_eth1tx, SEC_RIFSC(60)), 1427*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_ETH1_RX, ck_ker_eth1rx, SEC_RIFSC(60)), 1428*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_ETH2_MAC, ck_ker_eth2mac, SEC_RIFSC(61)), 1429*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_ETH2_TX, ck_ker_eth2tx, SEC_RIFSC(61)), 1430*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_ETH2_RX, ck_ker_eth2rx, SEC_RIFSC(61)), 1431*37ae8501SGabriel Fernandez STM32_COMPOSITE_CFG(CK_MCO1, ck_mco1, MP21_RIF_RCC_MCO1), 1432*37ae8501SGabriel Fernandez STM32_COMPOSITE_CFG(CK_MCO2, ck_mco2, MP21_RIF_RCC_MCO2), 1433*37ae8501SGabriel Fernandez STM32_COMPOSITE_CFG(CK_KER_ADC1, ck_ker_adc1, SEC_RIFSC(58)), 1434*37ae8501SGabriel Fernandez STM32_COMPOSITE_CFG(CK_KER_ADC2, ck_ker_adc2, SEC_RIFSC(59)), 1435*37ae8501SGabriel Fernandez STM32_COMPOSITE_CFG(CK_KER_USB2PHY1, ck_ker_usb2phy1, SEC_RIFSC(63)), 1436*37ae8501SGabriel Fernandez STM32_COMPOSITE_CFG(CK_KER_USB2PHY2EN, ck_ker_usb2phy2_en, SEC_RIFSC(66)), 1437*37ae8501SGabriel Fernandez STM32_COMPOSITE_CFG(CK_KER_DTS, ck_ker_dts, SEC_RIFSC(107)), 1438*37ae8501SGabriel Fernandez STM32_GATE_CFG(CK_KER_LTDC, ck_ker_ltdc, SEC_RIFSC(80)), 1439*37ae8501SGabriel Fernandez }; 1440*37ae8501SGabriel Fernandez 1441*37ae8501SGabriel Fernandez #define RESET_MP21(id, _offset, _bit_idx, _set_clr) \ 1442*37ae8501SGabriel Fernandez [id] = &(struct stm32_reset_cfg){ \ 1443*37ae8501SGabriel Fernandez .offset = (_offset), \ 1444*37ae8501SGabriel Fernandez .bit_idx = (_bit_idx), \ 1445*37ae8501SGabriel Fernandez .set_clr = (_set_clr), \ 1446*37ae8501SGabriel Fernandez } 1447*37ae8501SGabriel Fernandez 1448*37ae8501SGabriel Fernandez static const struct stm32_reset_cfg *stm32mp21_reset_cfg[] = { 1449*37ae8501SGabriel Fernandez RESET_MP21(TIM1_R, RCC_TIM1CFGR, 0, 0), 1450*37ae8501SGabriel Fernandez RESET_MP21(TIM2_R, RCC_TIM2CFGR, 0, 0), 1451*37ae8501SGabriel Fernandez RESET_MP21(TIM3_R, RCC_TIM3CFGR, 0, 0), 1452*37ae8501SGabriel Fernandez RESET_MP21(TIM4_R, RCC_TIM4CFGR, 0, 0), 1453*37ae8501SGabriel Fernandez RESET_MP21(TIM5_R, RCC_TIM5CFGR, 0, 0), 1454*37ae8501SGabriel Fernandez RESET_MP21(TIM6_R, RCC_TIM6CFGR, 0, 0), 1455*37ae8501SGabriel Fernandez RESET_MP21(TIM7_R, RCC_TIM7CFGR, 0, 0), 1456*37ae8501SGabriel Fernandez RESET_MP21(TIM8_R, RCC_TIM8CFGR, 0, 0), 1457*37ae8501SGabriel Fernandez RESET_MP21(TIM10_R, RCC_TIM10CFGR, 0, 0), 1458*37ae8501SGabriel Fernandez RESET_MP21(TIM11_R, RCC_TIM11CFGR, 0, 0), 1459*37ae8501SGabriel Fernandez RESET_MP21(TIM12_R, RCC_TIM12CFGR, 0, 0), 1460*37ae8501SGabriel Fernandez RESET_MP21(TIM13_R, RCC_TIM13CFGR, 0, 0), 1461*37ae8501SGabriel Fernandez RESET_MP21(TIM14_R, RCC_TIM14CFGR, 0, 0), 1462*37ae8501SGabriel Fernandez RESET_MP21(TIM15_R, RCC_TIM15CFGR, 0, 0), 1463*37ae8501SGabriel Fernandez RESET_MP21(TIM16_R, RCC_TIM16CFGR, 0, 0), 1464*37ae8501SGabriel Fernandez RESET_MP21(TIM17_R, RCC_TIM17CFGR, 0, 0), 1465*37ae8501SGabriel Fernandez RESET_MP21(LPTIM1_R, RCC_LPTIM1CFGR, 0, 0), 1466*37ae8501SGabriel Fernandez RESET_MP21(LPTIM2_R, RCC_LPTIM2CFGR, 0, 0), 1467*37ae8501SGabriel Fernandez RESET_MP21(LPTIM3_R, RCC_LPTIM3CFGR, 0, 0), 1468*37ae8501SGabriel Fernandez RESET_MP21(LPTIM4_R, RCC_LPTIM4CFGR, 0, 0), 1469*37ae8501SGabriel Fernandez RESET_MP21(LPTIM5_R, RCC_LPTIM5CFGR, 0, 0), 1470*37ae8501SGabriel Fernandez RESET_MP21(SPI1_R, RCC_SPI1CFGR, 0, 0), 1471*37ae8501SGabriel Fernandez RESET_MP21(SPI2_R, RCC_SPI2CFGR, 0, 0), 1472*37ae8501SGabriel Fernandez RESET_MP21(SPI3_R, RCC_SPI3CFGR, 0, 0), 1473*37ae8501SGabriel Fernandez RESET_MP21(SPI4_R, RCC_SPI4CFGR, 0, 0), 1474*37ae8501SGabriel Fernandez RESET_MP21(SPI5_R, RCC_SPI5CFGR, 0, 0), 1475*37ae8501SGabriel Fernandez RESET_MP21(SPI6_R, RCC_SPI6CFGR, 0, 0), 1476*37ae8501SGabriel Fernandez RESET_MP21(SPDIFRX_R, RCC_SPDIFRXCFGR, 0, 0), 1477*37ae8501SGabriel Fernandez RESET_MP21(USART1_R, RCC_USART1CFGR, 0, 0), 1478*37ae8501SGabriel Fernandez RESET_MP21(USART2_R, RCC_USART2CFGR, 0, 0), 1479*37ae8501SGabriel Fernandez RESET_MP21(USART3_R, RCC_USART3CFGR, 0, 0), 1480*37ae8501SGabriel Fernandez RESET_MP21(UART4_R, RCC_UART4CFGR, 0, 0), 1481*37ae8501SGabriel Fernandez RESET_MP21(UART5_R, RCC_UART5CFGR, 0, 0), 1482*37ae8501SGabriel Fernandez RESET_MP21(USART6_R, RCC_USART6CFGR, 0, 0), 1483*37ae8501SGabriel Fernandez RESET_MP21(UART7_R, RCC_UART7CFGR, 0, 0), 1484*37ae8501SGabriel Fernandez RESET_MP21(LPUART1_R, RCC_LPUART1CFGR, 0, 0), 1485*37ae8501SGabriel Fernandez RESET_MP21(I2C1_R, RCC_I2C1CFGR, 0, 0), 1486*37ae8501SGabriel Fernandez RESET_MP21(I2C2_R, RCC_I2C2CFGR, 0, 0), 1487*37ae8501SGabriel Fernandez RESET_MP21(I2C3_R, RCC_I2C3CFGR, 0, 0), 1488*37ae8501SGabriel Fernandez RESET_MP21(SAI1_R, RCC_SAI1CFGR, 0, 0), 1489*37ae8501SGabriel Fernandez RESET_MP21(SAI2_R, RCC_SAI2CFGR, 0, 0), 1490*37ae8501SGabriel Fernandez RESET_MP21(SAI3_R, RCC_SAI3CFGR, 0, 0), 1491*37ae8501SGabriel Fernandez RESET_MP21(SAI4_R, RCC_SAI4CFGR, 0, 0), 1492*37ae8501SGabriel Fernandez RESET_MP21(MDF1_R, RCC_MDF1CFGR, 0, 0), 1493*37ae8501SGabriel Fernandez RESET_MP21(FDCAN_R, RCC_FDCANCFGR, 0, 0), 1494*37ae8501SGabriel Fernandez RESET_MP21(HDP_R, RCC_HDPCFGR, 0, 0), 1495*37ae8501SGabriel Fernandez RESET_MP21(ADC1_R, RCC_ADC1CFGR, 0, 0), 1496*37ae8501SGabriel Fernandez RESET_MP21(ADC2_R, RCC_ADC2CFGR, 0, 0), 1497*37ae8501SGabriel Fernandez RESET_MP21(ETH1_R, RCC_ETH1CFGR, 0, 0), 1498*37ae8501SGabriel Fernandez RESET_MP21(ETH2_R, RCC_ETH2CFGR, 0, 0), 1499*37ae8501SGabriel Fernandez RESET_MP21(OTG_R, RCC_OTGCFGR, 0, 0), 1500*37ae8501SGabriel Fernandez RESET_MP21(USBH_R, RCC_USBHCFGR, 0, 0), 1501*37ae8501SGabriel Fernandez RESET_MP21(USB2PHY1_R, RCC_USB2PHY1CFGR, 0, 0), 1502*37ae8501SGabriel Fernandez RESET_MP21(USB2PHY2_R, RCC_USB2PHY2CFGR, 0, 0), 1503*37ae8501SGabriel Fernandez RESET_MP21(SDMMC1_R, RCC_SDMMC1CFGR, 0, 0), 1504*37ae8501SGabriel Fernandez RESET_MP21(SDMMC1DLL_R, RCC_SDMMC1CFGR, 16, 0), 1505*37ae8501SGabriel Fernandez RESET_MP21(SDMMC2_R, RCC_SDMMC2CFGR, 0, 0), 1506*37ae8501SGabriel Fernandez RESET_MP21(SDMMC2DLL_R, RCC_SDMMC2CFGR, 16, 0), 1507*37ae8501SGabriel Fernandez RESET_MP21(SDMMC3_R, RCC_SDMMC3CFGR, 0, 0), 1508*37ae8501SGabriel Fernandez RESET_MP21(SDMMC3DLL_R, RCC_SDMMC3CFGR, 16, 0), 1509*37ae8501SGabriel Fernandez RESET_MP21(LTDC_R, RCC_LTDCCFGR, 0, 0), 1510*37ae8501SGabriel Fernandez RESET_MP21(CSI_R, RCC_CSICFGR, 0, 0), 1511*37ae8501SGabriel Fernandez RESET_MP21(DCMIPP_R, RCC_DCMIPPCFGR, 0, 0), 1512*37ae8501SGabriel Fernandez RESET_MP21(DCMIPSSI_R, RCC_DCMIPSSICFGR, 0, 0), 1513*37ae8501SGabriel Fernandez RESET_MP21(WWDG1_R, RCC_WWDG1CFGR, 0, 0), 1514*37ae8501SGabriel Fernandez RESET_MP21(VREF_R, RCC_VREFCFGR, 0, 0), 1515*37ae8501SGabriel Fernandez RESET_MP21(DTS_R, RCC_DTSCFGR, 0, 0), 1516*37ae8501SGabriel Fernandez RESET_MP21(CRC_R, RCC_CRCCFGR, 0, 0), 1517*37ae8501SGabriel Fernandez RESET_MP21(SERC_R, RCC_SERCCFGR, 0, 0), 1518*37ae8501SGabriel Fernandez RESET_MP21(I3C1_R, RCC_I3C1CFGR, 0, 0), 1519*37ae8501SGabriel Fernandez RESET_MP21(I3C2_R, RCC_I3C2CFGR, 0, 0), 1520*37ae8501SGabriel Fernandez RESET_MP21(IWDG2_KER_R, RCC_IWDGC1CFGSETR, 18, 1), 1521*37ae8501SGabriel Fernandez RESET_MP21(IWDG4_KER_R, RCC_IWDGC2CFGSETR, 18, 1), 1522*37ae8501SGabriel Fernandez RESET_MP21(RNG1_R, RCC_RNG1CFGR, 0, 0), 1523*37ae8501SGabriel Fernandez RESET_MP21(RNG2_R, RCC_RNG2CFGR, 0, 0), 1524*37ae8501SGabriel Fernandez RESET_MP21(PKA_R, RCC_PKACFGR, 0, 0), 1525*37ae8501SGabriel Fernandez RESET_MP21(SAES_R, RCC_SAESCFGR, 0, 0), 1526*37ae8501SGabriel Fernandez RESET_MP21(HASH1_R, RCC_HASH1CFGR, 0, 0), 1527*37ae8501SGabriel Fernandez RESET_MP21(HASH2_R, RCC_HASH2CFGR, 0, 0), 1528*37ae8501SGabriel Fernandez RESET_MP21(CRYP1_R, RCC_CRYP1CFGR, 0, 0), 1529*37ae8501SGabriel Fernandez RESET_MP21(CRYP2_R, RCC_CRYP2CFGR, 0, 0), 1530*37ae8501SGabriel Fernandez }; 1531*37ae8501SGabriel Fernandez 1532*37ae8501SGabriel Fernandez static u16 stm32mp21_cpt_gate[GATE_NB]; 1533*37ae8501SGabriel Fernandez 1534*37ae8501SGabriel Fernandez static struct clk_stm32_clock_data stm32mp21_clock_data = { 1535*37ae8501SGabriel Fernandez .gate_cpt = stm32mp21_cpt_gate, 1536*37ae8501SGabriel Fernandez .gates = stm32mp21_gates, 1537*37ae8501SGabriel Fernandez .muxes = stm32mp21_muxes, 1538*37ae8501SGabriel Fernandez }; 1539*37ae8501SGabriel Fernandez 1540*37ae8501SGabriel Fernandez static struct clk_stm32_reset_data stm32mp21_reset_data = { 1541*37ae8501SGabriel Fernandez .reset_lines = stm32mp21_reset_cfg, 1542*37ae8501SGabriel Fernandez .nr_lines = ARRAY_SIZE(stm32mp21_reset_cfg), 1543*37ae8501SGabriel Fernandez }; 1544*37ae8501SGabriel Fernandez 1545*37ae8501SGabriel Fernandez static const struct stm32_rcc_match_data stm32mp21_data = { 1546*37ae8501SGabriel Fernandez .tab_clocks = stm32mp21_clock_cfg, 1547*37ae8501SGabriel Fernandez .num_clocks = ARRAY_SIZE(stm32mp21_clock_cfg), 1548*37ae8501SGabriel Fernandez .maxbinding = STM32MP21_LAST_CLK, 1549*37ae8501SGabriel Fernandez .clock_data = &stm32mp21_clock_data, 1550*37ae8501SGabriel Fernandez .reset_data = &stm32mp21_reset_data, 1551*37ae8501SGabriel Fernandez .check_security = &stm32mp21_check_security, 1552*37ae8501SGabriel Fernandez }; 1553*37ae8501SGabriel Fernandez 1554*37ae8501SGabriel Fernandez static const struct of_device_id stm32mp21_match_data[] = { 1555*37ae8501SGabriel Fernandez { .compatible = "st,stm32mp21-rcc", .data = &stm32mp21_data, }, 1556*37ae8501SGabriel Fernandez { } 1557*37ae8501SGabriel Fernandez }; 1558*37ae8501SGabriel Fernandez MODULE_DEVICE_TABLE(of, stm32mp21_match_data); 1559*37ae8501SGabriel Fernandez 1560*37ae8501SGabriel Fernandez static int stm32mp21_rcc_clocks_probe(struct platform_device *pdev) 1561*37ae8501SGabriel Fernandez { 1562*37ae8501SGabriel Fernandez struct device *dev = &pdev->dev; 1563*37ae8501SGabriel Fernandez void __iomem *base; 1564*37ae8501SGabriel Fernandez 1565*37ae8501SGabriel Fernandez base = devm_platform_ioremap_resource(pdev, 0); 1566*37ae8501SGabriel Fernandez if (WARN_ON(IS_ERR(base))) 1567*37ae8501SGabriel Fernandez return PTR_ERR(base); 1568*37ae8501SGabriel Fernandez 1569*37ae8501SGabriel Fernandez return stm32_rcc_init(dev, stm32mp21_match_data, base); 1570*37ae8501SGabriel Fernandez } 1571*37ae8501SGabriel Fernandez 1572*37ae8501SGabriel Fernandez static struct platform_driver stm32mp21_rcc_clocks_driver = { 1573*37ae8501SGabriel Fernandez .driver = { 1574*37ae8501SGabriel Fernandez .name = "stm32mp21_rcc", 1575*37ae8501SGabriel Fernandez .of_match_table = stm32mp21_match_data, 1576*37ae8501SGabriel Fernandez }, 1577*37ae8501SGabriel Fernandez .probe = stm32mp21_rcc_clocks_probe, 1578*37ae8501SGabriel Fernandez }; 1579*37ae8501SGabriel Fernandez 1580*37ae8501SGabriel Fernandez static int __init stm32mp21_clocks_init(void) 1581*37ae8501SGabriel Fernandez { 1582*37ae8501SGabriel Fernandez return platform_driver_register(&stm32mp21_rcc_clocks_driver); 1583*37ae8501SGabriel Fernandez } 1584*37ae8501SGabriel Fernandez 1585*37ae8501SGabriel Fernandez core_initcall(stm32mp21_clocks_init); 1586*37ae8501SGabriel Fernandez 1587