xref: /linux/drivers/clk/spear/spear3xx_clock.c (revision 90d4971d3d71a50f2265d97589ef361d1402647a)
1 /*
2  * SPEAr3xx machines clock framework source file
3  *
4  * Copyright (C) 2012 ST Microelectronics
5  * Viresh Kumar <viresh.linux@gmail.com>
6  *
7  * This file is licensed under the terms of the GNU General Public
8  * License version 2. This program is licensed "as is" without any
9  * warranty of any kind, whether express or implied.
10  */
11 
12 #include <linux/clk.h>
13 #include <linux/clkdev.h>
14 #include <linux/err.h>
15 #include <linux/io.h>
16 #include <linux/of_platform.h>
17 #include <linux/spinlock_types.h>
18 #include <mach/misc_regs.h>
19 #include "clk.h"
20 
21 static DEFINE_SPINLOCK(_lock);
22 
23 #define PLL1_CTR			(MISC_BASE + 0x008)
24 #define PLL1_FRQ			(MISC_BASE + 0x00C)
25 #define PLL2_CTR			(MISC_BASE + 0x014)
26 #define PLL2_FRQ			(MISC_BASE + 0x018)
27 #define PLL_CLK_CFG			(MISC_BASE + 0x020)
28 	/* PLL_CLK_CFG register masks */
29 	#define MCTR_CLK_SHIFT		28
30 	#define MCTR_CLK_MASK		3
31 
32 #define CORE_CLK_CFG			(MISC_BASE + 0x024)
33 	/* CORE CLK CFG register masks */
34 	#define GEN_SYNTH2_3_CLK_SHIFT	18
35 	#define GEN_SYNTH2_3_CLK_MASK	1
36 
37 	#define HCLK_RATIO_SHIFT	10
38 	#define HCLK_RATIO_MASK		2
39 	#define PCLK_RATIO_SHIFT	8
40 	#define PCLK_RATIO_MASK		2
41 
42 #define PERIP_CLK_CFG			(MISC_BASE + 0x028)
43 	/* PERIP_CLK_CFG register masks */
44 	#define UART_CLK_SHIFT		4
45 	#define UART_CLK_MASK		1
46 	#define FIRDA_CLK_SHIFT		5
47 	#define FIRDA_CLK_MASK		2
48 	#define GPT0_CLK_SHIFT		8
49 	#define GPT1_CLK_SHIFT		11
50 	#define GPT2_CLK_SHIFT		12
51 	#define GPT_CLK_MASK		1
52 
53 #define PERIP1_CLK_ENB			(MISC_BASE + 0x02C)
54 	/* PERIP1_CLK_ENB register masks */
55 	#define UART_CLK_ENB		3
56 	#define SSP_CLK_ENB		5
57 	#define I2C_CLK_ENB		7
58 	#define JPEG_CLK_ENB		8
59 	#define FIRDA_CLK_ENB		10
60 	#define GPT1_CLK_ENB		11
61 	#define GPT2_CLK_ENB		12
62 	#define ADC_CLK_ENB		15
63 	#define RTC_CLK_ENB		17
64 	#define GPIO_CLK_ENB		18
65 	#define DMA_CLK_ENB		19
66 	#define SMI_CLK_ENB		21
67 	#define GMAC_CLK_ENB		23
68 	#define USBD_CLK_ENB		24
69 	#define USBH_CLK_ENB		25
70 	#define C3_CLK_ENB		31
71 
72 #define RAS_CLK_ENB			(MISC_BASE + 0x034)
73 	#define RAS_AHB_CLK_ENB		0
74 	#define RAS_PLL1_CLK_ENB	1
75 	#define RAS_APB_CLK_ENB		2
76 	#define RAS_32K_CLK_ENB		3
77 	#define RAS_24M_CLK_ENB		4
78 	#define RAS_48M_CLK_ENB		5
79 	#define RAS_PLL2_CLK_ENB	7
80 	#define RAS_SYNT0_CLK_ENB	8
81 	#define RAS_SYNT1_CLK_ENB	9
82 	#define RAS_SYNT2_CLK_ENB	10
83 	#define RAS_SYNT3_CLK_ENB	11
84 
85 #define PRSC0_CLK_CFG			(MISC_BASE + 0x044)
86 #define PRSC1_CLK_CFG			(MISC_BASE + 0x048)
87 #define PRSC2_CLK_CFG			(MISC_BASE + 0x04C)
88 #define AMEM_CLK_CFG			(MISC_BASE + 0x050)
89 	#define AMEM_CLK_ENB		0
90 
91 #define CLCD_CLK_SYNT			(MISC_BASE + 0x05C)
92 #define FIRDA_CLK_SYNT			(MISC_BASE + 0x060)
93 #define UART_CLK_SYNT			(MISC_BASE + 0x064)
94 #define GMAC_CLK_SYNT			(MISC_BASE + 0x068)
95 #define GEN0_CLK_SYNT			(MISC_BASE + 0x06C)
96 #define GEN1_CLK_SYNT			(MISC_BASE + 0x070)
97 #define GEN2_CLK_SYNT			(MISC_BASE + 0x074)
98 #define GEN3_CLK_SYNT			(MISC_BASE + 0x078)
99 
100 /* pll rate configuration table, in ascending order of rates */
101 static struct pll_rate_tbl pll_rtbl[] = {
102 	{.mode = 0, .m = 0x53, .n = 0x0C, .p = 0x1}, /* vco 332 & pll 166 MHz */
103 	{.mode = 0, .m = 0x85, .n = 0x0C, .p = 0x1}, /* vco 532 & pll 266 MHz */
104 	{.mode = 0, .m = 0xA6, .n = 0x0C, .p = 0x1}, /* vco 664 & pll 332 MHz */
105 };
106 
107 /* aux rate configuration table, in ascending order of rates */
108 static struct aux_rate_tbl aux_rtbl[] = {
109 	/* For PLL1 = 332 MHz */
110 	{.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
111 	{.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
112 	{.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
113 	{.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
114 };
115 
116 /* gpt rate configuration table, in ascending order of rates */
117 static struct gpt_rate_tbl gpt_rtbl[] = {
118 	/* For pll1 = 332 MHz */
119 	{.mscale = 4, .nscale = 0}, /* 41.5 MHz */
120 	{.mscale = 2, .nscale = 0}, /* 55.3 MHz */
121 	{.mscale = 1, .nscale = 0}, /* 83 MHz */
122 };
123 
124 /* clock parents */
125 static const char *uart0_parents[] = { "pll3_clk", "uart_syn_gclk", };
126 static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk",
127 };
128 static const char *gpt0_parents[] = { "pll3_clk", "gpt0_syn_clk", };
129 static const char *gpt1_parents[] = { "pll3_clk", "gpt1_syn_clk", };
130 static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
131 static const char *gen2_3_parents[] = { "pll1_clk", "pll2_clk", };
132 static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
133 	"pll2_clk", };
134 
135 #ifdef CONFIG_MACH_SPEAR300
136 static void __init spear300_clk_init(void)
137 {
138 	struct clk *clk;
139 
140 	clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
141 			1, 1);
142 	clk_register_clkdev(clk, NULL, "60000000.clcd");
143 
144 	clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
145 			1);
146 	clk_register_clkdev(clk, NULL, "94000000.flash");
147 
148 	clk = clk_register_fixed_factor(NULL, "sdhci_clk", "ras_ahb_clk", 0, 1,
149 			1);
150 	clk_register_clkdev(clk, NULL, "70000000.sdhci");
151 
152 	clk = clk_register_fixed_factor(NULL, "gpio1_clk", "ras_apb_clk", 0, 1,
153 			1);
154 	clk_register_clkdev(clk, NULL, "a9000000.gpio");
155 
156 	clk = clk_register_fixed_factor(NULL, "kbd_clk", "ras_apb_clk", 0, 1,
157 			1);
158 	clk_register_clkdev(clk, NULL, "a0000000.kbd");
159 }
160 #else
161 static inline void spear300_clk_init(void) { }
162 #endif
163 
164 /* array of all spear 310 clock lookups */
165 #ifdef CONFIG_MACH_SPEAR310
166 static void __init spear310_clk_init(void)
167 {
168 	struct clk *clk;
169 
170 	clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
171 			1);
172 	clk_register_clkdev(clk, "emi", NULL);
173 
174 	clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
175 			1);
176 	clk_register_clkdev(clk, NULL, "44000000.flash");
177 
178 	clk = clk_register_fixed_factor(NULL, "tdm_clk", "ras_ahb_clk", 0, 1,
179 			1);
180 	clk_register_clkdev(clk, NULL, "tdm");
181 
182 	clk = clk_register_fixed_factor(NULL, "uart1_clk", "ras_apb_clk", 0, 1,
183 			1);
184 	clk_register_clkdev(clk, NULL, "b2000000.serial");
185 
186 	clk = clk_register_fixed_factor(NULL, "uart2_clk", "ras_apb_clk", 0, 1,
187 			1);
188 	clk_register_clkdev(clk, NULL, "b2080000.serial");
189 
190 	clk = clk_register_fixed_factor(NULL, "uart3_clk", "ras_apb_clk", 0, 1,
191 			1);
192 	clk_register_clkdev(clk, NULL, "b2100000.serial");
193 
194 	clk = clk_register_fixed_factor(NULL, "uart4_clk", "ras_apb_clk", 0, 1,
195 			1);
196 	clk_register_clkdev(clk, NULL, "b2180000.serial");
197 
198 	clk = clk_register_fixed_factor(NULL, "uart5_clk", "ras_apb_clk", 0, 1,
199 			1);
200 	clk_register_clkdev(clk, NULL, "b2200000.serial");
201 }
202 #else
203 static inline void spear310_clk_init(void) { }
204 #endif
205 
206 /* array of all spear 320 clock lookups */
207 #ifdef CONFIG_MACH_SPEAR320
208 	#define SMII_PCLK_SHIFT				18
209 	#define SMII_PCLK_MASK				2
210 	#define SMII_PCLK_VAL_PAD			0x0
211 	#define SMII_PCLK_VAL_PLL2			0x1
212 	#define SMII_PCLK_VAL_SYNTH0			0x2
213 	#define SDHCI_PCLK_SHIFT			15
214 	#define SDHCI_PCLK_MASK				1
215 	#define SDHCI_PCLK_VAL_48M			0x0
216 	#define SDHCI_PCLK_VAL_SYNTH3			0x1
217 	#define I2S_REF_PCLK_SHIFT			8
218 	#define I2S_REF_PCLK_MASK			1
219 	#define I2S_REF_PCLK_SYNTH_VAL			0x1
220 	#define I2S_REF_PCLK_PLL2_VAL			0x0
221 	#define UART1_PCLK_SHIFT			6
222 	#define UART1_PCLK_MASK				1
223 	#define SPEAR320_UARTX_PCLK_VAL_SYNTH1		0x0
224 	#define SPEAR320_UARTX_PCLK_VAL_APB		0x1
225 
226 static const char *i2s_ref_parents[] = { "ras_pll2_clk", "ras_syn2_gclk", };
227 static const char *sdhci_parents[] = { "ras_pll3_clk", "ras_syn3_gclk", };
228 static const char *smii0_parents[] = { "smii_125m_pad", "ras_pll2_clk",
229 	"ras_syn0_gclk", };
230 static const char *uartx_parents[] = { "ras_syn1_gclk", "ras_apb_clk", };
231 
232 static void __init spear320_clk_init(void)
233 {
234 	struct clk *clk;
235 
236 	clk = clk_register_fixed_rate(NULL, "smii_125m_pad_clk", NULL,
237 			CLK_IS_ROOT, 125000000);
238 	clk_register_clkdev(clk, "smii_125m_pad", NULL);
239 
240 	clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
241 			1, 1);
242 	clk_register_clkdev(clk, NULL, "90000000.clcd");
243 
244 	clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
245 			1);
246 	clk_register_clkdev(clk, "emi", NULL);
247 
248 	clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
249 			1);
250 	clk_register_clkdev(clk, NULL, "4c000000.flash");
251 
252 	clk = clk_register_fixed_factor(NULL, "i2c1_clk", "ras_ahb_clk", 0, 1,
253 			1);
254 	clk_register_clkdev(clk, NULL, "a7000000.i2c");
255 
256 	clk = clk_register_fixed_factor(NULL, "pwm_clk", "ras_ahb_clk", 0, 1,
257 			1);
258 	clk_register_clkdev(clk, "pwm", NULL);
259 
260 	clk = clk_register_fixed_factor(NULL, "ssp1_clk", "ras_ahb_clk", 0, 1,
261 			1);
262 	clk_register_clkdev(clk, NULL, "a5000000.spi");
263 
264 	clk = clk_register_fixed_factor(NULL, "ssp2_clk", "ras_ahb_clk", 0, 1,
265 			1);
266 	clk_register_clkdev(clk, NULL, "a6000000.spi");
267 
268 	clk = clk_register_fixed_factor(NULL, "can0_clk", "ras_apb_clk", 0, 1,
269 			1);
270 	clk_register_clkdev(clk, NULL, "c_can_platform.0");
271 
272 	clk = clk_register_fixed_factor(NULL, "can1_clk", "ras_apb_clk", 0, 1,
273 			1);
274 	clk_register_clkdev(clk, NULL, "c_can_platform.1");
275 
276 	clk = clk_register_fixed_factor(NULL, "i2s_clk", "ras_apb_clk", 0, 1,
277 			1);
278 	clk_register_clkdev(clk, NULL, "i2s");
279 
280 	clk = clk_register_mux(NULL, "i2s_ref_clk", i2s_ref_parents,
281 			ARRAY_SIZE(i2s_ref_parents), 0, SPEAR320_CONTROL_REG,
282 			I2S_REF_PCLK_SHIFT, I2S_REF_PCLK_MASK, 0, &_lock);
283 	clk_register_clkdev(clk, "i2s_ref_clk", NULL);
284 
285 	clk = clk_register_fixed_factor(NULL, "i2s_sclk", "i2s_ref_clk", 0, 1,
286 			4);
287 	clk_register_clkdev(clk, "i2s_sclk", NULL);
288 
289 	clk = clk_register_mux(NULL, "rs485_clk", uartx_parents,
290 			ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
291 			SPEAR320_RS485_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
292 			&_lock);
293 	clk_register_clkdev(clk, NULL, "a9300000.serial");
294 
295 	clk = clk_register_mux(NULL, "sdhci_clk", sdhci_parents,
296 			ARRAY_SIZE(sdhci_parents), 0, SPEAR320_CONTROL_REG,
297 			SDHCI_PCLK_SHIFT, SDHCI_PCLK_MASK, 0, &_lock);
298 	clk_register_clkdev(clk, NULL, "70000000.sdhci");
299 
300 	clk = clk_register_mux(NULL, "smii_pclk", smii0_parents,
301 			ARRAY_SIZE(smii0_parents), 0, SPEAR320_CONTROL_REG,
302 			SMII_PCLK_SHIFT, SMII_PCLK_MASK, 0, &_lock);
303 	clk_register_clkdev(clk, NULL, "smii_pclk");
304 
305 	clk = clk_register_fixed_factor(NULL, "smii_clk", "smii_pclk", 0, 1, 1);
306 	clk_register_clkdev(clk, NULL, "smii");
307 
308 	clk = clk_register_mux(NULL, "uart1_clk", uartx_parents,
309 			ARRAY_SIZE(uartx_parents), 0, SPEAR320_CONTROL_REG,
310 			UART1_PCLK_SHIFT, UART1_PCLK_MASK, 0, &_lock);
311 	clk_register_clkdev(clk, NULL, "a3000000.serial");
312 
313 	clk = clk_register_mux(NULL, "uart2_clk", uartx_parents,
314 			ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
315 			SPEAR320_UART2_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
316 			&_lock);
317 	clk_register_clkdev(clk, NULL, "a4000000.serial");
318 
319 	clk = clk_register_mux(NULL, "uart3_clk", uartx_parents,
320 			ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
321 			SPEAR320_UART3_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
322 			&_lock);
323 	clk_register_clkdev(clk, NULL, "a9100000.serial");
324 
325 	clk = clk_register_mux(NULL, "uart4_clk", uartx_parents,
326 			ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
327 			SPEAR320_UART4_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
328 			&_lock);
329 	clk_register_clkdev(clk, NULL, "a9200000.serial");
330 
331 	clk = clk_register_mux(NULL, "uart5_clk", uartx_parents,
332 			ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
333 			SPEAR320_UART5_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
334 			&_lock);
335 	clk_register_clkdev(clk, NULL, "60000000.serial");
336 
337 	clk = clk_register_mux(NULL, "uart6_clk", uartx_parents,
338 			ARRAY_SIZE(uartx_parents), 0, SPEAR320_EXT_CTRL_REG,
339 			SPEAR320_UART6_PCLK_SHIFT, SPEAR320_UARTX_PCLK_MASK, 0,
340 			&_lock);
341 	clk_register_clkdev(clk, NULL, "60100000.serial");
342 }
343 #else
344 static inline void spear320_clk_init(void) { }
345 #endif
346 
347 void __init spear3xx_clk_init(void)
348 {
349 	struct clk *clk, *clk1;
350 
351 	clk = clk_register_fixed_rate(NULL, "apb_pclk", NULL, CLK_IS_ROOT, 0);
352 	clk_register_clkdev(clk, "apb_pclk", NULL);
353 
354 	clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
355 			32000);
356 	clk_register_clkdev(clk, "osc_32k_clk", NULL);
357 
358 	clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, CLK_IS_ROOT,
359 			24000000);
360 	clk_register_clkdev(clk, "osc_24m_clk", NULL);
361 
362 	/* clock derived from 32 KHz osc clk */
363 	clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
364 			PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
365 	clk_register_clkdev(clk, NULL, "fc900000.rtc");
366 
367 	/* clock derived from 24 MHz osc clk */
368 	clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
369 			48000000);
370 	clk_register_clkdev(clk, "pll3_clk", NULL);
371 
372 	clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_24m_clk", 0, 1,
373 			1);
374 	clk_register_clkdev(clk, NULL, "fc880000.wdt");
375 
376 	clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL,
377 			"osc_24m_clk", 0, PLL1_CTR, PLL1_FRQ, pll_rtbl,
378 			ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
379 	clk_register_clkdev(clk, "vco1_clk", NULL);
380 	clk_register_clkdev(clk1, "pll1_clk", NULL);
381 
382 	clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL,
383 			"osc_24m_clk", 0, PLL2_CTR, PLL2_FRQ, pll_rtbl,
384 			ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
385 	clk_register_clkdev(clk, "vco2_clk", NULL);
386 	clk_register_clkdev(clk1, "pll2_clk", NULL);
387 
388 	/* clock derived from pll1 clk */
389 	clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk", 0, 1, 1);
390 	clk_register_clkdev(clk, "cpu_clk", NULL);
391 
392 	clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
393 			CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
394 			HCLK_RATIO_MASK, 0, &_lock);
395 	clk_register_clkdev(clk, "ahb_clk", NULL);
396 
397 	clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
398 			UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
399 			&_lock, &clk1);
400 	clk_register_clkdev(clk, "uart_syn_clk", NULL);
401 	clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
402 
403 	clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
404 			ARRAY_SIZE(uart0_parents), 0, PERIP_CLK_CFG,
405 			UART_CLK_SHIFT, UART_CLK_MASK, 0, &_lock);
406 	clk_register_clkdev(clk, "uart0_mclk", NULL);
407 
408 	clk = clk_register_gate(NULL, "uart0", "uart0_mclk", 0, PERIP1_CLK_ENB,
409 			UART_CLK_ENB, 0, &_lock);
410 	clk_register_clkdev(clk, NULL, "d0000000.serial");
411 
412 	clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk", 0,
413 			FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
414 			&_lock, &clk1);
415 	clk_register_clkdev(clk, "firda_syn_clk", NULL);
416 	clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
417 
418 	clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
419 			ARRAY_SIZE(firda_parents), 0, PERIP_CLK_CFG,
420 			FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0, &_lock);
421 	clk_register_clkdev(clk, "firda_mclk", NULL);
422 
423 	clk = clk_register_gate(NULL, "firda_clk", "firda_mclk", 0,
424 			PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0, &_lock);
425 	clk_register_clkdev(clk, NULL, "firda");
426 
427 	/* gpt clocks */
428 	clk_register_gpt("gpt0_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG, gpt_rtbl,
429 			ARRAY_SIZE(gpt_rtbl), &_lock);
430 	clk = clk_register_mux(NULL, "gpt0_clk", gpt0_parents,
431 			ARRAY_SIZE(gpt0_parents), 0, PERIP_CLK_CFG,
432 			GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
433 	clk_register_clkdev(clk, NULL, "gpt0");
434 
435 	clk_register_gpt("gpt1_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG, gpt_rtbl,
436 			ARRAY_SIZE(gpt_rtbl), &_lock);
437 	clk = clk_register_mux(NULL, "gpt1_mclk", gpt1_parents,
438 			ARRAY_SIZE(gpt1_parents), 0, PERIP_CLK_CFG,
439 			GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
440 	clk_register_clkdev(clk, "gpt1_mclk", NULL);
441 	clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
442 			PERIP1_CLK_ENB, GPT1_CLK_ENB, 0, &_lock);
443 	clk_register_clkdev(clk, NULL, "gpt1");
444 
445 	clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG, gpt_rtbl,
446 			ARRAY_SIZE(gpt_rtbl), &_lock);
447 	clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
448 			ARRAY_SIZE(gpt2_parents), 0, PERIP_CLK_CFG,
449 			GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
450 	clk_register_clkdev(clk, "gpt2_mclk", NULL);
451 	clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
452 			PERIP1_CLK_ENB, GPT2_CLK_ENB, 0, &_lock);
453 	clk_register_clkdev(clk, NULL, "gpt2");
454 
455 	/* general synths clocks */
456 	clk = clk_register_aux("gen0_syn_clk", "gen0_syn_gclk", "pll1_clk",
457 			0, GEN0_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
458 			&_lock, &clk1);
459 	clk_register_clkdev(clk, "gen0_syn_clk", NULL);
460 	clk_register_clkdev(clk1, "gen0_syn_gclk", NULL);
461 
462 	clk = clk_register_aux("gen1_syn_clk", "gen1_syn_gclk", "pll1_clk",
463 			0, GEN1_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
464 			&_lock, &clk1);
465 	clk_register_clkdev(clk, "gen1_syn_clk", NULL);
466 	clk_register_clkdev(clk1, "gen1_syn_gclk", NULL);
467 
468 	clk = clk_register_mux(NULL, "gen2_3_par_clk", gen2_3_parents,
469 			ARRAY_SIZE(gen2_3_parents), 0, CORE_CLK_CFG,
470 			GEN_SYNTH2_3_CLK_SHIFT, GEN_SYNTH2_3_CLK_MASK, 0,
471 			&_lock);
472 	clk_register_clkdev(clk, "gen2_3_par_clk", NULL);
473 
474 	clk = clk_register_aux("gen2_syn_clk", "gen2_syn_gclk",
475 			"gen2_3_par_clk", 0, GEN2_CLK_SYNT, NULL, aux_rtbl,
476 			ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
477 	clk_register_clkdev(clk, "gen2_syn_clk", NULL);
478 	clk_register_clkdev(clk1, "gen2_syn_gclk", NULL);
479 
480 	clk = clk_register_aux("gen3_syn_clk", "gen3_syn_gclk",
481 			"gen2_3_par_clk", 0, GEN3_CLK_SYNT, NULL, aux_rtbl,
482 			ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
483 	clk_register_clkdev(clk, "gen3_syn_clk", NULL);
484 	clk_register_clkdev(clk1, "gen3_syn_gclk", NULL);
485 
486 	/* clock derived from pll3 clk */
487 	clk = clk_register_gate(NULL, "usbh_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
488 			USBH_CLK_ENB, 0, &_lock);
489 	clk_register_clkdev(clk, "usbh_clk", NULL);
490 
491 	clk = clk_register_fixed_factor(NULL, "usbh.0_clk", "usbh_clk", 0, 1,
492 			1);
493 	clk_register_clkdev(clk, "usbh.0_clk", NULL);
494 
495 	clk = clk_register_fixed_factor(NULL, "usbh.1_clk", "usbh_clk", 0, 1,
496 			1);
497 	clk_register_clkdev(clk, "usbh.1_clk", NULL);
498 
499 	clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
500 			USBD_CLK_ENB, 0, &_lock);
501 	clk_register_clkdev(clk, NULL, "designware_udc");
502 
503 	/* clock derived from ahb clk */
504 	clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
505 			1);
506 	clk_register_clkdev(clk, "ahbmult2_clk", NULL);
507 
508 	clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
509 			ARRAY_SIZE(ddr_parents), 0, PLL_CLK_CFG, MCTR_CLK_SHIFT,
510 			MCTR_CLK_MASK, 0, &_lock);
511 	clk_register_clkdev(clk, "ddr_clk", NULL);
512 
513 	clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
514 			CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
515 			PCLK_RATIO_MASK, 0, &_lock);
516 	clk_register_clkdev(clk, "apb_clk", NULL);
517 
518 	clk = clk_register_gate(NULL, "amem_clk", "ahb_clk", 0, AMEM_CLK_CFG,
519 			AMEM_CLK_ENB, 0, &_lock);
520 	clk_register_clkdev(clk, "amem_clk", NULL);
521 
522 	clk = clk_register_gate(NULL, "c3_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
523 			C3_CLK_ENB, 0, &_lock);
524 	clk_register_clkdev(clk, NULL, "c3_clk");
525 
526 	clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
527 			DMA_CLK_ENB, 0, &_lock);
528 	clk_register_clkdev(clk, NULL, "fc400000.dma");
529 
530 	clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
531 			GMAC_CLK_ENB, 0, &_lock);
532 	clk_register_clkdev(clk, NULL, "e0800000.eth");
533 
534 	clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
535 			I2C_CLK_ENB, 0, &_lock);
536 	clk_register_clkdev(clk, NULL, "d0180000.i2c");
537 
538 	clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
539 			JPEG_CLK_ENB, 0, &_lock);
540 	clk_register_clkdev(clk, NULL, "jpeg");
541 
542 	clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
543 			SMI_CLK_ENB, 0, &_lock);
544 	clk_register_clkdev(clk, NULL, "fc000000.flash");
545 
546 	/* clock derived from apb clk */
547 	clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
548 			ADC_CLK_ENB, 0, &_lock);
549 	clk_register_clkdev(clk, NULL, "adc");
550 
551 	clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
552 			GPIO_CLK_ENB, 0, &_lock);
553 	clk_register_clkdev(clk, NULL, "fc980000.gpio");
554 
555 	clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
556 			SSP_CLK_ENB, 0, &_lock);
557 	clk_register_clkdev(clk, NULL, "d0100000.spi");
558 
559 	/* RAS clk enable */
560 	clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0, RAS_CLK_ENB,
561 			RAS_AHB_CLK_ENB, 0, &_lock);
562 	clk_register_clkdev(clk, "ras_ahb_clk", NULL);
563 
564 	clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0, RAS_CLK_ENB,
565 			RAS_APB_CLK_ENB, 0, &_lock);
566 	clk_register_clkdev(clk, "ras_apb_clk", NULL);
567 
568 	clk = clk_register_gate(NULL, "ras_32k_clk", "osc_32k_clk", 0,
569 			RAS_CLK_ENB, RAS_32K_CLK_ENB, 0, &_lock);
570 	clk_register_clkdev(clk, "ras_32k_clk", NULL);
571 
572 	clk = clk_register_gate(NULL, "ras_24m_clk", "osc_24m_clk", 0,
573 			RAS_CLK_ENB, RAS_24M_CLK_ENB, 0, &_lock);
574 	clk_register_clkdev(clk, "ras_24m_clk", NULL);
575 
576 	clk = clk_register_gate(NULL, "ras_pll1_clk", "pll1_clk", 0,
577 			RAS_CLK_ENB, RAS_PLL1_CLK_ENB, 0, &_lock);
578 	clk_register_clkdev(clk, "ras_pll1_clk", NULL);
579 
580 	clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
581 			RAS_CLK_ENB, RAS_PLL2_CLK_ENB, 0, &_lock);
582 	clk_register_clkdev(clk, "ras_pll2_clk", NULL);
583 
584 	clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
585 			RAS_CLK_ENB, RAS_48M_CLK_ENB, 0, &_lock);
586 	clk_register_clkdev(clk, "ras_pll3_clk", NULL);
587 
588 	clk = clk_register_gate(NULL, "ras_syn0_gclk", "gen0_syn_gclk", 0,
589 			RAS_CLK_ENB, RAS_SYNT0_CLK_ENB, 0, &_lock);
590 	clk_register_clkdev(clk, "ras_syn0_gclk", NULL);
591 
592 	clk = clk_register_gate(NULL, "ras_syn1_gclk", "gen1_syn_gclk", 0,
593 			RAS_CLK_ENB, RAS_SYNT1_CLK_ENB, 0, &_lock);
594 	clk_register_clkdev(clk, "ras_syn1_gclk", NULL);
595 
596 	clk = clk_register_gate(NULL, "ras_syn2_gclk", "gen2_syn_gclk", 0,
597 			RAS_CLK_ENB, RAS_SYNT2_CLK_ENB, 0, &_lock);
598 	clk_register_clkdev(clk, "ras_syn2_gclk", NULL);
599 
600 	clk = clk_register_gate(NULL, "ras_syn3_gclk", "gen3_syn_gclk", 0,
601 			RAS_CLK_ENB, RAS_SYNT3_CLK_ENB, 0, &_lock);
602 	clk_register_clkdev(clk, "ras_syn3_gclk", NULL);
603 
604 	if (of_machine_is_compatible("st,spear300"))
605 		spear300_clk_init();
606 	else if (of_machine_is_compatible("st,spear310"))
607 		spear310_clk_init();
608 	else if (of_machine_is_compatible("st,spear320"))
609 		spear320_clk_init();
610 }
611