xref: /linux/drivers/clk/spear/spear1310_clock.c (revision a1c613ae4c322ddd58d5a8539dbfba2a0380a8c0)
1*3bb16560SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
20b928af1SViresh Kumar /*
30b928af1SViresh Kumar  * arch/arm/mach-spear13xx/spear1310_clock.c
40b928af1SViresh Kumar  *
50b928af1SViresh Kumar  * SPEAr1310 machine clock framework source file
60b928af1SViresh Kumar  *
70b928af1SViresh Kumar  * Copyright (C) 2012 ST Microelectronics
8da89947bSViresh Kumar  * Viresh Kumar <vireshk@kernel.org>
90b928af1SViresh Kumar  */
100b928af1SViresh Kumar 
110b928af1SViresh Kumar #include <linux/clkdev.h>
12f2ad937bSLee Jones #include <linux/clk/spear.h>
130b928af1SViresh Kumar #include <linux/err.h>
140b928af1SViresh Kumar #include <linux/io.h>
150b928af1SViresh Kumar #include <linux/spinlock_types.h>
160b928af1SViresh Kumar #include "clk.h"
170b928af1SViresh Kumar 
180b928af1SViresh Kumar /* PLL related registers and bit values */
19d9909ebeSArnd Bergmann #define SPEAR1310_PLL_CFG			(misc_base + 0x210)
200b928af1SViresh Kumar 	/* PLL_CFG bit values */
210b928af1SViresh Kumar 	#define SPEAR1310_CLCD_SYNT_CLK_MASK		1
220b928af1SViresh Kumar 	#define SPEAR1310_CLCD_SYNT_CLK_SHIFT		31
230b928af1SViresh Kumar 	#define SPEAR1310_RAS_SYNT2_3_CLK_MASK		2
240b928af1SViresh Kumar 	#define SPEAR1310_RAS_SYNT2_3_CLK_SHIFT		29
250b928af1SViresh Kumar 	#define SPEAR1310_RAS_SYNT_CLK_MASK		2
260b928af1SViresh Kumar 	#define SPEAR1310_RAS_SYNT0_1_CLK_SHIFT		27
270b928af1SViresh Kumar 	#define SPEAR1310_PLL_CLK_MASK			2
280b928af1SViresh Kumar 	#define SPEAR1310_PLL3_CLK_SHIFT		24
290b928af1SViresh Kumar 	#define SPEAR1310_PLL2_CLK_SHIFT		22
300b928af1SViresh Kumar 	#define SPEAR1310_PLL1_CLK_SHIFT		20
310b928af1SViresh Kumar 
32d9909ebeSArnd Bergmann #define SPEAR1310_PLL1_CTR			(misc_base + 0x214)
33d9909ebeSArnd Bergmann #define SPEAR1310_PLL1_FRQ			(misc_base + 0x218)
34d9909ebeSArnd Bergmann #define SPEAR1310_PLL2_CTR			(misc_base + 0x220)
35d9909ebeSArnd Bergmann #define SPEAR1310_PLL2_FRQ			(misc_base + 0x224)
36d9909ebeSArnd Bergmann #define SPEAR1310_PLL3_CTR			(misc_base + 0x22C)
37d9909ebeSArnd Bergmann #define SPEAR1310_PLL3_FRQ			(misc_base + 0x230)
38d9909ebeSArnd Bergmann #define SPEAR1310_PLL4_CTR			(misc_base + 0x238)
39d9909ebeSArnd Bergmann #define SPEAR1310_PLL4_FRQ			(misc_base + 0x23C)
40d9909ebeSArnd Bergmann #define SPEAR1310_PERIP_CLK_CFG			(misc_base + 0x244)
410b928af1SViresh Kumar 	/* PERIP_CLK_CFG bit values */
420b928af1SViresh Kumar 	#define SPEAR1310_GPT_OSC24_VAL			0
430b928af1SViresh Kumar 	#define SPEAR1310_GPT_APB_VAL			1
440b928af1SViresh Kumar 	#define SPEAR1310_GPT_CLK_MASK			1
450b928af1SViresh Kumar 	#define SPEAR1310_GPT3_CLK_SHIFT		11
460b928af1SViresh Kumar 	#define SPEAR1310_GPT2_CLK_SHIFT		10
470b928af1SViresh Kumar 	#define SPEAR1310_GPT1_CLK_SHIFT		9
480b928af1SViresh Kumar 	#define SPEAR1310_GPT0_CLK_SHIFT		8
490b928af1SViresh Kumar 	#define SPEAR1310_UART_CLK_PLL5_VAL		0
500b928af1SViresh Kumar 	#define SPEAR1310_UART_CLK_OSC24_VAL		1
510b928af1SViresh Kumar 	#define SPEAR1310_UART_CLK_SYNT_VAL		2
520b928af1SViresh Kumar 	#define SPEAR1310_UART_CLK_MASK			2
530b928af1SViresh Kumar 	#define SPEAR1310_UART_CLK_SHIFT		4
540b928af1SViresh Kumar 
550b928af1SViresh Kumar 	#define SPEAR1310_AUX_CLK_PLL5_VAL		0
560b928af1SViresh Kumar 	#define SPEAR1310_AUX_CLK_SYNT_VAL		1
570b928af1SViresh Kumar 	#define SPEAR1310_CLCD_CLK_MASK			2
580b928af1SViresh Kumar 	#define SPEAR1310_CLCD_CLK_SHIFT		2
590b928af1SViresh Kumar 	#define SPEAR1310_C3_CLK_MASK			1
600b928af1SViresh Kumar 	#define SPEAR1310_C3_CLK_SHIFT			1
610b928af1SViresh Kumar 
62d9909ebeSArnd Bergmann #define SPEAR1310_GMAC_CLK_CFG			(misc_base + 0x248)
630b928af1SViresh Kumar 	#define SPEAR1310_GMAC_PHY_IF_SEL_MASK		3
640b928af1SViresh Kumar 	#define SPEAR1310_GMAC_PHY_IF_SEL_SHIFT		4
650b928af1SViresh Kumar 	#define SPEAR1310_GMAC_PHY_CLK_MASK		1
660b928af1SViresh Kumar 	#define SPEAR1310_GMAC_PHY_CLK_SHIFT		3
670b928af1SViresh Kumar 	#define SPEAR1310_GMAC_PHY_INPUT_CLK_MASK	2
680b928af1SViresh Kumar 	#define SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT	1
690b928af1SViresh Kumar 
70d9909ebeSArnd Bergmann #define SPEAR1310_I2S_CLK_CFG			(misc_base + 0x24C)
710b928af1SViresh Kumar 	/* I2S_CLK_CFG register mask */
720b928af1SViresh Kumar 	#define SPEAR1310_I2S_SCLK_X_MASK		0x1F
730b928af1SViresh Kumar 	#define SPEAR1310_I2S_SCLK_X_SHIFT		27
740b928af1SViresh Kumar 	#define SPEAR1310_I2S_SCLK_Y_MASK		0x1F
750b928af1SViresh Kumar 	#define SPEAR1310_I2S_SCLK_Y_SHIFT		22
760b928af1SViresh Kumar 	#define SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT		21
770b928af1SViresh Kumar 	#define SPEAR1310_I2S_SCLK_SYNTH_ENB		20
780b928af1SViresh Kumar 	#define SPEAR1310_I2S_PRS1_CLK_X_MASK		0xFF
790b928af1SViresh Kumar 	#define SPEAR1310_I2S_PRS1_CLK_X_SHIFT		12
800b928af1SViresh Kumar 	#define SPEAR1310_I2S_PRS1_CLK_Y_MASK		0xFF
810b928af1SViresh Kumar 	#define SPEAR1310_I2S_PRS1_CLK_Y_SHIFT		4
820b928af1SViresh Kumar 	#define SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT		3
830b928af1SViresh Kumar 	#define SPEAR1310_I2S_REF_SEL_MASK		1
840b928af1SViresh Kumar 	#define SPEAR1310_I2S_REF_SHIFT			2
850b928af1SViresh Kumar 	#define SPEAR1310_I2S_SRC_CLK_MASK		2
860b928af1SViresh Kumar 	#define SPEAR1310_I2S_SRC_CLK_SHIFT		0
870b928af1SViresh Kumar 
88d9909ebeSArnd Bergmann #define SPEAR1310_C3_CLK_SYNT			(misc_base + 0x250)
89d9909ebeSArnd Bergmann #define SPEAR1310_UART_CLK_SYNT			(misc_base + 0x254)
90d9909ebeSArnd Bergmann #define SPEAR1310_GMAC_CLK_SYNT			(misc_base + 0x258)
91d9909ebeSArnd Bergmann #define SPEAR1310_SDHCI_CLK_SYNT		(misc_base + 0x25C)
92d9909ebeSArnd Bergmann #define SPEAR1310_CFXD_CLK_SYNT			(misc_base + 0x260)
93d9909ebeSArnd Bergmann #define SPEAR1310_ADC_CLK_SYNT			(misc_base + 0x264)
94d9909ebeSArnd Bergmann #define SPEAR1310_AMBA_CLK_SYNT			(misc_base + 0x268)
95d9909ebeSArnd Bergmann #define SPEAR1310_CLCD_CLK_SYNT			(misc_base + 0x270)
96d9909ebeSArnd Bergmann #define SPEAR1310_RAS_CLK_SYNT0			(misc_base + 0x280)
97d9909ebeSArnd Bergmann #define SPEAR1310_RAS_CLK_SYNT1			(misc_base + 0x288)
98d9909ebeSArnd Bergmann #define SPEAR1310_RAS_CLK_SYNT2			(misc_base + 0x290)
99d9909ebeSArnd Bergmann #define SPEAR1310_RAS_CLK_SYNT3			(misc_base + 0x298)
1000b928af1SViresh Kumar 	/* Check Fractional synthesizer reg masks */
1010b928af1SViresh Kumar 
102d9909ebeSArnd Bergmann #define SPEAR1310_PERIP1_CLK_ENB		(misc_base + 0x300)
1030b928af1SViresh Kumar 	/* PERIP1_CLK_ENB register masks */
1040b928af1SViresh Kumar 	#define SPEAR1310_RTC_CLK_ENB			31
1050b928af1SViresh Kumar 	#define SPEAR1310_ADC_CLK_ENB			30
1060b928af1SViresh Kumar 	#define SPEAR1310_C3_CLK_ENB			29
1070b928af1SViresh Kumar 	#define SPEAR1310_JPEG_CLK_ENB			28
1080b928af1SViresh Kumar 	#define SPEAR1310_CLCD_CLK_ENB			27
1090b928af1SViresh Kumar 	#define SPEAR1310_DMA_CLK_ENB			25
1100b928af1SViresh Kumar 	#define SPEAR1310_GPIO1_CLK_ENB			24
1110b928af1SViresh Kumar 	#define SPEAR1310_GPIO0_CLK_ENB			23
1120b928af1SViresh Kumar 	#define SPEAR1310_GPT1_CLK_ENB			22
1130b928af1SViresh Kumar 	#define SPEAR1310_GPT0_CLK_ENB			21
1140b928af1SViresh Kumar 	#define SPEAR1310_I2S0_CLK_ENB			20
1150b928af1SViresh Kumar 	#define SPEAR1310_I2S1_CLK_ENB			19
1160b928af1SViresh Kumar 	#define SPEAR1310_I2C0_CLK_ENB			18
1170b928af1SViresh Kumar 	#define SPEAR1310_SSP_CLK_ENB			17
1180b928af1SViresh Kumar 	#define SPEAR1310_UART_CLK_ENB			15
1190b928af1SViresh Kumar 	#define SPEAR1310_PCIE_SATA_2_CLK_ENB		14
1200b928af1SViresh Kumar 	#define SPEAR1310_PCIE_SATA_1_CLK_ENB		13
1210b928af1SViresh Kumar 	#define SPEAR1310_PCIE_SATA_0_CLK_ENB		12
1220b928af1SViresh Kumar 	#define SPEAR1310_UOC_CLK_ENB			11
1230b928af1SViresh Kumar 	#define SPEAR1310_UHC1_CLK_ENB			10
1240b928af1SViresh Kumar 	#define SPEAR1310_UHC0_CLK_ENB			9
1250b928af1SViresh Kumar 	#define SPEAR1310_GMAC_CLK_ENB			8
1260b928af1SViresh Kumar 	#define SPEAR1310_CFXD_CLK_ENB			7
1270b928af1SViresh Kumar 	#define SPEAR1310_SDHCI_CLK_ENB			6
1280b928af1SViresh Kumar 	#define SPEAR1310_SMI_CLK_ENB			5
1290b928af1SViresh Kumar 	#define SPEAR1310_FSMC_CLK_ENB			4
1300b928af1SViresh Kumar 	#define SPEAR1310_SYSRAM0_CLK_ENB		3
1310b928af1SViresh Kumar 	#define SPEAR1310_SYSRAM1_CLK_ENB		2
1320b928af1SViresh Kumar 	#define SPEAR1310_SYSROM_CLK_ENB		1
1330b928af1SViresh Kumar 	#define SPEAR1310_BUS_CLK_ENB			0
1340b928af1SViresh Kumar 
135d9909ebeSArnd Bergmann #define SPEAR1310_PERIP2_CLK_ENB		(misc_base + 0x304)
1360b928af1SViresh Kumar 	/* PERIP2_CLK_ENB register masks */
1370b928af1SViresh Kumar 	#define SPEAR1310_THSENS_CLK_ENB		8
1380b928af1SViresh Kumar 	#define SPEAR1310_I2S_REF_PAD_CLK_ENB		7
1390b928af1SViresh Kumar 	#define SPEAR1310_ACP_CLK_ENB			6
1400b928af1SViresh Kumar 	#define SPEAR1310_GPT3_CLK_ENB			5
1410b928af1SViresh Kumar 	#define SPEAR1310_GPT2_CLK_ENB			4
1420b928af1SViresh Kumar 	#define SPEAR1310_KBD_CLK_ENB			3
1430b928af1SViresh Kumar 	#define SPEAR1310_CPU_DBG_CLK_ENB		2
1440b928af1SViresh Kumar 	#define SPEAR1310_DDR_CORE_CLK_ENB		1
1450b928af1SViresh Kumar 	#define SPEAR1310_DDR_CTRL_CLK_ENB		0
1460b928af1SViresh Kumar 
147d9909ebeSArnd Bergmann #define SPEAR1310_RAS_CLK_ENB			(misc_base + 0x310)
1480b928af1SViresh Kumar 	/* RAS_CLK_ENB register masks */
1490b928af1SViresh Kumar 	#define SPEAR1310_SYNT3_CLK_ENB			17
1500b928af1SViresh Kumar 	#define SPEAR1310_SYNT2_CLK_ENB			16
1510b928af1SViresh Kumar 	#define SPEAR1310_SYNT1_CLK_ENB			15
1520b928af1SViresh Kumar 	#define SPEAR1310_SYNT0_CLK_ENB			14
1530b928af1SViresh Kumar 	#define SPEAR1310_PCLK3_CLK_ENB			13
1540b928af1SViresh Kumar 	#define SPEAR1310_PCLK2_CLK_ENB			12
1550b928af1SViresh Kumar 	#define SPEAR1310_PCLK1_CLK_ENB			11
1560b928af1SViresh Kumar 	#define SPEAR1310_PCLK0_CLK_ENB			10
1570b928af1SViresh Kumar 	#define SPEAR1310_PLL3_CLK_ENB			9
1580b928af1SViresh Kumar 	#define SPEAR1310_PLL2_CLK_ENB			8
1590b928af1SViresh Kumar 	#define SPEAR1310_C125M_PAD_CLK_ENB		7
1600b928af1SViresh Kumar 	#define SPEAR1310_C30M_CLK_ENB			6
1610b928af1SViresh Kumar 	#define SPEAR1310_C48M_CLK_ENB			5
1620b928af1SViresh Kumar 	#define SPEAR1310_OSC_25M_CLK_ENB		4
1630b928af1SViresh Kumar 	#define SPEAR1310_OSC_32K_CLK_ENB		3
1640b928af1SViresh Kumar 	#define SPEAR1310_OSC_24M_CLK_ENB		2
1650b928af1SViresh Kumar 	#define SPEAR1310_PCLK_CLK_ENB			1
1660b928af1SViresh Kumar 	#define SPEAR1310_ACLK_CLK_ENB			0
1670b928af1SViresh Kumar 
1680b928af1SViresh Kumar /* RAS Area Control Register */
169d9909ebeSArnd Bergmann #define SPEAR1310_RAS_CTRL_REG0			(ras_base + 0x000)
1700b928af1SViresh Kumar 	#define SPEAR1310_SSP1_CLK_MASK			3
1710b928af1SViresh Kumar 	#define SPEAR1310_SSP1_CLK_SHIFT		26
1720b928af1SViresh Kumar 	#define SPEAR1310_TDM_CLK_MASK			1
1730b928af1SViresh Kumar 	#define SPEAR1310_TDM2_CLK_SHIFT		24
1740b928af1SViresh Kumar 	#define SPEAR1310_TDM1_CLK_SHIFT		23
1750b928af1SViresh Kumar 	#define SPEAR1310_I2C_CLK_MASK			1
1760b928af1SViresh Kumar 	#define SPEAR1310_I2C7_CLK_SHIFT		22
1770b928af1SViresh Kumar 	#define SPEAR1310_I2C6_CLK_SHIFT		21
1780b928af1SViresh Kumar 	#define SPEAR1310_I2C5_CLK_SHIFT		20
1790b928af1SViresh Kumar 	#define SPEAR1310_I2C4_CLK_SHIFT		19
1800b928af1SViresh Kumar 	#define SPEAR1310_I2C3_CLK_SHIFT		18
1810b928af1SViresh Kumar 	#define SPEAR1310_I2C2_CLK_SHIFT		17
1820b928af1SViresh Kumar 	#define SPEAR1310_I2C1_CLK_SHIFT		16
1830b928af1SViresh Kumar 	#define SPEAR1310_GPT64_CLK_MASK		1
1840b928af1SViresh Kumar 	#define SPEAR1310_GPT64_CLK_SHIFT		15
1850b928af1SViresh Kumar 	#define SPEAR1310_RAS_UART_CLK_MASK		1
1860b928af1SViresh Kumar 	#define SPEAR1310_UART5_CLK_SHIFT		14
1870b928af1SViresh Kumar 	#define SPEAR1310_UART4_CLK_SHIFT		13
1880b928af1SViresh Kumar 	#define SPEAR1310_UART3_CLK_SHIFT		12
1890b928af1SViresh Kumar 	#define SPEAR1310_UART2_CLK_SHIFT		11
1900b928af1SViresh Kumar 	#define SPEAR1310_UART1_CLK_SHIFT		10
1910b928af1SViresh Kumar 	#define SPEAR1310_PCI_CLK_MASK			1
1920b928af1SViresh Kumar 	#define SPEAR1310_PCI_CLK_SHIFT			0
1930b928af1SViresh Kumar 
194d9909ebeSArnd Bergmann #define SPEAR1310_RAS_CTRL_REG1			(ras_base + 0x004)
1950b928af1SViresh Kumar 	#define SPEAR1310_PHY_CLK_MASK			0x3
1960b928af1SViresh Kumar 	#define SPEAR1310_RMII_PHY_CLK_SHIFT		0
1970b928af1SViresh Kumar 	#define SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT	2
1980b928af1SViresh Kumar 
199d9909ebeSArnd Bergmann #define SPEAR1310_RAS_SW_CLK_CTRL		(ras_base + 0x0148)
2000b928af1SViresh Kumar 	#define SPEAR1310_CAN1_CLK_ENB			25
2010b928af1SViresh Kumar 	#define SPEAR1310_CAN0_CLK_ENB			24
2020b928af1SViresh Kumar 	#define SPEAR1310_GPT64_CLK_ENB			23
2030b928af1SViresh Kumar 	#define SPEAR1310_SSP1_CLK_ENB			22
2040b928af1SViresh Kumar 	#define SPEAR1310_I2C7_CLK_ENB			21
2050b928af1SViresh Kumar 	#define SPEAR1310_I2C6_CLK_ENB			20
2060b928af1SViresh Kumar 	#define SPEAR1310_I2C5_CLK_ENB			19
2070b928af1SViresh Kumar 	#define SPEAR1310_I2C4_CLK_ENB			18
2080b928af1SViresh Kumar 	#define SPEAR1310_I2C3_CLK_ENB			17
2090b928af1SViresh Kumar 	#define SPEAR1310_I2C2_CLK_ENB			16
2100b928af1SViresh Kumar 	#define SPEAR1310_I2C1_CLK_ENB			15
2110b928af1SViresh Kumar 	#define SPEAR1310_UART5_CLK_ENB			14
2120b928af1SViresh Kumar 	#define SPEAR1310_UART4_CLK_ENB			13
2130b928af1SViresh Kumar 	#define SPEAR1310_UART3_CLK_ENB			12
2140b928af1SViresh Kumar 	#define SPEAR1310_UART2_CLK_ENB			11
2150b928af1SViresh Kumar 	#define SPEAR1310_UART1_CLK_ENB			10
2160b928af1SViresh Kumar 	#define SPEAR1310_RS485_1_CLK_ENB		9
2170b928af1SViresh Kumar 	#define SPEAR1310_RS485_0_CLK_ENB		8
2180b928af1SViresh Kumar 	#define SPEAR1310_TDM2_CLK_ENB			7
2190b928af1SViresh Kumar 	#define SPEAR1310_TDM1_CLK_ENB			6
2200b928af1SViresh Kumar 	#define SPEAR1310_PCI_CLK_ENB			5
2210b928af1SViresh Kumar 	#define SPEAR1310_GMII_CLK_ENB			4
2220b928af1SViresh Kumar 	#define SPEAR1310_MII2_CLK_ENB			3
2230b928af1SViresh Kumar 	#define SPEAR1310_MII1_CLK_ENB			2
2240b928af1SViresh Kumar 	#define SPEAR1310_MII0_CLK_ENB			1
2250b928af1SViresh Kumar 	#define SPEAR1310_ESRAM_CLK_ENB			0
2260b928af1SViresh Kumar 
2270b928af1SViresh Kumar static DEFINE_SPINLOCK(_lock);
2280b928af1SViresh Kumar 
2290b928af1SViresh Kumar /* pll rate configuration table, in ascending order of rates */
2300b928af1SViresh Kumar static struct pll_rate_tbl pll_rtbl[] = {
2310b928af1SViresh Kumar 	/* PCLK 24MHz */
2320b928af1SViresh Kumar 	{.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
2330b928af1SViresh Kumar 	{.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
2340b928af1SViresh Kumar 	{.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
2350b928af1SViresh Kumar 	{.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
2360b928af1SViresh Kumar 	{.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
2370b928af1SViresh Kumar 	{.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
2380b928af1SViresh Kumar 	{.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
2390b928af1SViresh Kumar };
2400b928af1SViresh Kumar 
2410b928af1SViresh Kumar /* vco-pll4 rate configuration table, in ascending order of rates */
2420b928af1SViresh Kumar static struct pll_rate_tbl pll4_rtbl[] = {
2430b928af1SViresh Kumar 	{.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
2440b928af1SViresh Kumar 	{.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x2}, /* vco 1328, pll 332 MHz */
2450b928af1SViresh Kumar 	{.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x2}, /* vco 1600, pll 400 MHz */
2460b928af1SViresh Kumar 	{.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
2470b928af1SViresh Kumar };
2480b928af1SViresh Kumar 
2490b928af1SViresh Kumar /* aux rate configuration table, in ascending order of rates */
2500b928af1SViresh Kumar static struct aux_rate_tbl aux_rtbl[] = {
2510b928af1SViresh Kumar 	/* For VCO1div2 = 500 MHz */
2520b928af1SViresh Kumar 	{.xscale = 10, .yscale = 204, .eq = 0}, /* 12.29 MHz */
2530b928af1SViresh Kumar 	{.xscale = 4, .yscale = 21, .eq = 0}, /* 48 MHz */
2540b928af1SViresh Kumar 	{.xscale = 2, .yscale = 6, .eq = 0}, /* 83 MHz */
2550b928af1SViresh Kumar 	{.xscale = 2, .yscale = 4, .eq = 0}, /* 125 MHz */
2560b928af1SViresh Kumar 	{.xscale = 1, .yscale = 3, .eq = 1}, /* 166 MHz */
2570b928af1SViresh Kumar 	{.xscale = 1, .yscale = 2, .eq = 1}, /* 250 MHz */
2580b928af1SViresh Kumar };
2590b928af1SViresh Kumar 
2600b928af1SViresh Kumar /* gmac rate configuration table, in ascending order of rates */
2610b928af1SViresh Kumar static struct aux_rate_tbl gmac_rtbl[] = {
2620b928af1SViresh Kumar 	/* For gmac phy input clk */
2630b928af1SViresh Kumar 	{.xscale = 2, .yscale = 6, .eq = 0}, /* divided by 6 */
2640b928af1SViresh Kumar 	{.xscale = 2, .yscale = 4, .eq = 0}, /* divided by 4 */
2650b928af1SViresh Kumar 	{.xscale = 1, .yscale = 3, .eq = 1}, /* divided by 3 */
2660b928af1SViresh Kumar 	{.xscale = 1, .yscale = 2, .eq = 1}, /* divided by 2 */
2670b928af1SViresh Kumar };
2680b928af1SViresh Kumar 
2690b928af1SViresh Kumar /* clcd rate configuration table, in ascending order of rates */
2700b928af1SViresh Kumar static struct frac_rate_tbl clcd_rtbl[] = {
2710b928af1SViresh Kumar 	{.div = 0x14000}, /* 25 Mhz , for vc01div4 = 250 MHz*/
2720b928af1SViresh Kumar 	{.div = 0x1284B}, /* 27 Mhz , for vc01div4 = 250 MHz*/
2730b928af1SViresh Kumar 	{.div = 0x0D8D3}, /* 58 Mhz , for vco1div4 = 393 MHz */
2740b928af1SViresh Kumar 	{.div = 0x0B72C}, /* 58 Mhz , for vco1div4 = 332 MHz */
2750b928af1SViresh Kumar 	{.div = 0x089EE}, /* 58 Mhz , for vc01div4 = 250 MHz*/
2760b928af1SViresh Kumar 	{.div = 0x06f1C}, /* 72 Mhz , for vc01div4 = 250 MHz*/
2770b928af1SViresh Kumar 	{.div = 0x06E58}, /* 58 Mhz , for vco1div4 = 200 MHz */
2780b928af1SViresh Kumar 	{.div = 0x06c1B}, /* 74 Mhz , for vc01div4 = 250 MHz*/
2790b928af1SViresh Kumar 	{.div = 0x04A12}, /* 108 Mhz , for vc01div4 = 250 MHz*/
2800b928af1SViresh Kumar 	{.div = 0x0378E}, /* 144 Mhz , for vc01div4 = 250 MHz*/
2810b928af1SViresh Kumar };
2820b928af1SViresh Kumar 
2830b928af1SViresh Kumar /* i2s prescaler1 masks */
28437d2f45dSBhumika Goyal static const struct aux_clk_masks i2s_prs1_masks = {
2850b928af1SViresh Kumar 	.eq_sel_mask = AUX_EQ_SEL_MASK,
2860b928af1SViresh Kumar 	.eq_sel_shift = SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT,
2870b928af1SViresh Kumar 	.eq1_mask = AUX_EQ1_SEL,
2880b928af1SViresh Kumar 	.eq2_mask = AUX_EQ2_SEL,
2890b928af1SViresh Kumar 	.xscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_X_MASK,
2900b928af1SViresh Kumar 	.xscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_X_SHIFT,
2910b928af1SViresh Kumar 	.yscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_Y_MASK,
2920b928af1SViresh Kumar 	.yscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_Y_SHIFT,
2930b928af1SViresh Kumar };
2940b928af1SViresh Kumar 
2950b928af1SViresh Kumar /* i2s sclk (bit clock) syynthesizers masks */
2960b928af1SViresh Kumar static struct aux_clk_masks i2s_sclk_masks = {
2970b928af1SViresh Kumar 	.eq_sel_mask = AUX_EQ_SEL_MASK,
2980b928af1SViresh Kumar 	.eq_sel_shift = SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT,
2990b928af1SViresh Kumar 	.eq1_mask = AUX_EQ1_SEL,
3000b928af1SViresh Kumar 	.eq2_mask = AUX_EQ2_SEL,
3010b928af1SViresh Kumar 	.xscale_sel_mask = SPEAR1310_I2S_SCLK_X_MASK,
3020b928af1SViresh Kumar 	.xscale_sel_shift = SPEAR1310_I2S_SCLK_X_SHIFT,
3030b928af1SViresh Kumar 	.yscale_sel_mask = SPEAR1310_I2S_SCLK_Y_MASK,
3040b928af1SViresh Kumar 	.yscale_sel_shift = SPEAR1310_I2S_SCLK_Y_SHIFT,
3050b928af1SViresh Kumar 	.enable_bit = SPEAR1310_I2S_SCLK_SYNTH_ENB,
3060b928af1SViresh Kumar };
3070b928af1SViresh Kumar 
3080b928af1SViresh Kumar /* i2s prs1 aux rate configuration table, in ascending order of rates */
3090b928af1SViresh Kumar static struct aux_rate_tbl i2s_prs1_rtbl[] = {
3100b928af1SViresh Kumar 	/* For parent clk = 49.152 MHz */
311ef0fd0a2SDeepak Sikri 	{.xscale = 1, .yscale = 12, .eq = 0}, /* 2.048 MHz, smp freq = 8Khz */
312ef0fd0a2SDeepak Sikri 	{.xscale = 11, .yscale = 96, .eq = 0}, /* 2.816 MHz, smp freq = 11Khz */
313ef0fd0a2SDeepak Sikri 	{.xscale = 1, .yscale = 6, .eq = 0}, /* 4.096 MHz, smp freq = 16Khz */
314ef0fd0a2SDeepak Sikri 	{.xscale = 11, .yscale = 48, .eq = 0}, /* 5.632 MHz, smp freq = 22Khz */
315ef0fd0a2SDeepak Sikri 
316ef0fd0a2SDeepak Sikri 	/*
317ef0fd0a2SDeepak Sikri 	 * with parent clk = 49.152, freq gen is 8.192 MHz, smp freq = 32Khz
318ef0fd0a2SDeepak Sikri 	 * with parent clk = 12.288, freq gen is 2.048 MHz, smp freq = 8Khz
319ef0fd0a2SDeepak Sikri 	 */
320ef0fd0a2SDeepak Sikri 	{.xscale = 1, .yscale = 3, .eq = 0},
321ef0fd0a2SDeepak Sikri 
322ef0fd0a2SDeepak Sikri 	/* For parent clk = 49.152 MHz */
323ef0fd0a2SDeepak Sikri 	{.xscale = 17, .yscale = 37, .eq = 0}, /* 11.289 MHz, smp freq = 44Khz*/
324ef0fd0a2SDeepak Sikri 
3250b928af1SViresh Kumar 	{.xscale = 1, .yscale = 2, .eq = 0}, /* 12.288 MHz */
3260b928af1SViresh Kumar };
3270b928af1SViresh Kumar 
3280b928af1SViresh Kumar /* i2s sclk aux rate configuration table, in ascending order of rates */
3290b928af1SViresh Kumar static struct aux_rate_tbl i2s_sclk_rtbl[] = {
3300b928af1SViresh Kumar 	/* For i2s_ref_clk = 12.288MHz */
3310b928af1SViresh Kumar 	{.xscale = 1, .yscale = 4, .eq = 0}, /* 1.53 MHz */
3320b928af1SViresh Kumar 	{.xscale = 1, .yscale = 2, .eq = 0}, /* 3.07 Mhz */
3330b928af1SViresh Kumar };
3340b928af1SViresh Kumar 
3350b928af1SViresh Kumar /* adc rate configuration table, in ascending order of rates */
3360b928af1SViresh Kumar /* possible adc range is 2.5 MHz to 20 MHz. */
3370b928af1SViresh Kumar static struct aux_rate_tbl adc_rtbl[] = {
3380b928af1SViresh Kumar 	/* For ahb = 166.67 MHz */
3390b928af1SViresh Kumar 	{.xscale = 1, .yscale = 31, .eq = 0}, /* 2.68 MHz */
3400b928af1SViresh Kumar 	{.xscale = 2, .yscale = 21, .eq = 0}, /* 7.94 MHz */
3410b928af1SViresh Kumar 	{.xscale = 4, .yscale = 21, .eq = 0}, /* 15.87 MHz */
3420b928af1SViresh Kumar 	{.xscale = 10, .yscale = 42, .eq = 0}, /* 19.84 MHz */
3430b928af1SViresh Kumar };
3440b928af1SViresh Kumar 
3450b928af1SViresh Kumar /* General synth rate configuration table, in ascending order of rates */
3460b928af1SViresh Kumar static struct frac_rate_tbl gen_rtbl[] = {
3470b928af1SViresh Kumar 	/* For vco1div4 = 250 MHz */
3480b928af1SViresh Kumar 	{.div = 0x14000}, /* 25 MHz */
3490b928af1SViresh Kumar 	{.div = 0x0A000}, /* 50 MHz */
3500b928af1SViresh Kumar 	{.div = 0x05000}, /* 100 MHz */
3510b928af1SViresh Kumar 	{.div = 0x02000}, /* 250 MHz */
3520b928af1SViresh Kumar };
3530b928af1SViresh Kumar 
3540b928af1SViresh Kumar /* clock parents */
3550b928af1SViresh Kumar static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", };
3560b928af1SViresh Kumar static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", };
357e28f1aa1SVipul Kumar Samar static const char *uart0_parents[] = { "pll5_clk", "uart_syn_gclk", };
358e28f1aa1SVipul Kumar Samar static const char *c3_parents[] = { "pll5_clk", "c3_syn_gclk", };
359e28f1aa1SVipul Kumar Samar static const char *gmac_phy_input_parents[] = { "gmii_pad_clk", "pll2_clk",
3600b928af1SViresh Kumar 	"osc_25m_clk", };
361e28f1aa1SVipul Kumar Samar static const char *gmac_phy_parents[] = { "phy_input_mclk", "phy_syn_gclk", };
3620b928af1SViresh Kumar static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", };
363e28f1aa1SVipul Kumar Samar static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_syn_clk", };
3640b928af1SViresh Kumar static const char *i2s_src_parents[] = { "vco1div2_clk", "none", "pll3_clk",
3650b928af1SViresh Kumar 	"i2s_src_pad_clk", };
366e28f1aa1SVipul Kumar Samar static const char *i2s_ref_parents[] = { "i2s_src_mclk", "i2s_prs1_clk", };
3670b928af1SViresh Kumar static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk",
3680b928af1SViresh Kumar 	"pll3_clk", };
3690b928af1SViresh Kumar static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco3div2_clk",
3700b928af1SViresh Kumar 	"pll2_clk", };
3710b928af1SViresh Kumar static const char *rmii_phy_parents[] = { "ras_tx50_clk", "none",
372e28f1aa1SVipul Kumar Samar 	"ras_pll2_clk", "ras_syn0_clk", };
3730b928af1SViresh Kumar static const char *smii_rgmii_phy_parents[] = { "none", "ras_tx125_clk",
374e28f1aa1SVipul Kumar Samar 	"ras_pll2_clk", "ras_syn0_clk", };
375e28f1aa1SVipul Kumar Samar static const char *uart_parents[] = { "ras_apb_clk", "gen_syn3_clk", };
376e28f1aa1SVipul Kumar Samar static const char *i2c_parents[] = { "ras_apb_clk", "gen_syn1_clk", };
377e28f1aa1SVipul Kumar Samar static const char *ssp1_parents[] = { "ras_apb_clk", "gen_syn1_clk",
3780b928af1SViresh Kumar 	"ras_plclk0_clk", };
379e28f1aa1SVipul Kumar Samar static const char *pci_parents[] = { "ras_pll3_clk", "gen_syn2_clk", };
380e28f1aa1SVipul Kumar Samar static const char *tdm_parents[] = { "ras_pll3_clk", "gen_syn1_clk", };
3810b928af1SViresh Kumar 
spear1310_clk_init(void __iomem * misc_base,void __iomem * ras_base)382d9909ebeSArnd Bergmann void __init spear1310_clk_init(void __iomem *misc_base, void __iomem *ras_base)
3830b928af1SViresh Kumar {
3840b928af1SViresh Kumar 	struct clk *clk, *clk1;
3850b928af1SViresh Kumar 
386afb4bdc9SStephen Boyd 	clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
3870b928af1SViresh Kumar 	clk_register_clkdev(clk, "osc_32k_clk", NULL);
3880b928af1SViresh Kumar 
389afb4bdc9SStephen Boyd 	clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, 0, 24000000);
3900b928af1SViresh Kumar 	clk_register_clkdev(clk, "osc_24m_clk", NULL);
3910b928af1SViresh Kumar 
392afb4bdc9SStephen Boyd 	clk = clk_register_fixed_rate(NULL, "osc_25m_clk", NULL, 0, 25000000);
3930b928af1SViresh Kumar 	clk_register_clkdev(clk, "osc_25m_clk", NULL);
3940b928af1SViresh Kumar 
395afb4bdc9SStephen Boyd 	clk = clk_register_fixed_rate(NULL, "gmii_pad_clk", NULL, 0, 125000000);
396e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gmii_pad_clk", NULL);
3970b928af1SViresh Kumar 
398afb4bdc9SStephen Boyd 	clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL, 0,
399afb4bdc9SStephen Boyd 				      12288000);
4000b928af1SViresh Kumar 	clk_register_clkdev(clk, "i2s_src_pad_clk", NULL);
4010b928af1SViresh Kumar 
4020b928af1SViresh Kumar 	/* clock derived from 32 KHz osc clk */
4030b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
4040b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_RTC_CLK_ENB, 0,
4050b928af1SViresh Kumar 			&_lock);
406df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "e0580000.rtc");
4070b928af1SViresh Kumar 
4080b928af1SViresh Kumar 	/* clock derived from 24 or 25 MHz osc clk */
4090b928af1SViresh Kumar 	/* vco-pll */
410e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "vco1_mclk", vco_parents,
411819c1de3SJames Hogan 			ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
412819c1de3SJames Hogan 			SPEAR1310_PLL_CFG, SPEAR1310_PLL1_CLK_SHIFT,
413819c1de3SJames Hogan 			SPEAR1310_PLL_CLK_MASK, 0, &_lock);
414e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "vco1_mclk", NULL);
415e28f1aa1SVipul Kumar Samar 	clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mclk",
4160b928af1SViresh Kumar 			0, SPEAR1310_PLL1_CTR, SPEAR1310_PLL1_FRQ, pll_rtbl,
4170b928af1SViresh Kumar 			ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
4180b928af1SViresh Kumar 	clk_register_clkdev(clk, "vco1_clk", NULL);
4190b928af1SViresh Kumar 	clk_register_clkdev(clk1, "pll1_clk", NULL);
4200b928af1SViresh Kumar 
421e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "vco2_mclk", vco_parents,
422819c1de3SJames Hogan 			ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
423819c1de3SJames Hogan 			SPEAR1310_PLL_CFG, SPEAR1310_PLL2_CLK_SHIFT,
424819c1de3SJames Hogan 			SPEAR1310_PLL_CLK_MASK, 0, &_lock);
425e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "vco2_mclk", NULL);
426e28f1aa1SVipul Kumar Samar 	clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mclk",
4270b928af1SViresh Kumar 			0, SPEAR1310_PLL2_CTR, SPEAR1310_PLL2_FRQ, pll_rtbl,
4280b928af1SViresh Kumar 			ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
4290b928af1SViresh Kumar 	clk_register_clkdev(clk, "vco2_clk", NULL);
4300b928af1SViresh Kumar 	clk_register_clkdev(clk1, "pll2_clk", NULL);
4310b928af1SViresh Kumar 
432e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "vco3_mclk", vco_parents,
433819c1de3SJames Hogan 			ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
434819c1de3SJames Hogan 			SPEAR1310_PLL_CFG, SPEAR1310_PLL3_CLK_SHIFT,
435819c1de3SJames Hogan 			SPEAR1310_PLL_CLK_MASK, 0, &_lock);
436e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "vco3_mclk", NULL);
437e28f1aa1SVipul Kumar Samar 	clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mclk",
4380b928af1SViresh Kumar 			0, SPEAR1310_PLL3_CTR, SPEAR1310_PLL3_FRQ, pll_rtbl,
4390b928af1SViresh Kumar 			ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
4400b928af1SViresh Kumar 	clk_register_clkdev(clk, "vco3_clk", NULL);
4410b928af1SViresh Kumar 	clk_register_clkdev(clk1, "pll3_clk", NULL);
4420b928af1SViresh Kumar 
4430b928af1SViresh Kumar 	clk = clk_register_vco_pll("vco4_clk", "pll4_clk", NULL, "osc_24m_clk",
4440b928af1SViresh Kumar 			0, SPEAR1310_PLL4_CTR, SPEAR1310_PLL4_FRQ, pll4_rtbl,
4450b928af1SViresh Kumar 			ARRAY_SIZE(pll4_rtbl), &_lock, &clk1, NULL);
4460b928af1SViresh Kumar 	clk_register_clkdev(clk, "vco4_clk", NULL);
4470b928af1SViresh Kumar 	clk_register_clkdev(clk1, "pll4_clk", NULL);
4480b928af1SViresh Kumar 
4490b928af1SViresh Kumar 	clk = clk_register_fixed_rate(NULL, "pll5_clk", "osc_24m_clk", 0,
4500b928af1SViresh Kumar 			48000000);
4510b928af1SViresh Kumar 	clk_register_clkdev(clk, "pll5_clk", NULL);
4520b928af1SViresh Kumar 
4530b928af1SViresh Kumar 	clk = clk_register_fixed_rate(NULL, "pll6_clk", "osc_25m_clk", 0,
4540b928af1SViresh Kumar 			25000000);
4550b928af1SViresh Kumar 	clk_register_clkdev(clk, "pll6_clk", NULL);
4560b928af1SViresh Kumar 
4570b928af1SViresh Kumar 	/* vco div n clocks */
4580b928af1SViresh Kumar 	clk = clk_register_fixed_factor(NULL, "vco1div2_clk", "vco1_clk", 0, 1,
4590b928af1SViresh Kumar 			2);
4600b928af1SViresh Kumar 	clk_register_clkdev(clk, "vco1div2_clk", NULL);
4610b928af1SViresh Kumar 
4620b928af1SViresh Kumar 	clk = clk_register_fixed_factor(NULL, "vco1div4_clk", "vco1_clk", 0, 1,
4630b928af1SViresh Kumar 			4);
4640b928af1SViresh Kumar 	clk_register_clkdev(clk, "vco1div4_clk", NULL);
4650b928af1SViresh Kumar 
4660b928af1SViresh Kumar 	clk = clk_register_fixed_factor(NULL, "vco2div2_clk", "vco2_clk", 0, 1,
4670b928af1SViresh Kumar 			2);
4680b928af1SViresh Kumar 	clk_register_clkdev(clk, "vco2div2_clk", NULL);
4690b928af1SViresh Kumar 
4700b928af1SViresh Kumar 	clk = clk_register_fixed_factor(NULL, "vco3div2_clk", "vco3_clk", 0, 1,
4710b928af1SViresh Kumar 			2);
4720b928af1SViresh Kumar 	clk_register_clkdev(clk, "vco3div2_clk", NULL);
4730b928af1SViresh Kumar 
4740b928af1SViresh Kumar 	/* peripherals */
4750b928af1SViresh Kumar 	clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1,
4760b928af1SViresh Kumar 			128);
477e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "thermal_gclk", "thermal_clk", 0,
4780b928af1SViresh Kumar 			SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_THSENS_CLK_ENB, 0,
4790b928af1SViresh Kumar 			&_lock);
4800b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "spear_thermal");
4810b928af1SViresh Kumar 
4820b928af1SViresh Kumar 	/* clock derived from pll4 clk */
4830b928af1SViresh Kumar 	clk = clk_register_fixed_factor(NULL, "ddr_clk", "pll4_clk", 0, 1,
4840b928af1SViresh Kumar 			1);
4850b928af1SViresh Kumar 	clk_register_clkdev(clk, "ddr_clk", NULL);
4860b928af1SViresh Kumar 
4870b928af1SViresh Kumar 	/* clock derived from pll1 clk */
48812499792SVipul Kumar Samar 	clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
48912499792SVipul Kumar Samar 			CLK_SET_RATE_PARENT, 1, 2);
4900b928af1SViresh Kumar 	clk_register_clkdev(clk, "cpu_clk", NULL);
4910b928af1SViresh Kumar 
4920b928af1SViresh Kumar 	clk = clk_register_fixed_factor(NULL, "wdt_clk", "cpu_clk", 0, 1,
4930b928af1SViresh Kumar 			2);
4940b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "ec800620.wdt");
4950b928af1SViresh Kumar 
496cd4b519aSVipul Kumar Samar 	clk = clk_register_fixed_factor(NULL, "smp_twd_clk", "cpu_clk", 0, 1,
497cd4b519aSVipul Kumar Samar 			2);
498cd4b519aSVipul Kumar Samar 	clk_register_clkdev(clk, NULL, "smp_twd");
499cd4b519aSVipul Kumar Samar 
5000b928af1SViresh Kumar 	clk = clk_register_fixed_factor(NULL, "ahb_clk", "pll1_clk", 0, 1,
5010b928af1SViresh Kumar 			6);
5020b928af1SViresh Kumar 	clk_register_clkdev(clk, "ahb_clk", NULL);
5030b928af1SViresh Kumar 
5040b928af1SViresh Kumar 	clk = clk_register_fixed_factor(NULL, "apb_clk", "pll1_clk", 0, 1,
5050b928af1SViresh Kumar 			12);
5060b928af1SViresh Kumar 	clk_register_clkdev(clk, "apb_clk", NULL);
5070b928af1SViresh Kumar 
5080b928af1SViresh Kumar 	/* gpt clocks */
509e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "gpt0_mclk", gpt_parents,
510819c1de3SJames Hogan 			ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
511819c1de3SJames Hogan 			SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT0_CLK_SHIFT,
512819c1de3SJames Hogan 			SPEAR1310_GPT_CLK_MASK, 0, &_lock);
513e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gpt0_mclk", NULL);
514e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mclk", 0,
5150b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT0_CLK_ENB, 0,
5160b928af1SViresh Kumar 			&_lock);
5170b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "gpt0");
5180b928af1SViresh Kumar 
519e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "gpt1_mclk", gpt_parents,
520819c1de3SJames Hogan 			ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
521819c1de3SJames Hogan 			SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT1_CLK_SHIFT,
522819c1de3SJames Hogan 			SPEAR1310_GPT_CLK_MASK, 0, &_lock);
523e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gpt1_mclk", NULL);
524e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
5250b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT1_CLK_ENB, 0,
5260b928af1SViresh Kumar 			&_lock);
5270b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "gpt1");
5280b928af1SViresh Kumar 
529e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "gpt2_mclk", gpt_parents,
530819c1de3SJames Hogan 			ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
531819c1de3SJames Hogan 			SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT2_CLK_SHIFT,
532819c1de3SJames Hogan 			SPEAR1310_GPT_CLK_MASK, 0, &_lock);
533e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gpt2_mclk", NULL);
534e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
5350b928af1SViresh Kumar 			SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT2_CLK_ENB, 0,
5360b928af1SViresh Kumar 			&_lock);
5370b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "gpt2");
5380b928af1SViresh Kumar 
539e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "gpt3_mclk", gpt_parents,
540819c1de3SJames Hogan 			ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
541819c1de3SJames Hogan 			SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT3_CLK_SHIFT,
542819c1de3SJames Hogan 			SPEAR1310_GPT_CLK_MASK, 0, &_lock);
543e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gpt3_mclk", NULL);
544e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
5450b928af1SViresh Kumar 			SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT3_CLK_ENB, 0,
5460b928af1SViresh Kumar 			&_lock);
5470b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "gpt3");
5480b928af1SViresh Kumar 
5490b928af1SViresh Kumar 	/* others */
550e28f1aa1SVipul Kumar Samar 	clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "vco1div2_clk",
551e28f1aa1SVipul Kumar Samar 			0, SPEAR1310_UART_CLK_SYNT, NULL, aux_rtbl,
552e28f1aa1SVipul Kumar Samar 			ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
553e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "uart_syn_clk", NULL);
554e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
5550b928af1SViresh Kumar 
556e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
557819c1de3SJames Hogan 			ARRAY_SIZE(uart0_parents),
558819c1de3SJames Hogan 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
55912499792SVipul Kumar Samar 			SPEAR1310_PERIP_CLK_CFG, SPEAR1310_UART_CLK_SHIFT,
56012499792SVipul Kumar Samar 			SPEAR1310_UART_CLK_MASK, 0, &_lock);
561e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "uart0_mclk", NULL);
5620b928af1SViresh Kumar 
56312499792SVipul Kumar Samar 	clk = clk_register_gate(NULL, "uart0_clk", "uart0_mclk",
56412499792SVipul Kumar Samar 			CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
56512499792SVipul Kumar Samar 			SPEAR1310_UART_CLK_ENB, 0, &_lock);
5660b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "e0000000.serial");
5670b928af1SViresh Kumar 
568e28f1aa1SVipul Kumar Samar 	clk = clk_register_aux("sdhci_syn_clk", "sdhci_syn_gclk",
5690b928af1SViresh Kumar 			"vco1div2_clk", 0, SPEAR1310_SDHCI_CLK_SYNT, NULL,
5700b928af1SViresh Kumar 			aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
571e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "sdhci_syn_clk", NULL);
572e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk1, "sdhci_syn_gclk", NULL);
5730b928af1SViresh Kumar 
57412499792SVipul Kumar Samar 	clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_syn_gclk",
57512499792SVipul Kumar Samar 			CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
57612499792SVipul Kumar Samar 			SPEAR1310_SDHCI_CLK_ENB, 0, &_lock);
5770b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "b3000000.sdhci");
5780b928af1SViresh Kumar 
579e28f1aa1SVipul Kumar Samar 	clk = clk_register_aux("cfxd_syn_clk", "cfxd_syn_gclk", "vco1div2_clk",
580e28f1aa1SVipul Kumar Samar 			0, SPEAR1310_CFXD_CLK_SYNT, NULL, aux_rtbl,
581e28f1aa1SVipul Kumar Samar 			ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
582e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "cfxd_syn_clk", NULL);
583e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk1, "cfxd_syn_gclk", NULL);
5840b928af1SViresh Kumar 
58512499792SVipul Kumar Samar 	clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_syn_gclk",
58612499792SVipul Kumar Samar 			CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
58712499792SVipul Kumar Samar 			SPEAR1310_CFXD_CLK_ENB, 0, &_lock);
5880b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "b2800000.cf");
5890b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "arasan_xd");
5900b928af1SViresh Kumar 
591e28f1aa1SVipul Kumar Samar 	clk = clk_register_aux("c3_syn_clk", "c3_syn_gclk", "vco1div2_clk",
592e28f1aa1SVipul Kumar Samar 			0, SPEAR1310_C3_CLK_SYNT, NULL, aux_rtbl,
593e28f1aa1SVipul Kumar Samar 			ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
594e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "c3_syn_clk", NULL);
595e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk1, "c3_syn_gclk", NULL);
5960b928af1SViresh Kumar 
597e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "c3_mclk", c3_parents,
598819c1de3SJames Hogan 			ARRAY_SIZE(c3_parents),
599819c1de3SJames Hogan 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
60012499792SVipul Kumar Samar 			SPEAR1310_PERIP_CLK_CFG, SPEAR1310_C3_CLK_SHIFT,
60112499792SVipul Kumar Samar 			SPEAR1310_C3_CLK_MASK, 0, &_lock);
602e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "c3_mclk", NULL);
6030b928af1SViresh Kumar 
604e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "c3_clk", "c3_mclk", 0,
6050b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_C3_CLK_ENB, 0,
6060b928af1SViresh Kumar 			&_lock);
6070b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "c3");
6080b928af1SViresh Kumar 
6090b928af1SViresh Kumar 	/* gmac */
610e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "phy_input_mclk", gmac_phy_input_parents,
611819c1de3SJames Hogan 			ARRAY_SIZE(gmac_phy_input_parents),
612819c1de3SJames Hogan 			CLK_SET_RATE_NO_REPARENT, SPEAR1310_GMAC_CLK_CFG,
6130b928af1SViresh Kumar 			SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT,
6140b928af1SViresh Kumar 			SPEAR1310_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock);
615e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "phy_input_mclk", NULL);
6160b928af1SViresh Kumar 
617e28f1aa1SVipul Kumar Samar 	clk = clk_register_aux("phy_syn_clk", "phy_syn_gclk", "phy_input_mclk",
618e28f1aa1SVipul Kumar Samar 			0, SPEAR1310_GMAC_CLK_SYNT, NULL, gmac_rtbl,
619e28f1aa1SVipul Kumar Samar 			ARRAY_SIZE(gmac_rtbl), &_lock, &clk1);
620e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "phy_syn_clk", NULL);
621e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk1, "phy_syn_gclk", NULL);
6220b928af1SViresh Kumar 
623e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "phy_mclk", gmac_phy_parents,
624819c1de3SJames Hogan 			ARRAY_SIZE(gmac_phy_parents), CLK_SET_RATE_NO_REPARENT,
6250b928af1SViresh Kumar 			SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GMAC_PHY_CLK_SHIFT,
6260b928af1SViresh Kumar 			SPEAR1310_GMAC_PHY_CLK_MASK, 0, &_lock);
627df2449abSRajeev Kumar 	clk_register_clkdev(clk, "stmmacphy.0", NULL);
6280b928af1SViresh Kumar 
6290b928af1SViresh Kumar 	/* clcd */
630e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "clcd_syn_mclk", clcd_synth_parents,
631819c1de3SJames Hogan 			ARRAY_SIZE(clcd_synth_parents),
632819c1de3SJames Hogan 			CLK_SET_RATE_NO_REPARENT, SPEAR1310_CLCD_CLK_SYNT,
633819c1de3SJames Hogan 			SPEAR1310_CLCD_SYNT_CLK_SHIFT,
6340b928af1SViresh Kumar 			SPEAR1310_CLCD_SYNT_CLK_MASK, 0, &_lock);
635e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "clcd_syn_mclk", NULL);
6360b928af1SViresh Kumar 
637e28f1aa1SVipul Kumar Samar 	clk = clk_register_frac("clcd_syn_clk", "clcd_syn_mclk", 0,
6380b928af1SViresh Kumar 			SPEAR1310_CLCD_CLK_SYNT, clcd_rtbl,
6390b928af1SViresh Kumar 			ARRAY_SIZE(clcd_rtbl), &_lock);
640e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "clcd_syn_clk", NULL);
6410b928af1SViresh Kumar 
642e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "clcd_pixel_mclk", clcd_pixel_parents,
643819c1de3SJames Hogan 			ARRAY_SIZE(clcd_pixel_parents),
644819c1de3SJames Hogan 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
6450b928af1SViresh Kumar 			SPEAR1310_PERIP_CLK_CFG, SPEAR1310_CLCD_CLK_SHIFT,
6460b928af1SViresh Kumar 			SPEAR1310_CLCD_CLK_MASK, 0, &_lock);
647e0b9c210SShiraz Hashim 	clk_register_clkdev(clk, "clcd_pixel_mclk", NULL);
6480b928af1SViresh Kumar 
649e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mclk", 0,
6500b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CLCD_CLK_ENB, 0,
6510b928af1SViresh Kumar 			&_lock);
652df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "e1000000.clcd");
6530b928af1SViresh Kumar 
6540b928af1SViresh Kumar 	/* i2s */
655e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "i2s_src_mclk", i2s_src_parents,
656819c1de3SJames Hogan 			ARRAY_SIZE(i2s_src_parents), CLK_SET_RATE_NO_REPARENT,
657819c1de3SJames Hogan 			SPEAR1310_I2S_CLK_CFG, SPEAR1310_I2S_SRC_CLK_SHIFT,
658819c1de3SJames Hogan 			SPEAR1310_I2S_SRC_CLK_MASK, 0, &_lock);
659e0b9c210SShiraz Hashim 	clk_register_clkdev(clk, "i2s_src_mclk", NULL);
6600b928af1SViresh Kumar 
661e28f1aa1SVipul Kumar Samar 	clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mclk", 0,
6620b928af1SViresh Kumar 			SPEAR1310_I2S_CLK_CFG, &i2s_prs1_masks, i2s_prs1_rtbl,
6630b928af1SViresh Kumar 			ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL);
6640b928af1SViresh Kumar 	clk_register_clkdev(clk, "i2s_prs1_clk", NULL);
6650b928af1SViresh Kumar 
666e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "i2s_ref_mclk", i2s_ref_parents,
667819c1de3SJames Hogan 			ARRAY_SIZE(i2s_ref_parents),
668819c1de3SJames Hogan 			CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
66912499792SVipul Kumar Samar 			SPEAR1310_I2S_CLK_CFG, SPEAR1310_I2S_REF_SHIFT,
67012499792SVipul Kumar Samar 			SPEAR1310_I2S_REF_SEL_MASK, 0, &_lock);
67112499792SVipul Kumar Samar 	clk_register_clkdev(clk, "i2s_ref_mclk", NULL);
6720b928af1SViresh Kumar 
673e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mclk", 0,
6740b928af1SViresh Kumar 			SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_I2S_REF_PAD_CLK_ENB,
6750b928af1SViresh Kumar 			0, &_lock);
6760b928af1SViresh Kumar 	clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL);
6770b928af1SViresh Kumar 
678e28f1aa1SVipul Kumar Samar 	clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gclk",
679463f9e20SShiraz Hashim 			"i2s_ref_mclk", 0, SPEAR1310_I2S_CLK_CFG,
6800b928af1SViresh Kumar 			&i2s_sclk_masks, i2s_sclk_rtbl,
6810b928af1SViresh Kumar 			ARRAY_SIZE(i2s_sclk_rtbl), &_lock, &clk1);
6820b928af1SViresh Kumar 	clk_register_clkdev(clk, "i2s_sclk_clk", NULL);
683e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk1, "i2s_sclk_gclk", NULL);
6840b928af1SViresh Kumar 
6850b928af1SViresh Kumar 	/* clock derived from ahb clk */
6860b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0,
6870b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2C0_CLK_ENB, 0,
6880b928af1SViresh Kumar 			&_lock);
6890b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "e0280000.i2c");
6900b928af1SViresh Kumar 
6910b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0,
6920b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_DMA_CLK_ENB, 0,
6930b928af1SViresh Kumar 			&_lock);
6940b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "ea800000.dma");
6950b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "eb000000.dma");
6960b928af1SViresh Kumar 
6970b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0,
6980b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_JPEG_CLK_ENB, 0,
6990b928af1SViresh Kumar 			&_lock);
7000b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "b2000000.jpeg");
7010b928af1SViresh Kumar 
7020b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0,
7030b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GMAC_CLK_ENB, 0,
7040b928af1SViresh Kumar 			&_lock);
7050b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "e2000000.eth");
7060b928af1SViresh Kumar 
7070b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0,
7080b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_FSMC_CLK_ENB, 0,
7090b928af1SViresh Kumar 			&_lock);
7100b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "b0000000.flash");
7110b928af1SViresh Kumar 
7120b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0,
7130b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SMI_CLK_ENB, 0,
7140b928af1SViresh Kumar 			&_lock);
7150b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "ea000000.flash");
7160b928af1SViresh Kumar 
7170b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "usbh0_clk", "ahb_clk", 0,
7180b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC0_CLK_ENB, 0,
7190b928af1SViresh Kumar 			&_lock);
720df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "e4000000.ohci");
721df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "e4800000.ehci");
7220b928af1SViresh Kumar 
7230b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "usbh1_clk", "ahb_clk", 0,
7240b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC1_CLK_ENB, 0,
7250b928af1SViresh Kumar 			&_lock);
726df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "e5000000.ohci");
727df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "e5800000.ehci");
7280b928af1SViresh Kumar 
7290b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "uoc_clk", "ahb_clk", 0,
7300b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UOC_CLK_ENB, 0,
7310b928af1SViresh Kumar 			&_lock);
732df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "e3800000.otg");
7330b928af1SViresh Kumar 
7340b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "pcie_sata_0_clk", "ahb_clk", 0,
7350b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_0_CLK_ENB,
7360b928af1SViresh Kumar 			0, &_lock);
73722a69230SPratyush Anand 	clk_register_clkdev(clk, NULL, "b1000000.pcie");
738df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "b1000000.ahci");
7390b928af1SViresh Kumar 
7400b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "pcie_sata_1_clk", "ahb_clk", 0,
7410b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_1_CLK_ENB,
7420b928af1SViresh Kumar 			0, &_lock);
74322a69230SPratyush Anand 	clk_register_clkdev(clk, NULL, "b1800000.pcie");
744df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "b1800000.ahci");
7450b928af1SViresh Kumar 
7460b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "pcie_sata_2_clk", "ahb_clk", 0,
7470b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_2_CLK_ENB,
7480b928af1SViresh Kumar 			0, &_lock);
74922a69230SPratyush Anand 	clk_register_clkdev(clk, NULL, "b4000000.pcie");
750df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "b4000000.ahci");
7510b928af1SViresh Kumar 
7520b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "sysram0_clk", "ahb_clk", 0,
7530b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM0_CLK_ENB, 0,
7540b928af1SViresh Kumar 			&_lock);
7550b928af1SViresh Kumar 	clk_register_clkdev(clk, "sysram0_clk", NULL);
7560b928af1SViresh Kumar 
7570b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "sysram1_clk", "ahb_clk", 0,
7580b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM1_CLK_ENB, 0,
7590b928af1SViresh Kumar 			&_lock);
7600b928af1SViresh Kumar 	clk_register_clkdev(clk, "sysram1_clk", NULL);
7610b928af1SViresh Kumar 
762e28f1aa1SVipul Kumar Samar 	clk = clk_register_aux("adc_syn_clk", "adc_syn_gclk", "ahb_clk",
7630b928af1SViresh Kumar 			0, SPEAR1310_ADC_CLK_SYNT, NULL, adc_rtbl,
7640b928af1SViresh Kumar 			ARRAY_SIZE(adc_rtbl), &_lock, &clk1);
765e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "adc_syn_clk", NULL);
766e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk1, "adc_syn_gclk", NULL);
7670b928af1SViresh Kumar 
76812499792SVipul Kumar Samar 	clk = clk_register_gate(NULL, "adc_clk", "adc_syn_gclk",
76912499792SVipul Kumar Samar 			CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
77012499792SVipul Kumar Samar 			SPEAR1310_ADC_CLK_ENB, 0, &_lock);
771df2449abSRajeev Kumar 	clk_register_clkdev(clk, NULL, "e0080000.adc");
7720b928af1SViresh Kumar 
7730b928af1SViresh Kumar 	/* clock derived from apb clk */
7740b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0,
7750b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SSP_CLK_ENB, 0,
7760b928af1SViresh Kumar 			&_lock);
7770b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "e0100000.spi");
7780b928af1SViresh Kumar 
7790b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0,
7800b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO0_CLK_ENB, 0,
7810b928af1SViresh Kumar 			&_lock);
7820b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "e0600000.gpio");
7830b928af1SViresh Kumar 
7840b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0,
7850b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO1_CLK_ENB, 0,
7860b928af1SViresh Kumar 			&_lock);
7870b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "e0680000.gpio");
7880b928af1SViresh Kumar 
7890b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "i2s0_clk", "apb_clk", 0,
7900b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S0_CLK_ENB, 0,
7910b928af1SViresh Kumar 			&_lock);
7920b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "e0180000.i2s");
7930b928af1SViresh Kumar 
7940b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "i2s1_clk", "apb_clk", 0,
7950b928af1SViresh Kumar 			SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S1_CLK_ENB, 0,
7960b928af1SViresh Kumar 			&_lock);
7970b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "e0200000.i2s");
7980b928af1SViresh Kumar 
7990b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "kbd_clk", "apb_clk", 0,
8000b928af1SViresh Kumar 			SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_KBD_CLK_ENB, 0,
8010b928af1SViresh Kumar 			&_lock);
8020b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "e0300000.kbd");
8030b928af1SViresh Kumar 
8040b928af1SViresh Kumar 	/* RAS clks */
805e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "gen_syn0_1_mclk", gen_synth0_1_parents,
806819c1de3SJames Hogan 			ARRAY_SIZE(gen_synth0_1_parents),
807819c1de3SJames Hogan 			CLK_SET_RATE_NO_REPARENT, SPEAR1310_PLL_CFG,
808e28f1aa1SVipul Kumar Samar 			SPEAR1310_RAS_SYNT0_1_CLK_SHIFT,
8090b928af1SViresh Kumar 			SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
810e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gen_syn0_1_clk", NULL);
8110b928af1SViresh Kumar 
812e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "gen_syn2_3_mclk", gen_synth2_3_parents,
813819c1de3SJames Hogan 			ARRAY_SIZE(gen_synth2_3_parents),
814819c1de3SJames Hogan 			CLK_SET_RATE_NO_REPARENT, SPEAR1310_PLL_CFG,
815e28f1aa1SVipul Kumar Samar 			SPEAR1310_RAS_SYNT2_3_CLK_SHIFT,
8160b928af1SViresh Kumar 			SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
817e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gen_syn2_3_clk", NULL);
8180b928af1SViresh Kumar 
819e28f1aa1SVipul Kumar Samar 	clk = clk_register_frac("gen_syn0_clk", "gen_syn0_1_clk", 0,
8200b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl),
8210b928af1SViresh Kumar 			&_lock);
822e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gen_syn0_clk", NULL);
8230b928af1SViresh Kumar 
824e28f1aa1SVipul Kumar Samar 	clk = clk_register_frac("gen_syn1_clk", "gen_syn0_1_clk", 0,
8250b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl),
8260b928af1SViresh Kumar 			&_lock);
827e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gen_syn1_clk", NULL);
8280b928af1SViresh Kumar 
829e28f1aa1SVipul Kumar Samar 	clk = clk_register_frac("gen_syn2_clk", "gen_syn2_3_clk", 0,
8300b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl),
8310b928af1SViresh Kumar 			&_lock);
832e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gen_syn2_clk", NULL);
8330b928af1SViresh Kumar 
834e28f1aa1SVipul Kumar Samar 	clk = clk_register_frac("gen_syn3_clk", "gen_syn2_3_clk", 0,
8350b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl),
8360b928af1SViresh Kumar 			&_lock);
837e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "gen_syn3_clk", NULL);
8380b928af1SViresh Kumar 
8390b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_osc_24m_clk", "osc_24m_clk", 0,
8400b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_24M_CLK_ENB, 0,
8410b928af1SViresh Kumar 			&_lock);
8420b928af1SViresh Kumar 	clk_register_clkdev(clk, "ras_osc_24m_clk", NULL);
8430b928af1SViresh Kumar 
8440b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_osc_25m_clk", "osc_25m_clk", 0,
8450b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_25M_CLK_ENB, 0,
8460b928af1SViresh Kumar 			&_lock);
8470b928af1SViresh Kumar 	clk_register_clkdev(clk, "ras_osc_25m_clk", NULL);
8480b928af1SViresh Kumar 
8490b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_osc_32k_clk", "osc_32k_clk", 0,
8500b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_32K_CLK_ENB, 0,
8510b928af1SViresh Kumar 			&_lock);
8520b928af1SViresh Kumar 	clk_register_clkdev(clk, "ras_osc_32k_clk", NULL);
8530b928af1SViresh Kumar 
8540b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
8550b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL2_CLK_ENB, 0,
8560b928af1SViresh Kumar 			&_lock);
8570b928af1SViresh Kumar 	clk_register_clkdev(clk, "ras_pll2_clk", NULL);
8580b928af1SViresh Kumar 
8590b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
8600b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL3_CLK_ENB, 0,
8610b928af1SViresh Kumar 			&_lock);
8620b928af1SViresh Kumar 	clk_register_clkdev(clk, "ras_pll3_clk", NULL);
8630b928af1SViresh Kumar 
864e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "ras_tx125_clk", "gmii_pad_clk", 0,
8650b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_ENB, SPEAR1310_C125M_PAD_CLK_ENB, 0,
8660b928af1SViresh Kumar 			&_lock);
8670b928af1SViresh Kumar 	clk_register_clkdev(clk, "ras_tx125_clk", NULL);
8680b928af1SViresh Kumar 
8690b928af1SViresh Kumar 	clk = clk_register_fixed_rate(NULL, "ras_30m_fixed_clk", "pll5_clk", 0,
8700b928af1SViresh Kumar 			30000000);
8710b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_30m_clk", "ras_30m_fixed_clk", 0,
8720b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_ENB, SPEAR1310_C30M_CLK_ENB, 0,
8730b928af1SViresh Kumar 			&_lock);
8740b928af1SViresh Kumar 	clk_register_clkdev(clk, "ras_30m_clk", NULL);
8750b928af1SViresh Kumar 
8760b928af1SViresh Kumar 	clk = clk_register_fixed_rate(NULL, "ras_48m_fixed_clk", "pll5_clk", 0,
8770b928af1SViresh Kumar 			48000000);
8780b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_48m_clk", "ras_48m_fixed_clk", 0,
8790b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_ENB, SPEAR1310_C48M_CLK_ENB, 0,
8800b928af1SViresh Kumar 			&_lock);
8810b928af1SViresh Kumar 	clk_register_clkdev(clk, "ras_48m_clk", NULL);
8820b928af1SViresh Kumar 
8830b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0,
8840b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_ENB, SPEAR1310_ACLK_CLK_ENB, 0,
8850b928af1SViresh Kumar 			&_lock);
8860b928af1SViresh Kumar 	clk_register_clkdev(clk, "ras_ahb_clk", NULL);
8870b928af1SViresh Kumar 
8880b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0,
8890b928af1SViresh Kumar 			SPEAR1310_RAS_CLK_ENB, SPEAR1310_PCLK_CLK_ENB, 0,
8900b928af1SViresh Kumar 			&_lock);
8910b928af1SViresh Kumar 	clk_register_clkdev(clk, "ras_apb_clk", NULL);
8920b928af1SViresh Kumar 
893afb4bdc9SStephen Boyd 	clk = clk_register_fixed_rate(NULL, "ras_plclk0_clk", NULL, 0,
8940b928af1SViresh Kumar 			50000000);
8950b928af1SViresh Kumar 
896afb4bdc9SStephen Boyd 	clk = clk_register_fixed_rate(NULL, "ras_tx50_clk", NULL, 0, 50000000);
8970b928af1SViresh Kumar 
8980b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "can0_clk", "apb_clk", 0,
8990b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN0_CLK_ENB, 0,
9000b928af1SViresh Kumar 			&_lock);
9010b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "c_can_platform.0");
9020b928af1SViresh Kumar 
9030b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "can1_clk", "apb_clk", 0,
9040b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN1_CLK_ENB, 0,
9050b928af1SViresh Kumar 			&_lock);
9060b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "c_can_platform.1");
9070b928af1SViresh Kumar 
9080b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_smii0_clk", "ras_ahb_clk", 0,
9090b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII0_CLK_ENB, 0,
9100b928af1SViresh Kumar 			&_lock);
9110b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5c400000.eth");
9120b928af1SViresh Kumar 
9130b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_smii1_clk", "ras_ahb_clk", 0,
9140b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII1_CLK_ENB, 0,
9150b928af1SViresh Kumar 			&_lock);
9160b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5c500000.eth");
9170b928af1SViresh Kumar 
9180b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_smii2_clk", "ras_ahb_clk", 0,
9190b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII2_CLK_ENB, 0,
9200b928af1SViresh Kumar 			&_lock);
9210b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5c600000.eth");
9220b928af1SViresh Kumar 
9230b928af1SViresh Kumar 	clk = clk_register_gate(NULL, "ras_rgmii_clk", "ras_ahb_clk", 0,
9240b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_GMII_CLK_ENB, 0,
9250b928af1SViresh Kumar 			&_lock);
9260b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5c700000.eth");
9270b928af1SViresh Kumar 
928e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "smii_rgmii_phy_mclk",
9290b928af1SViresh Kumar 			smii_rgmii_phy_parents,
930819c1de3SJames Hogan 			ARRAY_SIZE(smii_rgmii_phy_parents),
931819c1de3SJames Hogan 			CLK_SET_RATE_NO_REPARENT, SPEAR1310_RAS_CTRL_REG1,
9320b928af1SViresh Kumar 			SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT,
9330b928af1SViresh Kumar 			SPEAR1310_PHY_CLK_MASK, 0, &_lock);
934df2449abSRajeev Kumar 	clk_register_clkdev(clk, "stmmacphy.1", NULL);
935df2449abSRajeev Kumar 	clk_register_clkdev(clk, "stmmacphy.2", NULL);
936df2449abSRajeev Kumar 	clk_register_clkdev(clk, "stmmacphy.4", NULL);
9370b928af1SViresh Kumar 
938e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "rmii_phy_mclk", rmii_phy_parents,
939819c1de3SJames Hogan 			ARRAY_SIZE(rmii_phy_parents), CLK_SET_RATE_NO_REPARENT,
9400b928af1SViresh Kumar 			SPEAR1310_RAS_CTRL_REG1, SPEAR1310_RMII_PHY_CLK_SHIFT,
9410b928af1SViresh Kumar 			SPEAR1310_PHY_CLK_MASK, 0, &_lock);
942df2449abSRajeev Kumar 	clk_register_clkdev(clk, "stmmacphy.3", NULL);
9430b928af1SViresh Kumar 
944e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "uart1_mclk", uart_parents,
945819c1de3SJames Hogan 			ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
946819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART1_CLK_SHIFT,
947819c1de3SJames Hogan 			SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
948e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "uart1_mclk", NULL);
9490b928af1SViresh Kumar 
950e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "uart1_clk", "uart1_mclk", 0,
9510b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART1_CLK_ENB, 0,
9520b928af1SViresh Kumar 			&_lock);
9530b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5c800000.serial");
9540b928af1SViresh Kumar 
955e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "uart2_mclk", uart_parents,
956819c1de3SJames Hogan 			ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
957819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART2_CLK_SHIFT,
958819c1de3SJames Hogan 			SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
959e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "uart2_mclk", NULL);
9600b928af1SViresh Kumar 
961e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "uart2_clk", "uart2_mclk", 0,
9620b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART2_CLK_ENB, 0,
9630b928af1SViresh Kumar 			&_lock);
9640b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5c900000.serial");
9650b928af1SViresh Kumar 
966e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "uart3_mclk", uart_parents,
967819c1de3SJames Hogan 			ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
968819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART3_CLK_SHIFT,
969819c1de3SJames Hogan 			SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
970e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "uart3_mclk", NULL);
9710b928af1SViresh Kumar 
972e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "uart3_clk", "uart3_mclk", 0,
9730b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART3_CLK_ENB, 0,
9740b928af1SViresh Kumar 			&_lock);
9750b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5ca00000.serial");
9760b928af1SViresh Kumar 
977e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "uart4_mclk", uart_parents,
978819c1de3SJames Hogan 			ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
979819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART4_CLK_SHIFT,
980819c1de3SJames Hogan 			SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
981e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "uart4_mclk", NULL);
9820b928af1SViresh Kumar 
983e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "uart4_clk", "uart4_mclk", 0,
9840b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART4_CLK_ENB, 0,
9850b928af1SViresh Kumar 			&_lock);
9860b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5cb00000.serial");
9870b928af1SViresh Kumar 
988e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "uart5_mclk", uart_parents,
989819c1de3SJames Hogan 			ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
990819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART5_CLK_SHIFT,
991819c1de3SJames Hogan 			SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
992e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "uart5_mclk", NULL);
9930b928af1SViresh Kumar 
994e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "uart5_clk", "uart5_mclk", 0,
9950b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART5_CLK_ENB, 0,
9960b928af1SViresh Kumar 			&_lock);
9970b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5cc00000.serial");
9980b928af1SViresh Kumar 
999e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "i2c1_mclk", i2c_parents,
1000819c1de3SJames Hogan 			ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
1001819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C1_CLK_SHIFT,
1002819c1de3SJames Hogan 			SPEAR1310_I2C_CLK_MASK, 0, &_lock);
1003e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "i2c1_mclk", NULL);
10040b928af1SViresh Kumar 
1005e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "i2c1_clk", "i2c1_mclk", 0,
10060b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C1_CLK_ENB, 0,
10070b928af1SViresh Kumar 			&_lock);
10080b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5cd00000.i2c");
10090b928af1SViresh Kumar 
1010e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "i2c2_mclk", i2c_parents,
1011819c1de3SJames Hogan 			ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
1012819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C2_CLK_SHIFT,
1013819c1de3SJames Hogan 			SPEAR1310_I2C_CLK_MASK, 0, &_lock);
1014e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "i2c2_mclk", NULL);
10150b928af1SViresh Kumar 
1016e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "i2c2_clk", "i2c2_mclk", 0,
10170b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C2_CLK_ENB, 0,
10180b928af1SViresh Kumar 			&_lock);
10190b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5ce00000.i2c");
10200b928af1SViresh Kumar 
1021e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "i2c3_mclk", i2c_parents,
1022819c1de3SJames Hogan 			ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
1023819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C3_CLK_SHIFT,
1024819c1de3SJames Hogan 			SPEAR1310_I2C_CLK_MASK, 0, &_lock);
1025e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "i2c3_mclk", NULL);
10260b928af1SViresh Kumar 
1027e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "i2c3_clk", "i2c3_mclk", 0,
10280b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C3_CLK_ENB, 0,
10290b928af1SViresh Kumar 			&_lock);
10300b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5cf00000.i2c");
10310b928af1SViresh Kumar 
1032e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "i2c4_mclk", i2c_parents,
1033819c1de3SJames Hogan 			ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
1034819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C4_CLK_SHIFT,
1035819c1de3SJames Hogan 			SPEAR1310_I2C_CLK_MASK, 0, &_lock);
1036e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "i2c4_mclk", NULL);
10370b928af1SViresh Kumar 
1038e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "i2c4_clk", "i2c4_mclk", 0,
10390b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C4_CLK_ENB, 0,
10400b928af1SViresh Kumar 			&_lock);
10410b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5d000000.i2c");
10420b928af1SViresh Kumar 
1043e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "i2c5_mclk", i2c_parents,
1044819c1de3SJames Hogan 			ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
1045819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C5_CLK_SHIFT,
1046819c1de3SJames Hogan 			SPEAR1310_I2C_CLK_MASK, 0, &_lock);
1047e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "i2c5_mclk", NULL);
10480b928af1SViresh Kumar 
1049e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "i2c5_clk", "i2c5_mclk", 0,
10500b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C5_CLK_ENB, 0,
10510b928af1SViresh Kumar 			&_lock);
10520b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5d100000.i2c");
10530b928af1SViresh Kumar 
1054e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "i2c6_mclk", i2c_parents,
1055819c1de3SJames Hogan 			ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
1056819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C6_CLK_SHIFT,
1057819c1de3SJames Hogan 			SPEAR1310_I2C_CLK_MASK, 0, &_lock);
1058e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "i2c6_mclk", NULL);
10590b928af1SViresh Kumar 
1060e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "i2c6_clk", "i2c6_mclk", 0,
10610b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C6_CLK_ENB, 0,
10620b928af1SViresh Kumar 			&_lock);
10630b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5d200000.i2c");
10640b928af1SViresh Kumar 
1065e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "i2c7_mclk", i2c_parents,
1066819c1de3SJames Hogan 			ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
1067819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C7_CLK_SHIFT,
1068819c1de3SJames Hogan 			SPEAR1310_I2C_CLK_MASK, 0, &_lock);
1069e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "i2c7_mclk", NULL);
10700b928af1SViresh Kumar 
1071e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "i2c7_clk", "i2c7_mclk", 0,
10720b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C7_CLK_ENB, 0,
10730b928af1SViresh Kumar 			&_lock);
10740b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5d300000.i2c");
10750b928af1SViresh Kumar 
1076e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "ssp1_mclk", ssp1_parents,
1077819c1de3SJames Hogan 			ARRAY_SIZE(ssp1_parents), CLK_SET_RATE_NO_REPARENT,
1078819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_SSP1_CLK_SHIFT,
1079819c1de3SJames Hogan 			SPEAR1310_SSP1_CLK_MASK, 0, &_lock);
1080e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "ssp1_mclk", NULL);
10810b928af1SViresh Kumar 
1082e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "ssp1_clk", "ssp1_mclk", 0,
10830b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_SSP1_CLK_ENB, 0,
10840b928af1SViresh Kumar 			&_lock);
10850b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "5d400000.spi");
10860b928af1SViresh Kumar 
1087e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "pci_mclk", pci_parents,
1088819c1de3SJames Hogan 			ARRAY_SIZE(pci_parents), CLK_SET_RATE_NO_REPARENT,
1089819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_PCI_CLK_SHIFT,
1090819c1de3SJames Hogan 			SPEAR1310_PCI_CLK_MASK, 0, &_lock);
1091e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "pci_mclk", NULL);
10920b928af1SViresh Kumar 
1093e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "pci_clk", "pci_mclk", 0,
10940b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_PCI_CLK_ENB, 0,
10950b928af1SViresh Kumar 			&_lock);
10960b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "pci");
10970b928af1SViresh Kumar 
1098e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "tdm1_mclk", tdm_parents,
1099819c1de3SJames Hogan 			ARRAY_SIZE(tdm_parents), CLK_SET_RATE_NO_REPARENT,
1100819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_TDM1_CLK_SHIFT,
1101819c1de3SJames Hogan 			SPEAR1310_TDM_CLK_MASK, 0, &_lock);
1102e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "tdm1_mclk", NULL);
11030b928af1SViresh Kumar 
1104e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "tdm1_clk", "tdm1_mclk", 0,
11050b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM1_CLK_ENB, 0,
11060b928af1SViresh Kumar 			&_lock);
11070b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "tdm_hdlc.0");
11080b928af1SViresh Kumar 
1109e28f1aa1SVipul Kumar Samar 	clk = clk_register_mux(NULL, "tdm2_mclk", tdm_parents,
1110819c1de3SJames Hogan 			ARRAY_SIZE(tdm_parents), CLK_SET_RATE_NO_REPARENT,
1111819c1de3SJames Hogan 			SPEAR1310_RAS_CTRL_REG0, SPEAR1310_TDM2_CLK_SHIFT,
1112819c1de3SJames Hogan 			SPEAR1310_TDM_CLK_MASK, 0, &_lock);
1113e28f1aa1SVipul Kumar Samar 	clk_register_clkdev(clk, "tdm2_mclk", NULL);
11140b928af1SViresh Kumar 
1115e28f1aa1SVipul Kumar Samar 	clk = clk_register_gate(NULL, "tdm2_clk", "tdm2_mclk", 0,
11160b928af1SViresh Kumar 			SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM2_CLK_ENB, 0,
11170b928af1SViresh Kumar 			&_lock);
11180b928af1SViresh Kumar 	clk_register_clkdev(clk, NULL, "tdm_hdlc.1");
11190b928af1SViresh Kumar }
1120