xref: /linux/drivers/clk/sifive/sifive-prci.h (revision efc91ae43c8d4bbf64e4b9a28113b24a74ffd58d)
1c816e1ddSZong Li /* SPDX-License-Identifier: GPL-2.0 */
2c816e1ddSZong Li /*
3c816e1ddSZong Li  * Copyright (C) 2018-2019 SiFive, Inc.
4c816e1ddSZong Li  * Wesley Terpstra
5c816e1ddSZong Li  * Paul Walmsley
6c816e1ddSZong Li  * Zong Li
7c816e1ddSZong Li  */
8c816e1ddSZong Li 
9c816e1ddSZong Li #ifndef __SIFIVE_CLK_SIFIVE_PRCI_H
10c816e1ddSZong Li #define __SIFIVE_CLK_SIFIVE_PRCI_H
11c816e1ddSZong Li 
12c816e1ddSZong Li #include <linux/clk/analogbits-wrpll-cln28hpc.h>
13c816e1ddSZong Li #include <linux/clk-provider.h>
14c816e1ddSZong Li #include <linux/platform_device.h>
15c816e1ddSZong Li 
16c816e1ddSZong Li /*
17c816e1ddSZong Li  * EXPECTED_CLK_PARENT_COUNT: how many parent clocks this driver expects:
18c816e1ddSZong Li  *     hfclk and rtcclk
19c816e1ddSZong Li  */
20c816e1ddSZong Li #define EXPECTED_CLK_PARENT_COUNT 2
21c816e1ddSZong Li 
22c816e1ddSZong Li /*
23c816e1ddSZong Li  * Register offsets and bitmasks
24c816e1ddSZong Li  */
25c816e1ddSZong Li 
26c816e1ddSZong Li /* COREPLLCFG0 */
27c816e1ddSZong Li #define PRCI_COREPLLCFG0_OFFSET		0x4
28c816e1ddSZong Li #define PRCI_COREPLLCFG0_DIVR_SHIFT	0
29c816e1ddSZong Li #define PRCI_COREPLLCFG0_DIVR_MASK	(0x3f << PRCI_COREPLLCFG0_DIVR_SHIFT)
30c816e1ddSZong Li #define PRCI_COREPLLCFG0_DIVF_SHIFT	6
31c816e1ddSZong Li #define PRCI_COREPLLCFG0_DIVF_MASK	(0x1ff << PRCI_COREPLLCFG0_DIVF_SHIFT)
32c816e1ddSZong Li #define PRCI_COREPLLCFG0_DIVQ_SHIFT	15
33c816e1ddSZong Li #define PRCI_COREPLLCFG0_DIVQ_MASK	(0x7 << PRCI_COREPLLCFG0_DIVQ_SHIFT)
34c816e1ddSZong Li #define PRCI_COREPLLCFG0_RANGE_SHIFT	18
35c816e1ddSZong Li #define PRCI_COREPLLCFG0_RANGE_MASK	(0x7 << PRCI_COREPLLCFG0_RANGE_SHIFT)
36c816e1ddSZong Li #define PRCI_COREPLLCFG0_BYPASS_SHIFT	24
37c816e1ddSZong Li #define PRCI_COREPLLCFG0_BYPASS_MASK	(0x1 << PRCI_COREPLLCFG0_BYPASS_SHIFT)
38c816e1ddSZong Li #define PRCI_COREPLLCFG0_FSE_SHIFT	25
39c816e1ddSZong Li #define PRCI_COREPLLCFG0_FSE_MASK	(0x1 << PRCI_COREPLLCFG0_FSE_SHIFT)
40c816e1ddSZong Li #define PRCI_COREPLLCFG0_LOCK_SHIFT	31
41c816e1ddSZong Li #define PRCI_COREPLLCFG0_LOCK_MASK	(0x1 << PRCI_COREPLLCFG0_LOCK_SHIFT)
42c816e1ddSZong Li 
43c816e1ddSZong Li /* DDRPLLCFG0 */
44c816e1ddSZong Li #define PRCI_DDRPLLCFG0_OFFSET		0xc
45c816e1ddSZong Li #define PRCI_DDRPLLCFG0_DIVR_SHIFT	0
46c816e1ddSZong Li #define PRCI_DDRPLLCFG0_DIVR_MASK	(0x3f << PRCI_DDRPLLCFG0_DIVR_SHIFT)
47c816e1ddSZong Li #define PRCI_DDRPLLCFG0_DIVF_SHIFT	6
48c816e1ddSZong Li #define PRCI_DDRPLLCFG0_DIVF_MASK	(0x1ff << PRCI_DDRPLLCFG0_DIVF_SHIFT)
49c816e1ddSZong Li #define PRCI_DDRPLLCFG0_DIVQ_SHIFT	15
50c816e1ddSZong Li #define PRCI_DDRPLLCFG0_DIVQ_MASK	(0x7 << PRCI_DDRPLLCFG0_DIVQ_SHIFT)
51c816e1ddSZong Li #define PRCI_DDRPLLCFG0_RANGE_SHIFT	18
52c816e1ddSZong Li #define PRCI_DDRPLLCFG0_RANGE_MASK	(0x7 << PRCI_DDRPLLCFG0_RANGE_SHIFT)
53c816e1ddSZong Li #define PRCI_DDRPLLCFG0_BYPASS_SHIFT	24
54c816e1ddSZong Li #define PRCI_DDRPLLCFG0_BYPASS_MASK	(0x1 << PRCI_DDRPLLCFG0_BYPASS_SHIFT)
55c816e1ddSZong Li #define PRCI_DDRPLLCFG0_FSE_SHIFT	25
56c816e1ddSZong Li #define PRCI_DDRPLLCFG0_FSE_MASK	(0x1 << PRCI_DDRPLLCFG0_FSE_SHIFT)
57c816e1ddSZong Li #define PRCI_DDRPLLCFG0_LOCK_SHIFT	31
58c816e1ddSZong Li #define PRCI_DDRPLLCFG0_LOCK_MASK	(0x1 << PRCI_DDRPLLCFG0_LOCK_SHIFT)
59c816e1ddSZong Li 
60c816e1ddSZong Li /* DDRPLLCFG1 */
61c816e1ddSZong Li #define PRCI_DDRPLLCFG1_OFFSET		0x10
62c816e1ddSZong Li #define PRCI_DDRPLLCFG1_CKE_SHIFT	24
63c816e1ddSZong Li #define PRCI_DDRPLLCFG1_CKE_MASK	(0x1 << PRCI_DDRPLLCFG1_CKE_SHIFT)
64c816e1ddSZong Li 
65c816e1ddSZong Li /* GEMGXLPLLCFG0 */
66c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_OFFSET	0x1c
67c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_DIVR_SHIFT	0
68c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_DIVR_MASK	(0x3f << PRCI_GEMGXLPLLCFG0_DIVR_SHIFT)
69c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_DIVF_SHIFT	6
70c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_DIVF_MASK	(0x1ff << PRCI_GEMGXLPLLCFG0_DIVF_SHIFT)
71c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_DIVQ_SHIFT	15
72c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_DIVQ_MASK	(0x7 << PRCI_GEMGXLPLLCFG0_DIVQ_SHIFT)
73c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_RANGE_SHIFT	18
74c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_RANGE_MASK	(0x7 << PRCI_GEMGXLPLLCFG0_RANGE_SHIFT)
75c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_BYPASS_SHIFT	24
76c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_BYPASS_MASK	(0x1 << PRCI_GEMGXLPLLCFG0_BYPASS_SHIFT)
77c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_FSE_SHIFT	25
78c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_FSE_MASK	(0x1 << PRCI_GEMGXLPLLCFG0_FSE_SHIFT)
79c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_LOCK_SHIFT	31
80c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG0_LOCK_MASK	(0x1 << PRCI_GEMGXLPLLCFG0_LOCK_SHIFT)
81c816e1ddSZong Li 
82c816e1ddSZong Li /* GEMGXLPLLCFG1 */
83c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG1_OFFSET	0x20
84c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG1_CKE_SHIFT	24
85c816e1ddSZong Li #define PRCI_GEMGXLPLLCFG1_CKE_MASK	(0x1 << PRCI_GEMGXLPLLCFG1_CKE_SHIFT)
86c816e1ddSZong Li 
87c816e1ddSZong Li /* CORECLKSEL */
88c816e1ddSZong Li #define PRCI_CORECLKSEL_OFFSET			0x24
89c816e1ddSZong Li #define PRCI_CORECLKSEL_CORECLKSEL_SHIFT	0
90c816e1ddSZong Li #define PRCI_CORECLKSEL_CORECLKSEL_MASK					\
91c816e1ddSZong Li 		(0x1 << PRCI_CORECLKSEL_CORECLKSEL_SHIFT)
92c816e1ddSZong Li 
93c816e1ddSZong Li /* DEVICESRESETREG */
94c816e1ddSZong Li #define PRCI_DEVICESRESETREG_OFFSET				0x28
95c816e1ddSZong Li #define PRCI_DEVICESRESETREG_DDR_CTRL_RST_N_SHIFT		0
96c816e1ddSZong Li #define PRCI_DEVICESRESETREG_DDR_CTRL_RST_N_MASK			\
97c816e1ddSZong Li 		(0x1 << PRCI_DEVICESRESETREG_DDR_CTRL_RST_N_SHIFT)
98c816e1ddSZong Li #define PRCI_DEVICESRESETREG_DDR_AXI_RST_N_SHIFT		1
99c816e1ddSZong Li #define PRCI_DEVICESRESETREG_DDR_AXI_RST_N_MASK				\
100c816e1ddSZong Li 		(0x1 << PRCI_DEVICESRESETREG_DDR_AXI_RST_N_SHIFT)
101c816e1ddSZong Li #define PRCI_DEVICESRESETREG_DDR_AHB_RST_N_SHIFT		2
102c816e1ddSZong Li #define PRCI_DEVICESRESETREG_DDR_AHB_RST_N_MASK				\
103c816e1ddSZong Li 		(0x1 << PRCI_DEVICESRESETREG_DDR_AHB_RST_N_SHIFT)
104c816e1ddSZong Li #define PRCI_DEVICESRESETREG_DDR_PHY_RST_N_SHIFT		3
105c816e1ddSZong Li #define PRCI_DEVICESRESETREG_DDR_PHY_RST_N_MASK				\
106c816e1ddSZong Li 		(0x1 << PRCI_DEVICESRESETREG_DDR_PHY_RST_N_SHIFT)
107c816e1ddSZong Li #define PRCI_DEVICESRESETREG_GEMGXL_RST_N_SHIFT			5
108c816e1ddSZong Li #define PRCI_DEVICESRESETREG_GEMGXL_RST_N_MASK				\
109c816e1ddSZong Li 		(0x1 << PRCI_DEVICESRESETREG_GEMGXL_RST_N_SHIFT)
110c816e1ddSZong Li #define PRCI_DEVICESRESETREG_CHIPLINK_RST_N_SHIFT		6
111c816e1ddSZong Li #define PRCI_DEVICESRESETREG_CHIPLINK_RST_N_MASK			\
112c816e1ddSZong Li 		(0x1 << PRCI_DEVICESRESETREG_CHIPLINK_RST_N_SHIFT)
113c816e1ddSZong Li 
114c816e1ddSZong Li /* CLKMUXSTATUSREG */
115c816e1ddSZong Li #define PRCI_CLKMUXSTATUSREG_OFFSET				0x2c
116c816e1ddSZong Li #define PRCI_CLKMUXSTATUSREG_TLCLKSEL_STATUS_SHIFT		1
117c816e1ddSZong Li #define PRCI_CLKMUXSTATUSREG_TLCLKSEL_STATUS_MASK			\
118c816e1ddSZong Li 		(0x1 << PRCI_CLKMUXSTATUSREG_TLCLKSEL_STATUS_SHIFT)
119c816e1ddSZong Li 
120*efc91ae4SZong Li /* CLTXPLLCFG0 */
121*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_OFFSET		0x30
122*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_DIVR_SHIFT	0
123*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_DIVR_MASK	(0x3f << PRCI_CLTXPLLCFG0_DIVR_SHIFT)
124*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_DIVF_SHIFT	6
125*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_DIVF_MASK	(0x1ff << PRCI_CLTXPLLCFG0_DIVF_SHIFT)
126*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_DIVQ_SHIFT	15
127*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_DIVQ_MASK	(0x7 << PRCI_CLTXPLLCFG0_DIVQ_SHIFT)
128*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_RANGE_SHIFT	18
129*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_RANGE_MASK	(0x7 << PRCI_CLTXPLLCFG0_RANGE_SHIFT)
130*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_BYPASS_SHIFT	24
131*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_BYPASS_MASK	(0x1 << PRCI_CLTXPLLCFG0_BYPASS_SHIFT)
132*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_FSE_SHIFT	25
133*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_FSE_MASK	(0x1 << PRCI_CLTXPLLCFG0_FSE_SHIFT)
134*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_LOCK_SHIFT	31
135*efc91ae4SZong Li #define PRCI_CLTXPLLCFG0_LOCK_MASK	(0x1 << PRCI_CLTXPLLCFG0_LOCK_SHIFT)
136*efc91ae4SZong Li 
137*efc91ae4SZong Li /* CLTXPLLCFG1 */
138*efc91ae4SZong Li #define PRCI_CLTXPLLCFG1_OFFSET		0x34
139*efc91ae4SZong Li #define PRCI_CLTXPLLCFG1_CKE_SHIFT	31
140*efc91ae4SZong Li #define PRCI_CLTXPLLCFG1_CKE_MASK	(0x1 << PRCI_CLTXPLLCFG1_CKE_SHIFT)
141*efc91ae4SZong Li 
142*efc91ae4SZong Li /* DVFSCOREPLLCFG0 */
143*efc91ae4SZong Li #define PRCI_DVFSCOREPLLCFG0_OFFSET	0x38
144*efc91ae4SZong Li 
145*efc91ae4SZong Li /* DVFSCOREPLLCFG1 */
146*efc91ae4SZong Li #define PRCI_DVFSCOREPLLCFG1_OFFSET	0x3c
147*efc91ae4SZong Li #define PRCI_DVFSCOREPLLCFG1_CKE_SHIFT	31
148*efc91ae4SZong Li #define PRCI_DVFSCOREPLLCFG1_CKE_MASK	(0x1 << PRCI_DVFSCOREPLLCFG1_CKE_SHIFT)
149*efc91ae4SZong Li 
150*efc91ae4SZong Li /* COREPLLSEL */
151*efc91ae4SZong Li #define PRCI_COREPLLSEL_OFFSET			0x40
152*efc91ae4SZong Li #define PRCI_COREPLLSEL_COREPLLSEL_SHIFT	0
153*efc91ae4SZong Li #define PRCI_COREPLLSEL_COREPLLSEL_MASK					\
154*efc91ae4SZong Li 		(0x1 << PRCI_COREPLLSEL_COREPLLSEL_SHIFT)
155*efc91ae4SZong Li 
156*efc91ae4SZong Li /* HFPCLKPLLCFG0 */
157*efc91ae4SZong Li #define PRCI_HFPCLKPLLCFG0_OFFSET		0x50
158*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_DIVR_SHIFT		0
159*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_DIVR_MASK					\
160*efc91ae4SZong Li 		(0x3f << PRCI_HFPCLKPLLCFG0_DIVR_SHIFT)
161*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_DIVF_SHIFT		6
162*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_DIVF_MASK					\
163*efc91ae4SZong Li 		(0x1ff << PRCI_HFPCLKPLLCFG0_DIVF_SHIFT)
164*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_DIVQ_SHIFT		15
165*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_DIVQ_MASK					\
166*efc91ae4SZong Li 		(0x7 << PRCI_HFPCLKPLLCFG0_DIVQ_SHIFT)
167*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_RANGE_SHIFT		18
168*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_RANGE_MASK					\
169*efc91ae4SZong Li 		(0x7 << PRCI_HFPCLKPLLCFG0_RANGE_SHIFT)
170*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_BYPASS_SHIFT	24
171*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_BYPASS_MASK					\
172*efc91ae4SZong Li 		(0x1 << PRCI_HFPCLKPLLCFG0_BYPASS_SHIFT)
173*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_FSE_SHIFT		25
174*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_FSE_MASK					\
175*efc91ae4SZong Li 		(0x1 << PRCI_HFPCLKPLLCFG0_FSE_SHIFT)
176*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_LOCK_SHIFT		31
177*efc91ae4SZong Li #define PRCI_HFPCLKPLL_CFG0_LOCK_MASK					\
178*efc91ae4SZong Li 		(0x1 << PRCI_HFPCLKPLLCFG0_LOCK_SHIFT)
179*efc91ae4SZong Li 
180*efc91ae4SZong Li /* HFPCLKPLLCFG1 */
181*efc91ae4SZong Li #define PRCI_HFPCLKPLLCFG1_OFFSET		0x54
182*efc91ae4SZong Li #define PRCI_HFPCLKPLLCFG1_CKE_SHIFT		31
183*efc91ae4SZong Li #define PRCI_HFPCLKPLLCFG1_CKE_MASK					\
184*efc91ae4SZong Li 		(0x1 << PRCI_HFPCLKPLLCFG1_CKE_SHIFT)
185*efc91ae4SZong Li 
186*efc91ae4SZong Li /* HFPCLKPLLSEL */
187*efc91ae4SZong Li #define PRCI_HFPCLKPLLSEL_OFFSET		0x58
188*efc91ae4SZong Li #define PRCI_HFPCLKPLLSEL_HFPCLKPLLSEL_SHIFT	0
189*efc91ae4SZong Li #define PRCI_HFPCLKPLLSEL_HFPCLKPLLSEL_MASK				\
190*efc91ae4SZong Li 		(0x1 << PRCI_HFPCLKPLLSEL_HFPCLKPLLSEL_SHIFT)
191*efc91ae4SZong Li 
192*efc91ae4SZong Li /* HFPCLKPLLDIV */
193*efc91ae4SZong Li #define PRCI_HFPCLKPLLDIV_OFFSET		0x5c
194*efc91ae4SZong Li 
195*efc91ae4SZong Li /* PRCIPLL */
196*efc91ae4SZong Li #define PRCI_PRCIPLL_OFFSET			0xe0
197*efc91ae4SZong Li 
198*efc91ae4SZong Li /* PROCMONCFG */
199*efc91ae4SZong Li #define PRCI_PROCMONCFG_OFFSET			0xf0
200*efc91ae4SZong Li 
201c816e1ddSZong Li /*
202c816e1ddSZong Li  * Private structures
203c816e1ddSZong Li  */
204c816e1ddSZong Li 
205c816e1ddSZong Li /**
206c816e1ddSZong Li  * struct __prci_data - per-device-instance data
207c816e1ddSZong Li  * @va: base virtual address of the PRCI IP block
208c816e1ddSZong Li  * @hw_clks: encapsulates struct clk_hw records
209c816e1ddSZong Li  *
210c816e1ddSZong Li  * PRCI per-device instance data
211c816e1ddSZong Li  */
212c816e1ddSZong Li struct __prci_data {
213c816e1ddSZong Li 	void __iomem *va;
214c816e1ddSZong Li 	struct clk_hw_onecell_data hw_clks;
215c816e1ddSZong Li };
216c816e1ddSZong Li 
217c816e1ddSZong Li /**
218c816e1ddSZong Li  * struct __prci_wrpll_data - WRPLL configuration and integration data
219c816e1ddSZong Li  * @c: WRPLL current configuration record
220c816e1ddSZong Li  * @enable_bypass: fn ptr to code to bypass the WRPLL (if applicable; else NULL)
221c816e1ddSZong Li  * @disable_bypass: fn ptr to code to not bypass the WRPLL (or NULL)
222c816e1ddSZong Li  * @cfg0_offs: WRPLL CFG0 register offset (in bytes) from the PRCI base address
223c816e1ddSZong Li  *
224c816e1ddSZong Li  * @enable_bypass and @disable_bypass are used for WRPLL instances
225c816e1ddSZong Li  * that contain a separate external glitchless clock mux downstream
226c816e1ddSZong Li  * from the PLL.  The WRPLL internal bypass mux is not glitchless.
227c816e1ddSZong Li  */
228c816e1ddSZong Li struct __prci_wrpll_data {
229c816e1ddSZong Li 	struct wrpll_cfg c;
230c816e1ddSZong Li 	void (*enable_bypass)(struct __prci_data *pd);
231c816e1ddSZong Li 	void (*disable_bypass)(struct __prci_data *pd);
232c816e1ddSZong Li 	u8 cfg0_offs;
233c816e1ddSZong Li };
234c816e1ddSZong Li 
235c816e1ddSZong Li /**
236c816e1ddSZong Li  * struct __prci_clock - describes a clock device managed by PRCI
237c816e1ddSZong Li  * @name: user-readable clock name string - should match the manual
238c816e1ddSZong Li  * @parent_name: parent name for this clock
239c816e1ddSZong Li  * @ops: struct clk_ops for the Linux clock framework to use for control
240c816e1ddSZong Li  * @hw: Linux-private clock data
241c816e1ddSZong Li  * @pwd: WRPLL-specific data, associated with this clock (if not NULL)
242c816e1ddSZong Li  * @pd: PRCI-specific data associated with this clock (if not NULL)
243c816e1ddSZong Li  *
244c816e1ddSZong Li  * PRCI clock data.  Used by the PRCI driver to register PRCI-provided
245c816e1ddSZong Li  * clocks to the Linux clock infrastructure.
246c816e1ddSZong Li  */
247c816e1ddSZong Li struct __prci_clock {
248c816e1ddSZong Li 	const char *name;
249c816e1ddSZong Li 	const char *parent_name;
250c816e1ddSZong Li 	const struct clk_ops *ops;
251c816e1ddSZong Li 	struct clk_hw hw;
252c816e1ddSZong Li 	struct __prci_wrpll_data *pwd;
253c816e1ddSZong Li 	struct __prci_data *pd;
254c816e1ddSZong Li };
255c816e1ddSZong Li 
256c816e1ddSZong Li #define clk_hw_to_prci_clock(pwd) container_of(pwd, struct __prci_clock, hw)
257c816e1ddSZong Li 
258c816e1ddSZong Li /*
259c816e1ddSZong Li  * struct prci_clk_desc - describes the information of clocks of each SoCs
260c816e1ddSZong Li  * @clks: point to a array of __prci_clock
261c816e1ddSZong Li  * @num_clks: the number of element of clks
262c816e1ddSZong Li  */
263c816e1ddSZong Li struct prci_clk_desc {
264c816e1ddSZong Li 	struct __prci_clock *clks;
265c816e1ddSZong Li 	size_t num_clks;
266c816e1ddSZong Li };
267c816e1ddSZong Li 
268c816e1ddSZong Li /* Core clock mux control */
269c816e1ddSZong Li void sifive_prci_coreclksel_use_hfclk(struct __prci_data *pd);
270c816e1ddSZong Li void sifive_prci_coreclksel_use_corepll(struct __prci_data *pd);
271*efc91ae4SZong Li void sifive_prci_coreclksel_use_final_corepll(struct __prci_data *pd);
272*efc91ae4SZong Li void sifive_prci_corepllsel_use_dvfscorepll(struct __prci_data *pd);
273*efc91ae4SZong Li void sifive_prci_corepllsel_use_corepll(struct __prci_data *pd);
274*efc91ae4SZong Li void sifive_prci_hfpclkpllsel_use_hfclk(struct __prci_data *pd);
275*efc91ae4SZong Li void sifive_prci_hfpclkpllsel_use_hfpclkpll(struct __prci_data *pd);
276c816e1ddSZong Li 
277c816e1ddSZong Li /* Linux clock framework integration */
278c816e1ddSZong Li long sifive_prci_wrpll_round_rate(struct clk_hw *hw, unsigned long rate,
279c816e1ddSZong Li 				  unsigned long *parent_rate);
280c816e1ddSZong Li int sifive_prci_wrpll_set_rate(struct clk_hw *hw, unsigned long rate,
281c816e1ddSZong Li 			       unsigned long parent_rate);
282c816e1ddSZong Li unsigned long sifive_prci_wrpll_recalc_rate(struct clk_hw *hw,
283c816e1ddSZong Li 					    unsigned long parent_rate);
284c816e1ddSZong Li unsigned long sifive_prci_tlclksel_recalc_rate(struct clk_hw *hw,
285c816e1ddSZong Li 					       unsigned long parent_rate);
286*efc91ae4SZong Li unsigned long sifive_prci_hfpclkplldiv_recalc_rate(struct clk_hw *hw,
287*efc91ae4SZong Li 						   unsigned long parent_rate);
288c816e1ddSZong Li 
289c816e1ddSZong Li #endif /* __SIFIVE_CLK_SIFIVE_PRCI_H */
290