1 /* 2 * Copyright (c) 2016 Rockchip Electronics Co. Ltd. 3 * Author: Elaine <zhangqing@rock-chips.com> 4 * 5 * This program is free software; you can redistribute it and/or modify 6 * it under the terms of the GNU General Public License as published by 7 * the Free Software Foundation; either version 2 of the License, or 8 * (at your option) any later version. 9 * 10 * This program is distributed in the hope that it will be useful, 11 * but WITHOUT ANY WARRANTY; without even the implied warranty of 12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13 * GNU General Public License for more details. 14 */ 15 16 #include <linux/clk-provider.h> 17 #include <linux/of.h> 18 #include <linux/of_address.h> 19 #include <linux/syscore_ops.h> 20 #include <dt-bindings/clock/rk3328-cru.h> 21 #include "clk.h" 22 23 #define RK3328_GRF_SOC_STATUS0 0x480 24 #define RK3328_GRF_MAC_CON1 0x904 25 #define RK3328_GRF_MAC_CON2 0x908 26 27 enum rk3328_plls { 28 apll, dpll, cpll, gpll, npll, 29 }; 30 31 static struct rockchip_pll_rate_table rk3328_pll_rates[] = { 32 /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */ 33 RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0), 34 RK3036_PLL_RATE(1584000000, 1, 66, 1, 1, 1, 0), 35 RK3036_PLL_RATE(1560000000, 1, 65, 1, 1, 1, 0), 36 RK3036_PLL_RATE(1536000000, 1, 64, 1, 1, 1, 0), 37 RK3036_PLL_RATE(1512000000, 1, 63, 1, 1, 1, 0), 38 RK3036_PLL_RATE(1488000000, 1, 62, 1, 1, 1, 0), 39 RK3036_PLL_RATE(1464000000, 1, 61, 1, 1, 1, 0), 40 RK3036_PLL_RATE(1440000000, 1, 60, 1, 1, 1, 0), 41 RK3036_PLL_RATE(1416000000, 1, 59, 1, 1, 1, 0), 42 RK3036_PLL_RATE(1392000000, 1, 58, 1, 1, 1, 0), 43 RK3036_PLL_RATE(1368000000, 1, 57, 1, 1, 1, 0), 44 RK3036_PLL_RATE(1344000000, 1, 56, 1, 1, 1, 0), 45 RK3036_PLL_RATE(1320000000, 1, 55, 1, 1, 1, 0), 46 RK3036_PLL_RATE(1296000000, 1, 54, 1, 1, 1, 0), 47 RK3036_PLL_RATE(1272000000, 1, 53, 1, 1, 1, 0), 48 RK3036_PLL_RATE(1248000000, 1, 52, 1, 1, 1, 0), 49 RK3036_PLL_RATE(1200000000, 1, 50, 1, 1, 1, 0), 50 RK3036_PLL_RATE(1188000000, 2, 99, 1, 1, 1, 0), 51 RK3036_PLL_RATE(1104000000, 1, 46, 1, 1, 1, 0), 52 RK3036_PLL_RATE(1100000000, 12, 550, 1, 1, 1, 0), 53 RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0), 54 RK3036_PLL_RATE(1000000000, 6, 500, 2, 1, 1, 0), 55 RK3036_PLL_RATE(984000000, 1, 82, 2, 1, 1, 0), 56 RK3036_PLL_RATE(960000000, 1, 80, 2, 1, 1, 0), 57 RK3036_PLL_RATE(936000000, 1, 78, 2, 1, 1, 0), 58 RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0), 59 RK3036_PLL_RATE(900000000, 4, 300, 2, 1, 1, 0), 60 RK3036_PLL_RATE(888000000, 1, 74, 2, 1, 1, 0), 61 RK3036_PLL_RATE(864000000, 1, 72, 2, 1, 1, 0), 62 RK3036_PLL_RATE(840000000, 1, 70, 2, 1, 1, 0), 63 RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0), 64 RK3036_PLL_RATE(800000000, 6, 400, 2, 1, 1, 0), 65 RK3036_PLL_RATE(700000000, 6, 350, 2, 1, 1, 0), 66 RK3036_PLL_RATE(696000000, 1, 58, 2, 1, 1, 0), 67 RK3036_PLL_RATE(600000000, 1, 75, 3, 1, 1, 0), 68 RK3036_PLL_RATE(594000000, 2, 99, 2, 1, 1, 0), 69 RK3036_PLL_RATE(504000000, 1, 63, 3, 1, 1, 0), 70 RK3036_PLL_RATE(500000000, 6, 250, 2, 1, 1, 0), 71 RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0), 72 RK3036_PLL_RATE(312000000, 1, 52, 2, 2, 1, 0), 73 RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0), 74 RK3036_PLL_RATE(96000000, 1, 64, 4, 4, 1, 0), 75 { /* sentinel */ }, 76 }; 77 78 static struct rockchip_pll_rate_table rk3328_pll_frac_rates[] = { 79 /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */ 80 RK3036_PLL_RATE(1016064000, 3, 127, 1, 1, 0, 134217), 81 /* vco = 1016064000 */ 82 RK3036_PLL_RATE(983040000, 24, 983, 1, 1, 0, 671088), 83 /* vco = 983040000 */ 84 RK3036_PLL_RATE(491520000, 24, 983, 2, 1, 0, 671088), 85 /* vco = 983040000 */ 86 RK3036_PLL_RATE(61440000, 6, 215, 7, 2, 0, 671088), 87 /* vco = 860156000 */ 88 RK3036_PLL_RATE(56448000, 12, 451, 4, 4, 0, 9797894), 89 /* vco = 903168000 */ 90 RK3036_PLL_RATE(40960000, 12, 409, 4, 5, 0, 10066329), 91 /* vco = 819200000 */ 92 { /* sentinel */ }, 93 }; 94 95 #define RK3328_DIV_ACLKM_MASK 0x7 96 #define RK3328_DIV_ACLKM_SHIFT 4 97 #define RK3328_DIV_PCLK_DBG_MASK 0xf 98 #define RK3328_DIV_PCLK_DBG_SHIFT 0 99 100 #define RK3328_CLKSEL1(_aclk_core, _pclk_dbg) \ 101 { \ 102 .reg = RK3328_CLKSEL_CON(1), \ 103 .val = HIWORD_UPDATE(_aclk_core, RK3328_DIV_ACLKM_MASK, \ 104 RK3328_DIV_ACLKM_SHIFT) | \ 105 HIWORD_UPDATE(_pclk_dbg, RK3328_DIV_PCLK_DBG_MASK, \ 106 RK3328_DIV_PCLK_DBG_SHIFT), \ 107 } 108 109 #define RK3328_CPUCLK_RATE(_prate, _aclk_core, _pclk_dbg) \ 110 { \ 111 .prate = _prate, \ 112 .divs = { \ 113 RK3328_CLKSEL1(_aclk_core, _pclk_dbg), \ 114 }, \ 115 } 116 117 static struct rockchip_cpuclk_rate_table rk3328_cpuclk_rates[] __initdata = { 118 RK3328_CPUCLK_RATE(1800000000, 1, 7), 119 RK3328_CPUCLK_RATE(1704000000, 1, 7), 120 RK3328_CPUCLK_RATE(1608000000, 1, 7), 121 RK3328_CPUCLK_RATE(1512000000, 1, 7), 122 RK3328_CPUCLK_RATE(1488000000, 1, 5), 123 RK3328_CPUCLK_RATE(1416000000, 1, 5), 124 RK3328_CPUCLK_RATE(1392000000, 1, 5), 125 RK3328_CPUCLK_RATE(1296000000, 1, 5), 126 RK3328_CPUCLK_RATE(1200000000, 1, 5), 127 RK3328_CPUCLK_RATE(1104000000, 1, 5), 128 RK3328_CPUCLK_RATE(1008000000, 1, 5), 129 RK3328_CPUCLK_RATE(912000000, 1, 5), 130 RK3328_CPUCLK_RATE(816000000, 1, 3), 131 RK3328_CPUCLK_RATE(696000000, 1, 3), 132 RK3328_CPUCLK_RATE(600000000, 1, 3), 133 RK3328_CPUCLK_RATE(408000000, 1, 1), 134 RK3328_CPUCLK_RATE(312000000, 1, 1), 135 RK3328_CPUCLK_RATE(216000000, 1, 1), 136 RK3328_CPUCLK_RATE(96000000, 1, 1), 137 }; 138 139 static const struct rockchip_cpuclk_reg_data rk3328_cpuclk_data = { 140 .core_reg = RK3328_CLKSEL_CON(0), 141 .div_core_shift = 0, 142 .div_core_mask = 0x1f, 143 .mux_core_alt = 1, 144 .mux_core_main = 3, 145 .mux_core_shift = 6, 146 .mux_core_mask = 0x3, 147 }; 148 149 PNAME(mux_pll_p) = { "xin24m" }; 150 151 PNAME(mux_2plls_p) = { "cpll", "gpll" }; 152 PNAME(mux_gpll_cpll_p) = { "gpll", "cpll" }; 153 PNAME(mux_cpll_gpll_apll_p) = { "cpll", "gpll", "apll" }; 154 PNAME(mux_2plls_xin24m_p) = { "cpll", "gpll", "xin24m" }; 155 PNAME(mux_2plls_hdmiphy_p) = { "cpll", "gpll", 156 "dummy_hdmiphy" }; 157 PNAME(mux_4plls_p) = { "cpll", "gpll", 158 "dummy_hdmiphy", 159 "usb480m" }; 160 PNAME(mux_2plls_u480m_p) = { "cpll", "gpll", 161 "usb480m" }; 162 PNAME(mux_2plls_24m_u480m_p) = { "cpll", "gpll", 163 "xin24m", "usb480m" }; 164 165 PNAME(mux_ddrphy_p) = { "dpll", "apll", "cpll" }; 166 PNAME(mux_armclk_p) = { "apll_core", 167 "gpll_core", 168 "dpll_core", 169 "npll_core"}; 170 PNAME(mux_hdmiphy_p) = { "hdmi_phy", "xin24m" }; 171 PNAME(mux_usb480m_p) = { "usb480m_phy", 172 "xin24m" }; 173 174 PNAME(mux_i2s0_p) = { "clk_i2s0_div", 175 "clk_i2s0_frac", 176 "xin12m", 177 "xin12m" }; 178 PNAME(mux_i2s1_p) = { "clk_i2s1_div", 179 "clk_i2s1_frac", 180 "clkin_i2s1", 181 "xin12m" }; 182 PNAME(mux_i2s2_p) = { "clk_i2s2_div", 183 "clk_i2s2_frac", 184 "clkin_i2s2", 185 "xin12m" }; 186 PNAME(mux_i2s1out_p) = { "clk_i2s1", "xin12m"}; 187 PNAME(mux_i2s2out_p) = { "clk_i2s2", "xin12m" }; 188 PNAME(mux_spdif_p) = { "clk_spdif_div", 189 "clk_spdif_frac", 190 "xin12m", 191 "xin12m" }; 192 PNAME(mux_uart0_p) = { "clk_uart0_div", 193 "clk_uart0_frac", 194 "xin24m" }; 195 PNAME(mux_uart1_p) = { "clk_uart1_div", 196 "clk_uart1_frac", 197 "xin24m" }; 198 PNAME(mux_uart2_p) = { "clk_uart2_div", 199 "clk_uart2_frac", 200 "xin24m" }; 201 202 PNAME(mux_sclk_cif_p) = { "clk_cif_src", 203 "xin24m" }; 204 PNAME(mux_dclk_lcdc_p) = { "hdmiphy", 205 "dclk_lcdc_src" }; 206 PNAME(mux_aclk_peri_pre_p) = { "cpll_peri", 207 "gpll_peri", 208 "hdmiphy_peri" }; 209 PNAME(mux_ref_usb3otg_src_p) = { "xin24m", 210 "clk_usb3otg_ref" }; 211 PNAME(mux_xin24m_32k_p) = { "xin24m", 212 "clk_rtc32k" }; 213 PNAME(mux_mac2io_src_p) = { "clk_mac2io_src", 214 "gmac_clkin" }; 215 PNAME(mux_mac2phy_src_p) = { "clk_mac2phy_src", 216 "phy_50m_out" }; 217 218 static struct rockchip_pll_clock rk3328_pll_clks[] __initdata = { 219 [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p, 220 0, RK3328_PLL_CON(0), 221 RK3328_MODE_CON, 0, 4, 0, rk3328_pll_frac_rates), 222 [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p, 223 0, RK3328_PLL_CON(8), 224 RK3328_MODE_CON, 4, 3, 0, NULL), 225 [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p, 226 0, RK3328_PLL_CON(16), 227 RK3328_MODE_CON, 8, 2, 0, rk3328_pll_rates), 228 [gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll", mux_pll_p, 229 0, RK3328_PLL_CON(24), 230 RK3328_MODE_CON, 12, 1, 0, rk3328_pll_frac_rates), 231 [npll] = PLL(pll_rk3328, PLL_NPLL, "npll", mux_pll_p, 232 0, RK3328_PLL_CON(40), 233 RK3328_MODE_CON, 1, 0, 0, rk3328_pll_rates), 234 }; 235 236 #define MFLAGS CLK_MUX_HIWORD_MASK 237 #define DFLAGS CLK_DIVIDER_HIWORD_MASK 238 #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE) 239 240 static struct rockchip_clk_branch rk3328_i2s0_fracmux __initdata = 241 MUX(0, "i2s0_pre", mux_i2s0_p, CLK_SET_RATE_PARENT, 242 RK3328_CLKSEL_CON(6), 8, 2, MFLAGS); 243 244 static struct rockchip_clk_branch rk3328_i2s1_fracmux __initdata = 245 MUX(0, "i2s1_pre", mux_i2s1_p, CLK_SET_RATE_PARENT, 246 RK3328_CLKSEL_CON(8), 8, 2, MFLAGS); 247 248 static struct rockchip_clk_branch rk3328_i2s2_fracmux __initdata = 249 MUX(0, "i2s2_pre", mux_i2s2_p, CLK_SET_RATE_PARENT, 250 RK3328_CLKSEL_CON(10), 8, 2, MFLAGS); 251 252 static struct rockchip_clk_branch rk3328_spdif_fracmux __initdata = 253 MUX(SCLK_SPDIF, "sclk_spdif", mux_spdif_p, CLK_SET_RATE_PARENT, 254 RK3328_CLKSEL_CON(12), 8, 2, MFLAGS); 255 256 static struct rockchip_clk_branch rk3328_uart0_fracmux __initdata = 257 MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT, 258 RK3328_CLKSEL_CON(14), 8, 2, MFLAGS); 259 260 static struct rockchip_clk_branch rk3328_uart1_fracmux __initdata = 261 MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT, 262 RK3328_CLKSEL_CON(16), 8, 2, MFLAGS); 263 264 static struct rockchip_clk_branch rk3328_uart2_fracmux __initdata = 265 MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT, 266 RK3328_CLKSEL_CON(18), 8, 2, MFLAGS); 267 268 static struct rockchip_clk_branch rk3328_clk_branches[] __initdata = { 269 /* 270 * Clock-Architecture Diagram 1 271 */ 272 273 DIV(0, "clk_24m", "xin24m", CLK_IGNORE_UNUSED, 274 RK3328_CLKSEL_CON(2), 8, 5, DFLAGS), 275 COMPOSITE(SCLK_RTC32K, "clk_rtc32k", mux_2plls_xin24m_p, 0, 276 RK3328_CLKSEL_CON(38), 14, 2, MFLAGS, 0, 14, DFLAGS, 277 RK3328_CLKGATE_CON(0), 11, GFLAGS), 278 279 /* PD_MISC */ 280 MUX(HDMIPHY, "hdmiphy", mux_hdmiphy_p, CLK_SET_RATE_PARENT, 281 RK3328_MISC_CON, 13, 1, MFLAGS), 282 MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT, 283 RK3328_MISC_CON, 15, 1, MFLAGS), 284 285 /* 286 * Clock-Architecture Diagram 2 287 */ 288 289 /* PD_CORE */ 290 GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED, 291 RK3328_CLKGATE_CON(0), 0, GFLAGS), 292 GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED, 293 RK3328_CLKGATE_CON(0), 2, GFLAGS), 294 GATE(0, "dpll_core", "dpll", CLK_IGNORE_UNUSED, 295 RK3328_CLKGATE_CON(0), 1, GFLAGS), 296 GATE(0, "npll_core", "npll", CLK_IGNORE_UNUSED, 297 RK3328_CLKGATE_CON(0), 12, GFLAGS), 298 COMPOSITE_NOMUX(0, "pclk_dbg", "armclk", CLK_IGNORE_UNUSED, 299 RK3328_CLKSEL_CON(1), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY, 300 RK3328_CLKGATE_CON(7), 0, GFLAGS), 301 COMPOSITE_NOMUX(0, "aclk_core", "armclk", CLK_IGNORE_UNUSED, 302 RK3328_CLKSEL_CON(1), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY, 303 RK3328_CLKGATE_CON(7), 1, GFLAGS), 304 GATE(0, "aclk_core_niu", "aclk_core", CLK_IGNORE_UNUSED, 305 RK3328_CLKGATE_CON(13), 0, GFLAGS), 306 GATE(0, "aclk_gic400", "aclk_core", CLK_IGNORE_UNUSED, 307 RK3328_CLKGATE_CON(13), 1, GFLAGS), 308 309 GATE(0, "clk_jtag", "jtag_clkin", CLK_IGNORE_UNUSED, 310 RK3328_CLKGATE_CON(7), 2, GFLAGS), 311 312 /* PD_GPU */ 313 COMPOSITE(0, "aclk_gpu_pre", mux_4plls_p, 0, 314 RK3328_CLKSEL_CON(44), 6, 2, MFLAGS, 0, 5, DFLAGS, 315 RK3328_CLKGATE_CON(6), 6, GFLAGS), 316 GATE(ACLK_GPU, "aclk_gpu", "aclk_gpu_pre", CLK_SET_RATE_PARENT, 317 RK3328_CLKGATE_CON(14), 0, GFLAGS), 318 GATE(0, "aclk_gpu_niu", "aclk_gpu_pre", CLK_IGNORE_UNUSED, 319 RK3328_CLKGATE_CON(14), 1, GFLAGS), 320 321 /* PD_DDR */ 322 COMPOSITE(0, "clk_ddr", mux_ddrphy_p, CLK_IGNORE_UNUSED, 323 RK3328_CLKSEL_CON(3), 8, 2, MFLAGS, 0, 3, DFLAGS | CLK_DIVIDER_POWER_OF_TWO, 324 RK3328_CLKGATE_CON(0), 4, GFLAGS), 325 GATE(0, "clk_ddrmsch", "clk_ddr", CLK_IGNORE_UNUSED, 326 RK3328_CLKGATE_CON(18), 6, GFLAGS), 327 GATE(0, "clk_ddrupctl", "clk_ddr", CLK_IGNORE_UNUSED, 328 RK3328_CLKGATE_CON(18), 5, GFLAGS), 329 GATE(0, "aclk_ddrupctl", "clk_ddr", CLK_IGNORE_UNUSED, 330 RK3328_CLKGATE_CON(18), 4, GFLAGS), 331 GATE(0, "clk_ddrmon", "xin24m", CLK_IGNORE_UNUSED, 332 RK3328_CLKGATE_CON(0), 6, GFLAGS), 333 334 COMPOSITE(PCLK_DDR, "pclk_ddr", mux_2plls_hdmiphy_p, 0, 335 RK3328_CLKSEL_CON(4), 13, 2, MFLAGS, 8, 3, DFLAGS, 336 RK3328_CLKGATE_CON(7), 4, GFLAGS), 337 GATE(0, "pclk_ddrupctl", "pclk_ddr", CLK_IGNORE_UNUSED, 338 RK3328_CLKGATE_CON(18), 1, GFLAGS), 339 GATE(0, "pclk_ddr_msch", "pclk_ddr", CLK_IGNORE_UNUSED, 340 RK3328_CLKGATE_CON(18), 2, GFLAGS), 341 GATE(0, "pclk_ddr_mon", "pclk_ddr", CLK_IGNORE_UNUSED, 342 RK3328_CLKGATE_CON(18), 3, GFLAGS), 343 GATE(0, "pclk_ddrstdby", "pclk_ddr", CLK_IGNORE_UNUSED, 344 RK3328_CLKGATE_CON(18), 7, GFLAGS), 345 GATE(0, "pclk_ddr_grf", "pclk_ddr", CLK_IGNORE_UNUSED, 346 RK3328_CLKGATE_CON(18), 9, GFLAGS), 347 348 /* 349 * Clock-Architecture Diagram 3 350 */ 351 352 /* PD_BUS */ 353 COMPOSITE(ACLK_BUS_PRE, "aclk_bus_pre", mux_2plls_hdmiphy_p, 0, 354 RK3328_CLKSEL_CON(0), 13, 2, MFLAGS, 8, 5, DFLAGS, 355 RK3328_CLKGATE_CON(8), 0, GFLAGS), 356 COMPOSITE_NOMUX(HCLK_BUS_PRE, "hclk_bus_pre", "aclk_bus_pre", 0, 357 RK3328_CLKSEL_CON(1), 8, 2, DFLAGS, 358 RK3328_CLKGATE_CON(8), 1, GFLAGS), 359 COMPOSITE_NOMUX(PCLK_BUS_PRE, "pclk_bus_pre", "aclk_bus_pre", 0, 360 RK3328_CLKSEL_CON(1), 12, 3, DFLAGS, 361 RK3328_CLKGATE_CON(8), 2, GFLAGS), 362 GATE(0, "pclk_bus", "pclk_bus_pre", 0, 363 RK3328_CLKGATE_CON(8), 3, GFLAGS), 364 GATE(0, "pclk_phy_pre", "pclk_bus_pre", 0, 365 RK3328_CLKGATE_CON(8), 4, GFLAGS), 366 367 COMPOSITE(SCLK_TSP, "clk_tsp", mux_2plls_p, 0, 368 RK3328_CLKSEL_CON(21), 15, 1, MFLAGS, 8, 5, DFLAGS, 369 RK3328_CLKGATE_CON(2), 5, GFLAGS), 370 GATE(0, "clk_hsadc_tsp", "ext_gpio3a2", 0, 371 RK3328_CLKGATE_CON(17), 13, GFLAGS), 372 373 /* PD_I2S */ 374 COMPOSITE(0, "clk_i2s0_div", mux_2plls_p, 0, 375 RK3328_CLKSEL_CON(6), 15, 1, MFLAGS, 0, 7, DFLAGS, 376 RK3328_CLKGATE_CON(1), 1, GFLAGS), 377 COMPOSITE_FRACMUX(0, "clk_i2s0_frac", "clk_i2s0_div", CLK_SET_RATE_PARENT, 378 RK3328_CLKSEL_CON(7), 0, 379 RK3328_CLKGATE_CON(1), 2, GFLAGS, 380 &rk3328_i2s0_fracmux), 381 GATE(SCLK_I2S0, "clk_i2s0", "i2s0_pre", CLK_SET_RATE_PARENT, 382 RK3328_CLKGATE_CON(1), 3, GFLAGS), 383 384 COMPOSITE(0, "clk_i2s1_div", mux_2plls_p, 0, 385 RK3328_CLKSEL_CON(8), 15, 1, MFLAGS, 0, 7, DFLAGS, 386 RK3328_CLKGATE_CON(1), 4, GFLAGS), 387 COMPOSITE_FRACMUX(0, "clk_i2s1_frac", "clk_i2s1_div", CLK_SET_RATE_PARENT, 388 RK3328_CLKSEL_CON(9), 0, 389 RK3328_CLKGATE_CON(1), 5, GFLAGS, 390 &rk3328_i2s1_fracmux), 391 GATE(SCLK_I2S1, "clk_i2s1", "i2s1_pre", CLK_SET_RATE_PARENT, 392 RK3328_CLKGATE_CON(0), 6, GFLAGS), 393 COMPOSITE_NODIV(SCLK_I2S1_OUT, "i2s1_out", mux_i2s1out_p, 0, 394 RK3328_CLKSEL_CON(8), 12, 1, MFLAGS, 395 RK3328_CLKGATE_CON(1), 7, GFLAGS), 396 397 COMPOSITE(0, "clk_i2s2_div", mux_2plls_p, 0, 398 RK3328_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 7, DFLAGS, 399 RK3328_CLKGATE_CON(1), 8, GFLAGS), 400 COMPOSITE_FRACMUX(0, "clk_i2s2_frac", "clk_i2s2_div", CLK_SET_RATE_PARENT, 401 RK3328_CLKSEL_CON(11), 0, 402 RK3328_CLKGATE_CON(1), 9, GFLAGS, 403 &rk3328_i2s2_fracmux), 404 GATE(SCLK_I2S2, "clk_i2s2", "i2s2_pre", CLK_SET_RATE_PARENT, 405 RK3328_CLKGATE_CON(1), 10, GFLAGS), 406 COMPOSITE_NODIV(SCLK_I2S2_OUT, "i2s2_out", mux_i2s2out_p, 0, 407 RK3328_CLKSEL_CON(10), 12, 1, MFLAGS, 408 RK3328_CLKGATE_CON(1), 11, GFLAGS), 409 410 COMPOSITE(0, "clk_spdif_div", mux_2plls_p, 0, 411 RK3328_CLKSEL_CON(12), 15, 1, MFLAGS, 0, 7, DFLAGS, 412 RK3328_CLKGATE_CON(1), 12, GFLAGS), 413 COMPOSITE_FRACMUX(0, "clk_spdif_frac", "clk_spdif_div", CLK_SET_RATE_PARENT, 414 RK3328_CLKSEL_CON(13), 0, 415 RK3328_CLKGATE_CON(1), 13, GFLAGS, 416 &rk3328_spdif_fracmux), 417 418 /* PD_UART */ 419 COMPOSITE(0, "clk_uart0_div", mux_2plls_u480m_p, 0, 420 RK3328_CLKSEL_CON(14), 12, 2, MFLAGS, 0, 7, DFLAGS, 421 RK3328_CLKGATE_CON(1), 14, GFLAGS), 422 COMPOSITE(0, "clk_uart1_div", mux_2plls_u480m_p, 0, 423 RK3328_CLKSEL_CON(16), 12, 2, MFLAGS, 0, 7, DFLAGS, 424 RK3328_CLKGATE_CON(2), 0, GFLAGS), 425 COMPOSITE(0, "clk_uart2_div", mux_2plls_u480m_p, 0, 426 RK3328_CLKSEL_CON(18), 12, 2, MFLAGS, 0, 7, DFLAGS, 427 RK3328_CLKGATE_CON(2), 2, GFLAGS), 428 COMPOSITE_FRACMUX(0, "clk_uart0_frac", "clk_uart0_div", CLK_SET_RATE_PARENT, 429 RK3328_CLKSEL_CON(15), 0, 430 RK3328_CLKGATE_CON(1), 15, GFLAGS, 431 &rk3328_uart0_fracmux), 432 COMPOSITE_FRACMUX(0, "clk_uart1_frac", "clk_uart1_div", CLK_SET_RATE_PARENT, 433 RK3328_CLKSEL_CON(17), 0, 434 RK3328_CLKGATE_CON(2), 1, GFLAGS, 435 &rk3328_uart1_fracmux), 436 COMPOSITE_FRACMUX(0, "clk_uart2_frac", "clk_uart2_div", CLK_SET_RATE_PARENT, 437 RK3328_CLKSEL_CON(19), 0, 438 RK3328_CLKGATE_CON(2), 3, GFLAGS, 439 &rk3328_uart2_fracmux), 440 441 /* 442 * Clock-Architecture Diagram 4 443 */ 444 445 COMPOSITE(SCLK_I2C0, "clk_i2c0", mux_2plls_p, 0, 446 RK3328_CLKSEL_CON(34), 7, 1, MFLAGS, 0, 7, DFLAGS, 447 RK3328_CLKGATE_CON(2), 9, GFLAGS), 448 COMPOSITE(SCLK_I2C1, "clk_i2c1", mux_2plls_p, 0, 449 RK3328_CLKSEL_CON(34), 15, 1, MFLAGS, 8, 7, DFLAGS, 450 RK3328_CLKGATE_CON(2), 10, GFLAGS), 451 COMPOSITE(SCLK_I2C2, "clk_i2c2", mux_2plls_p, 0, 452 RK3328_CLKSEL_CON(35), 7, 1, MFLAGS, 0, 7, DFLAGS, 453 RK3328_CLKGATE_CON(2), 11, GFLAGS), 454 COMPOSITE(SCLK_I2C3, "clk_i2c3", mux_2plls_p, 0, 455 RK3328_CLKSEL_CON(35), 15, 1, MFLAGS, 8, 7, DFLAGS, 456 RK3328_CLKGATE_CON(2), 12, GFLAGS), 457 COMPOSITE(SCLK_CRYPTO, "clk_crypto", mux_2plls_p, 0, 458 RK3328_CLKSEL_CON(20), 7, 1, MFLAGS, 0, 7, DFLAGS, 459 RK3328_CLKGATE_CON(2), 4, GFLAGS), 460 COMPOSITE_NOMUX(SCLK_TSADC, "clk_tsadc", "clk_24m", 0, 461 RK3328_CLKSEL_CON(22), 0, 10, DFLAGS, 462 RK3328_CLKGATE_CON(2), 6, GFLAGS), 463 COMPOSITE_NOMUX(SCLK_SARADC, "clk_saradc", "clk_24m", 0, 464 RK3328_CLKSEL_CON(23), 0, 10, DFLAGS, 465 RK3328_CLKGATE_CON(2), 14, GFLAGS), 466 COMPOSITE(SCLK_SPI, "clk_spi", mux_2plls_p, 0, 467 RK3328_CLKSEL_CON(24), 7, 1, MFLAGS, 0, 7, DFLAGS, 468 RK3328_CLKGATE_CON(2), 7, GFLAGS), 469 COMPOSITE(SCLK_PWM, "clk_pwm", mux_2plls_p, 0, 470 RK3328_CLKSEL_CON(24), 15, 1, MFLAGS, 8, 7, DFLAGS, 471 RK3328_CLKGATE_CON(2), 8, GFLAGS), 472 COMPOSITE(SCLK_OTP, "clk_otp", mux_2plls_xin24m_p, 0, 473 RK3328_CLKSEL_CON(4), 6, 2, MFLAGS, 0, 6, DFLAGS, 474 RK3328_CLKGATE_CON(3), 8, GFLAGS), 475 COMPOSITE(SCLK_EFUSE, "clk_efuse", mux_2plls_xin24m_p, 0, 476 RK3328_CLKSEL_CON(5), 14, 2, MFLAGS, 8, 5, DFLAGS, 477 RK3328_CLKGATE_CON(2), 13, GFLAGS), 478 COMPOSITE(SCLK_PDM, "clk_pdm", mux_cpll_gpll_apll_p, CLK_SET_RATE_NO_REPARENT | CLK_SET_RATE_PARENT, 479 RK3328_CLKSEL_CON(20), 14, 2, MFLAGS, 8, 5, DFLAGS, 480 RK3328_CLKGATE_CON(2), 15, GFLAGS), 481 482 GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0, 483 RK3328_CLKGATE_CON(8), 5, GFLAGS), 484 GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0, 485 RK3328_CLKGATE_CON(8), 6, GFLAGS), 486 GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0, 487 RK3328_CLKGATE_CON(8), 7, GFLAGS), 488 GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0, 489 RK3328_CLKGATE_CON(8), 8, GFLAGS), 490 GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0, 491 RK3328_CLKGATE_CON(8), 9, GFLAGS), 492 GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0, 493 RK3328_CLKGATE_CON(8), 10, GFLAGS), 494 495 COMPOSITE(SCLK_WIFI, "clk_wifi", mux_2plls_u480m_p, 0, 496 RK3328_CLKSEL_CON(52), 6, 2, MFLAGS, 0, 6, DFLAGS, 497 RK3328_CLKGATE_CON(0), 10, GFLAGS), 498 499 /* 500 * Clock-Architecture Diagram 5 501 */ 502 503 /* PD_VIDEO */ 504 COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", mux_4plls_p, 0, 505 RK3328_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS, 506 RK3328_CLKGATE_CON(6), 0, GFLAGS), 507 FACTOR_GATE(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0, 1, 4, 508 RK3328_CLKGATE_CON(11), 0, GFLAGS), 509 GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", CLK_SET_RATE_PARENT, 510 RK3328_CLKGATE_CON(24), 0, GFLAGS), 511 GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", CLK_SET_RATE_PARENT, 512 RK3328_CLKGATE_CON(24), 1, GFLAGS), 513 GATE(0, "aclk_rkvdec_niu", "aclk_rkvdec_pre", CLK_IGNORE_UNUSED, 514 RK3328_CLKGATE_CON(24), 2, GFLAGS), 515 GATE(0, "hclk_rkvdec_niu", "hclk_rkvdec_pre", CLK_IGNORE_UNUSED, 516 RK3328_CLKGATE_CON(24), 3, GFLAGS), 517 518 COMPOSITE(SCLK_VDEC_CABAC, "sclk_vdec_cabac", mux_4plls_p, 0, 519 RK3328_CLKSEL_CON(48), 14, 2, MFLAGS, 8, 5, DFLAGS, 520 RK3328_CLKGATE_CON(6), 1, GFLAGS), 521 522 COMPOSITE(SCLK_VDEC_CORE, "sclk_vdec_core", mux_4plls_p, 0, 523 RK3328_CLKSEL_CON(49), 6, 2, MFLAGS, 0, 5, DFLAGS, 524 RK3328_CLKGATE_CON(6), 2, GFLAGS), 525 526 COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", mux_4plls_p, 0, 527 RK3328_CLKSEL_CON(50), 6, 2, MFLAGS, 0, 5, DFLAGS, 528 RK3328_CLKGATE_CON(6), 5, GFLAGS), 529 FACTOR_GATE(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0, 1, 4, 530 RK3328_CLKGATE_CON(11), 8, GFLAGS), 531 GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", CLK_SET_RATE_PARENT, 532 RK3328_CLKGATE_CON(23), 0, GFLAGS), 533 GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", CLK_SET_RATE_PARENT, 534 RK3328_CLKGATE_CON(23), 1, GFLAGS), 535 GATE(0, "aclk_vpu_niu", "aclk_vpu_pre", CLK_IGNORE_UNUSED, 536 RK3328_CLKGATE_CON(23), 2, GFLAGS), 537 GATE(0, "hclk_vpu_niu", "hclk_vpu_pre", CLK_IGNORE_UNUSED, 538 RK3328_CLKGATE_CON(23), 3, GFLAGS), 539 540 COMPOSITE(ACLK_RKVENC, "aclk_rkvenc", mux_4plls_p, 0, 541 RK3328_CLKSEL_CON(51), 6, 2, MFLAGS, 0, 5, DFLAGS, 542 RK3328_CLKGATE_CON(6), 3, GFLAGS), 543 FACTOR_GATE(HCLK_RKVENC, "hclk_rkvenc", "aclk_rkvenc", 0, 1, 4, 544 RK3328_CLKGATE_CON(11), 4, GFLAGS), 545 GATE(0, "aclk_rkvenc_niu", "aclk_rkvenc", CLK_IGNORE_UNUSED, 546 RK3328_CLKGATE_CON(25), 0, GFLAGS), 547 GATE(0, "hclk_rkvenc_niu", "hclk_rkvenc", CLK_IGNORE_UNUSED, 548 RK3328_CLKGATE_CON(25), 1, GFLAGS), 549 GATE(ACLK_H265, "aclk_h265", "aclk_rkvenc", 0, 550 RK3328_CLKGATE_CON(25), 0, GFLAGS), 551 GATE(PCLK_H265, "pclk_h265", "hclk_rkvenc", 0, 552 RK3328_CLKGATE_CON(25), 1, GFLAGS), 553 GATE(ACLK_H264, "aclk_h264", "aclk_rkvenc", 0, 554 RK3328_CLKGATE_CON(25), 0, GFLAGS), 555 GATE(HCLK_H264, "hclk_h264", "hclk_rkvenc", 0, 556 RK3328_CLKGATE_CON(25), 1, GFLAGS), 557 GATE(ACLK_AXISRAM, "aclk_axisram", "aclk_rkvenc", CLK_IGNORE_UNUSED, 558 RK3328_CLKGATE_CON(25), 0, GFLAGS), 559 560 COMPOSITE(SCLK_VENC_CORE, "sclk_venc_core", mux_4plls_p, 0, 561 RK3328_CLKSEL_CON(51), 14, 2, MFLAGS, 8, 5, DFLAGS, 562 RK3328_CLKGATE_CON(6), 4, GFLAGS), 563 564 COMPOSITE(SCLK_VENC_DSP, "sclk_venc_dsp", mux_4plls_p, 0, 565 RK3328_CLKSEL_CON(52), 14, 2, MFLAGS, 8, 5, DFLAGS, 566 RK3328_CLKGATE_CON(6), 7, GFLAGS), 567 568 /* 569 * Clock-Architecture Diagram 6 570 */ 571 572 /* PD_VIO */ 573 COMPOSITE(ACLK_VIO_PRE, "aclk_vio_pre", mux_4plls_p, 0, 574 RK3328_CLKSEL_CON(37), 6, 2, MFLAGS, 0, 5, DFLAGS, 575 RK3328_CLKGATE_CON(5), 2, GFLAGS), 576 DIV(HCLK_VIO_PRE, "hclk_vio_pre", "aclk_vio_pre", 0, 577 RK3328_CLKSEL_CON(37), 8, 5, DFLAGS), 578 579 COMPOSITE(ACLK_RGA_PRE, "aclk_rga_pre", mux_4plls_p, 0, 580 RK3328_CLKSEL_CON(36), 14, 2, MFLAGS, 8, 5, DFLAGS, 581 RK3328_CLKGATE_CON(5), 0, GFLAGS), 582 COMPOSITE(SCLK_RGA, "clk_rga", mux_4plls_p, 0, 583 RK3328_CLKSEL_CON(36), 6, 2, MFLAGS, 0, 5, DFLAGS, 584 RK3328_CLKGATE_CON(5), 1, GFLAGS), 585 COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", mux_4plls_p, 0, 586 RK3328_CLKSEL_CON(39), 6, 2, MFLAGS, 0, 5, DFLAGS, 587 RK3328_CLKGATE_CON(5), 5, GFLAGS), 588 GATE(0, "clk_hdmi_sfc", "xin24m", 0, 589 RK3328_CLKGATE_CON(5), 4, GFLAGS), 590 591 COMPOSITE_NODIV(0, "clk_cif_src", mux_2plls_p, 0, 592 RK3328_CLKSEL_CON(42), 7, 1, MFLAGS, 593 RK3328_CLKGATE_CON(5), 3, GFLAGS), 594 COMPOSITE_NOGATE(SCLK_CIF_OUT, "clk_cif_out", mux_sclk_cif_p, CLK_SET_RATE_PARENT, 595 RK3328_CLKSEL_CON(42), 5, 1, MFLAGS, 0, 5, DFLAGS), 596 597 COMPOSITE(DCLK_LCDC_SRC, "dclk_lcdc_src", mux_gpll_cpll_p, 0, 598 RK3328_CLKSEL_CON(40), 0, 1, MFLAGS, 8, 8, DFLAGS, 599 RK3328_CLKGATE_CON(5), 6, GFLAGS), 600 DIV(DCLK_HDMIPHY, "dclk_hdmiphy", "dclk_lcdc_src", 0, 601 RK3328_CLKSEL_CON(40), 3, 3, DFLAGS), 602 MUX(DCLK_LCDC, "dclk_lcdc", mux_dclk_lcdc_p, 0, 603 RK3328_CLKSEL_CON(40), 1, 1, MFLAGS), 604 605 /* 606 * Clock-Architecture Diagram 7 607 */ 608 609 /* PD_PERI */ 610 GATE(0, "gpll_peri", "gpll", CLK_IGNORE_UNUSED, 611 RK3328_CLKGATE_CON(4), 0, GFLAGS), 612 GATE(0, "cpll_peri", "cpll", CLK_IGNORE_UNUSED, 613 RK3328_CLKGATE_CON(4), 1, GFLAGS), 614 GATE(0, "hdmiphy_peri", "hdmiphy", CLK_IGNORE_UNUSED, 615 RK3328_CLKGATE_CON(4), 2, GFLAGS), 616 COMPOSITE_NOGATE(ACLK_PERI_PRE, "aclk_peri_pre", mux_aclk_peri_pre_p, 0, 617 RK3328_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 5, DFLAGS), 618 COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_pre", CLK_IGNORE_UNUSED, 619 RK3328_CLKSEL_CON(29), 0, 2, DFLAGS, 620 RK3328_CLKGATE_CON(10), 2, GFLAGS), 621 COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_pre", CLK_IGNORE_UNUSED, 622 RK3328_CLKSEL_CON(29), 4, 3, DFLAGS, 623 RK3328_CLKGATE_CON(10), 1, GFLAGS), 624 GATE(ACLK_PERI, "aclk_peri", "aclk_peri_pre", CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 625 RK3328_CLKGATE_CON(10), 0, GFLAGS), 626 627 COMPOSITE(SCLK_SDMMC, "clk_sdmmc", mux_2plls_24m_u480m_p, 0, 628 RK3328_CLKSEL_CON(30), 8, 2, MFLAGS, 0, 8, DFLAGS, 629 RK3328_CLKGATE_CON(4), 3, GFLAGS), 630 631 COMPOSITE(SCLK_SDIO, "clk_sdio", mux_2plls_24m_u480m_p, 0, 632 RK3328_CLKSEL_CON(31), 8, 2, MFLAGS, 0, 8, DFLAGS, 633 RK3328_CLKGATE_CON(4), 4, GFLAGS), 634 635 COMPOSITE(SCLK_EMMC, "clk_emmc", mux_2plls_24m_u480m_p, 0, 636 RK3328_CLKSEL_CON(32), 8, 2, MFLAGS, 0, 8, DFLAGS, 637 RK3328_CLKGATE_CON(4), 5, GFLAGS), 638 639 COMPOSITE(SCLK_SDMMC_EXT, "clk_sdmmc_ext", mux_2plls_24m_u480m_p, 0, 640 RK3328_CLKSEL_CON(43), 8, 2, MFLAGS, 0, 8, DFLAGS, 641 RK3328_CLKGATE_CON(4), 10, GFLAGS), 642 643 COMPOSITE(SCLK_REF_USB3OTG_SRC, "clk_ref_usb3otg_src", mux_2plls_p, 0, 644 RK3328_CLKSEL_CON(45), 7, 1, MFLAGS, 0, 7, DFLAGS, 645 RK3328_CLKGATE_CON(4), 9, GFLAGS), 646 647 MUX(SCLK_REF_USB3OTG, "clk_ref_usb3otg", mux_ref_usb3otg_src_p, CLK_SET_RATE_PARENT, 648 RK3328_CLKSEL_CON(45), 8, 1, MFLAGS), 649 650 GATE(SCLK_USB3OTG_REF, "clk_usb3otg_ref", "xin24m", 0, 651 RK3328_CLKGATE_CON(4), 7, GFLAGS), 652 653 COMPOSITE(SCLK_USB3OTG_SUSPEND, "clk_usb3otg_suspend", mux_xin24m_32k_p, 0, 654 RK3328_CLKSEL_CON(33), 15, 1, MFLAGS, 0, 10, DFLAGS, 655 RK3328_CLKGATE_CON(4), 8, GFLAGS), 656 657 /* 658 * Clock-Architecture Diagram 8 659 */ 660 661 /* PD_GMAC */ 662 COMPOSITE(ACLK_GMAC, "aclk_gmac", mux_2plls_hdmiphy_p, 0, 663 RK3328_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS, 664 RK3328_CLKGATE_CON(3), 2, GFLAGS), 665 COMPOSITE_NOMUX(PCLK_GMAC, "pclk_gmac", "aclk_gmac", 0, 666 RK3328_CLKSEL_CON(25), 8, 3, DFLAGS, 667 RK3328_CLKGATE_CON(9), 0, GFLAGS), 668 669 COMPOSITE(SCLK_MAC2IO_SRC, "clk_mac2io_src", mux_2plls_p, 0, 670 RK3328_CLKSEL_CON(27), 7, 1, MFLAGS, 0, 5, DFLAGS, 671 RK3328_CLKGATE_CON(3), 1, GFLAGS), 672 GATE(SCLK_MAC2IO_REF, "clk_mac2io_ref", "clk_mac2io", 0, 673 RK3328_CLKGATE_CON(9), 7, GFLAGS), 674 GATE(SCLK_MAC2IO_RX, "clk_mac2io_rx", "clk_mac2io", 0, 675 RK3328_CLKGATE_CON(9), 4, GFLAGS), 676 GATE(SCLK_MAC2IO_TX, "clk_mac2io_tx", "clk_mac2io", 0, 677 RK3328_CLKGATE_CON(9), 5, GFLAGS), 678 GATE(SCLK_MAC2IO_REFOUT, "clk_mac2io_refout", "clk_mac2io", 0, 679 RK3328_CLKGATE_CON(9), 6, GFLAGS), 680 COMPOSITE(SCLK_MAC2IO_OUT, "clk_mac2io_out", mux_2plls_p, 0, 681 RK3328_CLKSEL_CON(27), 15, 1, MFLAGS, 8, 5, DFLAGS, 682 RK3328_CLKGATE_CON(3), 5, GFLAGS), 683 684 COMPOSITE(SCLK_MAC2PHY_SRC, "clk_mac2phy_src", mux_2plls_p, 0, 685 RK3328_CLKSEL_CON(26), 7, 1, MFLAGS, 0, 5, DFLAGS, 686 RK3328_CLKGATE_CON(3), 0, GFLAGS), 687 GATE(SCLK_MAC2PHY_REF, "clk_mac2phy_ref", "clk_mac2phy", 0, 688 RK3328_CLKGATE_CON(9), 3, GFLAGS), 689 GATE(SCLK_MAC2PHY_RXTX, "clk_mac2phy_rxtx", "clk_mac2phy", 0, 690 RK3328_CLKGATE_CON(9), 1, GFLAGS), 691 COMPOSITE_NOMUX(SCLK_MAC2PHY_OUT, "clk_mac2phy_out", "clk_mac2phy", 0, 692 RK3328_CLKSEL_CON(26), 8, 2, DFLAGS, 693 RK3328_CLKGATE_CON(9), 2, GFLAGS), 694 695 FACTOR(0, "xin12m", "xin24m", 0, 1, 2), 696 697 /* 698 * Clock-Architecture Diagram 9 699 */ 700 701 /* PD_VOP */ 702 GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3328_CLKGATE_CON(21), 10, GFLAGS), 703 GATE(0, "aclk_rga_niu", "aclk_rga_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(22), 3, GFLAGS), 704 GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0, RK3328_CLKGATE_CON(21), 2, GFLAGS), 705 GATE(0, "aclk_vop_niu", "aclk_vop_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(21), 4, GFLAGS), 706 707 GATE(ACLK_IEP, "aclk_iep", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 6, GFLAGS), 708 GATE(ACLK_CIF, "aclk_cif", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 8, GFLAGS), 709 GATE(ACLK_HDCP, "aclk_hdcp", "aclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 15, GFLAGS), 710 GATE(0, "aclk_vio_niu", "aclk_vio_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(22), 2, GFLAGS), 711 712 GATE(HCLK_VOP, "hclk_vop", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 3, GFLAGS), 713 GATE(0, "hclk_vop_niu", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 5, GFLAGS), 714 GATE(HCLK_IEP, "hclk_iep", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 7, GFLAGS), 715 GATE(HCLK_CIF, "hclk_cif", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 9, GFLAGS), 716 GATE(HCLK_RGA, "hclk_rga", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(21), 11, GFLAGS), 717 GATE(0, "hclk_ahb1tom", "hclk_vio_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(21), 12, GFLAGS), 718 GATE(0, "pclk_vio_h2p", "hclk_vio_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(21), 13, GFLAGS), 719 GATE(0, "hclk_vio_h2p", "hclk_vio_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(21), 14, GFLAGS), 720 GATE(HCLK_HDCP, "hclk_hdcp", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 0, GFLAGS), 721 GATE(HCLK_VIO, "hclk_vio", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 1, GFLAGS), 722 GATE(PCLK_HDMI, "pclk_hdmi", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 4, GFLAGS), 723 GATE(PCLK_HDCP, "pclk_hdcp", "hclk_vio_pre", 0, RK3328_CLKGATE_CON(22), 5, GFLAGS), 724 725 /* PD_PERI */ 726 GATE(0, "aclk_peri_noc", "aclk_peri", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(19), 11, GFLAGS), 727 GATE(ACLK_USB3OTG, "aclk_usb3otg", "aclk_peri", 0, RK3328_CLKGATE_CON(19), 4, GFLAGS), 728 729 GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 0, GFLAGS), 730 GATE(HCLK_SDIO, "hclk_sdio", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 1, GFLAGS), 731 GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 2, GFLAGS), 732 GATE(HCLK_SDMMC_EXT, "hclk_sdmmc_ext", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 15, GFLAGS), 733 GATE(HCLK_HOST0, "hclk_host0", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 6, GFLAGS), 734 GATE(HCLK_HOST0_ARB, "hclk_host0_arb", "hclk_peri", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(19), 7, GFLAGS), 735 GATE(HCLK_OTG, "hclk_otg", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 8, GFLAGS), 736 GATE(HCLK_OTG_PMU, "hclk_otg_pmu", "hclk_peri", 0, RK3328_CLKGATE_CON(19), 9, GFLAGS), 737 GATE(0, "hclk_peri_niu", "hclk_peri", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(19), 12, GFLAGS), 738 GATE(0, "pclk_peri_niu", "hclk_peri", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(19), 13, GFLAGS), 739 740 /* PD_GMAC */ 741 GATE(ACLK_MAC2PHY, "aclk_mac2phy", "aclk_gmac", 0, RK3328_CLKGATE_CON(26), 0, GFLAGS), 742 GATE(ACLK_MAC2IO, "aclk_mac2io", "aclk_gmac", 0, RK3328_CLKGATE_CON(26), 2, GFLAGS), 743 GATE(0, "aclk_gmac_niu", "aclk_gmac", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(26), 4, GFLAGS), 744 GATE(PCLK_MAC2PHY, "pclk_mac2phy", "pclk_gmac", 0, RK3328_CLKGATE_CON(26), 1, GFLAGS), 745 GATE(PCLK_MAC2IO, "pclk_mac2io", "pclk_gmac", 0, RK3328_CLKGATE_CON(26), 3, GFLAGS), 746 GATE(0, "pclk_gmac_niu", "pclk_gmac", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(26), 5, GFLAGS), 747 748 /* PD_BUS */ 749 GATE(0, "aclk_bus_niu", "aclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 12, GFLAGS), 750 GATE(ACLK_DCF, "aclk_dcf", "aclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 11, GFLAGS), 751 GATE(ACLK_TSP, "aclk_tsp", "aclk_bus_pre", 0, RK3328_CLKGATE_CON(17), 12, GFLAGS), 752 GATE(0, "aclk_intmem", "aclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 0, GFLAGS), 753 GATE(ACLK_DMAC, "aclk_dmac_bus", "aclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 1, GFLAGS), 754 755 GATE(0, "hclk_rom", "hclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 2, GFLAGS), 756 GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 3, GFLAGS), 757 GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 4, GFLAGS), 758 GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 5, GFLAGS), 759 GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 6, GFLAGS), 760 GATE(HCLK_TSP, "hclk_tsp", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(17), 11, GFLAGS), 761 GATE(HCLK_CRYPTO_MST, "hclk_crypto_mst", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 7, GFLAGS), 762 GATE(HCLK_CRYPTO_SLV, "hclk_crypto_slv", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(15), 8, GFLAGS), 763 GATE(0, "hclk_bus_niu", "hclk_bus_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 13, GFLAGS), 764 GATE(HCLK_PDM, "hclk_pdm", "hclk_bus_pre", 0, RK3328_CLKGATE_CON(28), 0, GFLAGS), 765 766 GATE(0, "pclk_bus_niu", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 14, GFLAGS), 767 GATE(0, "pclk_efuse", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 9, GFLAGS), 768 GATE(0, "pclk_otp", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(28), 4, GFLAGS), 769 GATE(PCLK_I2C0, "pclk_i2c0", "pclk_bus", 0, RK3328_CLKGATE_CON(15), 10, GFLAGS), 770 GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 0, GFLAGS), 771 GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 1, GFLAGS), 772 GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 2, GFLAGS), 773 GATE(PCLK_TIMER, "pclk_timer0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 3, GFLAGS), 774 GATE(0, "pclk_stimer", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 4, GFLAGS), 775 GATE(PCLK_SPI, "pclk_spi", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 5, GFLAGS), 776 GATE(PCLK_PWM, "pclk_rk_pwm", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 6, GFLAGS), 777 GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 7, GFLAGS), 778 GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 8, GFLAGS), 779 GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 9, GFLAGS), 780 GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 10, GFLAGS), 781 GATE(PCLK_UART0, "pclk_uart0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 11, GFLAGS), 782 GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 12, GFLAGS), 783 GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 13, GFLAGS), 784 GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 14, GFLAGS), 785 GATE(PCLK_DCF, "pclk_dcf", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 15, GFLAGS), 786 GATE(PCLK_GRF, "pclk_grf", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 0, GFLAGS), 787 GATE(0, "pclk_cru", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 4, GFLAGS), 788 GATE(0, "pclk_sgrf", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 6, GFLAGS), 789 GATE(0, "pclk_sim", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 10, GFLAGS), 790 GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0, RK3328_CLKGATE_CON(17), 15, GFLAGS), 791 GATE(0, "pclk_pmu", "pclk_bus", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(28), 3, GFLAGS), 792 793 GATE(PCLK_USB3PHY_OTG, "pclk_usb3phy_otg", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(28), 1, GFLAGS), 794 GATE(PCLK_USB3PHY_PIPE, "pclk_usb3phy_pipe", "pclk_phy_pre", 0, RK3328_CLKGATE_CON(28), 2, GFLAGS), 795 GATE(PCLK_USB3_GRF, "pclk_usb3_grf", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 2, GFLAGS), 796 GATE(PCLK_USB2_GRF, "pclk_usb2_grf", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 14, GFLAGS), 797 GATE(0, "pclk_ddrphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 13, GFLAGS), 798 GATE(0, "pclk_acodecphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 5, GFLAGS), 799 GATE(PCLK_HDMIPHY, "pclk_hdmiphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 7, GFLAGS), 800 GATE(0, "pclk_vdacphy", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(17), 8, GFLAGS), 801 GATE(0, "pclk_phy_niu", "pclk_phy_pre", CLK_IGNORE_UNUSED, RK3328_CLKGATE_CON(15), 15, GFLAGS), 802 803 /* PD_MMC */ 804 MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", 805 RK3328_SDMMC_CON0, 1), 806 MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", 807 RK3328_SDMMC_CON1, 1), 808 809 MMC(SCLK_SDIO_DRV, "sdio_drv", "sclk_sdio", 810 RK3328_SDIO_CON0, 1), 811 MMC(SCLK_SDIO_SAMPLE, "sdio_sample", "sclk_sdio", 812 RK3328_SDIO_CON1, 1), 813 814 MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", 815 RK3328_EMMC_CON0, 1), 816 MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", 817 RK3328_EMMC_CON1, 1), 818 819 MMC(SCLK_SDMMC_EXT_DRV, "sdmmc_ext_drv", "sclk_sdmmc_ext", 820 RK3328_SDMMC_EXT_CON0, 1), 821 MMC(SCLK_SDMMC_EXT_SAMPLE, "sdmmc_ext_sample", "sclk_sdmmc_ext", 822 RK3328_SDMMC_EXT_CON1, 1), 823 }; 824 825 static const char *const rk3328_critical_clocks[] __initconst = { 826 "aclk_bus", 827 "pclk_bus", 828 "hclk_bus", 829 "aclk_peri", 830 "hclk_peri", 831 "pclk_peri", 832 "pclk_dbg", 833 "aclk_core_niu", 834 "aclk_gic400", 835 "aclk_intmem", 836 "hclk_rom", 837 "pclk_grf", 838 "pclk_cru", 839 "pclk_sgrf", 840 "pclk_timer0", 841 "clk_timer0", 842 "pclk_ddr_msch", 843 "pclk_ddr_mon", 844 "pclk_ddr_grf", 845 "clk_ddrupctl", 846 "clk_ddrmsch", 847 "hclk_ahb1tom", 848 "clk_jtag", 849 "pclk_ddrphy", 850 "pclk_pmu", 851 "hclk_otg_pmu", 852 "aclk_rga_niu", 853 "pclk_vio_h2p", 854 "hclk_vio_h2p", 855 }; 856 857 static void __init rk3328_clk_init(struct device_node *np) 858 { 859 struct rockchip_clk_provider *ctx; 860 void __iomem *reg_base; 861 862 reg_base = of_iomap(np, 0); 863 if (!reg_base) { 864 pr_err("%s: could not map cru region\n", __func__); 865 return; 866 } 867 868 ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS); 869 if (IS_ERR(ctx)) { 870 pr_err("%s: rockchip clk init failed\n", __func__); 871 iounmap(reg_base); 872 return; 873 } 874 875 rockchip_clk_register_plls(ctx, rk3328_pll_clks, 876 ARRAY_SIZE(rk3328_pll_clks), 877 RK3328_GRF_SOC_STATUS0); 878 rockchip_clk_register_branches(ctx, rk3328_clk_branches, 879 ARRAY_SIZE(rk3328_clk_branches)); 880 rockchip_clk_protect_critical(rk3328_critical_clocks, 881 ARRAY_SIZE(rk3328_critical_clocks)); 882 883 rockchip_clk_register_armclk(ctx, ARMCLK, "armclk", 884 mux_armclk_p, ARRAY_SIZE(mux_armclk_p), 885 &rk3328_cpuclk_data, rk3328_cpuclk_rates, 886 ARRAY_SIZE(rk3328_cpuclk_rates)); 887 888 rockchip_register_softrst(np, 11, reg_base + RK3328_SOFTRST_CON(0), 889 ROCKCHIP_SOFTRST_HIWORD_MASK); 890 891 rockchip_register_restart_notifier(ctx, RK3328_GLB_SRST_FST, NULL); 892 893 rockchip_clk_of_add_provider(np, ctx); 894 } 895 CLK_OF_DECLARE(rk3328_cru, "rockchip,rk3328-cru", rk3328_clk_init); 896