xref: /linux/drivers/clk/renesas/r9a09g057-cpg.c (revision 746680ec6696585e30db3e18c93a63df9cbec39c)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Renesas RZ/V2H(P) CPG driver
4  *
5  * Copyright (C) 2024 Renesas Electronics Corp.
6  */
7 
8 #include <linux/clk-provider.h>
9 #include <linux/device.h>
10 #include <linux/init.h>
11 #include <linux/kernel.h>
12 
13 #include <dt-bindings/clock/renesas,r9a09g057-cpg.h>
14 
15 #include "rzv2h-cpg.h"
16 
17 enum clk_ids {
18 	/* Core Clock Outputs exported to DT */
19 	LAST_DT_CORE_CLK = R9A09G057_SPI_CLK_SPI,
20 
21 	/* External Input Clocks */
22 	CLK_AUDIO_EXTAL,
23 	CLK_RTXIN,
24 	CLK_QEXTAL,
25 
26 	/* PLL Clocks */
27 	CLK_PLLCM33,
28 	CLK_PLLCLN,
29 	CLK_PLLDTY,
30 	CLK_PLLCA55,
31 	CLK_PLLVDO,
32 	CLK_PLLETH,
33 	CLK_PLLGPU,
34 
35 	/* Internal Core Clocks */
36 	CLK_PLLCM33_DIV3,
37 	CLK_PLLCM33_DIV4,
38 	CLK_PLLCM33_DIV5,
39 	CLK_PLLCM33_DIV16,
40 	CLK_PLLCM33_GEAR,
41 	CLK_SMUX2_XSPI_CLK0,
42 	CLK_SMUX2_XSPI_CLK1,
43 	CLK_PLLCM33_XSPI,
44 	CLK_PLLCLN_DIV2,
45 	CLK_PLLCLN_DIV8,
46 	CLK_PLLCLN_DIV16,
47 	CLK_PLLDTY_ACPU,
48 	CLK_PLLDTY_ACPU_DIV2,
49 	CLK_PLLDTY_ACPU_DIV4,
50 	CLK_PLLDTY_DIV8,
51 	CLK_PLLDTY_DIV16,
52 	CLK_PLLDTY_RCPU,
53 	CLK_PLLDTY_RCPU_DIV4,
54 	CLK_PLLVDO_CRU0,
55 	CLK_PLLVDO_CRU1,
56 	CLK_PLLVDO_CRU2,
57 	CLK_PLLVDO_CRU3,
58 	CLK_PLLETH_DIV_250_FIX,
59 	CLK_PLLETH_DIV_125_FIX,
60 	CLK_CSDIV_PLLETH_GBE0,
61 	CLK_CSDIV_PLLETH_GBE1,
62 	CLK_SMUX2_GBE0_TXCLK,
63 	CLK_SMUX2_GBE0_RXCLK,
64 	CLK_SMUX2_GBE1_TXCLK,
65 	CLK_SMUX2_GBE1_RXCLK,
66 	CLK_PLLGPU_GEAR,
67 
68 	/* Module Clocks */
69 	MOD_CLK_BASE,
70 };
71 
72 static const struct clk_div_table dtable_1_8[] = {
73 	{0, 1},
74 	{1, 2},
75 	{2, 4},
76 	{3, 8},
77 	{0, 0},
78 };
79 
80 static const struct clk_div_table dtable_2_4[] = {
81 	{0, 2},
82 	{1, 4},
83 	{0, 0},
84 };
85 
86 static const struct clk_div_table dtable_2_16[] = {
87 	{0, 2},
88 	{1, 4},
89 	{2, 8},
90 	{3, 16},
91 	{0, 0},
92 };
93 
94 static const struct clk_div_table dtable_2_64[] = {
95 	{0, 2},
96 	{1, 4},
97 	{2, 8},
98 	{3, 16},
99 	{4, 64},
100 	{0, 0},
101 };
102 
103 static const struct clk_div_table dtable_2_100[] = {
104 	{0, 2},
105 	{1, 10},
106 	{2, 100},
107 	{0, 0},
108 };
109 
110 /* Mux clock tables */
111 static const char * const smux2_gbe0_rxclk[] = { ".plleth_gbe0", "et0_rxclk" };
112 static const char * const smux2_gbe0_txclk[] = { ".plleth_gbe0", "et0_txclk" };
113 static const char * const smux2_gbe1_rxclk[] = { ".plleth_gbe1", "et1_rxclk" };
114 static const char * const smux2_gbe1_txclk[] = { ".plleth_gbe1", "et1_txclk" };
115 static const char * const smux2_xspi_clk0[] = { ".pllcm33_div3", ".pllcm33_div4" };
116 static const char * const smux2_xspi_clk1[] = { ".smux2_xspi_clk0", ".pllcm33_div5" };
117 
118 static const struct cpg_core_clk r9a09g057_core_clks[] __initconst = {
119 	/* External Clock Inputs */
120 	DEF_INPUT("audio_extal", CLK_AUDIO_EXTAL),
121 	DEF_INPUT("rtxin", CLK_RTXIN),
122 	DEF_INPUT("qextal", CLK_QEXTAL),
123 
124 	/* PLL Clocks */
125 	DEF_FIXED(".pllcm33", CLK_PLLCM33, CLK_QEXTAL, 200, 3),
126 	DEF_FIXED(".pllcln", CLK_PLLCLN, CLK_QEXTAL, 200, 3),
127 	DEF_FIXED(".plldty", CLK_PLLDTY, CLK_QEXTAL, 200, 3),
128 	DEF_PLL(".pllca55", CLK_PLLCA55, CLK_QEXTAL, PLLCA55),
129 	DEF_FIXED(".pllvdo", CLK_PLLVDO, CLK_QEXTAL, 105, 2),
130 	DEF_FIXED(".plleth", CLK_PLLETH, CLK_QEXTAL, 125, 3),
131 	DEF_PLL(".pllgpu", CLK_PLLGPU, CLK_QEXTAL, PLLGPU),
132 
133 	/* Internal Core Clocks */
134 	DEF_FIXED(".pllcm33_div3", CLK_PLLCM33_DIV3, CLK_PLLCM33, 1, 3),
135 	DEF_FIXED(".pllcm33_div4", CLK_PLLCM33_DIV4, CLK_PLLCM33, 1, 4),
136 	DEF_FIXED(".pllcm33_div5", CLK_PLLCM33_DIV5, CLK_PLLCM33, 1, 5),
137 	DEF_DDIV(".pllcm33_gear", CLK_PLLCM33_GEAR,
138 		 CLK_PLLCM33_DIV4, CDDIV0_DIVCTL1, dtable_2_64),
139 	DEF_FIXED(".pllcm33_div16", CLK_PLLCM33_DIV16, CLK_PLLCM33, 1, 16),
140 	DEF_SMUX(".smux2_xspi_clk0", CLK_SMUX2_XSPI_CLK0, SSEL1_SELCTL2, smux2_xspi_clk0),
141 	DEF_SMUX(".smux2_xspi_clk1", CLK_SMUX2_XSPI_CLK1, SSEL1_SELCTL3, smux2_xspi_clk1),
142 	DEF_CSDIV(".pllcm33_xspi", CLK_PLLCM33_XSPI, CLK_SMUX2_XSPI_CLK1, CSDIV0_DIVCTL3,
143 		  dtable_2_16),
144 
145 	DEF_FIXED(".pllcln_div2", CLK_PLLCLN_DIV2, CLK_PLLCLN, 1, 2),
146 	DEF_FIXED(".pllcln_div8", CLK_PLLCLN_DIV8, CLK_PLLCLN, 1, 8),
147 	DEF_FIXED(".pllcln_div16", CLK_PLLCLN_DIV16, CLK_PLLCLN, 1, 16),
148 
149 	DEF_DDIV(".plldty_acpu", CLK_PLLDTY_ACPU, CLK_PLLDTY, CDDIV0_DIVCTL2, dtable_2_64),
150 	DEF_FIXED(".plldty_acpu_div2", CLK_PLLDTY_ACPU_DIV2, CLK_PLLDTY_ACPU, 1, 2),
151 	DEF_FIXED(".plldty_acpu_div4", CLK_PLLDTY_ACPU_DIV4, CLK_PLLDTY_ACPU, 1, 4),
152 	DEF_FIXED(".plldty_div8", CLK_PLLDTY_DIV8, CLK_PLLDTY, 1, 8),
153 	DEF_FIXED(".plldty_div16", CLK_PLLDTY_DIV16, CLK_PLLDTY, 1, 16),
154 	DEF_DDIV(".plldty_rcpu", CLK_PLLDTY_RCPU, CLK_PLLDTY, CDDIV3_DIVCTL2, dtable_2_64),
155 	DEF_FIXED(".plldty_rcpu_div4", CLK_PLLDTY_RCPU_DIV4, CLK_PLLDTY_RCPU, 1, 4),
156 
157 	DEF_DDIV(".pllvdo_cru0", CLK_PLLVDO_CRU0, CLK_PLLVDO, CDDIV3_DIVCTL3, dtable_2_4),
158 	DEF_DDIV(".pllvdo_cru1", CLK_PLLVDO_CRU1, CLK_PLLVDO, CDDIV4_DIVCTL0, dtable_2_4),
159 	DEF_DDIV(".pllvdo_cru2", CLK_PLLVDO_CRU2, CLK_PLLVDO, CDDIV4_DIVCTL1, dtable_2_4),
160 	DEF_DDIV(".pllvdo_cru3", CLK_PLLVDO_CRU3, CLK_PLLVDO, CDDIV4_DIVCTL2, dtable_2_4),
161 
162 	DEF_FIXED(".plleth_250_fix", CLK_PLLETH_DIV_250_FIX, CLK_PLLETH, 1, 4),
163 	DEF_FIXED(".plleth_125_fix", CLK_PLLETH_DIV_125_FIX, CLK_PLLETH_DIV_250_FIX, 1, 2),
164 	DEF_CSDIV(".plleth_gbe0", CLK_CSDIV_PLLETH_GBE0,
165 		  CLK_PLLETH_DIV_250_FIX, CSDIV0_DIVCTL0, dtable_2_100),
166 	DEF_CSDIV(".plleth_gbe1", CLK_CSDIV_PLLETH_GBE1,
167 		  CLK_PLLETH_DIV_250_FIX, CSDIV0_DIVCTL1, dtable_2_100),
168 	DEF_SMUX(".smux2_gbe0_txclk", CLK_SMUX2_GBE0_TXCLK, SSEL0_SELCTL2, smux2_gbe0_txclk),
169 	DEF_SMUX(".smux2_gbe0_rxclk", CLK_SMUX2_GBE0_RXCLK, SSEL0_SELCTL3, smux2_gbe0_rxclk),
170 	DEF_SMUX(".smux2_gbe1_txclk", CLK_SMUX2_GBE1_TXCLK, SSEL1_SELCTL0, smux2_gbe1_txclk),
171 	DEF_SMUX(".smux2_gbe1_rxclk", CLK_SMUX2_GBE1_RXCLK, SSEL1_SELCTL1, smux2_gbe1_rxclk),
172 
173 	DEF_DDIV(".pllgpu_gear", CLK_PLLGPU_GEAR, CLK_PLLGPU, CDDIV3_DIVCTL1, dtable_2_64),
174 
175 	/* Core Clocks */
176 	DEF_FIXED("sys_0_pclk", R9A09G057_SYS_0_PCLK, CLK_QEXTAL, 1, 1),
177 	DEF_DDIV("ca55_0_coreclk0", R9A09G057_CA55_0_CORE_CLK0, CLK_PLLCA55,
178 		 CDDIV1_DIVCTL0, dtable_1_8),
179 	DEF_DDIV("ca55_0_coreclk1", R9A09G057_CA55_0_CORE_CLK1, CLK_PLLCA55,
180 		 CDDIV1_DIVCTL1, dtable_1_8),
181 	DEF_DDIV("ca55_0_coreclk2", R9A09G057_CA55_0_CORE_CLK2, CLK_PLLCA55,
182 		 CDDIV1_DIVCTL2, dtable_1_8),
183 	DEF_DDIV("ca55_0_coreclk3", R9A09G057_CA55_0_CORE_CLK3, CLK_PLLCA55,
184 		 CDDIV1_DIVCTL3, dtable_1_8),
185 	DEF_FIXED("iotop_0_shclk", R9A09G057_IOTOP_0_SHCLK, CLK_PLLCM33_DIV16, 1, 1),
186 	DEF_FIXED("usb2_0_clk_core0", R9A09G057_USB2_0_CLK_CORE0, CLK_QEXTAL, 1, 1),
187 	DEF_FIXED("usb2_0_clk_core1", R9A09G057_USB2_0_CLK_CORE1, CLK_QEXTAL, 1, 1),
188 	DEF_FIXED("gbeth_0_clk_ptp_ref_i", R9A09G057_GBETH_0_CLK_PTP_REF_I,
189 		  CLK_PLLETH_DIV_125_FIX, 1, 1),
190 	DEF_FIXED("gbeth_1_clk_ptp_ref_i", R9A09G057_GBETH_1_CLK_PTP_REF_I,
191 		  CLK_PLLETH_DIV_125_FIX, 1, 1),
192 	DEF_FIXED_MOD_STATUS("spi_clk_spi", R9A09G057_SPI_CLK_SPI, CLK_PLLCM33_XSPI, 1, 2,
193 			     FIXED_MOD_CONF_XSPI),
194 };
195 
196 static const struct rzv2h_mod_clk r9a09g057_mod_clks[] __initconst = {
197 	DEF_MOD("dmac_0_aclk",			CLK_PLLCM33_GEAR, 0, 0, 0, 0,
198 						BUS_MSTOP(5, BIT(9))),
199 	DEF_MOD("dmac_1_aclk",			CLK_PLLDTY_ACPU_DIV2, 0, 1, 0, 1,
200 						BUS_MSTOP(3, BIT(2))),
201 	DEF_MOD("dmac_2_aclk",			CLK_PLLDTY_ACPU_DIV2, 0, 2, 0, 2,
202 						BUS_MSTOP(3, BIT(3))),
203 	DEF_MOD("dmac_3_aclk",			CLK_PLLDTY_RCPU_DIV4, 0, 3, 0, 3,
204 						BUS_MSTOP(10, BIT(11))),
205 	DEF_MOD("dmac_4_aclk",			CLK_PLLDTY_RCPU_DIV4, 0, 4, 0, 4,
206 						BUS_MSTOP(10, BIT(12))),
207 	DEF_MOD_CRITICAL("icu_0_pclk_i",	CLK_PLLCM33_DIV16, 0, 5, 0, 5,
208 						BUS_MSTOP_NONE),
209 	DEF_MOD_CRITICAL("gic_0_gicclk",	CLK_PLLDTY_ACPU_DIV4, 1, 3, 0, 19,
210 						BUS_MSTOP(3, BIT(5))),
211 	DEF_MOD("gtm_0_pclk",			CLK_PLLCM33_DIV16, 4, 3, 2, 3,
212 						BUS_MSTOP(5, BIT(10))),
213 	DEF_MOD("gtm_1_pclk",			CLK_PLLCM33_DIV16, 4, 4, 2, 4,
214 						BUS_MSTOP(5, BIT(11))),
215 	DEF_MOD("gtm_2_pclk",			CLK_PLLCLN_DIV16, 4, 5, 2, 5,
216 						BUS_MSTOP(2, BIT(13))),
217 	DEF_MOD("gtm_3_pclk",			CLK_PLLCLN_DIV16, 4, 6, 2, 6,
218 						BUS_MSTOP(2, BIT(14))),
219 	DEF_MOD("gtm_4_pclk",			CLK_PLLCLN_DIV16, 4, 7, 2, 7,
220 						BUS_MSTOP(11, BIT(13))),
221 	DEF_MOD("gtm_5_pclk",			CLK_PLLCLN_DIV16, 4, 8, 2, 8,
222 						BUS_MSTOP(11, BIT(14))),
223 	DEF_MOD("gtm_6_pclk",			CLK_PLLCLN_DIV16, 4, 9, 2, 9,
224 						BUS_MSTOP(11, BIT(15))),
225 	DEF_MOD("gtm_7_pclk",			CLK_PLLCLN_DIV16, 4, 10, 2, 10,
226 						BUS_MSTOP(12, BIT(0))),
227 	DEF_MOD("wdt_0_clkp",			CLK_PLLCM33_DIV16, 4, 11, 2, 11,
228 						BUS_MSTOP(3, BIT(10))),
229 	DEF_MOD("wdt_0_clk_loco",		CLK_QEXTAL, 4, 12, 2, 12,
230 						BUS_MSTOP(3, BIT(10))),
231 	DEF_MOD("wdt_1_clkp",			CLK_PLLCLN_DIV16, 4, 13, 2, 13,
232 						BUS_MSTOP(1, BIT(0))),
233 	DEF_MOD("wdt_1_clk_loco",		CLK_QEXTAL, 4, 14, 2, 14,
234 						BUS_MSTOP(1, BIT(0))),
235 	DEF_MOD("wdt_2_clkp",			CLK_PLLCLN_DIV16, 4, 15, 2, 15,
236 						BUS_MSTOP(5, BIT(12))),
237 	DEF_MOD("wdt_2_clk_loco",		CLK_QEXTAL, 5, 0, 2, 16,
238 						BUS_MSTOP(5, BIT(12))),
239 	DEF_MOD("wdt_3_clkp",			CLK_PLLCLN_DIV16, 5, 1, 2, 17,
240 						BUS_MSTOP(5, BIT(13))),
241 	DEF_MOD("wdt_3_clk_loco",		CLK_QEXTAL, 5, 2, 2, 18,
242 						BUS_MSTOP(5, BIT(13))),
243 	DEF_MOD("rspi_0_pclk",			CLK_PLLCLN_DIV8, 5, 4, 2, 20,
244 						BUS_MSTOP(11, BIT(0))),
245 	DEF_MOD("rspi_0_pclk_sfr",		CLK_PLLCLN_DIV8, 5, 5, 2, 21,
246 						BUS_MSTOP(11, BIT(0))),
247 	DEF_MOD("rspi_0_tclk",			CLK_PLLCLN_DIV8, 5, 6, 2, 22,
248 						BUS_MSTOP(11, BIT(0))),
249 	DEF_MOD("rspi_1_pclk",			CLK_PLLCLN_DIV8, 5, 7, 2, 23,
250 						BUS_MSTOP(11, BIT(1))),
251 	DEF_MOD("rspi_1_pclk_sfr",		CLK_PLLCLN_DIV8, 5, 8, 2, 24,
252 						BUS_MSTOP(11, BIT(1))),
253 	DEF_MOD("rspi_1_tclk",			CLK_PLLCLN_DIV8, 5, 9, 2, 25,
254 						BUS_MSTOP(11, BIT(1))),
255 	DEF_MOD("rspi_2_pclk",			CLK_PLLCLN_DIV8, 5, 10, 2, 26,
256 						BUS_MSTOP(11, BIT(2))),
257 	DEF_MOD("rspi_2_pclk_sfr",		CLK_PLLCLN_DIV8, 5, 11, 2, 27,
258 						BUS_MSTOP(11, BIT(2))),
259 	DEF_MOD("rspi_2_tclk",			CLK_PLLCLN_DIV8, 5, 12, 2, 28,
260 						BUS_MSTOP(11, BIT(2))),
261 	DEF_MOD("scif_0_clk_pck",		CLK_PLLCM33_DIV16, 8, 15, 4, 15,
262 						BUS_MSTOP(3, BIT(14))),
263 	DEF_MOD("riic_8_ckm",			CLK_PLLCM33_DIV16, 9, 3, 4, 19,
264 						BUS_MSTOP(3, BIT(13))),
265 	DEF_MOD("riic_0_ckm",			CLK_PLLCLN_DIV16, 9, 4, 4, 20,
266 						BUS_MSTOP(1, BIT(1))),
267 	DEF_MOD("riic_1_ckm",			CLK_PLLCLN_DIV16, 9, 5, 4, 21,
268 						BUS_MSTOP(1, BIT(2))),
269 	DEF_MOD("riic_2_ckm",			CLK_PLLCLN_DIV16, 9, 6, 4, 22,
270 						BUS_MSTOP(1, BIT(3))),
271 	DEF_MOD("riic_3_ckm",			CLK_PLLCLN_DIV16, 9, 7, 4, 23,
272 						BUS_MSTOP(1, BIT(4))),
273 	DEF_MOD("riic_4_ckm",			CLK_PLLCLN_DIV16, 9, 8, 4, 24,
274 						BUS_MSTOP(1, BIT(5))),
275 	DEF_MOD("riic_5_ckm",			CLK_PLLCLN_DIV16, 9, 9, 4, 25,
276 						BUS_MSTOP(1, BIT(6))),
277 	DEF_MOD("riic_6_ckm",			CLK_PLLCLN_DIV16, 9, 10, 4, 26,
278 						BUS_MSTOP(1, BIT(7))),
279 	DEF_MOD("riic_7_ckm",			CLK_PLLCLN_DIV16, 9, 11, 4, 27,
280 						BUS_MSTOP(1, BIT(8))),
281 	DEF_MOD("spi_hclk",			CLK_PLLCM33_GEAR, 9, 15, 4, 31,
282 						BUS_MSTOP(4, BIT(5))),
283 	DEF_MOD("spi_aclk",			CLK_PLLCM33_GEAR, 10, 0, 5, 0,
284 						BUS_MSTOP(4, BIT(5))),
285 	DEF_MOD("spi_clk_spix2",		CLK_PLLCM33_XSPI, 10, 1, 5, 2,
286 						BUS_MSTOP(4, BIT(5))),
287 	DEF_MOD("sdhi_0_imclk",			CLK_PLLCLN_DIV8, 10, 3, 5, 3,
288 						BUS_MSTOP(8, BIT(2))),
289 	DEF_MOD("sdhi_0_imclk2",		CLK_PLLCLN_DIV8, 10, 4, 5, 4,
290 						BUS_MSTOP(8, BIT(2))),
291 	DEF_MOD("sdhi_0_clk_hs",		CLK_PLLCLN_DIV2, 10, 5, 5, 5,
292 						BUS_MSTOP(8, BIT(2))),
293 	DEF_MOD("sdhi_0_aclk",			CLK_PLLDTY_ACPU_DIV4, 10, 6, 5, 6,
294 						BUS_MSTOP(8, BIT(2))),
295 	DEF_MOD("sdhi_1_imclk",			CLK_PLLCLN_DIV8, 10, 7, 5, 7,
296 						BUS_MSTOP(8, BIT(3))),
297 	DEF_MOD("sdhi_1_imclk2",		CLK_PLLCLN_DIV8, 10, 8, 5, 8,
298 						BUS_MSTOP(8, BIT(3))),
299 	DEF_MOD("sdhi_1_clk_hs",		CLK_PLLCLN_DIV2, 10, 9, 5, 9,
300 						BUS_MSTOP(8, BIT(3))),
301 	DEF_MOD("sdhi_1_aclk",			CLK_PLLDTY_ACPU_DIV4, 10, 10, 5, 10,
302 						BUS_MSTOP(8, BIT(3))),
303 	DEF_MOD("sdhi_2_imclk",			CLK_PLLCLN_DIV8, 10, 11, 5, 11,
304 						BUS_MSTOP(8, BIT(4))),
305 	DEF_MOD("sdhi_2_imclk2",		CLK_PLLCLN_DIV8, 10, 12, 5, 12,
306 						BUS_MSTOP(8, BIT(4))),
307 	DEF_MOD("sdhi_2_clk_hs",		CLK_PLLCLN_DIV2, 10, 13, 5, 13,
308 						BUS_MSTOP(8, BIT(4))),
309 	DEF_MOD("sdhi_2_aclk",			CLK_PLLDTY_ACPU_DIV4, 10, 14, 5, 14,
310 						BUS_MSTOP(8, BIT(4))),
311 	DEF_MOD("usb2_0_u2h0_hclk",		CLK_PLLDTY_DIV8, 11, 3, 5, 19,
312 						BUS_MSTOP(7, BIT(7))),
313 	DEF_MOD("usb2_0_u2h1_hclk",		CLK_PLLDTY_DIV8, 11, 4, 5, 20,
314 						BUS_MSTOP(7, BIT(8))),
315 	DEF_MOD("usb2_0_u2p_exr_cpuclk",	CLK_PLLDTY_ACPU_DIV4, 11, 5, 5, 21,
316 						BUS_MSTOP(7, BIT(9))),
317 	DEF_MOD("usb2_0_pclk_usbtst0",		CLK_PLLDTY_ACPU_DIV4, 11, 6, 5, 22,
318 						BUS_MSTOP(7, BIT(10))),
319 	DEF_MOD("usb2_0_pclk_usbtst1",		CLK_PLLDTY_ACPU_DIV4, 11, 7, 5, 23,
320 						BUS_MSTOP(7, BIT(11))),
321 	DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_tx_i", CLK_SMUX2_GBE0_TXCLK, 11, 8, 5, 24,
322 						BUS_MSTOP(8, BIT(5)), 1),
323 	DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_rx_i", CLK_SMUX2_GBE0_RXCLK, 11, 9, 5, 25,
324 						BUS_MSTOP(8, BIT(5)), 1),
325 	DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_tx_180_i", CLK_SMUX2_GBE0_TXCLK, 11, 10, 5, 26,
326 						BUS_MSTOP(8, BIT(5)), 1),
327 	DEF_MOD_MUX_EXTERNAL("gbeth_0_clk_rx_180_i", CLK_SMUX2_GBE0_RXCLK, 11, 11, 5, 27,
328 						BUS_MSTOP(8, BIT(5)), 1),
329 	DEF_MOD("gbeth_0_aclk_csr_i",		CLK_PLLDTY_DIV8, 11, 12, 5, 28,
330 						BUS_MSTOP(8, BIT(5))),
331 	DEF_MOD("gbeth_0_aclk_i",		CLK_PLLDTY_DIV8, 11, 13, 5, 29,
332 						BUS_MSTOP(8, BIT(5))),
333 	DEF_MOD_MUX_EXTERNAL("gbeth_1_clk_tx_i", CLK_SMUX2_GBE1_TXCLK, 11, 14, 5, 30,
334 						BUS_MSTOP(8, BIT(6)), 1),
335 	DEF_MOD_MUX_EXTERNAL("gbeth_1_clk_rx_i", CLK_SMUX2_GBE1_RXCLK, 11, 15, 5, 31,
336 						BUS_MSTOP(8, BIT(6)), 1),
337 	DEF_MOD_MUX_EXTERNAL("gbeth_1_clk_tx_180_i", CLK_SMUX2_GBE1_TXCLK, 12, 0, 6, 0,
338 						BUS_MSTOP(8, BIT(6)), 1),
339 	DEF_MOD_MUX_EXTERNAL("gbeth_1_clk_rx_180_i", CLK_SMUX2_GBE1_RXCLK, 12, 1, 6, 1,
340 						BUS_MSTOP(8, BIT(6)), 1),
341 	DEF_MOD("gbeth_1_aclk_csr_i",		CLK_PLLDTY_DIV8, 12, 2, 6, 2,
342 						BUS_MSTOP(8, BIT(6))),
343 	DEF_MOD("gbeth_1_aclk_i",		CLK_PLLDTY_DIV8, 12, 3, 6, 3,
344 						BUS_MSTOP(8, BIT(6))),
345 	DEF_MOD("cru_0_aclk",			CLK_PLLDTY_ACPU_DIV2, 13, 2, 6, 18,
346 						BUS_MSTOP(9, BIT(4))),
347 	DEF_MOD_NO_PM("cru_0_vclk",		CLK_PLLVDO_CRU0, 13, 3, 6, 19,
348 						BUS_MSTOP(9, BIT(4))),
349 	DEF_MOD("cru_0_pclk",			CLK_PLLDTY_DIV16, 13, 4, 6, 20,
350 						BUS_MSTOP(9, BIT(4))),
351 	DEF_MOD("cru_1_aclk",			CLK_PLLDTY_ACPU_DIV2, 13, 5, 6, 21,
352 						BUS_MSTOP(9, BIT(5))),
353 	DEF_MOD_NO_PM("cru_1_vclk",		CLK_PLLVDO_CRU1, 13, 6, 6, 22,
354 						BUS_MSTOP(9, BIT(5))),
355 	DEF_MOD("cru_1_pclk",			CLK_PLLDTY_DIV16, 13, 7, 6, 23,
356 						BUS_MSTOP(9, BIT(5))),
357 	DEF_MOD("cru_2_aclk",			CLK_PLLDTY_ACPU_DIV2, 13, 8, 6, 24,
358 						BUS_MSTOP(9, BIT(6))),
359 	DEF_MOD_NO_PM("cru_2_vclk",		CLK_PLLVDO_CRU2, 13, 9, 6, 25,
360 						BUS_MSTOP(9, BIT(6))),
361 	DEF_MOD("cru_2_pclk",			CLK_PLLDTY_DIV16, 13, 10, 6, 26,
362 						BUS_MSTOP(9, BIT(6))),
363 	DEF_MOD("cru_3_aclk",			CLK_PLLDTY_ACPU_DIV2, 13, 11, 6, 27,
364 						BUS_MSTOP(9, BIT(7))),
365 	DEF_MOD_NO_PM("cru_3_vclk",		CLK_PLLVDO_CRU3, 13, 12, 6, 28,
366 						BUS_MSTOP(9, BIT(7))),
367 	DEF_MOD("cru_3_pclk",			CLK_PLLDTY_DIV16, 13, 13, 6, 29,
368 						BUS_MSTOP(9, BIT(7))),
369 	DEF_MOD("gpu_0_clk",			CLK_PLLGPU_GEAR, 15, 0, 7, 16,
370 						BUS_MSTOP(3, BIT(4))),
371 	DEF_MOD("gpu_0_axi_clk",		CLK_PLLDTY_ACPU_DIV2, 15, 1, 7, 17,
372 						BUS_MSTOP(3, BIT(4))),
373 	DEF_MOD("gpu_0_ace_clk",		CLK_PLLDTY_ACPU_DIV2, 15, 2, 7, 18,
374 						BUS_MSTOP(3, BIT(4))),
375 };
376 
377 static const struct rzv2h_reset r9a09g057_resets[] __initconst = {
378 	DEF_RST(3, 0, 1, 1),		/* SYS_0_PRESETN */
379 	DEF_RST(3, 1, 1, 2),		/* DMAC_0_ARESETN */
380 	DEF_RST(3, 2, 1, 3),		/* DMAC_1_ARESETN */
381 	DEF_RST(3, 3, 1, 4),		/* DMAC_2_ARESETN */
382 	DEF_RST(3, 4, 1, 5),		/* DMAC_3_ARESETN */
383 	DEF_RST(3, 5, 1, 6),		/* DMAC_4_ARESETN */
384 	DEF_RST(3, 6, 1, 7),		/* ICU_0_PRESETN_I */
385 	DEF_RST(3, 8, 1, 9),		/* GIC_0_GICRESET_N */
386 	DEF_RST(3, 9, 1, 10),		/* GIC_0_DBG_GICRESET_N */
387 	DEF_RST(6, 13, 2, 30),		/* GTM_0_PRESETZ */
388 	DEF_RST(6, 14, 2, 31),		/* GTM_1_PRESETZ */
389 	DEF_RST(6, 15, 3, 0),		/* GTM_2_PRESETZ */
390 	DEF_RST(7, 0, 3, 1),		/* GTM_3_PRESETZ */
391 	DEF_RST(7, 1, 3, 2),		/* GTM_4_PRESETZ */
392 	DEF_RST(7, 2, 3, 3),		/* GTM_5_PRESETZ */
393 	DEF_RST(7, 3, 3, 4),		/* GTM_6_PRESETZ */
394 	DEF_RST(7, 4, 3, 5),		/* GTM_7_PRESETZ */
395 	DEF_RST(7, 5, 3, 6),		/* WDT_0_RESET */
396 	DEF_RST(7, 6, 3, 7),		/* WDT_1_RESET */
397 	DEF_RST(7, 7, 3, 8),		/* WDT_2_RESET */
398 	DEF_RST(7, 8, 3, 9),		/* WDT_3_RESET */
399 	DEF_RST(7, 11, 3, 12),		/* RSPI_0_PRESETN */
400 	DEF_RST(7, 12, 3, 13),		/* RSPI_0_TRESETN */
401 	DEF_RST(7, 13, 3, 14),		/* RSPI_1_PRESETN */
402 	DEF_RST(7, 14, 3, 15),		/* RSPI_1_TRESETN */
403 	DEF_RST(7, 15, 3, 16),		/* RSPI_2_PRESETN */
404 	DEF_RST(8, 0, 3, 17),		/* RSPI_2_TRESETN */
405 	DEF_RST(9, 5, 4, 6),		/* SCIF_0_RST_SYSTEM_N */
406 	DEF_RST(9, 8, 4, 9),		/* RIIC_0_MRST */
407 	DEF_RST(9, 9, 4, 10),		/* RIIC_1_MRST */
408 	DEF_RST(9, 10, 4, 11),		/* RIIC_2_MRST */
409 	DEF_RST(9, 11, 4, 12),		/* RIIC_3_MRST */
410 	DEF_RST(9, 12, 4, 13),		/* RIIC_4_MRST */
411 	DEF_RST(9, 13, 4, 14),		/* RIIC_5_MRST */
412 	DEF_RST(9, 14, 4, 15),		/* RIIC_6_MRST */
413 	DEF_RST(9, 15, 4, 16),		/* RIIC_7_MRST */
414 	DEF_RST(10, 0, 4, 17),		/* RIIC_8_MRST */
415 	DEF_RST(10, 3, 4, 20),		/* SPI_HRESETN */
416 	DEF_RST(10, 4, 4, 21),		/* SPI_ARESETN */
417 	DEF_RST(10, 7, 4, 24),		/* SDHI_0_IXRST */
418 	DEF_RST(10, 8, 4, 25),		/* SDHI_1_IXRST */
419 	DEF_RST(10, 9, 4, 26),		/* SDHI_2_IXRST */
420 	DEF_RST(10, 12, 4, 29),		/* USB2_0_U2H0_HRESETN */
421 	DEF_RST(10, 13, 4, 30),		/* USB2_0_U2H1_HRESETN */
422 	DEF_RST(10, 14, 4, 31),		/* USB2_0_U2P_EXL_SYSRST */
423 	DEF_RST(10, 15, 5, 0),		/* USB2_0_PRESETN */
424 	DEF_RST(11, 0, 5, 1),		/* GBETH_0_ARESETN_I */
425 	DEF_RST(11, 1, 5, 2),		/* GBETH_1_ARESETN_I */
426 	DEF_RST(12, 5, 5, 22),		/* CRU_0_PRESETN */
427 	DEF_RST(12, 6, 5, 23),		/* CRU_0_ARESETN */
428 	DEF_RST(12, 7, 5, 24),		/* CRU_0_S_RESETN */
429 	DEF_RST(12, 8, 5, 25),		/* CRU_1_PRESETN */
430 	DEF_RST(12, 9, 5, 26),		/* CRU_1_ARESETN */
431 	DEF_RST(12, 10, 5, 27),		/* CRU_1_S_RESETN */
432 	DEF_RST(12, 11, 5, 28),		/* CRU_2_PRESETN */
433 	DEF_RST(12, 12, 5, 29),		/* CRU_2_ARESETN */
434 	DEF_RST(12, 13, 5, 30),		/* CRU_2_S_RESETN */
435 	DEF_RST(12, 14, 5, 31),		/* CRU_3_PRESETN */
436 	DEF_RST(12, 15, 6, 0),		/* CRU_3_ARESETN */
437 	DEF_RST(13, 0, 6, 1),		/* CRU_3_S_RESETN */
438 	DEF_RST(13, 13, 6, 14),		/* GPU_0_RESETN */
439 	DEF_RST(13, 14, 6, 15),		/* GPU_0_AXI_RESETN */
440 	DEF_RST(13, 15, 6, 16),		/* GPU_0_ACE_RESETN */
441 };
442 
443 const struct rzv2h_cpg_info r9a09g057_cpg_info __initconst = {
444 	/* Core Clocks */
445 	.core_clks = r9a09g057_core_clks,
446 	.num_core_clks = ARRAY_SIZE(r9a09g057_core_clks),
447 	.last_dt_core_clk = LAST_DT_CORE_CLK,
448 	.num_total_core_clks = MOD_CLK_BASE,
449 
450 	/* Module Clocks */
451 	.mod_clks = r9a09g057_mod_clks,
452 	.num_mod_clks = ARRAY_SIZE(r9a09g057_mod_clks),
453 	.num_hw_mod_clks = 25 * 16,
454 
455 	/* Resets */
456 	.resets = r9a09g057_resets,
457 	.num_resets = ARRAY_SIZE(r9a09g057_resets),
458 
459 	.num_mstop_bits = 192,
460 };
461