1e4e2d7c3SGeert Uytterhoeven /* 2e4e2d7c3SGeert Uytterhoeven * r8a7796 Clock Pulse Generator / Module Standby and Software Reset 3e4e2d7c3SGeert Uytterhoeven * 4e4e2d7c3SGeert Uytterhoeven * Copyright (C) 2016 Glider bvba 5e4e2d7c3SGeert Uytterhoeven * 6e4e2d7c3SGeert Uytterhoeven * Based on r8a7795-cpg-mssr.c 7e4e2d7c3SGeert Uytterhoeven * 8e4e2d7c3SGeert Uytterhoeven * Copyright (C) 2015 Glider bvba 9e4e2d7c3SGeert Uytterhoeven * Copyright (C) 2015 Renesas Electronics Corp. 10e4e2d7c3SGeert Uytterhoeven * 11e4e2d7c3SGeert Uytterhoeven * This program is free software; you can redistribute it and/or modify 12e4e2d7c3SGeert Uytterhoeven * it under the terms of the GNU General Public License as published by 13e4e2d7c3SGeert Uytterhoeven * the Free Software Foundation; version 2 of the License. 14e4e2d7c3SGeert Uytterhoeven */ 15e4e2d7c3SGeert Uytterhoeven 16e4e2d7c3SGeert Uytterhoeven #include <linux/device.h> 17e4e2d7c3SGeert Uytterhoeven #include <linux/init.h> 18e4e2d7c3SGeert Uytterhoeven #include <linux/kernel.h> 1905972d48SGeert Uytterhoeven #include <linux/soc/renesas/rcar-rst.h> 20e4e2d7c3SGeert Uytterhoeven 21e4e2d7c3SGeert Uytterhoeven #include <dt-bindings/clock/r8a7796-cpg-mssr.h> 22e4e2d7c3SGeert Uytterhoeven 23e4e2d7c3SGeert Uytterhoeven #include "renesas-cpg-mssr.h" 24e4e2d7c3SGeert Uytterhoeven #include "rcar-gen3-cpg.h" 25e4e2d7c3SGeert Uytterhoeven 26e4e2d7c3SGeert Uytterhoeven enum clk_ids { 27e4e2d7c3SGeert Uytterhoeven /* Core Clock Outputs exported to DT */ 28e4e2d7c3SGeert Uytterhoeven LAST_DT_CORE_CLK = R8A7796_CLK_OSC, 29e4e2d7c3SGeert Uytterhoeven 30e4e2d7c3SGeert Uytterhoeven /* External Input Clocks */ 31e4e2d7c3SGeert Uytterhoeven CLK_EXTAL, 32e4e2d7c3SGeert Uytterhoeven CLK_EXTALR, 33e4e2d7c3SGeert Uytterhoeven 34e4e2d7c3SGeert Uytterhoeven /* Internal Core Clocks */ 35e4e2d7c3SGeert Uytterhoeven CLK_MAIN, 36e4e2d7c3SGeert Uytterhoeven CLK_PLL0, 37e4e2d7c3SGeert Uytterhoeven CLK_PLL1, 38e4e2d7c3SGeert Uytterhoeven CLK_PLL2, 39e4e2d7c3SGeert Uytterhoeven CLK_PLL3, 40e4e2d7c3SGeert Uytterhoeven CLK_PLL4, 41e4e2d7c3SGeert Uytterhoeven CLK_PLL1_DIV2, 42e4e2d7c3SGeert Uytterhoeven CLK_PLL1_DIV4, 43e4e2d7c3SGeert Uytterhoeven CLK_S0, 44e4e2d7c3SGeert Uytterhoeven CLK_S1, 45e4e2d7c3SGeert Uytterhoeven CLK_S2, 46e4e2d7c3SGeert Uytterhoeven CLK_S3, 47e4e2d7c3SGeert Uytterhoeven CLK_SDSRC, 48e4e2d7c3SGeert Uytterhoeven CLK_SSPSRC, 492570d400SGeert Uytterhoeven CLK_RINT, 50e4e2d7c3SGeert Uytterhoeven 51e4e2d7c3SGeert Uytterhoeven /* Module Clocks */ 52e4e2d7c3SGeert Uytterhoeven MOD_CLK_BASE 53e4e2d7c3SGeert Uytterhoeven }; 54e4e2d7c3SGeert Uytterhoeven 55e4e2d7c3SGeert Uytterhoeven static const struct cpg_core_clk r8a7796_core_clks[] __initconst = { 56e4e2d7c3SGeert Uytterhoeven /* External Clock Inputs */ 57e4e2d7c3SGeert Uytterhoeven DEF_INPUT("extal", CLK_EXTAL), 58e4e2d7c3SGeert Uytterhoeven DEF_INPUT("extalr", CLK_EXTALR), 59e4e2d7c3SGeert Uytterhoeven 60e4e2d7c3SGeert Uytterhoeven /* Internal Core Clocks */ 61e4e2d7c3SGeert Uytterhoeven DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL), 62e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN), 63e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN), 64e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN), 65e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 66e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN), 67e4e2d7c3SGeert Uytterhoeven 68e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1), 69e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1), 70e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1), 71e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1), 72e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1), 73e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1), 7407496981SSimon Horman DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1), 75e4e2d7c3SGeert Uytterhoeven 76*fdb78a8cSGeert Uytterhoeven DEF_DIV6_RO(".r", CLK_RINT, CLK_EXTAL, CPG_RCKCR, 32), 77*fdb78a8cSGeert Uytterhoeven 78e4e2d7c3SGeert Uytterhoeven /* Core Clock Outputs */ 7972f2a6b3STakeshi Kihara DEF_BASE("z", R8A7796_CLK_Z, CLK_TYPE_GEN3_Z, CLK_PLL0), 80c50378efSTakeshi Kihara DEF_BASE("z2", R8A7796_CLK_Z2, CLK_TYPE_GEN3_Z2, CLK_PLL2), 81e4e2d7c3SGeert Uytterhoeven DEF_FIXED("ztr", R8A7796_CLK_ZTR, CLK_PLL1_DIV2, 6, 1), 82e4e2d7c3SGeert Uytterhoeven DEF_FIXED("ztrd2", R8A7796_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1), 83e4e2d7c3SGeert Uytterhoeven DEF_FIXED("zt", R8A7796_CLK_ZT, CLK_PLL1_DIV2, 4, 1), 84e4e2d7c3SGeert Uytterhoeven DEF_FIXED("zx", R8A7796_CLK_ZX, CLK_PLL1_DIV2, 2, 1), 85e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d1", R8A7796_CLK_S0D1, CLK_S0, 1, 1), 86e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d2", R8A7796_CLK_S0D2, CLK_S0, 2, 1), 87e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d3", R8A7796_CLK_S0D3, CLK_S0, 3, 1), 88e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d4", R8A7796_CLK_S0D4, CLK_S0, 4, 1), 89e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d6", R8A7796_CLK_S0D6, CLK_S0, 6, 1), 90e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d8", R8A7796_CLK_S0D8, CLK_S0, 8, 1), 91e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d12", R8A7796_CLK_S0D12, CLK_S0, 12, 1), 92e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s1d1", R8A7796_CLK_S1D1, CLK_S1, 1, 1), 93e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s1d2", R8A7796_CLK_S1D2, CLK_S1, 2, 1), 94e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s1d4", R8A7796_CLK_S1D4, CLK_S1, 4, 1), 95e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s2d1", R8A7796_CLK_S2D1, CLK_S2, 1, 1), 96e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s2d2", R8A7796_CLK_S2D2, CLK_S2, 2, 1), 97e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s2d4", R8A7796_CLK_S2D4, CLK_S2, 4, 1), 98e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s3d1", R8A7796_CLK_S3D1, CLK_S3, 1, 1), 99e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s3d2", R8A7796_CLK_S3D2, CLK_S3, 2, 1), 100e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s3d4", R8A7796_CLK_S3D4, CLK_S3, 4, 1), 101e4e2d7c3SGeert Uytterhoeven 102c013fc7dSGeert Uytterhoeven DEF_GEN3_SD("sd0", R8A7796_CLK_SD0, CLK_SDSRC, 0x074), 103c013fc7dSGeert Uytterhoeven DEF_GEN3_SD("sd1", R8A7796_CLK_SD1, CLK_SDSRC, 0x078), 104c013fc7dSGeert Uytterhoeven DEF_GEN3_SD("sd2", R8A7796_CLK_SD2, CLK_SDSRC, 0x268), 105c013fc7dSGeert Uytterhoeven DEF_GEN3_SD("sd3", R8A7796_CLK_SD3, CLK_SDSRC, 0x26c), 10607496981SSimon Horman 107e4e2d7c3SGeert Uytterhoeven DEF_FIXED("cl", R8A7796_CLK_CL, CLK_PLL1_DIV2, 48, 1), 108e4e2d7c3SGeert Uytterhoeven DEF_FIXED("cp", R8A7796_CLK_CP, CLK_EXTAL, 2, 1), 1092570d400SGeert Uytterhoeven 1109e620beeSChris Paterson DEF_DIV6P1("canfd", R8A7796_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 1115fccac6dSNiklas Söderlund DEF_DIV6P1("csi0", R8A7796_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 112e6bdf28eSHiromitsu Yamasaki DEF_DIV6P1("mso", R8A7796_CLK_MSO, CLK_PLL1_DIV4, 0x014), 11312390605SKoji Matsuoka DEF_DIV6P1("hdmi", R8A7796_CLK_HDMI, CLK_PLL1_DIV4, 0x250), 1145fccac6dSNiklas Söderlund 1152570d400SGeert Uytterhoeven DEF_DIV6_RO("osc", R8A7796_CLK_OSC, CLK_EXTAL, CPG_RCKCR, 8), 1162570d400SGeert Uytterhoeven 1172570d400SGeert Uytterhoeven DEF_BASE("r", R8A7796_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT), 118e4e2d7c3SGeert Uytterhoeven }; 119e4e2d7c3SGeert Uytterhoeven 120e4e2d7c3SGeert Uytterhoeven static const struct mssr_mod_clk r8a7796_mod_clks[] __initconst = { 121a115f636SABE Hiroshige DEF_MOD("fdp1-0", 119, R8A7796_CLK_S0D1), 122951456c3SUlrich Hecht DEF_MOD("scif5", 202, R8A7796_CLK_S3D4), 123951456c3SUlrich Hecht DEF_MOD("scif4", 203, R8A7796_CLK_S3D4), 124951456c3SUlrich Hecht DEF_MOD("scif3", 204, R8A7796_CLK_S3D4), 125951456c3SUlrich Hecht DEF_MOD("scif1", 206, R8A7796_CLK_S3D4), 126951456c3SUlrich Hecht DEF_MOD("scif0", 207, R8A7796_CLK_S3D4), 127e6bdf28eSHiromitsu Yamasaki DEF_MOD("msiof3", 208, R8A7796_CLK_MSO), 128e6bdf28eSHiromitsu Yamasaki DEF_MOD("msiof2", 209, R8A7796_CLK_MSO), 129e6bdf28eSHiromitsu Yamasaki DEF_MOD("msiof1", 210, R8A7796_CLK_MSO), 130e6bdf28eSHiromitsu Yamasaki DEF_MOD("msiof0", 211, R8A7796_CLK_MSO), 131cf8fe97cSUlrich Hecht DEF_MOD("sys-dmac2", 217, R8A7796_CLK_S0D3), 132cf8fe97cSUlrich Hecht DEF_MOD("sys-dmac1", 218, R8A7796_CLK_S0D3), 133cf8fe97cSUlrich Hecht DEF_MOD("sys-dmac0", 219, R8A7796_CLK_S0D3), 1345fad71f5SBui Duc Phuc DEF_MOD("cmt3", 300, R8A7796_CLK_R), 1355fad71f5SBui Duc Phuc DEF_MOD("cmt2", 301, R8A7796_CLK_R), 1365fad71f5SBui Duc Phuc DEF_MOD("cmt1", 302, R8A7796_CLK_R), 1375fad71f5SBui Duc Phuc DEF_MOD("cmt0", 303, R8A7796_CLK_R), 138e4e2d7c3SGeert Uytterhoeven DEF_MOD("scif2", 310, R8A7796_CLK_S3D4), 13907496981SSimon Horman DEF_MOD("sdif3", 311, R8A7796_CLK_SD3), 14007496981SSimon Horman DEF_MOD("sdif2", 312, R8A7796_CLK_SD2), 14107496981SSimon Horman DEF_MOD("sdif1", 313, R8A7796_CLK_SD1), 14207496981SSimon Horman DEF_MOD("sdif0", 314, R8A7796_CLK_SD0), 1439097f5e3SHarunobu Kurokawa DEF_MOD("pcie1", 318, R8A7796_CLK_S3D1), 1449097f5e3SHarunobu Kurokawa DEF_MOD("pcie0", 319, R8A7796_CLK_S3D1), 145c29f8295SHiromitsu Yamasaki DEF_MOD("usb3-if0", 328, R8A7796_CLK_S3D1), 1467cb1ce26SHiromitsu Yamasaki DEF_MOD("usb-dmac0", 330, R8A7796_CLK_S3D1), 1477cb1ce26SHiromitsu Yamasaki DEF_MOD("usb-dmac1", 331, R8A7796_CLK_S3D1), 14889aa58a3SGeert Uytterhoeven DEF_MOD("rwdt", 402, R8A7796_CLK_R), 1498a187f0cSTakeshi Kihara DEF_MOD("intc-ex", 407, R8A7796_CLK_CP), 1506e7ddf89SGeert Uytterhoeven DEF_MOD("intc-ap", 408, R8A7796_CLK_S0D3), 151c1da6b4bSHiromitsu Yamasaki DEF_MOD("audmac1", 501, R8A7796_CLK_S0D3), 152c1da6b4bSHiromitsu Yamasaki DEF_MOD("audmac0", 502, R8A7796_CLK_S0D3), 153cf31bc71SRamesh Shanmugasundaram DEF_MOD("drif7", 508, R8A7796_CLK_S3D2), 154cf31bc71SRamesh Shanmugasundaram DEF_MOD("drif6", 509, R8A7796_CLK_S3D2), 155cf31bc71SRamesh Shanmugasundaram DEF_MOD("drif5", 510, R8A7796_CLK_S3D2), 156cf31bc71SRamesh Shanmugasundaram DEF_MOD("drif4", 511, R8A7796_CLK_S3D2), 157cf31bc71SRamesh Shanmugasundaram DEF_MOD("drif3", 512, R8A7796_CLK_S3D2), 158cf31bc71SRamesh Shanmugasundaram DEF_MOD("drif2", 513, R8A7796_CLK_S3D2), 159cf31bc71SRamesh Shanmugasundaram DEF_MOD("drif1", 514, R8A7796_CLK_S3D2), 160cf31bc71SRamesh Shanmugasundaram DEF_MOD("drif0", 515, R8A7796_CLK_S3D2), 16128aa8319SUlrich Hecht DEF_MOD("hscif4", 516, R8A7796_CLK_S3D1), 16228aa8319SUlrich Hecht DEF_MOD("hscif3", 517, R8A7796_CLK_S3D1), 16328aa8319SUlrich Hecht DEF_MOD("hscif2", 518, R8A7796_CLK_S3D1), 16428aa8319SUlrich Hecht DEF_MOD("hscif1", 519, R8A7796_CLK_S3D1), 16528aa8319SUlrich Hecht DEF_MOD("hscif0", 520, R8A7796_CLK_S3D1), 1665086b0d6SKhiem Nguyen DEF_MOD("thermal", 522, R8A7796_CLK_CP), 167a0b381faSRyo Kodama DEF_MOD("pwm", 523, R8A7796_CLK_S0D12), 168f4407a6eSLaurent Pinchart DEF_MOD("fcpvd2", 601, R8A7796_CLK_S0D2), 169f4407a6eSLaurent Pinchart DEF_MOD("fcpvd1", 602, R8A7796_CLK_S0D2), 170f4407a6eSLaurent Pinchart DEF_MOD("fcpvd0", 603, R8A7796_CLK_S0D2), 171f4407a6eSLaurent Pinchart DEF_MOD("fcpvb0", 607, R8A7796_CLK_S0D1), 172f4407a6eSLaurent Pinchart DEF_MOD("fcpvi0", 611, R8A7796_CLK_S0D1), 173f4407a6eSLaurent Pinchart DEF_MOD("fcpf0", 615, R8A7796_CLK_S0D1), 174f4407a6eSLaurent Pinchart DEF_MOD("fcpci0", 617, R8A7796_CLK_S0D2), 175f4407a6eSLaurent Pinchart DEF_MOD("fcpcs", 619, R8A7796_CLK_S0D2), 17688ddc1f8SLaurent Pinchart DEF_MOD("vspd2", 621, R8A7796_CLK_S0D2), 17788ddc1f8SLaurent Pinchart DEF_MOD("vspd1", 622, R8A7796_CLK_S0D2), 17888ddc1f8SLaurent Pinchart DEF_MOD("vspd0", 623, R8A7796_CLK_S0D2), 17988ddc1f8SLaurent Pinchart DEF_MOD("vspb", 626, R8A7796_CLK_S0D1), 18088ddc1f8SLaurent Pinchart DEF_MOD("vspi0", 631, R8A7796_CLK_S0D1), 181f4c54292SKazuya Mizuguchi DEF_MOD("ehci1", 702, R8A7796_CLK_S3D4), 182f4c54292SKazuya Mizuguchi DEF_MOD("ehci0", 703, R8A7796_CLK_S3D4), 183a703e11fSKazuya Mizuguchi DEF_MOD("hsusb", 704, R8A7796_CLK_S3D4), 1845fccac6dSNiklas Söderlund DEF_MOD("csi20", 714, R8A7796_CLK_CSI0), 1855fccac6dSNiklas Söderlund DEF_MOD("csi40", 716, R8A7796_CLK_CSI0), 186dbdcc4f9SLaurent Pinchart DEF_MOD("du2", 722, R8A7796_CLK_S2D1), 187dbdcc4f9SLaurent Pinchart DEF_MOD("du1", 723, R8A7796_CLK_S2D1), 188dbdcc4f9SLaurent Pinchart DEF_MOD("du0", 724, R8A7796_CLK_S2D1), 189dbdcc4f9SLaurent Pinchart DEF_MOD("lvds", 727, R8A7796_CLK_S2D1), 19012390605SKoji Matsuoka DEF_MOD("hdmi0", 729, R8A7796_CLK_HDMI), 191e6e35586SNiklas Söderlund DEF_MOD("vin7", 804, R8A7796_CLK_S0D2), 192e6e35586SNiklas Söderlund DEF_MOD("vin6", 805, R8A7796_CLK_S0D2), 193e6e35586SNiklas Söderlund DEF_MOD("vin5", 806, R8A7796_CLK_S0D2), 194e6e35586SNiklas Söderlund DEF_MOD("vin4", 807, R8A7796_CLK_S0D2), 195e6e35586SNiklas Söderlund DEF_MOD("vin3", 808, R8A7796_CLK_S0D2), 196e6e35586SNiklas Söderlund DEF_MOD("vin2", 809, R8A7796_CLK_S0D2), 197e6e35586SNiklas Söderlund DEF_MOD("vin1", 810, R8A7796_CLK_S0D2), 198e6e35586SNiklas Söderlund DEF_MOD("vin0", 811, R8A7796_CLK_S0D2), 1995576df81SLaurent Pinchart DEF_MOD("etheravb", 812, R8A7796_CLK_S0D6), 2006c8a9312SSergei Shtylyov DEF_MOD("imr1", 822, R8A7796_CLK_S0D2), 2016c8a9312SSergei Shtylyov DEF_MOD("imr0", 823, R8A7796_CLK_S0D2), 2024e09508aSTakeshi Kihara DEF_MOD("gpio7", 905, R8A7796_CLK_S3D4), 2034e09508aSTakeshi Kihara DEF_MOD("gpio6", 906, R8A7796_CLK_S3D4), 2044e09508aSTakeshi Kihara DEF_MOD("gpio5", 907, R8A7796_CLK_S3D4), 2054e09508aSTakeshi Kihara DEF_MOD("gpio4", 908, R8A7796_CLK_S3D4), 2064e09508aSTakeshi Kihara DEF_MOD("gpio3", 909, R8A7796_CLK_S3D4), 2074e09508aSTakeshi Kihara DEF_MOD("gpio2", 910, R8A7796_CLK_S3D4), 2084e09508aSTakeshi Kihara DEF_MOD("gpio1", 911, R8A7796_CLK_S3D4), 2094e09508aSTakeshi Kihara DEF_MOD("gpio0", 912, R8A7796_CLK_S3D4), 2100ece46c2SChris Paterson DEF_MOD("can-fd", 914, R8A7796_CLK_S3D2), 211e00d20c9SChris Paterson DEF_MOD("can-if1", 915, R8A7796_CLK_S3D4), 212e00d20c9SChris Paterson DEF_MOD("can-if0", 916, R8A7796_CLK_S3D4), 213878f8baaSUlrich Hecht DEF_MOD("i2c6", 918, R8A7796_CLK_S0D6), 214878f8baaSUlrich Hecht DEF_MOD("i2c5", 919, R8A7796_CLK_S0D6), 215d963654eSKhiem Nguyen DEF_MOD("i2c-dvfs", 926, R8A7796_CLK_CP), 216878f8baaSUlrich Hecht DEF_MOD("i2c4", 927, R8A7796_CLK_S0D6), 217878f8baaSUlrich Hecht DEF_MOD("i2c3", 928, R8A7796_CLK_S0D6), 218878f8baaSUlrich Hecht DEF_MOD("i2c2", 929, R8A7796_CLK_S3D2), 219878f8baaSUlrich Hecht DEF_MOD("i2c1", 930, R8A7796_CLK_S3D2), 220878f8baaSUlrich Hecht DEF_MOD("i2c0", 931, R8A7796_CLK_S3D2), 2218fe35742SKazuya Mizuguchi DEF_MOD("ssi-all", 1005, R8A7796_CLK_S3D4), 2228fe35742SKazuya Mizuguchi DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)), 2238fe35742SKazuya Mizuguchi DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)), 2248fe35742SKazuya Mizuguchi DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)), 2258fe35742SKazuya Mizuguchi DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)), 2268fe35742SKazuya Mizuguchi DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)), 2278fe35742SKazuya Mizuguchi DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)), 2288fe35742SKazuya Mizuguchi DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)), 2298fe35742SKazuya Mizuguchi DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)), 2308fe35742SKazuya Mizuguchi DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)), 2318fe35742SKazuya Mizuguchi DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)), 232df42e584SKazuya Mizuguchi DEF_MOD("scu-all", 1017, R8A7796_CLK_S3D4), 23360c2db76SKazuya Mizuguchi DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)), 23460c2db76SKazuya Mizuguchi DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)), 235df42e584SKazuya Mizuguchi DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)), 236df42e584SKazuya Mizuguchi DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)), 237df42e584SKazuya Mizuguchi DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)), 238df42e584SKazuya Mizuguchi DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)), 239df42e584SKazuya Mizuguchi DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)), 240df42e584SKazuya Mizuguchi DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)), 241df42e584SKazuya Mizuguchi DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)), 242df42e584SKazuya Mizuguchi DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)), 243df42e584SKazuya Mizuguchi DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)), 244df42e584SKazuya Mizuguchi DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)), 245df42e584SKazuya Mizuguchi DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)), 246df42e584SKazuya Mizuguchi DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)), 247e4e2d7c3SGeert Uytterhoeven }; 248e4e2d7c3SGeert Uytterhoeven 249e4e2d7c3SGeert Uytterhoeven static const unsigned int r8a7796_crit_mod_clks[] __initconst = { 250e4e2d7c3SGeert Uytterhoeven MOD_CLK_ID(408), /* INTC-AP (GIC) */ 251e4e2d7c3SGeert Uytterhoeven }; 252e4e2d7c3SGeert Uytterhoeven 253e4e2d7c3SGeert Uytterhoeven 254e4e2d7c3SGeert Uytterhoeven /* 255e4e2d7c3SGeert Uytterhoeven * CPG Clock Data 256e4e2d7c3SGeert Uytterhoeven */ 257e4e2d7c3SGeert Uytterhoeven 258e4e2d7c3SGeert Uytterhoeven /* 259e4e2d7c3SGeert Uytterhoeven * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 260e4e2d7c3SGeert Uytterhoeven * 14 13 19 17 (MHz) 261e4e2d7c3SGeert Uytterhoeven *------------------------------------------------------------------- 262e4e2d7c3SGeert Uytterhoeven * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144 263e4e2d7c3SGeert Uytterhoeven * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144 264e4e2d7c3SGeert Uytterhoeven * 0 0 1 0 Prohibited setting 265e4e2d7c3SGeert Uytterhoeven * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144 266e4e2d7c3SGeert Uytterhoeven * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120 267e4e2d7c3SGeert Uytterhoeven * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120 268e4e2d7c3SGeert Uytterhoeven * 0 1 1 0 Prohibited setting 269e4e2d7c3SGeert Uytterhoeven * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120 270e4e2d7c3SGeert Uytterhoeven * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96 271e4e2d7c3SGeert Uytterhoeven * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96 272e4e2d7c3SGeert Uytterhoeven * 1 0 1 0 Prohibited setting 273e4e2d7c3SGeert Uytterhoeven * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96 274e4e2d7c3SGeert Uytterhoeven * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144 275e4e2d7c3SGeert Uytterhoeven * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144 276e4e2d7c3SGeert Uytterhoeven * 1 1 1 0 Prohibited setting 277e4e2d7c3SGeert Uytterhoeven * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144 278e4e2d7c3SGeert Uytterhoeven */ 279e4e2d7c3SGeert Uytterhoeven #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \ 280e4e2d7c3SGeert Uytterhoeven (((md) & BIT(13)) >> 11) | \ 281e4e2d7c3SGeert Uytterhoeven (((md) & BIT(19)) >> 18) | \ 282e4e2d7c3SGeert Uytterhoeven (((md) & BIT(17)) >> 17)) 283e4e2d7c3SGeert Uytterhoeven 284e4e2d7c3SGeert Uytterhoeven static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = { 28509a7dea9SGeert Uytterhoeven /* EXTAL div PLL1 mult/div PLL3 mult/div */ 28609a7dea9SGeert Uytterhoeven { 1, 192, 1, 192, 1, }, 28709a7dea9SGeert Uytterhoeven { 1, 192, 1, 128, 1, }, 288e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ }, 28909a7dea9SGeert Uytterhoeven { 1, 192, 1, 192, 1, }, 29009a7dea9SGeert Uytterhoeven { 1, 160, 1, 160, 1, }, 29109a7dea9SGeert Uytterhoeven { 1, 160, 1, 106, 1, }, 292e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ }, 29309a7dea9SGeert Uytterhoeven { 1, 160, 1, 160, 1, }, 29409a7dea9SGeert Uytterhoeven { 1, 128, 1, 128, 1, }, 29509a7dea9SGeert Uytterhoeven { 1, 128, 1, 84, 1, }, 296e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ }, 29709a7dea9SGeert Uytterhoeven { 1, 128, 1, 128, 1, }, 29809a7dea9SGeert Uytterhoeven { 2, 192, 1, 192, 1, }, 29909a7dea9SGeert Uytterhoeven { 2, 192, 1, 128, 1, }, 300e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ }, 30109a7dea9SGeert Uytterhoeven { 2, 192, 1, 192, 1, }, 302e4e2d7c3SGeert Uytterhoeven }; 303e4e2d7c3SGeert Uytterhoeven 304e4e2d7c3SGeert Uytterhoeven static int __init r8a7796_cpg_mssr_init(struct device *dev) 305e4e2d7c3SGeert Uytterhoeven { 306e4e2d7c3SGeert Uytterhoeven const struct rcar_gen3_cpg_pll_config *cpg_pll_config; 30705972d48SGeert Uytterhoeven u32 cpg_mode; 30805972d48SGeert Uytterhoeven int error; 30905972d48SGeert Uytterhoeven 31005972d48SGeert Uytterhoeven error = rcar_rst_read_mode_pins(&cpg_mode); 31105972d48SGeert Uytterhoeven if (error) 31205972d48SGeert Uytterhoeven return error; 313e4e2d7c3SGeert Uytterhoeven 314e4e2d7c3SGeert Uytterhoeven cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)]; 315e4e2d7c3SGeert Uytterhoeven if (!cpg_pll_config->extal_div) { 316e4e2d7c3SGeert Uytterhoeven dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode); 317e4e2d7c3SGeert Uytterhoeven return -EINVAL; 318e4e2d7c3SGeert Uytterhoeven } 319e4e2d7c3SGeert Uytterhoeven 3205f3a432aSGeert Uytterhoeven return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode); 321e4e2d7c3SGeert Uytterhoeven } 322e4e2d7c3SGeert Uytterhoeven 323e4e2d7c3SGeert Uytterhoeven const struct cpg_mssr_info r8a7796_cpg_mssr_info __initconst = { 324e4e2d7c3SGeert Uytterhoeven /* Core Clocks */ 325e4e2d7c3SGeert Uytterhoeven .core_clks = r8a7796_core_clks, 326e4e2d7c3SGeert Uytterhoeven .num_core_clks = ARRAY_SIZE(r8a7796_core_clks), 327e4e2d7c3SGeert Uytterhoeven .last_dt_core_clk = LAST_DT_CORE_CLK, 328e4e2d7c3SGeert Uytterhoeven .num_total_core_clks = MOD_CLK_BASE, 329e4e2d7c3SGeert Uytterhoeven 330e4e2d7c3SGeert Uytterhoeven /* Module Clocks */ 331e4e2d7c3SGeert Uytterhoeven .mod_clks = r8a7796_mod_clks, 332e4e2d7c3SGeert Uytterhoeven .num_mod_clks = ARRAY_SIZE(r8a7796_mod_clks), 333e4e2d7c3SGeert Uytterhoeven .num_hw_mod_clks = 12 * 32, 334e4e2d7c3SGeert Uytterhoeven 335e4e2d7c3SGeert Uytterhoeven /* Critical Module Clocks */ 336e4e2d7c3SGeert Uytterhoeven .crit_mod_clks = r8a7796_crit_mod_clks, 337e4e2d7c3SGeert Uytterhoeven .num_crit_mod_clks = ARRAY_SIZE(r8a7796_crit_mod_clks), 338e4e2d7c3SGeert Uytterhoeven 339e4e2d7c3SGeert Uytterhoeven /* Callbacks */ 340e4e2d7c3SGeert Uytterhoeven .init = r8a7796_cpg_mssr_init, 341e4e2d7c3SGeert Uytterhoeven .cpg_clk_register = rcar_gen3_cpg_clk_register, 342e4e2d7c3SGeert Uytterhoeven }; 343