xref: /linux/drivers/clk/renesas/r8a7796-cpg-mssr.c (revision dbdcc4f996df280eb2758095b4774ea62da8a2a7)
1e4e2d7c3SGeert Uytterhoeven /*
2e4e2d7c3SGeert Uytterhoeven  * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
3e4e2d7c3SGeert Uytterhoeven  *
4e4e2d7c3SGeert Uytterhoeven  * Copyright (C) 2016 Glider bvba
5e4e2d7c3SGeert Uytterhoeven  *
6e4e2d7c3SGeert Uytterhoeven  * Based on r8a7795-cpg-mssr.c
7e4e2d7c3SGeert Uytterhoeven  *
8e4e2d7c3SGeert Uytterhoeven  * Copyright (C) 2015 Glider bvba
9e4e2d7c3SGeert Uytterhoeven  * Copyright (C) 2015 Renesas Electronics Corp.
10e4e2d7c3SGeert Uytterhoeven  *
11e4e2d7c3SGeert Uytterhoeven  * This program is free software; you can redistribute it and/or modify
12e4e2d7c3SGeert Uytterhoeven  * it under the terms of the GNU General Public License as published by
13e4e2d7c3SGeert Uytterhoeven  * the Free Software Foundation; version 2 of the License.
14e4e2d7c3SGeert Uytterhoeven  */
15e4e2d7c3SGeert Uytterhoeven 
16e4e2d7c3SGeert Uytterhoeven #include <linux/device.h>
17e4e2d7c3SGeert Uytterhoeven #include <linux/init.h>
18e4e2d7c3SGeert Uytterhoeven #include <linux/kernel.h>
19e4e2d7c3SGeert Uytterhoeven 
20e4e2d7c3SGeert Uytterhoeven #include <dt-bindings/clock/r8a7796-cpg-mssr.h>
21e4e2d7c3SGeert Uytterhoeven 
22e4e2d7c3SGeert Uytterhoeven #include "renesas-cpg-mssr.h"
23e4e2d7c3SGeert Uytterhoeven #include "rcar-gen3-cpg.h"
24e4e2d7c3SGeert Uytterhoeven 
25e4e2d7c3SGeert Uytterhoeven enum clk_ids {
26e4e2d7c3SGeert Uytterhoeven 	/* Core Clock Outputs exported to DT */
27e4e2d7c3SGeert Uytterhoeven 	LAST_DT_CORE_CLK = R8A7796_CLK_OSC,
28e4e2d7c3SGeert Uytterhoeven 
29e4e2d7c3SGeert Uytterhoeven 	/* External Input Clocks */
30e4e2d7c3SGeert Uytterhoeven 	CLK_EXTAL,
31e4e2d7c3SGeert Uytterhoeven 	CLK_EXTALR,
32e4e2d7c3SGeert Uytterhoeven 
33e4e2d7c3SGeert Uytterhoeven 	/* Internal Core Clocks */
34e4e2d7c3SGeert Uytterhoeven 	CLK_MAIN,
35e4e2d7c3SGeert Uytterhoeven 	CLK_PLL0,
36e4e2d7c3SGeert Uytterhoeven 	CLK_PLL1,
37e4e2d7c3SGeert Uytterhoeven 	CLK_PLL2,
38e4e2d7c3SGeert Uytterhoeven 	CLK_PLL3,
39e4e2d7c3SGeert Uytterhoeven 	CLK_PLL4,
40e4e2d7c3SGeert Uytterhoeven 	CLK_PLL1_DIV2,
41e4e2d7c3SGeert Uytterhoeven 	CLK_PLL1_DIV4,
42e4e2d7c3SGeert Uytterhoeven 	CLK_S0,
43e4e2d7c3SGeert Uytterhoeven 	CLK_S1,
44e4e2d7c3SGeert Uytterhoeven 	CLK_S2,
45e4e2d7c3SGeert Uytterhoeven 	CLK_S3,
46e4e2d7c3SGeert Uytterhoeven 	CLK_SDSRC,
47e4e2d7c3SGeert Uytterhoeven 	CLK_SSPSRC,
482570d400SGeert Uytterhoeven 	CLK_RINT,
49e4e2d7c3SGeert Uytterhoeven 
50e4e2d7c3SGeert Uytterhoeven 	/* Module Clocks */
51e4e2d7c3SGeert Uytterhoeven 	MOD_CLK_BASE
52e4e2d7c3SGeert Uytterhoeven };
53e4e2d7c3SGeert Uytterhoeven 
54e4e2d7c3SGeert Uytterhoeven static const struct cpg_core_clk r8a7796_core_clks[] __initconst = {
55e4e2d7c3SGeert Uytterhoeven 	/* External Clock Inputs */
56e4e2d7c3SGeert Uytterhoeven 	DEF_INPUT("extal",  CLK_EXTAL),
57e4e2d7c3SGeert Uytterhoeven 	DEF_INPUT("extalr", CLK_EXTALR),
58e4e2d7c3SGeert Uytterhoeven 
59e4e2d7c3SGeert Uytterhoeven 	/* Internal Core Clocks */
60e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".main",       CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
61e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".pll0",       CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
62e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".pll1",       CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
63e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".pll2",       CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
64e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".pll3",       CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
65e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".pll4",       CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
66e4e2d7c3SGeert Uytterhoeven 
67e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2,     CLK_PLL1,       2, 1),
68e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4,     CLK_PLL1_DIV2,  2, 1),
69e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".s0",        CLK_S0,            CLK_PLL1_DIV2,  2, 1),
70e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".s1",        CLK_S1,            CLK_PLL1_DIV2,  3, 1),
71e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".s2",        CLK_S2,            CLK_PLL1_DIV2,  4, 1),
72e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".s3",        CLK_S3,            CLK_PLL1_DIV2,  6, 1),
7307496981SSimon Horman 	DEF_FIXED(".sdsrc",     CLK_SDSRC,         CLK_PLL1_DIV2,  2, 1),
74e4e2d7c3SGeert Uytterhoeven 
75e4e2d7c3SGeert Uytterhoeven 	/* Core Clock Outputs */
76e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("ztr",        R8A7796_CLK_ZTR,   CLK_PLL1_DIV2,  6, 1),
77e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("ztrd2",      R8A7796_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
78e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("zt",         R8A7796_CLK_ZT,    CLK_PLL1_DIV2,  4, 1),
79e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("zx",         R8A7796_CLK_ZX,    CLK_PLL1_DIV2,  2, 1),
80e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d1",       R8A7796_CLK_S0D1,  CLK_S0,         1, 1),
81e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d2",       R8A7796_CLK_S0D2,  CLK_S0,         2, 1),
82e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d3",       R8A7796_CLK_S0D3,  CLK_S0,         3, 1),
83e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d4",       R8A7796_CLK_S0D4,  CLK_S0,         4, 1),
84e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d6",       R8A7796_CLK_S0D6,  CLK_S0,         6, 1),
85e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d8",       R8A7796_CLK_S0D8,  CLK_S0,         8, 1),
86e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d12",      R8A7796_CLK_S0D12, CLK_S0,        12, 1),
87e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s1d1",       R8A7796_CLK_S1D1,  CLK_S1,         1, 1),
88e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s1d2",       R8A7796_CLK_S1D2,  CLK_S1,         2, 1),
89e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s1d4",       R8A7796_CLK_S1D4,  CLK_S1,         4, 1),
90e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s2d1",       R8A7796_CLK_S2D1,  CLK_S2,         1, 1),
91e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s2d2",       R8A7796_CLK_S2D2,  CLK_S2,         2, 1),
92e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s2d4",       R8A7796_CLK_S2D4,  CLK_S2,         4, 1),
93e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s3d1",       R8A7796_CLK_S3D1,  CLK_S3,         1, 1),
94e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s3d2",       R8A7796_CLK_S3D2,  CLK_S3,         2, 1),
95e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s3d4",       R8A7796_CLK_S3D4,  CLK_S3,         4, 1),
96e4e2d7c3SGeert Uytterhoeven 
9707496981SSimon Horman 	DEF_GEN3_SD("sd0",      R8A7796_CLK_SD0,   CLK_SDSRC,    0x0074),
9807496981SSimon Horman 	DEF_GEN3_SD("sd1",      R8A7796_CLK_SD1,   CLK_SDSRC,    0x0078),
9907496981SSimon Horman 	DEF_GEN3_SD("sd2",      R8A7796_CLK_SD2,   CLK_SDSRC,    0x0268),
10007496981SSimon Horman 	DEF_GEN3_SD("sd3",      R8A7796_CLK_SD3,   CLK_SDSRC,    0x026c),
10107496981SSimon Horman 
102e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("cl",         R8A7796_CLK_CL,    CLK_PLL1_DIV2, 48, 1),
103e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("cp",         R8A7796_CLK_CP,    CLK_EXTAL,      2, 1),
1042570d400SGeert Uytterhoeven 
1052570d400SGeert Uytterhoeven 	DEF_DIV6_RO("osc",      R8A7796_CLK_OSC,   CLK_EXTAL, CPG_RCKCR,  8),
1062570d400SGeert Uytterhoeven 	DEF_DIV6_RO("r_int",    CLK_RINT,          CLK_EXTAL, CPG_RCKCR, 32),
1072570d400SGeert Uytterhoeven 
1082570d400SGeert Uytterhoeven 	DEF_BASE("r",           R8A7796_CLK_R,     CLK_TYPE_GEN3_R, CLK_RINT),
109e4e2d7c3SGeert Uytterhoeven };
110e4e2d7c3SGeert Uytterhoeven 
111e4e2d7c3SGeert Uytterhoeven static const struct mssr_mod_clk r8a7796_mod_clks[] __initconst = {
112951456c3SUlrich Hecht 	DEF_MOD("scif5",		 202,	R8A7796_CLK_S3D4),
113951456c3SUlrich Hecht 	DEF_MOD("scif4",		 203,	R8A7796_CLK_S3D4),
114951456c3SUlrich Hecht 	DEF_MOD("scif3",		 204,	R8A7796_CLK_S3D4),
115951456c3SUlrich Hecht 	DEF_MOD("scif1",		 206,	R8A7796_CLK_S3D4),
116951456c3SUlrich Hecht 	DEF_MOD("scif0",		 207,	R8A7796_CLK_S3D4),
117cf8fe97cSUlrich Hecht 	DEF_MOD("sys-dmac2",		 217,	R8A7796_CLK_S0D3),
118cf8fe97cSUlrich Hecht 	DEF_MOD("sys-dmac1",		 218,	R8A7796_CLK_S0D3),
119cf8fe97cSUlrich Hecht 	DEF_MOD("sys-dmac0",		 219,	R8A7796_CLK_S0D3),
1205fad71f5SBui Duc Phuc 	DEF_MOD("cmt3",			 300,	R8A7796_CLK_R),
1215fad71f5SBui Duc Phuc 	DEF_MOD("cmt2",			 301,	R8A7796_CLK_R),
1225fad71f5SBui Duc Phuc 	DEF_MOD("cmt1",			 302,	R8A7796_CLK_R),
1235fad71f5SBui Duc Phuc 	DEF_MOD("cmt0",			 303,	R8A7796_CLK_R),
124e4e2d7c3SGeert Uytterhoeven 	DEF_MOD("scif2",		 310,	R8A7796_CLK_S3D4),
12507496981SSimon Horman 	DEF_MOD("sdif3",		 311,	R8A7796_CLK_SD3),
12607496981SSimon Horman 	DEF_MOD("sdif2",		 312,	R8A7796_CLK_SD2),
12707496981SSimon Horman 	DEF_MOD("sdif1",		 313,	R8A7796_CLK_SD1),
12807496981SSimon Horman 	DEF_MOD("sdif0",		 314,	R8A7796_CLK_SD0),
129b51d5275SGeert Uytterhoeven 	DEF_MOD("rwdt0",		 402,	R8A7796_CLK_R),
130e4e2d7c3SGeert Uytterhoeven 	DEF_MOD("intc-ap",		 408,	R8A7796_CLK_S3D1),
131cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif7",		 508,	R8A7796_CLK_S3D2),
132cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif6",		 509,	R8A7796_CLK_S3D2),
133cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif5",		 510,	R8A7796_CLK_S3D2),
134cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif4",		 511,	R8A7796_CLK_S3D2),
135cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif3",		 512,	R8A7796_CLK_S3D2),
136cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif2",		 513,	R8A7796_CLK_S3D2),
137cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif1",		 514,	R8A7796_CLK_S3D2),
138cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif0",		 515,	R8A7796_CLK_S3D2),
13928aa8319SUlrich Hecht 	DEF_MOD("hscif4",		 516,	R8A7796_CLK_S3D1),
14028aa8319SUlrich Hecht 	DEF_MOD("hscif3",		 517,	R8A7796_CLK_S3D1),
14128aa8319SUlrich Hecht 	DEF_MOD("hscif2",		 518,	R8A7796_CLK_S3D1),
14228aa8319SUlrich Hecht 	DEF_MOD("hscif1",		 519,	R8A7796_CLK_S3D1),
14328aa8319SUlrich Hecht 	DEF_MOD("hscif0",		 520,	R8A7796_CLK_S3D1),
1445086b0d6SKhiem Nguyen 	DEF_MOD("thermal",		 522,	R8A7796_CLK_CP),
145f4407a6eSLaurent Pinchart 	DEF_MOD("fcpvd2",		 601,	R8A7796_CLK_S0D2),
146f4407a6eSLaurent Pinchart 	DEF_MOD("fcpvd1",		 602,	R8A7796_CLK_S0D2),
147f4407a6eSLaurent Pinchart 	DEF_MOD("fcpvd0",		 603,	R8A7796_CLK_S0D2),
148f4407a6eSLaurent Pinchart 	DEF_MOD("fcpvb0",		 607,	R8A7796_CLK_S0D1),
149f4407a6eSLaurent Pinchart 	DEF_MOD("fcpvi0",		 611,	R8A7796_CLK_S0D1),
150f4407a6eSLaurent Pinchart 	DEF_MOD("fcpf0",		 615,	R8A7796_CLK_S0D1),
151f4407a6eSLaurent Pinchart 	DEF_MOD("fcpci0",		 617,	R8A7796_CLK_S0D2),
152f4407a6eSLaurent Pinchart 	DEF_MOD("fcpcs",		 619,	R8A7796_CLK_S0D2),
15388ddc1f8SLaurent Pinchart 	DEF_MOD("vspd2",		 621,	R8A7796_CLK_S0D2),
15488ddc1f8SLaurent Pinchart 	DEF_MOD("vspd1",		 622,	R8A7796_CLK_S0D2),
15588ddc1f8SLaurent Pinchart 	DEF_MOD("vspd0",		 623,	R8A7796_CLK_S0D2),
15688ddc1f8SLaurent Pinchart 	DEF_MOD("vspb",			 626,	R8A7796_CLK_S0D1),
15788ddc1f8SLaurent Pinchart 	DEF_MOD("vspi0",		 631,	R8A7796_CLK_S0D1),
158*dbdcc4f9SLaurent Pinchart 	DEF_MOD("du2",			 722,	R8A7796_CLK_S2D1),
159*dbdcc4f9SLaurent Pinchart 	DEF_MOD("du1",			 723,	R8A7796_CLK_S2D1),
160*dbdcc4f9SLaurent Pinchart 	DEF_MOD("du0",			 724,	R8A7796_CLK_S2D1),
161*dbdcc4f9SLaurent Pinchart 	DEF_MOD("lvds",			 727,	R8A7796_CLK_S2D1),
1625576df81SLaurent Pinchart 	DEF_MOD("etheravb",		 812,	R8A7796_CLK_S0D6),
1634e09508aSTakeshi Kihara 	DEF_MOD("gpio7",		 905,	R8A7796_CLK_S3D4),
1644e09508aSTakeshi Kihara 	DEF_MOD("gpio6",		 906,	R8A7796_CLK_S3D4),
1654e09508aSTakeshi Kihara 	DEF_MOD("gpio5",		 907,	R8A7796_CLK_S3D4),
1664e09508aSTakeshi Kihara 	DEF_MOD("gpio4",		 908,	R8A7796_CLK_S3D4),
1674e09508aSTakeshi Kihara 	DEF_MOD("gpio3",		 909,	R8A7796_CLK_S3D4),
1684e09508aSTakeshi Kihara 	DEF_MOD("gpio2",		 910,	R8A7796_CLK_S3D4),
1694e09508aSTakeshi Kihara 	DEF_MOD("gpio1",		 911,	R8A7796_CLK_S3D4),
1704e09508aSTakeshi Kihara 	DEF_MOD("gpio0",		 912,	R8A7796_CLK_S3D4),
171878f8baaSUlrich Hecht 	DEF_MOD("i2c6",			 918,	R8A7796_CLK_S0D6),
172878f8baaSUlrich Hecht 	DEF_MOD("i2c5",			 919,	R8A7796_CLK_S0D6),
173878f8baaSUlrich Hecht 	DEF_MOD("i2c4",			 927,	R8A7796_CLK_S0D6),
174878f8baaSUlrich Hecht 	DEF_MOD("i2c3",			 928,	R8A7796_CLK_S0D6),
175878f8baaSUlrich Hecht 	DEF_MOD("i2c2",			 929,	R8A7796_CLK_S3D2),
176878f8baaSUlrich Hecht 	DEF_MOD("i2c1",			 930,	R8A7796_CLK_S3D2),
177878f8baaSUlrich Hecht 	DEF_MOD("i2c0",			 931,	R8A7796_CLK_S3D2),
178e4e2d7c3SGeert Uytterhoeven };
179e4e2d7c3SGeert Uytterhoeven 
180e4e2d7c3SGeert Uytterhoeven static const unsigned int r8a7796_crit_mod_clks[] __initconst = {
181e4e2d7c3SGeert Uytterhoeven 	MOD_CLK_ID(408),	/* INTC-AP (GIC) */
182e4e2d7c3SGeert Uytterhoeven };
183e4e2d7c3SGeert Uytterhoeven 
184e4e2d7c3SGeert Uytterhoeven 
185e4e2d7c3SGeert Uytterhoeven /*
186e4e2d7c3SGeert Uytterhoeven  * CPG Clock Data
187e4e2d7c3SGeert Uytterhoeven  */
188e4e2d7c3SGeert Uytterhoeven 
189e4e2d7c3SGeert Uytterhoeven /*
190e4e2d7c3SGeert Uytterhoeven  *   MD		EXTAL		PLL0	PLL1	PLL2	PLL3	PLL4
191e4e2d7c3SGeert Uytterhoeven  * 14 13 19 17	(MHz)
192e4e2d7c3SGeert Uytterhoeven  *-------------------------------------------------------------------
193e4e2d7c3SGeert Uytterhoeven  * 0  0  0  0	16.66 x 1	x180	x192	x144	x192	x144
194e4e2d7c3SGeert Uytterhoeven  * 0  0  0  1	16.66 x 1	x180	x192	x144	x128	x144
195e4e2d7c3SGeert Uytterhoeven  * 0  0  1  0	Prohibited setting
196e4e2d7c3SGeert Uytterhoeven  * 0  0  1  1	16.66 x 1	x180	x192	x144	x192	x144
197e4e2d7c3SGeert Uytterhoeven  * 0  1  0  0	20    x 1	x150	x160	x120	x160	x120
198e4e2d7c3SGeert Uytterhoeven  * 0  1  0  1	20    x 1	x150	x160	x120	x106	x120
199e4e2d7c3SGeert Uytterhoeven  * 0  1  1  0	Prohibited setting
200e4e2d7c3SGeert Uytterhoeven  * 0  1  1  1	20    x 1	x150	x160	x120	x160	x120
201e4e2d7c3SGeert Uytterhoeven  * 1  0  0  0	25    x 1	x120	x128	x96	x128	x96
202e4e2d7c3SGeert Uytterhoeven  * 1  0  0  1	25    x 1	x120	x128	x96	x84	x96
203e4e2d7c3SGeert Uytterhoeven  * 1  0  1  0	Prohibited setting
204e4e2d7c3SGeert Uytterhoeven  * 1  0  1  1	25    x 1	x120	x128	x96	x128	x96
205e4e2d7c3SGeert Uytterhoeven  * 1  1  0  0	33.33 / 2	x180	x192	x144	x192	x144
206e4e2d7c3SGeert Uytterhoeven  * 1  1  0  1	33.33 / 2	x180	x192	x144	x128	x144
207e4e2d7c3SGeert Uytterhoeven  * 1  1  1  0	Prohibited setting
208e4e2d7c3SGeert Uytterhoeven  * 1  1  1  1	33.33 / 2	x180	x192	x144	x192	x144
209e4e2d7c3SGeert Uytterhoeven  */
210e4e2d7c3SGeert Uytterhoeven #define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 11) | \
211e4e2d7c3SGeert Uytterhoeven 					 (((md) & BIT(13)) >> 11) | \
212e4e2d7c3SGeert Uytterhoeven 					 (((md) & BIT(19)) >> 18) | \
213e4e2d7c3SGeert Uytterhoeven 					 (((md) & BIT(17)) >> 17))
214e4e2d7c3SGeert Uytterhoeven 
215e4e2d7c3SGeert Uytterhoeven static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = {
216e4e2d7c3SGeert Uytterhoeven 	/* EXTAL div	PLL1 mult	PLL3 mult */
217e4e2d7c3SGeert Uytterhoeven 	{ 1,		192,		192,	},
218e4e2d7c3SGeert Uytterhoeven 	{ 1,		192,		128,	},
219e4e2d7c3SGeert Uytterhoeven 	{ 0, /* Prohibited setting */		},
220e4e2d7c3SGeert Uytterhoeven 	{ 1,		192,		192,	},
221e4e2d7c3SGeert Uytterhoeven 	{ 1,		160,		160,	},
222e4e2d7c3SGeert Uytterhoeven 	{ 1,		160,		106,	},
223e4e2d7c3SGeert Uytterhoeven 	{ 0, /* Prohibited setting */		},
224e4e2d7c3SGeert Uytterhoeven 	{ 1,		160,		160,	},
225e4e2d7c3SGeert Uytterhoeven 	{ 1,		128,		128,	},
226e4e2d7c3SGeert Uytterhoeven 	{ 1,		128,		84,	},
227e4e2d7c3SGeert Uytterhoeven 	{ 0, /* Prohibited setting */		},
228e4e2d7c3SGeert Uytterhoeven 	{ 1,		128,		128,	},
229e4e2d7c3SGeert Uytterhoeven 	{ 2,		192,		192,	},
230e4e2d7c3SGeert Uytterhoeven 	{ 2,		192,		128,	},
231e4e2d7c3SGeert Uytterhoeven 	{ 0, /* Prohibited setting */		},
232e4e2d7c3SGeert Uytterhoeven 	{ 2,		192,		192,	},
233e4e2d7c3SGeert Uytterhoeven };
234e4e2d7c3SGeert Uytterhoeven 
235e4e2d7c3SGeert Uytterhoeven static int __init r8a7796_cpg_mssr_init(struct device *dev)
236e4e2d7c3SGeert Uytterhoeven {
237e4e2d7c3SGeert Uytterhoeven 	const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
238e4e2d7c3SGeert Uytterhoeven 	u32 cpg_mode = rcar_gen3_read_mode_pins();
239e4e2d7c3SGeert Uytterhoeven 
240e4e2d7c3SGeert Uytterhoeven 	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
241e4e2d7c3SGeert Uytterhoeven 	if (!cpg_pll_config->extal_div) {
242e4e2d7c3SGeert Uytterhoeven 		dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode);
243e4e2d7c3SGeert Uytterhoeven 		return -EINVAL;
244e4e2d7c3SGeert Uytterhoeven 	}
245e4e2d7c3SGeert Uytterhoeven 
246e4e2d7c3SGeert Uytterhoeven 	return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR);
247e4e2d7c3SGeert Uytterhoeven }
248e4e2d7c3SGeert Uytterhoeven 
249e4e2d7c3SGeert Uytterhoeven const struct cpg_mssr_info r8a7796_cpg_mssr_info __initconst = {
250e4e2d7c3SGeert Uytterhoeven 	/* Core Clocks */
251e4e2d7c3SGeert Uytterhoeven 	.core_clks = r8a7796_core_clks,
252e4e2d7c3SGeert Uytterhoeven 	.num_core_clks = ARRAY_SIZE(r8a7796_core_clks),
253e4e2d7c3SGeert Uytterhoeven 	.last_dt_core_clk = LAST_DT_CORE_CLK,
254e4e2d7c3SGeert Uytterhoeven 	.num_total_core_clks = MOD_CLK_BASE,
255e4e2d7c3SGeert Uytterhoeven 
256e4e2d7c3SGeert Uytterhoeven 	/* Module Clocks */
257e4e2d7c3SGeert Uytterhoeven 	.mod_clks = r8a7796_mod_clks,
258e4e2d7c3SGeert Uytterhoeven 	.num_mod_clks = ARRAY_SIZE(r8a7796_mod_clks),
259e4e2d7c3SGeert Uytterhoeven 	.num_hw_mod_clks = 12 * 32,
260e4e2d7c3SGeert Uytterhoeven 
261e4e2d7c3SGeert Uytterhoeven 	/* Critical Module Clocks */
262e4e2d7c3SGeert Uytterhoeven 	.crit_mod_clks = r8a7796_crit_mod_clks,
263e4e2d7c3SGeert Uytterhoeven 	.num_crit_mod_clks = ARRAY_SIZE(r8a7796_crit_mod_clks),
264e4e2d7c3SGeert Uytterhoeven 
265e4e2d7c3SGeert Uytterhoeven 	/* Callbacks */
266e4e2d7c3SGeert Uytterhoeven 	.init = r8a7796_cpg_mssr_init,
267e4e2d7c3SGeert Uytterhoeven 	.cpg_clk_register = rcar_gen3_cpg_clk_register,
268e4e2d7c3SGeert Uytterhoeven };
269