xref: /linux/drivers/clk/renesas/r8a7796-cpg-mssr.c (revision 5f3a432a44b135db002d22446827cfa061fc0bfb)
1e4e2d7c3SGeert Uytterhoeven /*
2e4e2d7c3SGeert Uytterhoeven  * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
3e4e2d7c3SGeert Uytterhoeven  *
4e4e2d7c3SGeert Uytterhoeven  * Copyright (C) 2016 Glider bvba
5e4e2d7c3SGeert Uytterhoeven  *
6e4e2d7c3SGeert Uytterhoeven  * Based on r8a7795-cpg-mssr.c
7e4e2d7c3SGeert Uytterhoeven  *
8e4e2d7c3SGeert Uytterhoeven  * Copyright (C) 2015 Glider bvba
9e4e2d7c3SGeert Uytterhoeven  * Copyright (C) 2015 Renesas Electronics Corp.
10e4e2d7c3SGeert Uytterhoeven  *
11e4e2d7c3SGeert Uytterhoeven  * This program is free software; you can redistribute it and/or modify
12e4e2d7c3SGeert Uytterhoeven  * it under the terms of the GNU General Public License as published by
13e4e2d7c3SGeert Uytterhoeven  * the Free Software Foundation; version 2 of the License.
14e4e2d7c3SGeert Uytterhoeven  */
15e4e2d7c3SGeert Uytterhoeven 
16e4e2d7c3SGeert Uytterhoeven #include <linux/device.h>
17e4e2d7c3SGeert Uytterhoeven #include <linux/init.h>
18e4e2d7c3SGeert Uytterhoeven #include <linux/kernel.h>
1905972d48SGeert Uytterhoeven #include <linux/soc/renesas/rcar-rst.h>
20e4e2d7c3SGeert Uytterhoeven 
21e4e2d7c3SGeert Uytterhoeven #include <dt-bindings/clock/r8a7796-cpg-mssr.h>
22e4e2d7c3SGeert Uytterhoeven 
23e4e2d7c3SGeert Uytterhoeven #include "renesas-cpg-mssr.h"
24e4e2d7c3SGeert Uytterhoeven #include "rcar-gen3-cpg.h"
25e4e2d7c3SGeert Uytterhoeven 
26e4e2d7c3SGeert Uytterhoeven enum clk_ids {
27e4e2d7c3SGeert Uytterhoeven 	/* Core Clock Outputs exported to DT */
28e4e2d7c3SGeert Uytterhoeven 	LAST_DT_CORE_CLK = R8A7796_CLK_OSC,
29e4e2d7c3SGeert Uytterhoeven 
30e4e2d7c3SGeert Uytterhoeven 	/* External Input Clocks */
31e4e2d7c3SGeert Uytterhoeven 	CLK_EXTAL,
32e4e2d7c3SGeert Uytterhoeven 	CLK_EXTALR,
33e4e2d7c3SGeert Uytterhoeven 
34e4e2d7c3SGeert Uytterhoeven 	/* Internal Core Clocks */
35e4e2d7c3SGeert Uytterhoeven 	CLK_MAIN,
36e4e2d7c3SGeert Uytterhoeven 	CLK_PLL0,
37e4e2d7c3SGeert Uytterhoeven 	CLK_PLL1,
38e4e2d7c3SGeert Uytterhoeven 	CLK_PLL2,
39e4e2d7c3SGeert Uytterhoeven 	CLK_PLL3,
40e4e2d7c3SGeert Uytterhoeven 	CLK_PLL4,
41e4e2d7c3SGeert Uytterhoeven 	CLK_PLL1_DIV2,
42e4e2d7c3SGeert Uytterhoeven 	CLK_PLL1_DIV4,
43e4e2d7c3SGeert Uytterhoeven 	CLK_S0,
44e4e2d7c3SGeert Uytterhoeven 	CLK_S1,
45e4e2d7c3SGeert Uytterhoeven 	CLK_S2,
46e4e2d7c3SGeert Uytterhoeven 	CLK_S3,
47e4e2d7c3SGeert Uytterhoeven 	CLK_SDSRC,
48e4e2d7c3SGeert Uytterhoeven 	CLK_SSPSRC,
492570d400SGeert Uytterhoeven 	CLK_RINT,
50e4e2d7c3SGeert Uytterhoeven 
51e4e2d7c3SGeert Uytterhoeven 	/* Module Clocks */
52e4e2d7c3SGeert Uytterhoeven 	MOD_CLK_BASE
53e4e2d7c3SGeert Uytterhoeven };
54e4e2d7c3SGeert Uytterhoeven 
55e4e2d7c3SGeert Uytterhoeven static const struct cpg_core_clk r8a7796_core_clks[] __initconst = {
56e4e2d7c3SGeert Uytterhoeven 	/* External Clock Inputs */
57e4e2d7c3SGeert Uytterhoeven 	DEF_INPUT("extal",      CLK_EXTAL),
58e4e2d7c3SGeert Uytterhoeven 	DEF_INPUT("extalr",     CLK_EXTALR),
59e4e2d7c3SGeert Uytterhoeven 
60e4e2d7c3SGeert Uytterhoeven 	/* Internal Core Clocks */
61e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".main",       CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
62e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".pll0",       CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
63e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".pll1",       CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
64e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".pll2",       CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN),
65e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".pll3",       CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
66e4e2d7c3SGeert Uytterhoeven 	DEF_BASE(".pll4",       CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN),
67e4e2d7c3SGeert Uytterhoeven 
68e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2,     CLK_PLL1,       2, 1),
69e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4,     CLK_PLL1_DIV2,  2, 1),
70e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".s0",        CLK_S0,            CLK_PLL1_DIV2,  2, 1),
71e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".s1",        CLK_S1,            CLK_PLL1_DIV2,  3, 1),
72e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".s2",        CLK_S2,            CLK_PLL1_DIV2,  4, 1),
73e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED(".s3",        CLK_S3,            CLK_PLL1_DIV2,  6, 1),
7407496981SSimon Horman 	DEF_FIXED(".sdsrc",     CLK_SDSRC,         CLK_PLL1_DIV2,  2, 1),
75e4e2d7c3SGeert Uytterhoeven 
76e4e2d7c3SGeert Uytterhoeven 	/* Core Clock Outputs */
77e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("ztr",        R8A7796_CLK_ZTR,   CLK_PLL1_DIV2,  6, 1),
78e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("ztrd2",      R8A7796_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
79e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("zt",         R8A7796_CLK_ZT,    CLK_PLL1_DIV2,  4, 1),
80e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("zx",         R8A7796_CLK_ZX,    CLK_PLL1_DIV2,  2, 1),
81e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d1",       R8A7796_CLK_S0D1,  CLK_S0,         1, 1),
82e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d2",       R8A7796_CLK_S0D2,  CLK_S0,         2, 1),
83e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d3",       R8A7796_CLK_S0D3,  CLK_S0,         3, 1),
84e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d4",       R8A7796_CLK_S0D4,  CLK_S0,         4, 1),
85e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d6",       R8A7796_CLK_S0D6,  CLK_S0,         6, 1),
86e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d8",       R8A7796_CLK_S0D8,  CLK_S0,         8, 1),
87e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s0d12",      R8A7796_CLK_S0D12, CLK_S0,        12, 1),
88e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s1d1",       R8A7796_CLK_S1D1,  CLK_S1,         1, 1),
89e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s1d2",       R8A7796_CLK_S1D2,  CLK_S1,         2, 1),
90e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s1d4",       R8A7796_CLK_S1D4,  CLK_S1,         4, 1),
91e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s2d1",       R8A7796_CLK_S2D1,  CLK_S2,         1, 1),
92e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s2d2",       R8A7796_CLK_S2D2,  CLK_S2,         2, 1),
93e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s2d4",       R8A7796_CLK_S2D4,  CLK_S2,         4, 1),
94e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s3d1",       R8A7796_CLK_S3D1,  CLK_S3,         1, 1),
95e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s3d2",       R8A7796_CLK_S3D2,  CLK_S3,         2, 1),
96e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("s3d4",       R8A7796_CLK_S3D4,  CLK_S3,         4, 1),
97e4e2d7c3SGeert Uytterhoeven 
98c013fc7dSGeert Uytterhoeven 	DEF_GEN3_SD("sd0",      R8A7796_CLK_SD0,   CLK_SDSRC,     0x074),
99c013fc7dSGeert Uytterhoeven 	DEF_GEN3_SD("sd1",      R8A7796_CLK_SD1,   CLK_SDSRC,     0x078),
100c013fc7dSGeert Uytterhoeven 	DEF_GEN3_SD("sd2",      R8A7796_CLK_SD2,   CLK_SDSRC,     0x268),
101c013fc7dSGeert Uytterhoeven 	DEF_GEN3_SD("sd3",      R8A7796_CLK_SD3,   CLK_SDSRC,     0x26c),
10207496981SSimon Horman 
103e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("cl",         R8A7796_CLK_CL,    CLK_PLL1_DIV2, 48, 1),
104e4e2d7c3SGeert Uytterhoeven 	DEF_FIXED("cp",         R8A7796_CLK_CP,    CLK_EXTAL,      2, 1),
1052570d400SGeert Uytterhoeven 
1069e620beeSChris Paterson 	DEF_DIV6P1("canfd",     R8A7796_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
1075fccac6dSNiklas Söderlund 	DEF_DIV6P1("csi0",      R8A7796_CLK_CSI0,  CLK_PLL1_DIV4, 0x00c),
108e6bdf28eSHiromitsu Yamasaki 	DEF_DIV6P1("mso",       R8A7796_CLK_MSO,   CLK_PLL1_DIV4, 0x014),
1095fccac6dSNiklas Söderlund 
1102570d400SGeert Uytterhoeven 	DEF_DIV6_RO("osc",      R8A7796_CLK_OSC,   CLK_EXTAL, CPG_RCKCR,  8),
1112570d400SGeert Uytterhoeven 	DEF_DIV6_RO("r_int",    CLK_RINT,          CLK_EXTAL, CPG_RCKCR, 32),
1122570d400SGeert Uytterhoeven 
1132570d400SGeert Uytterhoeven 	DEF_BASE("r",           R8A7796_CLK_R,     CLK_TYPE_GEN3_R, CLK_RINT),
114e4e2d7c3SGeert Uytterhoeven };
115e4e2d7c3SGeert Uytterhoeven 
116e4e2d7c3SGeert Uytterhoeven static const struct mssr_mod_clk r8a7796_mod_clks[] __initconst = {
117951456c3SUlrich Hecht 	DEF_MOD("scif5",		 202,	R8A7796_CLK_S3D4),
118951456c3SUlrich Hecht 	DEF_MOD("scif4",		 203,	R8A7796_CLK_S3D4),
119951456c3SUlrich Hecht 	DEF_MOD("scif3",		 204,	R8A7796_CLK_S3D4),
120951456c3SUlrich Hecht 	DEF_MOD("scif1",		 206,	R8A7796_CLK_S3D4),
121951456c3SUlrich Hecht 	DEF_MOD("scif0",		 207,	R8A7796_CLK_S3D4),
122e6bdf28eSHiromitsu Yamasaki 	DEF_MOD("msiof3",		 208,	R8A7796_CLK_MSO),
123e6bdf28eSHiromitsu Yamasaki 	DEF_MOD("msiof2",		 209,	R8A7796_CLK_MSO),
124e6bdf28eSHiromitsu Yamasaki 	DEF_MOD("msiof1",		 210,	R8A7796_CLK_MSO),
125e6bdf28eSHiromitsu Yamasaki 	DEF_MOD("msiof0",		 211,	R8A7796_CLK_MSO),
126cf8fe97cSUlrich Hecht 	DEF_MOD("sys-dmac2",		 217,	R8A7796_CLK_S0D3),
127cf8fe97cSUlrich Hecht 	DEF_MOD("sys-dmac1",		 218,	R8A7796_CLK_S0D3),
128cf8fe97cSUlrich Hecht 	DEF_MOD("sys-dmac0",		 219,	R8A7796_CLK_S0D3),
1295fad71f5SBui Duc Phuc 	DEF_MOD("cmt3",			 300,	R8A7796_CLK_R),
1305fad71f5SBui Duc Phuc 	DEF_MOD("cmt2",			 301,	R8A7796_CLK_R),
1315fad71f5SBui Duc Phuc 	DEF_MOD("cmt1",			 302,	R8A7796_CLK_R),
1325fad71f5SBui Duc Phuc 	DEF_MOD("cmt0",			 303,	R8A7796_CLK_R),
133e4e2d7c3SGeert Uytterhoeven 	DEF_MOD("scif2",		 310,	R8A7796_CLK_S3D4),
13407496981SSimon Horman 	DEF_MOD("sdif3",		 311,	R8A7796_CLK_SD3),
13507496981SSimon Horman 	DEF_MOD("sdif2",		 312,	R8A7796_CLK_SD2),
13607496981SSimon Horman 	DEF_MOD("sdif1",		 313,	R8A7796_CLK_SD1),
13707496981SSimon Horman 	DEF_MOD("sdif0",		 314,	R8A7796_CLK_SD0),
13889aa58a3SGeert Uytterhoeven 	DEF_MOD("rwdt",			 402,	R8A7796_CLK_R),
139e4e2d7c3SGeert Uytterhoeven 	DEF_MOD("intc-ap",		 408,	R8A7796_CLK_S3D1),
140cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif7",		 508,	R8A7796_CLK_S3D2),
141cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif6",		 509,	R8A7796_CLK_S3D2),
142cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif5",		 510,	R8A7796_CLK_S3D2),
143cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif4",		 511,	R8A7796_CLK_S3D2),
144cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif3",		 512,	R8A7796_CLK_S3D2),
145cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif2",		 513,	R8A7796_CLK_S3D2),
146cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif1",		 514,	R8A7796_CLK_S3D2),
147cf31bc71SRamesh Shanmugasundaram 	DEF_MOD("drif0",		 515,	R8A7796_CLK_S3D2),
14828aa8319SUlrich Hecht 	DEF_MOD("hscif4",		 516,	R8A7796_CLK_S3D1),
14928aa8319SUlrich Hecht 	DEF_MOD("hscif3",		 517,	R8A7796_CLK_S3D1),
15028aa8319SUlrich Hecht 	DEF_MOD("hscif2",		 518,	R8A7796_CLK_S3D1),
15128aa8319SUlrich Hecht 	DEF_MOD("hscif1",		 519,	R8A7796_CLK_S3D1),
15228aa8319SUlrich Hecht 	DEF_MOD("hscif0",		 520,	R8A7796_CLK_S3D1),
1535086b0d6SKhiem Nguyen 	DEF_MOD("thermal",		 522,	R8A7796_CLK_CP),
154f4407a6eSLaurent Pinchart 	DEF_MOD("fcpvd2",		 601,	R8A7796_CLK_S0D2),
155f4407a6eSLaurent Pinchart 	DEF_MOD("fcpvd1",		 602,	R8A7796_CLK_S0D2),
156f4407a6eSLaurent Pinchart 	DEF_MOD("fcpvd0",		 603,	R8A7796_CLK_S0D2),
157f4407a6eSLaurent Pinchart 	DEF_MOD("fcpvb0",		 607,	R8A7796_CLK_S0D1),
158f4407a6eSLaurent Pinchart 	DEF_MOD("fcpvi0",		 611,	R8A7796_CLK_S0D1),
159f4407a6eSLaurent Pinchart 	DEF_MOD("fcpf0",		 615,	R8A7796_CLK_S0D1),
160f4407a6eSLaurent Pinchart 	DEF_MOD("fcpci0",		 617,	R8A7796_CLK_S0D2),
161f4407a6eSLaurent Pinchart 	DEF_MOD("fcpcs",		 619,	R8A7796_CLK_S0D2),
16288ddc1f8SLaurent Pinchart 	DEF_MOD("vspd2",		 621,	R8A7796_CLK_S0D2),
16388ddc1f8SLaurent Pinchart 	DEF_MOD("vspd1",		 622,	R8A7796_CLK_S0D2),
16488ddc1f8SLaurent Pinchart 	DEF_MOD("vspd0",		 623,	R8A7796_CLK_S0D2),
16588ddc1f8SLaurent Pinchart 	DEF_MOD("vspb",			 626,	R8A7796_CLK_S0D1),
16688ddc1f8SLaurent Pinchart 	DEF_MOD("vspi0",		 631,	R8A7796_CLK_S0D1),
1675fccac6dSNiklas Söderlund 	DEF_MOD("csi20",		 714,	R8A7796_CLK_CSI0),
1685fccac6dSNiklas Söderlund 	DEF_MOD("csi40",		 716,	R8A7796_CLK_CSI0),
169dbdcc4f9SLaurent Pinchart 	DEF_MOD("du2",			 722,	R8A7796_CLK_S2D1),
170dbdcc4f9SLaurent Pinchart 	DEF_MOD("du1",			 723,	R8A7796_CLK_S2D1),
171dbdcc4f9SLaurent Pinchart 	DEF_MOD("du0",			 724,	R8A7796_CLK_S2D1),
172dbdcc4f9SLaurent Pinchart 	DEF_MOD("lvds",			 727,	R8A7796_CLK_S2D1),
173e6e35586SNiklas Söderlund 	DEF_MOD("vin7",			 804,	R8A7796_CLK_S0D2),
174e6e35586SNiklas Söderlund 	DEF_MOD("vin6",			 805,	R8A7796_CLK_S0D2),
175e6e35586SNiklas Söderlund 	DEF_MOD("vin5",			 806,	R8A7796_CLK_S0D2),
176e6e35586SNiklas Söderlund 	DEF_MOD("vin4",			 807,	R8A7796_CLK_S0D2),
177e6e35586SNiklas Söderlund 	DEF_MOD("vin3",			 808,	R8A7796_CLK_S0D2),
178e6e35586SNiklas Söderlund 	DEF_MOD("vin2",			 809,	R8A7796_CLK_S0D2),
179e6e35586SNiklas Söderlund 	DEF_MOD("vin1",			 810,	R8A7796_CLK_S0D2),
180e6e35586SNiklas Söderlund 	DEF_MOD("vin0",			 811,	R8A7796_CLK_S0D2),
1815576df81SLaurent Pinchart 	DEF_MOD("etheravb",		 812,	R8A7796_CLK_S0D6),
1826c8a9312SSergei Shtylyov 	DEF_MOD("imr1",			 822,	R8A7796_CLK_S0D2),
1836c8a9312SSergei Shtylyov 	DEF_MOD("imr0",			 823,	R8A7796_CLK_S0D2),
1844e09508aSTakeshi Kihara 	DEF_MOD("gpio7",		 905,	R8A7796_CLK_S3D4),
1854e09508aSTakeshi Kihara 	DEF_MOD("gpio6",		 906,	R8A7796_CLK_S3D4),
1864e09508aSTakeshi Kihara 	DEF_MOD("gpio5",		 907,	R8A7796_CLK_S3D4),
1874e09508aSTakeshi Kihara 	DEF_MOD("gpio4",		 908,	R8A7796_CLK_S3D4),
1884e09508aSTakeshi Kihara 	DEF_MOD("gpio3",		 909,	R8A7796_CLK_S3D4),
1894e09508aSTakeshi Kihara 	DEF_MOD("gpio2",		 910,	R8A7796_CLK_S3D4),
1904e09508aSTakeshi Kihara 	DEF_MOD("gpio1",		 911,	R8A7796_CLK_S3D4),
1914e09508aSTakeshi Kihara 	DEF_MOD("gpio0",		 912,	R8A7796_CLK_S3D4),
1920ece46c2SChris Paterson 	DEF_MOD("can-fd",		 914,	R8A7796_CLK_S3D2),
193e00d20c9SChris Paterson 	DEF_MOD("can-if1",		 915,	R8A7796_CLK_S3D4),
194e00d20c9SChris Paterson 	DEF_MOD("can-if0",		 916,	R8A7796_CLK_S3D4),
195878f8baaSUlrich Hecht 	DEF_MOD("i2c6",			 918,	R8A7796_CLK_S0D6),
196878f8baaSUlrich Hecht 	DEF_MOD("i2c5",			 919,	R8A7796_CLK_S0D6),
197d963654eSKhiem Nguyen 	DEF_MOD("i2c-dvfs",		 926,	R8A7796_CLK_CP),
198878f8baaSUlrich Hecht 	DEF_MOD("i2c4",			 927,	R8A7796_CLK_S0D6),
199878f8baaSUlrich Hecht 	DEF_MOD("i2c3",			 928,	R8A7796_CLK_S0D6),
200878f8baaSUlrich Hecht 	DEF_MOD("i2c2",			 929,	R8A7796_CLK_S3D2),
201878f8baaSUlrich Hecht 	DEF_MOD("i2c1",			 930,	R8A7796_CLK_S3D2),
202878f8baaSUlrich Hecht 	DEF_MOD("i2c0",			 931,	R8A7796_CLK_S3D2),
203e4e2d7c3SGeert Uytterhoeven };
204e4e2d7c3SGeert Uytterhoeven 
205e4e2d7c3SGeert Uytterhoeven static const unsigned int r8a7796_crit_mod_clks[] __initconst = {
206e4e2d7c3SGeert Uytterhoeven 	MOD_CLK_ID(408),	/* INTC-AP (GIC) */
207e4e2d7c3SGeert Uytterhoeven };
208e4e2d7c3SGeert Uytterhoeven 
209e4e2d7c3SGeert Uytterhoeven 
210e4e2d7c3SGeert Uytterhoeven /*
211e4e2d7c3SGeert Uytterhoeven  * CPG Clock Data
212e4e2d7c3SGeert Uytterhoeven  */
213e4e2d7c3SGeert Uytterhoeven 
214e4e2d7c3SGeert Uytterhoeven /*
215e4e2d7c3SGeert Uytterhoeven  *   MD		EXTAL		PLL0	PLL1	PLL2	PLL3	PLL4
216e4e2d7c3SGeert Uytterhoeven  * 14 13 19 17	(MHz)
217e4e2d7c3SGeert Uytterhoeven  *-------------------------------------------------------------------
218e4e2d7c3SGeert Uytterhoeven  * 0  0  0  0	16.66 x 1	x180	x192	x144	x192	x144
219e4e2d7c3SGeert Uytterhoeven  * 0  0  0  1	16.66 x 1	x180	x192	x144	x128	x144
220e4e2d7c3SGeert Uytterhoeven  * 0  0  1  0	Prohibited setting
221e4e2d7c3SGeert Uytterhoeven  * 0  0  1  1	16.66 x 1	x180	x192	x144	x192	x144
222e4e2d7c3SGeert Uytterhoeven  * 0  1  0  0	20    x 1	x150	x160	x120	x160	x120
223e4e2d7c3SGeert Uytterhoeven  * 0  1  0  1	20    x 1	x150	x160	x120	x106	x120
224e4e2d7c3SGeert Uytterhoeven  * 0  1  1  0	Prohibited setting
225e4e2d7c3SGeert Uytterhoeven  * 0  1  1  1	20    x 1	x150	x160	x120	x160	x120
226e4e2d7c3SGeert Uytterhoeven  * 1  0  0  0	25    x 1	x120	x128	x96	x128	x96
227e4e2d7c3SGeert Uytterhoeven  * 1  0  0  1	25    x 1	x120	x128	x96	x84	x96
228e4e2d7c3SGeert Uytterhoeven  * 1  0  1  0	Prohibited setting
229e4e2d7c3SGeert Uytterhoeven  * 1  0  1  1	25    x 1	x120	x128	x96	x128	x96
230e4e2d7c3SGeert Uytterhoeven  * 1  1  0  0	33.33 / 2	x180	x192	x144	x192	x144
231e4e2d7c3SGeert Uytterhoeven  * 1  1  0  1	33.33 / 2	x180	x192	x144	x128	x144
232e4e2d7c3SGeert Uytterhoeven  * 1  1  1  0	Prohibited setting
233e4e2d7c3SGeert Uytterhoeven  * 1  1  1  1	33.33 / 2	x180	x192	x144	x192	x144
234e4e2d7c3SGeert Uytterhoeven  */
235e4e2d7c3SGeert Uytterhoeven #define CPG_PLL_CONFIG_INDEX(md)	((((md) & BIT(14)) >> 11) | \
236e4e2d7c3SGeert Uytterhoeven 					 (((md) & BIT(13)) >> 11) | \
237e4e2d7c3SGeert Uytterhoeven 					 (((md) & BIT(19)) >> 18) | \
238e4e2d7c3SGeert Uytterhoeven 					 (((md) & BIT(17)) >> 17))
239e4e2d7c3SGeert Uytterhoeven 
240e4e2d7c3SGeert Uytterhoeven static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = {
241e4e2d7c3SGeert Uytterhoeven 	/* EXTAL div	PLL1 mult	PLL3 mult */
242e4e2d7c3SGeert Uytterhoeven 	{ 1,		192,		192,	},
243e4e2d7c3SGeert Uytterhoeven 	{ 1,		192,		128,	},
244e4e2d7c3SGeert Uytterhoeven 	{ 0, /* Prohibited setting */		},
245e4e2d7c3SGeert Uytterhoeven 	{ 1,		192,		192,	},
246e4e2d7c3SGeert Uytterhoeven 	{ 1,		160,		160,	},
247e4e2d7c3SGeert Uytterhoeven 	{ 1,		160,		106,	},
248e4e2d7c3SGeert Uytterhoeven 	{ 0, /* Prohibited setting */		},
249e4e2d7c3SGeert Uytterhoeven 	{ 1,		160,		160,	},
250e4e2d7c3SGeert Uytterhoeven 	{ 1,		128,		128,	},
251e4e2d7c3SGeert Uytterhoeven 	{ 1,		128,		84,	},
252e4e2d7c3SGeert Uytterhoeven 	{ 0, /* Prohibited setting */		},
253e4e2d7c3SGeert Uytterhoeven 	{ 1,		128,		128,	},
254e4e2d7c3SGeert Uytterhoeven 	{ 2,		192,		192,	},
255e4e2d7c3SGeert Uytterhoeven 	{ 2,		192,		128,	},
256e4e2d7c3SGeert Uytterhoeven 	{ 0, /* Prohibited setting */		},
257e4e2d7c3SGeert Uytterhoeven 	{ 2,		192,		192,	},
258e4e2d7c3SGeert Uytterhoeven };
259e4e2d7c3SGeert Uytterhoeven 
260e4e2d7c3SGeert Uytterhoeven static int __init r8a7796_cpg_mssr_init(struct device *dev)
261e4e2d7c3SGeert Uytterhoeven {
262e4e2d7c3SGeert Uytterhoeven 	const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
26305972d48SGeert Uytterhoeven 	u32 cpg_mode;
26405972d48SGeert Uytterhoeven 	int error;
26505972d48SGeert Uytterhoeven 
26605972d48SGeert Uytterhoeven 	error = rcar_rst_read_mode_pins(&cpg_mode);
26705972d48SGeert Uytterhoeven 	if (error)
26805972d48SGeert Uytterhoeven 		return error;
269e4e2d7c3SGeert Uytterhoeven 
270e4e2d7c3SGeert Uytterhoeven 	cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
271e4e2d7c3SGeert Uytterhoeven 	if (!cpg_pll_config->extal_div) {
272e4e2d7c3SGeert Uytterhoeven 		dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode);
273e4e2d7c3SGeert Uytterhoeven 		return -EINVAL;
274e4e2d7c3SGeert Uytterhoeven 	}
275e4e2d7c3SGeert Uytterhoeven 
276*5f3a432aSGeert Uytterhoeven 	return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode);
277e4e2d7c3SGeert Uytterhoeven }
278e4e2d7c3SGeert Uytterhoeven 
279e4e2d7c3SGeert Uytterhoeven const struct cpg_mssr_info r8a7796_cpg_mssr_info __initconst = {
280e4e2d7c3SGeert Uytterhoeven 	/* Core Clocks */
281e4e2d7c3SGeert Uytterhoeven 	.core_clks = r8a7796_core_clks,
282e4e2d7c3SGeert Uytterhoeven 	.num_core_clks = ARRAY_SIZE(r8a7796_core_clks),
283e4e2d7c3SGeert Uytterhoeven 	.last_dt_core_clk = LAST_DT_CORE_CLK,
284e4e2d7c3SGeert Uytterhoeven 	.num_total_core_clks = MOD_CLK_BASE,
285e4e2d7c3SGeert Uytterhoeven 
286e4e2d7c3SGeert Uytterhoeven 	/* Module Clocks */
287e4e2d7c3SGeert Uytterhoeven 	.mod_clks = r8a7796_mod_clks,
288e4e2d7c3SGeert Uytterhoeven 	.num_mod_clks = ARRAY_SIZE(r8a7796_mod_clks),
289e4e2d7c3SGeert Uytterhoeven 	.num_hw_mod_clks = 12 * 32,
290e4e2d7c3SGeert Uytterhoeven 
291e4e2d7c3SGeert Uytterhoeven 	/* Critical Module Clocks */
292e4e2d7c3SGeert Uytterhoeven 	.crit_mod_clks = r8a7796_crit_mod_clks,
293e4e2d7c3SGeert Uytterhoeven 	.num_crit_mod_clks = ARRAY_SIZE(r8a7796_crit_mod_clks),
294e4e2d7c3SGeert Uytterhoeven 
295e4e2d7c3SGeert Uytterhoeven 	/* Callbacks */
296e4e2d7c3SGeert Uytterhoeven 	.init = r8a7796_cpg_mssr_init,
297e4e2d7c3SGeert Uytterhoeven 	.cpg_clk_register = rcar_gen3_cpg_clk_register,
298e4e2d7c3SGeert Uytterhoeven };
299