1e4e2d7c3SGeert Uytterhoeven /* 2e4e2d7c3SGeert Uytterhoeven * r8a7796 Clock Pulse Generator / Module Standby and Software Reset 3e4e2d7c3SGeert Uytterhoeven * 4e4e2d7c3SGeert Uytterhoeven * Copyright (C) 2016 Glider bvba 5e4e2d7c3SGeert Uytterhoeven * 6e4e2d7c3SGeert Uytterhoeven * Based on r8a7795-cpg-mssr.c 7e4e2d7c3SGeert Uytterhoeven * 8e4e2d7c3SGeert Uytterhoeven * Copyright (C) 2015 Glider bvba 9e4e2d7c3SGeert Uytterhoeven * Copyright (C) 2015 Renesas Electronics Corp. 10e4e2d7c3SGeert Uytterhoeven * 11e4e2d7c3SGeert Uytterhoeven * This program is free software; you can redistribute it and/or modify 12e4e2d7c3SGeert Uytterhoeven * it under the terms of the GNU General Public License as published by 13e4e2d7c3SGeert Uytterhoeven * the Free Software Foundation; version 2 of the License. 14e4e2d7c3SGeert Uytterhoeven */ 15e4e2d7c3SGeert Uytterhoeven 16e4e2d7c3SGeert Uytterhoeven #include <linux/device.h> 17e4e2d7c3SGeert Uytterhoeven #include <linux/init.h> 18e4e2d7c3SGeert Uytterhoeven #include <linux/kernel.h> 19e4e2d7c3SGeert Uytterhoeven 20e4e2d7c3SGeert Uytterhoeven #include <dt-bindings/clock/r8a7796-cpg-mssr.h> 21e4e2d7c3SGeert Uytterhoeven 22e4e2d7c3SGeert Uytterhoeven #include "renesas-cpg-mssr.h" 23e4e2d7c3SGeert Uytterhoeven #include "rcar-gen3-cpg.h" 24e4e2d7c3SGeert Uytterhoeven 25e4e2d7c3SGeert Uytterhoeven enum clk_ids { 26e4e2d7c3SGeert Uytterhoeven /* Core Clock Outputs exported to DT */ 27e4e2d7c3SGeert Uytterhoeven LAST_DT_CORE_CLK = R8A7796_CLK_OSC, 28e4e2d7c3SGeert Uytterhoeven 29e4e2d7c3SGeert Uytterhoeven /* External Input Clocks */ 30e4e2d7c3SGeert Uytterhoeven CLK_EXTAL, 31e4e2d7c3SGeert Uytterhoeven CLK_EXTALR, 32e4e2d7c3SGeert Uytterhoeven 33e4e2d7c3SGeert Uytterhoeven /* Internal Core Clocks */ 34e4e2d7c3SGeert Uytterhoeven CLK_MAIN, 35e4e2d7c3SGeert Uytterhoeven CLK_PLL0, 36e4e2d7c3SGeert Uytterhoeven CLK_PLL1, 37e4e2d7c3SGeert Uytterhoeven CLK_PLL2, 38e4e2d7c3SGeert Uytterhoeven CLK_PLL3, 39e4e2d7c3SGeert Uytterhoeven CLK_PLL4, 40e4e2d7c3SGeert Uytterhoeven CLK_PLL1_DIV2, 41e4e2d7c3SGeert Uytterhoeven CLK_PLL1_DIV4, 42e4e2d7c3SGeert Uytterhoeven CLK_S0, 43e4e2d7c3SGeert Uytterhoeven CLK_S1, 44e4e2d7c3SGeert Uytterhoeven CLK_S2, 45e4e2d7c3SGeert Uytterhoeven CLK_S3, 46e4e2d7c3SGeert Uytterhoeven CLK_SDSRC, 47e4e2d7c3SGeert Uytterhoeven CLK_SSPSRC, 482570d400SGeert Uytterhoeven CLK_RINT, 49e4e2d7c3SGeert Uytterhoeven 50e4e2d7c3SGeert Uytterhoeven /* Module Clocks */ 51e4e2d7c3SGeert Uytterhoeven MOD_CLK_BASE 52e4e2d7c3SGeert Uytterhoeven }; 53e4e2d7c3SGeert Uytterhoeven 54e4e2d7c3SGeert Uytterhoeven static const struct cpg_core_clk r8a7796_core_clks[] __initconst = { 55e4e2d7c3SGeert Uytterhoeven /* External Clock Inputs */ 56e4e2d7c3SGeert Uytterhoeven DEF_INPUT("extal", CLK_EXTAL), 57e4e2d7c3SGeert Uytterhoeven DEF_INPUT("extalr", CLK_EXTALR), 58e4e2d7c3SGeert Uytterhoeven 59e4e2d7c3SGeert Uytterhoeven /* Internal Core Clocks */ 60e4e2d7c3SGeert Uytterhoeven DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL), 61e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN), 62e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN), 63e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN), 64e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 65e4e2d7c3SGeert Uytterhoeven DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN), 66e4e2d7c3SGeert Uytterhoeven 67e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1), 68e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1), 69e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1), 70e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1), 71e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1), 72e4e2d7c3SGeert Uytterhoeven DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1), 73*07496981SSimon Horman DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1), 74e4e2d7c3SGeert Uytterhoeven 75e4e2d7c3SGeert Uytterhoeven /* Core Clock Outputs */ 76e4e2d7c3SGeert Uytterhoeven DEF_FIXED("ztr", R8A7796_CLK_ZTR, CLK_PLL1_DIV2, 6, 1), 77e4e2d7c3SGeert Uytterhoeven DEF_FIXED("ztrd2", R8A7796_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1), 78e4e2d7c3SGeert Uytterhoeven DEF_FIXED("zt", R8A7796_CLK_ZT, CLK_PLL1_DIV2, 4, 1), 79e4e2d7c3SGeert Uytterhoeven DEF_FIXED("zx", R8A7796_CLK_ZX, CLK_PLL1_DIV2, 2, 1), 80e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d1", R8A7796_CLK_S0D1, CLK_S0, 1, 1), 81e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d2", R8A7796_CLK_S0D2, CLK_S0, 2, 1), 82e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d3", R8A7796_CLK_S0D3, CLK_S0, 3, 1), 83e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d4", R8A7796_CLK_S0D4, CLK_S0, 4, 1), 84e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d6", R8A7796_CLK_S0D6, CLK_S0, 6, 1), 85e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d8", R8A7796_CLK_S0D8, CLK_S0, 8, 1), 86e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s0d12", R8A7796_CLK_S0D12, CLK_S0, 12, 1), 87e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s1d1", R8A7796_CLK_S1D1, CLK_S1, 1, 1), 88e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s1d2", R8A7796_CLK_S1D2, CLK_S1, 2, 1), 89e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s1d4", R8A7796_CLK_S1D4, CLK_S1, 4, 1), 90e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s2d1", R8A7796_CLK_S2D1, CLK_S2, 1, 1), 91e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s2d2", R8A7796_CLK_S2D2, CLK_S2, 2, 1), 92e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s2d4", R8A7796_CLK_S2D4, CLK_S2, 4, 1), 93e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s3d1", R8A7796_CLK_S3D1, CLK_S3, 1, 1), 94e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s3d2", R8A7796_CLK_S3D2, CLK_S3, 2, 1), 95e4e2d7c3SGeert Uytterhoeven DEF_FIXED("s3d4", R8A7796_CLK_S3D4, CLK_S3, 4, 1), 96e4e2d7c3SGeert Uytterhoeven 97*07496981SSimon Horman DEF_GEN3_SD("sd0", R8A7796_CLK_SD0, CLK_SDSRC, 0x0074), 98*07496981SSimon Horman DEF_GEN3_SD("sd1", R8A7796_CLK_SD1, CLK_SDSRC, 0x0078), 99*07496981SSimon Horman DEF_GEN3_SD("sd2", R8A7796_CLK_SD2, CLK_SDSRC, 0x0268), 100*07496981SSimon Horman DEF_GEN3_SD("sd3", R8A7796_CLK_SD3, CLK_SDSRC, 0x026c), 101*07496981SSimon Horman 102e4e2d7c3SGeert Uytterhoeven DEF_FIXED("cl", R8A7796_CLK_CL, CLK_PLL1_DIV2, 48, 1), 103e4e2d7c3SGeert Uytterhoeven DEF_FIXED("cp", R8A7796_CLK_CP, CLK_EXTAL, 2, 1), 1042570d400SGeert Uytterhoeven 1052570d400SGeert Uytterhoeven DEF_DIV6_RO("osc", R8A7796_CLK_OSC, CLK_EXTAL, CPG_RCKCR, 8), 1062570d400SGeert Uytterhoeven DEF_DIV6_RO("r_int", CLK_RINT, CLK_EXTAL, CPG_RCKCR, 32), 1072570d400SGeert Uytterhoeven 1082570d400SGeert Uytterhoeven DEF_BASE("r", R8A7796_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT), 109e4e2d7c3SGeert Uytterhoeven }; 110e4e2d7c3SGeert Uytterhoeven 111e4e2d7c3SGeert Uytterhoeven static const struct mssr_mod_clk r8a7796_mod_clks[] __initconst = { 112e4e2d7c3SGeert Uytterhoeven DEF_MOD("scif2", 310, R8A7796_CLK_S3D4), 113*07496981SSimon Horman DEF_MOD("sdif3", 311, R8A7796_CLK_SD3), 114*07496981SSimon Horman DEF_MOD("sdif2", 312, R8A7796_CLK_SD2), 115*07496981SSimon Horman DEF_MOD("sdif1", 313, R8A7796_CLK_SD1), 116*07496981SSimon Horman DEF_MOD("sdif0", 314, R8A7796_CLK_SD0), 117b51d5275SGeert Uytterhoeven DEF_MOD("rwdt0", 402, R8A7796_CLK_R), 118e4e2d7c3SGeert Uytterhoeven DEF_MOD("intc-ap", 408, R8A7796_CLK_S3D1), 1194e09508aSTakeshi Kihara DEF_MOD("gpio7", 905, R8A7796_CLK_S3D4), 1204e09508aSTakeshi Kihara DEF_MOD("gpio6", 906, R8A7796_CLK_S3D4), 1214e09508aSTakeshi Kihara DEF_MOD("gpio5", 907, R8A7796_CLK_S3D4), 1224e09508aSTakeshi Kihara DEF_MOD("gpio4", 908, R8A7796_CLK_S3D4), 1234e09508aSTakeshi Kihara DEF_MOD("gpio3", 909, R8A7796_CLK_S3D4), 1244e09508aSTakeshi Kihara DEF_MOD("gpio2", 910, R8A7796_CLK_S3D4), 1254e09508aSTakeshi Kihara DEF_MOD("gpio1", 911, R8A7796_CLK_S3D4), 1264e09508aSTakeshi Kihara DEF_MOD("gpio0", 912, R8A7796_CLK_S3D4), 127e4e2d7c3SGeert Uytterhoeven }; 128e4e2d7c3SGeert Uytterhoeven 129e4e2d7c3SGeert Uytterhoeven static const unsigned int r8a7796_crit_mod_clks[] __initconst = { 130e4e2d7c3SGeert Uytterhoeven MOD_CLK_ID(408), /* INTC-AP (GIC) */ 131e4e2d7c3SGeert Uytterhoeven }; 132e4e2d7c3SGeert Uytterhoeven 133e4e2d7c3SGeert Uytterhoeven 134e4e2d7c3SGeert Uytterhoeven /* 135e4e2d7c3SGeert Uytterhoeven * CPG Clock Data 136e4e2d7c3SGeert Uytterhoeven */ 137e4e2d7c3SGeert Uytterhoeven 138e4e2d7c3SGeert Uytterhoeven /* 139e4e2d7c3SGeert Uytterhoeven * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 140e4e2d7c3SGeert Uytterhoeven * 14 13 19 17 (MHz) 141e4e2d7c3SGeert Uytterhoeven *------------------------------------------------------------------- 142e4e2d7c3SGeert Uytterhoeven * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144 143e4e2d7c3SGeert Uytterhoeven * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144 144e4e2d7c3SGeert Uytterhoeven * 0 0 1 0 Prohibited setting 145e4e2d7c3SGeert Uytterhoeven * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144 146e4e2d7c3SGeert Uytterhoeven * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120 147e4e2d7c3SGeert Uytterhoeven * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120 148e4e2d7c3SGeert Uytterhoeven * 0 1 1 0 Prohibited setting 149e4e2d7c3SGeert Uytterhoeven * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120 150e4e2d7c3SGeert Uytterhoeven * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96 151e4e2d7c3SGeert Uytterhoeven * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96 152e4e2d7c3SGeert Uytterhoeven * 1 0 1 0 Prohibited setting 153e4e2d7c3SGeert Uytterhoeven * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96 154e4e2d7c3SGeert Uytterhoeven * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144 155e4e2d7c3SGeert Uytterhoeven * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144 156e4e2d7c3SGeert Uytterhoeven * 1 1 1 0 Prohibited setting 157e4e2d7c3SGeert Uytterhoeven * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144 158e4e2d7c3SGeert Uytterhoeven */ 159e4e2d7c3SGeert Uytterhoeven #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \ 160e4e2d7c3SGeert Uytterhoeven (((md) & BIT(13)) >> 11) | \ 161e4e2d7c3SGeert Uytterhoeven (((md) & BIT(19)) >> 18) | \ 162e4e2d7c3SGeert Uytterhoeven (((md) & BIT(17)) >> 17)) 163e4e2d7c3SGeert Uytterhoeven 164e4e2d7c3SGeert Uytterhoeven static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = { 165e4e2d7c3SGeert Uytterhoeven /* EXTAL div PLL1 mult PLL3 mult */ 166e4e2d7c3SGeert Uytterhoeven { 1, 192, 192, }, 167e4e2d7c3SGeert Uytterhoeven { 1, 192, 128, }, 168e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ }, 169e4e2d7c3SGeert Uytterhoeven { 1, 192, 192, }, 170e4e2d7c3SGeert Uytterhoeven { 1, 160, 160, }, 171e4e2d7c3SGeert Uytterhoeven { 1, 160, 106, }, 172e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ }, 173e4e2d7c3SGeert Uytterhoeven { 1, 160, 160, }, 174e4e2d7c3SGeert Uytterhoeven { 1, 128, 128, }, 175e4e2d7c3SGeert Uytterhoeven { 1, 128, 84, }, 176e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ }, 177e4e2d7c3SGeert Uytterhoeven { 1, 128, 128, }, 178e4e2d7c3SGeert Uytterhoeven { 2, 192, 192, }, 179e4e2d7c3SGeert Uytterhoeven { 2, 192, 128, }, 180e4e2d7c3SGeert Uytterhoeven { 0, /* Prohibited setting */ }, 181e4e2d7c3SGeert Uytterhoeven { 2, 192, 192, }, 182e4e2d7c3SGeert Uytterhoeven }; 183e4e2d7c3SGeert Uytterhoeven 184e4e2d7c3SGeert Uytterhoeven static int __init r8a7796_cpg_mssr_init(struct device *dev) 185e4e2d7c3SGeert Uytterhoeven { 186e4e2d7c3SGeert Uytterhoeven const struct rcar_gen3_cpg_pll_config *cpg_pll_config; 187e4e2d7c3SGeert Uytterhoeven u32 cpg_mode = rcar_gen3_read_mode_pins(); 188e4e2d7c3SGeert Uytterhoeven 189e4e2d7c3SGeert Uytterhoeven cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)]; 190e4e2d7c3SGeert Uytterhoeven if (!cpg_pll_config->extal_div) { 191e4e2d7c3SGeert Uytterhoeven dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode); 192e4e2d7c3SGeert Uytterhoeven return -EINVAL; 193e4e2d7c3SGeert Uytterhoeven } 194e4e2d7c3SGeert Uytterhoeven 195e4e2d7c3SGeert Uytterhoeven return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR); 196e4e2d7c3SGeert Uytterhoeven } 197e4e2d7c3SGeert Uytterhoeven 198e4e2d7c3SGeert Uytterhoeven const struct cpg_mssr_info r8a7796_cpg_mssr_info __initconst = { 199e4e2d7c3SGeert Uytterhoeven /* Core Clocks */ 200e4e2d7c3SGeert Uytterhoeven .core_clks = r8a7796_core_clks, 201e4e2d7c3SGeert Uytterhoeven .num_core_clks = ARRAY_SIZE(r8a7796_core_clks), 202e4e2d7c3SGeert Uytterhoeven .last_dt_core_clk = LAST_DT_CORE_CLK, 203e4e2d7c3SGeert Uytterhoeven .num_total_core_clks = MOD_CLK_BASE, 204e4e2d7c3SGeert Uytterhoeven 205e4e2d7c3SGeert Uytterhoeven /* Module Clocks */ 206e4e2d7c3SGeert Uytterhoeven .mod_clks = r8a7796_mod_clks, 207e4e2d7c3SGeert Uytterhoeven .num_mod_clks = ARRAY_SIZE(r8a7796_mod_clks), 208e4e2d7c3SGeert Uytterhoeven .num_hw_mod_clks = 12 * 32, 209e4e2d7c3SGeert Uytterhoeven 210e4e2d7c3SGeert Uytterhoeven /* Critical Module Clocks */ 211e4e2d7c3SGeert Uytterhoeven .crit_mod_clks = r8a7796_crit_mod_clks, 212e4e2d7c3SGeert Uytterhoeven .num_crit_mod_clks = ARRAY_SIZE(r8a7796_crit_mod_clks), 213e4e2d7c3SGeert Uytterhoeven 214e4e2d7c3SGeert Uytterhoeven /* Callbacks */ 215e4e2d7c3SGeert Uytterhoeven .init = r8a7796_cpg_mssr_init, 216e4e2d7c3SGeert Uytterhoeven .cpg_clk_register = rcar_gen3_cpg_clk_register, 217e4e2d7c3SGeert Uytterhoeven }; 218