1331a53e0SBiju Das // SPDX-License-Identifier: GPL-2.0 2331a53e0SBiju Das /* 3331a53e0SBiju Das * r8a774a1 Clock Pulse Generator / Module Standby and Software Reset 4331a53e0SBiju Das * 5331a53e0SBiju Das * Copyright (C) 2018 Renesas Electronics Corp. 6331a53e0SBiju Das * 7331a53e0SBiju Das * Based on r8a7796-cpg-mssr.c 8331a53e0SBiju Das * 9331a53e0SBiju Das * Copyright (C) 2016 Glider bvba 10331a53e0SBiju Das */ 11331a53e0SBiju Das 12331a53e0SBiju Das #include <linux/device.h> 13331a53e0SBiju Das #include <linux/init.h> 14331a53e0SBiju Das #include <linux/kernel.h> 15331a53e0SBiju Das #include <linux/soc/renesas/rcar-rst.h> 16331a53e0SBiju Das 17331a53e0SBiju Das #include <dt-bindings/clock/r8a774a1-cpg-mssr.h> 18331a53e0SBiju Das 19331a53e0SBiju Das #include "renesas-cpg-mssr.h" 20331a53e0SBiju Das #include "rcar-gen3-cpg.h" 21331a53e0SBiju Das 22331a53e0SBiju Das enum clk_ids { 23331a53e0SBiju Das /* Core Clock Outputs exported to DT */ 24df446f7eSFabrizio Castro LAST_DT_CORE_CLK = R8A774A1_CLK_CANFD, 25331a53e0SBiju Das 26331a53e0SBiju Das /* External Input Clocks */ 27331a53e0SBiju Das CLK_EXTAL, 28331a53e0SBiju Das CLK_EXTALR, 29331a53e0SBiju Das 30331a53e0SBiju Das /* Internal Core Clocks */ 31331a53e0SBiju Das CLK_MAIN, 32331a53e0SBiju Das CLK_PLL0, 33331a53e0SBiju Das CLK_PLL1, 34331a53e0SBiju Das CLK_PLL2, 35331a53e0SBiju Das CLK_PLL3, 36331a53e0SBiju Das CLK_PLL4, 37331a53e0SBiju Das CLK_PLL1_DIV2, 38331a53e0SBiju Das CLK_PLL1_DIV4, 39331a53e0SBiju Das CLK_S0, 40331a53e0SBiju Das CLK_S1, 41331a53e0SBiju Das CLK_S2, 42331a53e0SBiju Das CLK_S3, 43331a53e0SBiju Das CLK_SDSRC, 44331a53e0SBiju Das CLK_RINT, 45331a53e0SBiju Das 46331a53e0SBiju Das /* Module Clocks */ 47331a53e0SBiju Das MOD_CLK_BASE 48331a53e0SBiju Das }; 49331a53e0SBiju Das 50331a53e0SBiju Das static const struct cpg_core_clk r8a774a1_core_clks[] __initconst = { 51331a53e0SBiju Das /* External Clock Inputs */ 52331a53e0SBiju Das DEF_INPUT("extal", CLK_EXTAL), 53331a53e0SBiju Das DEF_INPUT("extalr", CLK_EXTALR), 54331a53e0SBiju Das 55331a53e0SBiju Das /* Internal Core Clocks */ 56331a53e0SBiju Das DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL), 57331a53e0SBiju Das DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN), 58331a53e0SBiju Das DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN), 59331a53e0SBiju Das DEF_BASE(".pll2", CLK_PLL2, CLK_TYPE_GEN3_PLL2, CLK_MAIN), 60331a53e0SBiju Das DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN), 61331a53e0SBiju Das DEF_BASE(".pll4", CLK_PLL4, CLK_TYPE_GEN3_PLL4, CLK_MAIN), 62331a53e0SBiju Das 63331a53e0SBiju Das DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1), 64331a53e0SBiju Das DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1), 65331a53e0SBiju Das DEF_FIXED(".s0", CLK_S0, CLK_PLL1_DIV2, 2, 1), 66331a53e0SBiju Das DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 3, 1), 67331a53e0SBiju Das DEF_FIXED(".s2", CLK_S2, CLK_PLL1_DIV2, 4, 1), 68331a53e0SBiju Das DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 6, 1), 69331a53e0SBiju Das DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1_DIV2, 2, 1), 70331a53e0SBiju Das 71331a53e0SBiju Das DEF_GEN3_OSC(".r", CLK_RINT, CLK_EXTAL, 32), 72331a53e0SBiju Das 73331a53e0SBiju Das /* Core Clock Outputs */ 7410d9ea51SSimon Horman DEF_GEN3_Z("z", R8A774A1_CLK_Z, CLK_TYPE_GEN3_Z, CLK_PLL0, 2, 8), 75e0836e36SSimon Horman DEF_GEN3_Z("z2", R8A774A1_CLK_Z2, CLK_TYPE_GEN3_Z, CLK_PLL2, 2, 0), 76331a53e0SBiju Das DEF_FIXED("ztr", R8A774A1_CLK_ZTR, CLK_PLL1_DIV2, 6, 1), 77331a53e0SBiju Das DEF_FIXED("ztrd2", R8A774A1_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1), 78331a53e0SBiju Das DEF_FIXED("zt", R8A774A1_CLK_ZT, CLK_PLL1_DIV2, 4, 1), 79331a53e0SBiju Das DEF_FIXED("zx", R8A774A1_CLK_ZX, CLK_PLL1_DIV2, 2, 1), 80331a53e0SBiju Das DEF_FIXED("s0d1", R8A774A1_CLK_S0D1, CLK_S0, 1, 1), 81331a53e0SBiju Das DEF_FIXED("s0d2", R8A774A1_CLK_S0D2, CLK_S0, 2, 1), 82331a53e0SBiju Das DEF_FIXED("s0d3", R8A774A1_CLK_S0D3, CLK_S0, 3, 1), 83331a53e0SBiju Das DEF_FIXED("s0d4", R8A774A1_CLK_S0D4, CLK_S0, 4, 1), 84331a53e0SBiju Das DEF_FIXED("s0d6", R8A774A1_CLK_S0D6, CLK_S0, 6, 1), 85331a53e0SBiju Das DEF_FIXED("s0d8", R8A774A1_CLK_S0D8, CLK_S0, 8, 1), 86331a53e0SBiju Das DEF_FIXED("s0d12", R8A774A1_CLK_S0D12, CLK_S0, 12, 1), 87331a53e0SBiju Das DEF_FIXED("s1d2", R8A774A1_CLK_S1D2, CLK_S1, 2, 1), 88331a53e0SBiju Das DEF_FIXED("s1d4", R8A774A1_CLK_S1D4, CLK_S1, 4, 1), 89331a53e0SBiju Das DEF_FIXED("s2d1", R8A774A1_CLK_S2D1, CLK_S2, 1, 1), 90331a53e0SBiju Das DEF_FIXED("s2d2", R8A774A1_CLK_S2D2, CLK_S2, 2, 1), 91331a53e0SBiju Das DEF_FIXED("s2d4", R8A774A1_CLK_S2D4, CLK_S2, 4, 1), 92331a53e0SBiju Das DEF_FIXED("s3d1", R8A774A1_CLK_S3D1, CLK_S3, 1, 1), 93331a53e0SBiju Das DEF_FIXED("s3d2", R8A774A1_CLK_S3D2, CLK_S3, 2, 1), 94331a53e0SBiju Das DEF_FIXED("s3d4", R8A774A1_CLK_S3D4, CLK_S3, 4, 1), 95331a53e0SBiju Das 96331a53e0SBiju Das DEF_GEN3_SD("sd0", R8A774A1_CLK_SD0, CLK_SDSRC, 0x074), 97331a53e0SBiju Das DEF_GEN3_SD("sd1", R8A774A1_CLK_SD1, CLK_SDSRC, 0x078), 98331a53e0SBiju Das DEF_GEN3_SD("sd2", R8A774A1_CLK_SD2, CLK_SDSRC, 0x268), 99331a53e0SBiju Das DEF_GEN3_SD("sd3", R8A774A1_CLK_SD3, CLK_SDSRC, 0x26c), 100331a53e0SBiju Das 101331a53e0SBiju Das DEF_FIXED("cl", R8A774A1_CLK_CL, CLK_PLL1_DIV2, 48, 1), 102331a53e0SBiju Das DEF_FIXED("cp", R8A774A1_CLK_CP, CLK_EXTAL, 2, 1), 103f845b01dSGeert Uytterhoeven DEF_FIXED("cpex", R8A774A1_CLK_CPEX, CLK_EXTAL, 2, 1), 104331a53e0SBiju Das 1059d034e15SFabrizio Castro DEF_DIV6P1("canfd", R8A774A1_CLK_CANFD, CLK_PLL1_DIV4, 0x244), 106331a53e0SBiju Das DEF_DIV6P1("csi0", R8A774A1_CLK_CSI0, CLK_PLL1_DIV4, 0x00c), 107331a53e0SBiju Das DEF_DIV6P1("mso", R8A774A1_CLK_MSO, CLK_PLL1_DIV4, 0x014), 108331a53e0SBiju Das DEF_DIV6P1("hdmi", R8A774A1_CLK_HDMI, CLK_PLL1_DIV4, 0x250), 109331a53e0SBiju Das 110331a53e0SBiju Das DEF_GEN3_OSC("osc", R8A774A1_CLK_OSC, CLK_EXTAL, 8), 111331a53e0SBiju Das 112331a53e0SBiju Das DEF_BASE("r", R8A774A1_CLK_R, CLK_TYPE_GEN3_R, CLK_RINT), 113331a53e0SBiju Das }; 114331a53e0SBiju Das 115331a53e0SBiju Das static const struct mssr_mod_clk r8a774a1_mod_clks[] __initconst = { 116331a53e0SBiju Das DEF_MOD("fdp1-0", 119, R8A774A1_CLK_S0D1), 117331a53e0SBiju Das DEF_MOD("scif5", 202, R8A774A1_CLK_S3D4), 118331a53e0SBiju Das DEF_MOD("scif4", 203, R8A774A1_CLK_S3D4), 119331a53e0SBiju Das DEF_MOD("scif3", 204, R8A774A1_CLK_S3D4), 120331a53e0SBiju Das DEF_MOD("scif1", 206, R8A774A1_CLK_S3D4), 121331a53e0SBiju Das DEF_MOD("scif0", 207, R8A774A1_CLK_S3D4), 122331a53e0SBiju Das DEF_MOD("msiof3", 208, R8A774A1_CLK_MSO), 123331a53e0SBiju Das DEF_MOD("msiof2", 209, R8A774A1_CLK_MSO), 124331a53e0SBiju Das DEF_MOD("msiof1", 210, R8A774A1_CLK_MSO), 125331a53e0SBiju Das DEF_MOD("msiof0", 211, R8A774A1_CLK_MSO), 126331a53e0SBiju Das DEF_MOD("sys-dmac2", 217, R8A774A1_CLK_S0D3), 127331a53e0SBiju Das DEF_MOD("sys-dmac1", 218, R8A774A1_CLK_S0D3), 128331a53e0SBiju Das DEF_MOD("sys-dmac0", 219, R8A774A1_CLK_S0D3), 129331a53e0SBiju Das DEF_MOD("cmt3", 300, R8A774A1_CLK_R), 130331a53e0SBiju Das DEF_MOD("cmt2", 301, R8A774A1_CLK_R), 131331a53e0SBiju Das DEF_MOD("cmt1", 302, R8A774A1_CLK_R), 132331a53e0SBiju Das DEF_MOD("cmt0", 303, R8A774A1_CLK_R), 133331a53e0SBiju Das DEF_MOD("scif2", 310, R8A774A1_CLK_S3D4), 134331a53e0SBiju Das DEF_MOD("sdif3", 311, R8A774A1_CLK_SD3), 135331a53e0SBiju Das DEF_MOD("sdif2", 312, R8A774A1_CLK_SD2), 136331a53e0SBiju Das DEF_MOD("sdif1", 313, R8A774A1_CLK_SD1), 137331a53e0SBiju Das DEF_MOD("sdif0", 314, R8A774A1_CLK_SD0), 138331a53e0SBiju Das DEF_MOD("pcie1", 318, R8A774A1_CLK_S3D1), 139331a53e0SBiju Das DEF_MOD("pcie0", 319, R8A774A1_CLK_S3D1), 140331a53e0SBiju Das DEF_MOD("usb3-if0", 328, R8A774A1_CLK_S3D1), 141331a53e0SBiju Das DEF_MOD("usb-dmac0", 330, R8A774A1_CLK_S3D1), 142331a53e0SBiju Das DEF_MOD("usb-dmac1", 331, R8A774A1_CLK_S3D1), 143331a53e0SBiju Das DEF_MOD("rwdt", 402, R8A774A1_CLK_R), 144331a53e0SBiju Das DEF_MOD("intc-ex", 407, R8A774A1_CLK_CP), 145331a53e0SBiju Das DEF_MOD("intc-ap", 408, R8A774A1_CLK_S0D3), 146331a53e0SBiju Das DEF_MOD("audmac1", 501, R8A774A1_CLK_S0D3), 147331a53e0SBiju Das DEF_MOD("audmac0", 502, R8A774A1_CLK_S0D3), 148331a53e0SBiju Das DEF_MOD("hscif4", 516, R8A774A1_CLK_S3D1), 149331a53e0SBiju Das DEF_MOD("hscif3", 517, R8A774A1_CLK_S3D1), 150331a53e0SBiju Das DEF_MOD("hscif2", 518, R8A774A1_CLK_S3D1), 151331a53e0SBiju Das DEF_MOD("hscif1", 519, R8A774A1_CLK_S3D1), 152331a53e0SBiju Das DEF_MOD("hscif0", 520, R8A774A1_CLK_S3D1), 153331a53e0SBiju Das DEF_MOD("thermal", 522, R8A774A1_CLK_CP), 154331a53e0SBiju Das DEF_MOD("pwm", 523, R8A774A1_CLK_S0D12), 155331a53e0SBiju Das DEF_MOD("fcpvd2", 601, R8A774A1_CLK_S0D2), 156331a53e0SBiju Das DEF_MOD("fcpvd1", 602, R8A774A1_CLK_S0D2), 157331a53e0SBiju Das DEF_MOD("fcpvd0", 603, R8A774A1_CLK_S0D2), 158331a53e0SBiju Das DEF_MOD("fcpvb0", 607, R8A774A1_CLK_S0D1), 159331a53e0SBiju Das DEF_MOD("fcpvi0", 611, R8A774A1_CLK_S0D1), 160331a53e0SBiju Das DEF_MOD("fcpf0", 615, R8A774A1_CLK_S0D1), 161331a53e0SBiju Das DEF_MOD("fcpci0", 617, R8A774A1_CLK_S0D2), 162331a53e0SBiju Das DEF_MOD("fcpcs", 619, R8A774A1_CLK_S0D2), 163331a53e0SBiju Das DEF_MOD("vspd2", 621, R8A774A1_CLK_S0D2), 164331a53e0SBiju Das DEF_MOD("vspd1", 622, R8A774A1_CLK_S0D2), 165331a53e0SBiju Das DEF_MOD("vspd0", 623, R8A774A1_CLK_S0D2), 166331a53e0SBiju Das DEF_MOD("vspb", 626, R8A774A1_CLK_S0D1), 167331a53e0SBiju Das DEF_MOD("vspi0", 631, R8A774A1_CLK_S0D1), 168*8d36fdccSKazuya Mizuguchi DEF_MOD("ehci1", 702, R8A774A1_CLK_S3D2), 169*8d36fdccSKazuya Mizuguchi DEF_MOD("ehci0", 703, R8A774A1_CLK_S3D2), 170331a53e0SBiju Das DEF_MOD("hsusb", 704, R8A774A1_CLK_S3D4), 171331a53e0SBiju Das DEF_MOD("csi20", 714, R8A774A1_CLK_CSI0), 172331a53e0SBiju Das DEF_MOD("csi40", 716, R8A774A1_CLK_CSI0), 173331a53e0SBiju Das DEF_MOD("du2", 722, R8A774A1_CLK_S2D1), 174331a53e0SBiju Das DEF_MOD("du1", 723, R8A774A1_CLK_S2D1), 175331a53e0SBiju Das DEF_MOD("du0", 724, R8A774A1_CLK_S2D1), 176331a53e0SBiju Das DEF_MOD("lvds", 727, R8A774A1_CLK_S2D1), 177331a53e0SBiju Das DEF_MOD("hdmi0", 729, R8A774A1_CLK_HDMI), 178331a53e0SBiju Das DEF_MOD("vin7", 804, R8A774A1_CLK_S0D2), 179331a53e0SBiju Das DEF_MOD("vin6", 805, R8A774A1_CLK_S0D2), 180331a53e0SBiju Das DEF_MOD("vin5", 806, R8A774A1_CLK_S0D2), 181331a53e0SBiju Das DEF_MOD("vin4", 807, R8A774A1_CLK_S0D2), 182331a53e0SBiju Das DEF_MOD("vin3", 808, R8A774A1_CLK_S0D2), 183331a53e0SBiju Das DEF_MOD("vin2", 809, R8A774A1_CLK_S0D2), 184331a53e0SBiju Das DEF_MOD("vin1", 810, R8A774A1_CLK_S0D2), 185331a53e0SBiju Das DEF_MOD("vin0", 811, R8A774A1_CLK_S0D2), 186331a53e0SBiju Das DEF_MOD("etheravb", 812, R8A774A1_CLK_S0D6), 187331a53e0SBiju Das DEF_MOD("gpio7", 905, R8A774A1_CLK_S3D4), 188331a53e0SBiju Das DEF_MOD("gpio6", 906, R8A774A1_CLK_S3D4), 189331a53e0SBiju Das DEF_MOD("gpio5", 907, R8A774A1_CLK_S3D4), 190331a53e0SBiju Das DEF_MOD("gpio4", 908, R8A774A1_CLK_S3D4), 191331a53e0SBiju Das DEF_MOD("gpio3", 909, R8A774A1_CLK_S3D4), 192331a53e0SBiju Das DEF_MOD("gpio2", 910, R8A774A1_CLK_S3D4), 193331a53e0SBiju Das DEF_MOD("gpio1", 911, R8A774A1_CLK_S3D4), 194331a53e0SBiju Das DEF_MOD("gpio0", 912, R8A774A1_CLK_S3D4), 1959d034e15SFabrizio Castro DEF_MOD("can-fd", 914, R8A774A1_CLK_S3D2), 196331a53e0SBiju Das DEF_MOD("can-if1", 915, R8A774A1_CLK_S3D4), 197331a53e0SBiju Das DEF_MOD("can-if0", 916, R8A774A1_CLK_S3D4), 198331a53e0SBiju Das DEF_MOD("i2c6", 918, R8A774A1_CLK_S0D6), 199331a53e0SBiju Das DEF_MOD("i2c5", 919, R8A774A1_CLK_S0D6), 200331a53e0SBiju Das DEF_MOD("i2c-dvfs", 926, R8A774A1_CLK_CP), 201331a53e0SBiju Das DEF_MOD("i2c4", 927, R8A774A1_CLK_S0D6), 202331a53e0SBiju Das DEF_MOD("i2c3", 928, R8A774A1_CLK_S0D6), 203331a53e0SBiju Das DEF_MOD("i2c2", 929, R8A774A1_CLK_S3D2), 204331a53e0SBiju Das DEF_MOD("i2c1", 930, R8A774A1_CLK_S3D2), 205331a53e0SBiju Das DEF_MOD("i2c0", 931, R8A774A1_CLK_S3D2), 206331a53e0SBiju Das DEF_MOD("ssi-all", 1005, R8A774A1_CLK_S3D4), 207331a53e0SBiju Das DEF_MOD("ssi9", 1006, MOD_CLK_ID(1005)), 208331a53e0SBiju Das DEF_MOD("ssi8", 1007, MOD_CLK_ID(1005)), 209331a53e0SBiju Das DEF_MOD("ssi7", 1008, MOD_CLK_ID(1005)), 210331a53e0SBiju Das DEF_MOD("ssi6", 1009, MOD_CLK_ID(1005)), 211331a53e0SBiju Das DEF_MOD("ssi5", 1010, MOD_CLK_ID(1005)), 212331a53e0SBiju Das DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)), 213331a53e0SBiju Das DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)), 214331a53e0SBiju Das DEF_MOD("ssi2", 1013, MOD_CLK_ID(1005)), 215331a53e0SBiju Das DEF_MOD("ssi1", 1014, MOD_CLK_ID(1005)), 216331a53e0SBiju Das DEF_MOD("ssi0", 1015, MOD_CLK_ID(1005)), 217331a53e0SBiju Das DEF_MOD("scu-all", 1017, R8A774A1_CLK_S3D4), 218331a53e0SBiju Das DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)), 219331a53e0SBiju Das DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)), 220331a53e0SBiju Das DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)), 221331a53e0SBiju Das DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)), 222331a53e0SBiju Das DEF_MOD("scu-src9", 1022, MOD_CLK_ID(1017)), 223331a53e0SBiju Das DEF_MOD("scu-src8", 1023, MOD_CLK_ID(1017)), 224331a53e0SBiju Das DEF_MOD("scu-src7", 1024, MOD_CLK_ID(1017)), 225331a53e0SBiju Das DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)), 226331a53e0SBiju Das DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)), 227331a53e0SBiju Das DEF_MOD("scu-src4", 1027, MOD_CLK_ID(1017)), 228331a53e0SBiju Das DEF_MOD("scu-src3", 1028, MOD_CLK_ID(1017)), 229331a53e0SBiju Das DEF_MOD("scu-src2", 1029, MOD_CLK_ID(1017)), 230331a53e0SBiju Das DEF_MOD("scu-src1", 1030, MOD_CLK_ID(1017)), 231331a53e0SBiju Das DEF_MOD("scu-src0", 1031, MOD_CLK_ID(1017)), 232331a53e0SBiju Das }; 233331a53e0SBiju Das 234331a53e0SBiju Das static const unsigned int r8a774a1_crit_mod_clks[] __initconst = { 235331a53e0SBiju Das MOD_CLK_ID(408), /* INTC-AP (GIC) */ 236331a53e0SBiju Das }; 237331a53e0SBiju Das 238331a53e0SBiju Das /* 239331a53e0SBiju Das * CPG Clock Data 240331a53e0SBiju Das */ 241331a53e0SBiju Das 242331a53e0SBiju Das /* 243331a53e0SBiju Das * MD EXTAL PLL0 PLL1 PLL2 PLL3 PLL4 OSC 244331a53e0SBiju Das * 14 13 19 17 (MHz) 245331a53e0SBiju Das *------------------------------------------------------------------------- 246331a53e0SBiju Das * 0 0 0 0 16.66 x 1 x180 x192 x144 x192 x144 /16 247331a53e0SBiju Das * 0 0 0 1 16.66 x 1 x180 x192 x144 x128 x144 /16 248331a53e0SBiju Das * 0 0 1 0 Prohibited setting 249331a53e0SBiju Das * 0 0 1 1 16.66 x 1 x180 x192 x144 x192 x144 /16 250331a53e0SBiju Das * 0 1 0 0 20 x 1 x150 x160 x120 x160 x120 /19 251331a53e0SBiju Das * 0 1 0 1 20 x 1 x150 x160 x120 x106 x120 /19 252331a53e0SBiju Das * 0 1 1 0 Prohibited setting 253331a53e0SBiju Das * 0 1 1 1 20 x 1 x150 x160 x120 x160 x120 /19 254331a53e0SBiju Das * 1 0 0 0 25 x 1 x120 x128 x96 x128 x96 /24 255331a53e0SBiju Das * 1 0 0 1 25 x 1 x120 x128 x96 x84 x96 /24 256331a53e0SBiju Das * 1 0 1 0 Prohibited setting 257331a53e0SBiju Das * 1 0 1 1 25 x 1 x120 x128 x96 x128 x96 /24 258331a53e0SBiju Das * 1 1 0 0 33.33 / 2 x180 x192 x144 x192 x144 /32 259331a53e0SBiju Das * 1 1 0 1 33.33 / 2 x180 x192 x144 x128 x144 /32 260331a53e0SBiju Das * 1 1 1 0 Prohibited setting 261331a53e0SBiju Das * 1 1 1 1 33.33 / 2 x180 x192 x144 x192 x144 /32 262331a53e0SBiju Das */ 263331a53e0SBiju Das #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 11) | \ 264331a53e0SBiju Das (((md) & BIT(13)) >> 11) | \ 265331a53e0SBiju Das (((md) & BIT(19)) >> 18) | \ 266331a53e0SBiju Das (((md) & BIT(17)) >> 17)) 267331a53e0SBiju Das 268331a53e0SBiju Das static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[16] __initconst = { 269331a53e0SBiju Das /* EXTAL div PLL1 mult/div PLL3 mult/div OSC prediv */ 270331a53e0SBiju Das { 1, 192, 1, 192, 1, 16, }, 271331a53e0SBiju Das { 1, 192, 1, 128, 1, 16, }, 272331a53e0SBiju Das { 0, /* Prohibited setting */ }, 273331a53e0SBiju Das { 1, 192, 1, 192, 1, 16, }, 274331a53e0SBiju Das { 1, 160, 1, 160, 1, 19, }, 275331a53e0SBiju Das { 1, 160, 1, 106, 1, 19, }, 276331a53e0SBiju Das { 0, /* Prohibited setting */ }, 277331a53e0SBiju Das { 1, 160, 1, 160, 1, 19, }, 278331a53e0SBiju Das { 1, 128, 1, 128, 1, 24, }, 279331a53e0SBiju Das { 1, 128, 1, 84, 1, 24, }, 280331a53e0SBiju Das { 0, /* Prohibited setting */ }, 281331a53e0SBiju Das { 1, 128, 1, 128, 1, 24, }, 282331a53e0SBiju Das { 2, 192, 1, 192, 1, 32, }, 283331a53e0SBiju Das { 2, 192, 1, 128, 1, 32, }, 284331a53e0SBiju Das { 0, /* Prohibited setting */ }, 285331a53e0SBiju Das { 2, 192, 1, 192, 1, 32, }, 286331a53e0SBiju Das }; 287331a53e0SBiju Das 288331a53e0SBiju Das static int __init r8a774a1_cpg_mssr_init(struct device *dev) 289331a53e0SBiju Das { 290331a53e0SBiju Das const struct rcar_gen3_cpg_pll_config *cpg_pll_config; 291331a53e0SBiju Das u32 cpg_mode; 292331a53e0SBiju Das int error; 293331a53e0SBiju Das 294331a53e0SBiju Das error = rcar_rst_read_mode_pins(&cpg_mode); 295331a53e0SBiju Das if (error) 296331a53e0SBiju Das return error; 297331a53e0SBiju Das 298331a53e0SBiju Das cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)]; 299331a53e0SBiju Das if (!cpg_pll_config->extal_div) { 300331a53e0SBiju Das dev_err(dev, "Prohibited setting (cpg_mode=0x%x)\n", cpg_mode); 301331a53e0SBiju Das return -EINVAL; 302331a53e0SBiju Das } 303331a53e0SBiju Das 304331a53e0SBiju Das return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode); 305331a53e0SBiju Das } 306331a53e0SBiju Das 307331a53e0SBiju Das const struct cpg_mssr_info r8a774a1_cpg_mssr_info __initconst = { 308331a53e0SBiju Das /* Core Clocks */ 309331a53e0SBiju Das .core_clks = r8a774a1_core_clks, 310331a53e0SBiju Das .num_core_clks = ARRAY_SIZE(r8a774a1_core_clks), 311331a53e0SBiju Das .last_dt_core_clk = LAST_DT_CORE_CLK, 312331a53e0SBiju Das .num_total_core_clks = MOD_CLK_BASE, 313331a53e0SBiju Das 314331a53e0SBiju Das /* Module Clocks */ 315331a53e0SBiju Das .mod_clks = r8a774a1_mod_clks, 316331a53e0SBiju Das .num_mod_clks = ARRAY_SIZE(r8a774a1_mod_clks), 317331a53e0SBiju Das .num_hw_mod_clks = 12 * 32, 318331a53e0SBiju Das 319331a53e0SBiju Das /* Critical Module Clocks */ 320331a53e0SBiju Das .crit_mod_clks = r8a774a1_crit_mod_clks, 321331a53e0SBiju Das .num_crit_mod_clks = ARRAY_SIZE(r8a774a1_crit_mod_clks), 322331a53e0SBiju Das 323331a53e0SBiju Das /* Callbacks */ 324331a53e0SBiju Das .init = r8a774a1_cpg_mssr_init, 325331a53e0SBiju Das .cpg_clk_register = rcar_gen3_cpg_clk_register, 326331a53e0SBiju Das }; 327