xref: /linux/drivers/clk/renesas/r7s9210-cpg-mssr.c (revision eb38c119dd91c61de26f67050671a84064554f7d)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * R7S9210 Clock Pulse Generator / Module Standby
4  *
5  * Based on r8a7795-cpg-mssr.c
6  *
7  * Copyright (C) 2018 Chris Brandt
8  * Copyright (C) 2018 Renesas Electronics Corp.
9  *
10  */
11 
12 #include <linux/clk.h>
13 #include <linux/clk-provider.h>
14 #include <dt-bindings/clock/r7s9210-cpg-mssr.h>
15 #include "renesas-cpg-mssr.h"
16 
17 #define CPG_FRQCR	0x00
18 
19 static u8 cpg_mode;
20 
21 /* Internal Clock ratio table */
22 static const struct {
23 	unsigned int i;
24 	unsigned int g;
25 	unsigned int b;
26 	unsigned int p1;
27 	/* p0 is always 32 */;
28 } ratio_tab[5] = {	/* I,  G,  B, P1 */
29 			{  2,  4,  8, 16},	/* FRQCR = 0x012 */
30 			{  4,  4,  8, 16},	/* FRQCR = 0x112 */
31 			{  8,  4,  8, 16},	/* FRQCR = 0x212 */
32 			{ 16,  8, 16, 16},	/* FRQCR = 0x322 */
33 			{ 16, 16, 32, 32},	/* FRQCR = 0x333 */
34 			};
35 
36 enum rz_clk_types {
37 	CLK_TYPE_RZA_MAIN = CLK_TYPE_CUSTOM,
38 	CLK_TYPE_RZA_PLL,
39 };
40 
41 enum clk_ids {
42 	/* Core Clock Outputs exported to DT */
43 	LAST_DT_CORE_CLK = R7S9210_CLK_P0,
44 
45 	/* External Input Clocks */
46 	CLK_EXTAL,
47 
48 	/* Internal Core Clocks */
49 	CLK_MAIN,
50 	CLK_PLL,
51 
52 	/* Module Clocks */
53 	MOD_CLK_BASE
54 };
55 
56 static struct cpg_core_clk r7s9210_early_core_clks[] = {
57 	/* External Clock Inputs */
58 	DEF_INPUT("extal",     CLK_EXTAL),
59 
60 	/* Internal Core Clocks */
61 	DEF_BASE(".main",       CLK_MAIN, CLK_TYPE_RZA_MAIN, CLK_EXTAL),
62 	DEF_BASE(".pll",       CLK_PLL, CLK_TYPE_RZA_PLL, CLK_MAIN),
63 
64 	/* Core Clock Outputs */
65 	DEF_FIXED("p1c",    R7S9210_CLK_P1C,   CLK_PLL,         16, 1),
66 };
67 
68 static const struct mssr_mod_clk r7s9210_early_mod_clks[] __initconst = {
69 	DEF_MOD_STB("ostm2",	 34,	R7S9210_CLK_P1C),
70 	DEF_MOD_STB("ostm1",	 35,	R7S9210_CLK_P1C),
71 	DEF_MOD_STB("ostm0",	 36,	R7S9210_CLK_P1C),
72 };
73 
74 static struct cpg_core_clk r7s9210_core_clks[] = {
75 	/* Core Clock Outputs */
76 	DEF_FIXED("i",      R7S9210_CLK_I,     CLK_PLL,          2, 1),
77 	DEF_FIXED("g",      R7S9210_CLK_G,     CLK_PLL,          4, 1),
78 	DEF_FIXED("b",      R7S9210_CLK_B,     CLK_PLL,          8, 1),
79 	DEF_FIXED("p1",     R7S9210_CLK_P1,    CLK_PLL,         16, 1),
80 	DEF_FIXED("p0",     R7S9210_CLK_P0,    CLK_PLL,         32, 1),
81 };
82 
83 static const struct mssr_mod_clk r7s9210_mod_clks[] __initconst = {
84 	DEF_MOD_STB("scif4",	 43,	R7S9210_CLK_P1C),
85 	DEF_MOD_STB("scif3",	 44,	R7S9210_CLK_P1C),
86 	DEF_MOD_STB("scif2",	 45,	R7S9210_CLK_P1C),
87 	DEF_MOD_STB("scif1",	 46,	R7S9210_CLK_P1C),
88 	DEF_MOD_STB("scif0",	 47,	R7S9210_CLK_P1C),
89 
90 	DEF_MOD_STB("usb1",	 60,	R7S9210_CLK_B),
91 	DEF_MOD_STB("usb0",	 61,	R7S9210_CLK_B),
92 	DEF_MOD_STB("ether1",	 64,	R7S9210_CLK_B),
93 	DEF_MOD_STB("ether0",	 65,	R7S9210_CLK_B),
94 
95 	DEF_MOD_STB("i2c3",	 84,	R7S9210_CLK_P1),
96 	DEF_MOD_STB("i2c2",	 85,	R7S9210_CLK_P1),
97 	DEF_MOD_STB("i2c1",	 86,	R7S9210_CLK_P1),
98 	DEF_MOD_STB("i2c0",	 87,	R7S9210_CLK_P1),
99 
100 	DEF_MOD_STB("spi2",	 95,	R7S9210_CLK_P1),
101 	DEF_MOD_STB("spi1",	 96,	R7S9210_CLK_P1),
102 	DEF_MOD_STB("spi0",	 97,	R7S9210_CLK_P1),
103 
104 	DEF_MOD_STB("sdhi11",	100,	R7S9210_CLK_B),
105 	DEF_MOD_STB("sdhi10",	101,	R7S9210_CLK_B),
106 	DEF_MOD_STB("sdhi01",	102,	R7S9210_CLK_B),
107 	DEF_MOD_STB("sdhi00",	103,	R7S9210_CLK_B),
108 };
109 
110 /* The clock dividers in the table vary based on DT and register settings */
111 static void __init r7s9210_update_clk_table(struct clk *extal_clk,
112 					    void __iomem *base)
113 {
114 	int i;
115 	u16 frqcr;
116 	u8 index;
117 
118 	/* If EXTAL is above 12MHz, then we know it is Mode 1 */
119 	if (clk_get_rate(extal_clk) > 12000000)
120 		cpg_mode = 1;
121 
122 	frqcr = clk_readl(base + CPG_FRQCR) & 0xFFF;
123 	if (frqcr == 0x012)
124 		index = 0;
125 	else if (frqcr == 0x112)
126 		index = 1;
127 	else if (frqcr == 0x212)
128 		index = 2;
129 	else if (frqcr == 0x322)
130 		index = 3;
131 	else if (frqcr == 0x333)
132 		index = 4;
133 	else
134 		BUG_ON(1);	/* Illegal FRQCR value */
135 
136 	for (i = 0; i < ARRAY_SIZE(r7s9210_core_clks); i++) {
137 		switch (r7s9210_core_clks[i].id) {
138 		case R7S9210_CLK_I:
139 			r7s9210_core_clks[i].div = ratio_tab[index].i;
140 			break;
141 		case R7S9210_CLK_G:
142 			r7s9210_core_clks[i].div = ratio_tab[index].g;
143 			break;
144 		case R7S9210_CLK_B:
145 			r7s9210_core_clks[i].div = ratio_tab[index].b;
146 			break;
147 		case R7S9210_CLK_P1:
148 		case R7S9210_CLK_P1C:
149 			r7s9210_core_clks[i].div = ratio_tab[index].p1;
150 			break;
151 		case R7S9210_CLK_P0:
152 			r7s9210_core_clks[i].div = 32;
153 			break;
154 		}
155 	}
156 }
157 
158 struct clk * __init rza2_cpg_clk_register(struct device *dev,
159 	const struct cpg_core_clk *core, const struct cpg_mssr_info *info,
160 	struct clk **clks, void __iomem *base,
161 	struct raw_notifier_head *notifiers)
162 {
163 	struct clk *parent;
164 	unsigned int mult = 1;
165 	unsigned int div = 1;
166 
167 	parent = clks[core->parent];
168 	if (IS_ERR(parent))
169 		return ERR_CAST(parent);
170 
171 	switch (core->id) {
172 	case CLK_MAIN:
173 		break;
174 
175 	case CLK_PLL:
176 		if (cpg_mode)
177 			mult = 44;	/* Divider 1 is 1/2 */
178 		else
179 			mult = 88;	/* Divider 1 is 1 */
180 		break;
181 
182 	default:
183 		return ERR_PTR(-EINVAL);
184 	}
185 
186 	if (core->id == CLK_MAIN)
187 		r7s9210_update_clk_table(parent, base);
188 
189 	return clk_register_fixed_factor(NULL, core->name,
190 					 __clk_get_name(parent), 0, mult, div);
191 }
192 
193 const struct cpg_mssr_info r7s9210_cpg_mssr_info __initconst = {
194 	/* Early Clocks */
195 	.early_core_clks = r7s9210_early_core_clks,
196 	.num_early_core_clks = ARRAY_SIZE(r7s9210_early_core_clks),
197 	.early_mod_clks = r7s9210_early_mod_clks,
198 	.num_early_mod_clks = ARRAY_SIZE(r7s9210_early_mod_clks),
199 
200 	/* Core Clocks */
201 	.core_clks = r7s9210_core_clks,
202 	.num_core_clks = ARRAY_SIZE(r7s9210_core_clks),
203 	.last_dt_core_clk = LAST_DT_CORE_CLK,
204 	.num_total_core_clks = MOD_CLK_BASE,
205 
206 	/* Module Clocks */
207 	.mod_clks = r7s9210_mod_clks,
208 	.num_mod_clks = ARRAY_SIZE(r7s9210_mod_clks),
209 	.num_hw_mod_clks = 11 * 32, /* includes STBCR0 which doesn't exist */
210 
211 	/* Callbacks */
212 	.cpg_clk_register = rza2_cpg_clk_register,
213 
214 	/* RZ/A2 has Standby Control Registers */
215 	.stbyctrl = true,
216 };
217 
218 static void __init r7s9210_cpg_mssr_early_init(struct device_node *np)
219 {
220 	cpg_mssr_early_init(np, &r7s9210_cpg_mssr_info);
221 }
222 
223 CLK_OF_DECLARE_DRIVER(cpg_mstp_clks, "renesas,r7s9210-cpg-mssr",
224 		      r7s9210_cpg_mssr_early_init);
225