xref: /linux/drivers/clk/qcom/apss-ipq5424.c (revision 522ba450b56fff29f868b1552bdc2965f55de7ed)
1*5bf83c54SSricharan Ramabadhran // SPDX-License-Identifier: GPL-2.0
2*5bf83c54SSricharan Ramabadhran /*
3*5bf83c54SSricharan Ramabadhran  * Copyright (c) 2018, The Linux Foundation. All rights reserved.
4*5bf83c54SSricharan Ramabadhran  * Copyright (c) 2025, Qualcomm Innovation Center, Inc. All rights reserved.
5*5bf83c54SSricharan Ramabadhran  */
6*5bf83c54SSricharan Ramabadhran 
7*5bf83c54SSricharan Ramabadhran #include <linux/clk.h>
8*5bf83c54SSricharan Ramabadhran #include <linux/clk-provider.h>
9*5bf83c54SSricharan Ramabadhran #include <linux/err.h>
10*5bf83c54SSricharan Ramabadhran #include <linux/interconnect-provider.h>
11*5bf83c54SSricharan Ramabadhran #include <linux/kernel.h>
12*5bf83c54SSricharan Ramabadhran #include <linux/module.h>
13*5bf83c54SSricharan Ramabadhran #include <linux/platform_device.h>
14*5bf83c54SSricharan Ramabadhran #include <linux/regmap.h>
15*5bf83c54SSricharan Ramabadhran 
16*5bf83c54SSricharan Ramabadhran #include <dt-bindings/arm/qcom,ids.h>
17*5bf83c54SSricharan Ramabadhran #include <dt-bindings/clock/qcom,apss-ipq.h>
18*5bf83c54SSricharan Ramabadhran #include <dt-bindings/interconnect/qcom,ipq5424.h>
19*5bf83c54SSricharan Ramabadhran 
20*5bf83c54SSricharan Ramabadhran #include "clk-alpha-pll.h"
21*5bf83c54SSricharan Ramabadhran #include "clk-branch.h"
22*5bf83c54SSricharan Ramabadhran #include "clk-rcg.h"
23*5bf83c54SSricharan Ramabadhran #include "clk-regmap.h"
24*5bf83c54SSricharan Ramabadhran #include "common.h"
25*5bf83c54SSricharan Ramabadhran 
26*5bf83c54SSricharan Ramabadhran enum {
27*5bf83c54SSricharan Ramabadhran 	DT_XO,
28*5bf83c54SSricharan Ramabadhran 	DT_CLK_REF,
29*5bf83c54SSricharan Ramabadhran };
30*5bf83c54SSricharan Ramabadhran 
31*5bf83c54SSricharan Ramabadhran enum {
32*5bf83c54SSricharan Ramabadhran 	P_XO,
33*5bf83c54SSricharan Ramabadhran 	P_GPLL0,
34*5bf83c54SSricharan Ramabadhran 	P_APSS_PLL_EARLY,
35*5bf83c54SSricharan Ramabadhran 	P_L3_PLL,
36*5bf83c54SSricharan Ramabadhran };
37*5bf83c54SSricharan Ramabadhran 
38*5bf83c54SSricharan Ramabadhran struct apss_clk {
39*5bf83c54SSricharan Ramabadhran 	struct notifier_block cpu_clk_notifier;
40*5bf83c54SSricharan Ramabadhran 	struct clk_hw *hw;
41*5bf83c54SSricharan Ramabadhran 	struct device *dev;
42*5bf83c54SSricharan Ramabadhran 	struct clk *l3_clk;
43*5bf83c54SSricharan Ramabadhran };
44*5bf83c54SSricharan Ramabadhran 
45*5bf83c54SSricharan Ramabadhran static const struct alpha_pll_config apss_pll_config = {
46*5bf83c54SSricharan Ramabadhran 	.l = 0x3b,
47*5bf83c54SSricharan Ramabadhran 	.config_ctl_val = 0x08200920,
48*5bf83c54SSricharan Ramabadhran 	.config_ctl_hi_val = 0x05008001,
49*5bf83c54SSricharan Ramabadhran 	.config_ctl_hi1_val = 0x04000000,
50*5bf83c54SSricharan Ramabadhran 	.user_ctl_val = 0xf,
51*5bf83c54SSricharan Ramabadhran };
52*5bf83c54SSricharan Ramabadhran 
53*5bf83c54SSricharan Ramabadhran static struct clk_alpha_pll ipq5424_apss_pll = {
54*5bf83c54SSricharan Ramabadhran 	.offset = 0x0,
55*5bf83c54SSricharan Ramabadhran 	.config = &apss_pll_config,
56*5bf83c54SSricharan Ramabadhran 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA_2290],
57*5bf83c54SSricharan Ramabadhran 	.flags = SUPPORTS_DYNAMIC_UPDATE,
58*5bf83c54SSricharan Ramabadhran 	.clkr = {
59*5bf83c54SSricharan Ramabadhran 		.enable_reg = 0x0,
60*5bf83c54SSricharan Ramabadhran 		.enable_mask = BIT(0),
61*5bf83c54SSricharan Ramabadhran 		.hw.init = &(struct clk_init_data){
62*5bf83c54SSricharan Ramabadhran 			.name = "apss_pll",
63*5bf83c54SSricharan Ramabadhran 			.parent_data = &(const struct clk_parent_data) {
64*5bf83c54SSricharan Ramabadhran 				.index = DT_XO,
65*5bf83c54SSricharan Ramabadhran 			},
66*5bf83c54SSricharan Ramabadhran 			.num_parents = 1,
67*5bf83c54SSricharan Ramabadhran 			.ops = &clk_alpha_pll_huayra_ops,
68*5bf83c54SSricharan Ramabadhran 		},
69*5bf83c54SSricharan Ramabadhran 	},
70*5bf83c54SSricharan Ramabadhran };
71*5bf83c54SSricharan Ramabadhran 
72*5bf83c54SSricharan Ramabadhran static const struct clk_parent_data parents_apss_silver_clk_src[] = {
73*5bf83c54SSricharan Ramabadhran 	{ .index = DT_XO },
74*5bf83c54SSricharan Ramabadhran 	{ .index = DT_CLK_REF },
75*5bf83c54SSricharan Ramabadhran 	{ .hw = &ipq5424_apss_pll.clkr.hw },
76*5bf83c54SSricharan Ramabadhran };
77*5bf83c54SSricharan Ramabadhran 
78*5bf83c54SSricharan Ramabadhran static const struct parent_map parents_apss_silver_clk_src_map[] = {
79*5bf83c54SSricharan Ramabadhran 	{ P_XO, 0 },
80*5bf83c54SSricharan Ramabadhran 	{ P_GPLL0, 4 },
81*5bf83c54SSricharan Ramabadhran 	{ P_APSS_PLL_EARLY, 5 },
82*5bf83c54SSricharan Ramabadhran };
83*5bf83c54SSricharan Ramabadhran 
84*5bf83c54SSricharan Ramabadhran static const struct freq_tbl ftbl_apss_clk_src[] = {
85*5bf83c54SSricharan Ramabadhran 	F(816000000, P_APSS_PLL_EARLY, 1, 0, 0),
86*5bf83c54SSricharan Ramabadhran 	F(1416000000, P_APSS_PLL_EARLY, 1, 0, 0),
87*5bf83c54SSricharan Ramabadhran 	F(1800000000, P_APSS_PLL_EARLY, 1, 0, 0),
88*5bf83c54SSricharan Ramabadhran 	{ }
89*5bf83c54SSricharan Ramabadhran };
90*5bf83c54SSricharan Ramabadhran 
91*5bf83c54SSricharan Ramabadhran static struct clk_rcg2 apss_silver_clk_src = {
92*5bf83c54SSricharan Ramabadhran 	.cmd_rcgr = 0x0080,
93*5bf83c54SSricharan Ramabadhran 	.freq_tbl = ftbl_apss_clk_src,
94*5bf83c54SSricharan Ramabadhran 	.hid_width = 5,
95*5bf83c54SSricharan Ramabadhran 	.parent_map = parents_apss_silver_clk_src_map,
96*5bf83c54SSricharan Ramabadhran 	.clkr.hw.init = &(struct clk_init_data) {
97*5bf83c54SSricharan Ramabadhran 		.name = "apss_silver_clk_src",
98*5bf83c54SSricharan Ramabadhran 		.parent_data = parents_apss_silver_clk_src,
99*5bf83c54SSricharan Ramabadhran 		.num_parents = ARRAY_SIZE(parents_apss_silver_clk_src),
100*5bf83c54SSricharan Ramabadhran 		.ops = &clk_rcg2_ops,
101*5bf83c54SSricharan Ramabadhran 		.flags = CLK_SET_RATE_PARENT,
102*5bf83c54SSricharan Ramabadhran 	},
103*5bf83c54SSricharan Ramabadhran };
104*5bf83c54SSricharan Ramabadhran 
105*5bf83c54SSricharan Ramabadhran static struct clk_branch apss_silver_core_clk = {
106*5bf83c54SSricharan Ramabadhran 	.halt_reg = 0x008c,
107*5bf83c54SSricharan Ramabadhran 	.clkr = {
108*5bf83c54SSricharan Ramabadhran 		.enable_reg = 0x008c,
109*5bf83c54SSricharan Ramabadhran 		.enable_mask = BIT(0),
110*5bf83c54SSricharan Ramabadhran 		.hw.init = &(struct clk_init_data) {
111*5bf83c54SSricharan Ramabadhran 			.name = "apss_silver_core_clk",
112*5bf83c54SSricharan Ramabadhran 			.parent_hws = (const struct clk_hw *[]) {
113*5bf83c54SSricharan Ramabadhran 				&apss_silver_clk_src.clkr.hw
114*5bf83c54SSricharan Ramabadhran 			},
115*5bf83c54SSricharan Ramabadhran 			.num_parents = 1,
116*5bf83c54SSricharan Ramabadhran 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
117*5bf83c54SSricharan Ramabadhran 			.ops = &clk_branch2_ops,
118*5bf83c54SSricharan Ramabadhran 		},
119*5bf83c54SSricharan Ramabadhran 	},
120*5bf83c54SSricharan Ramabadhran };
121*5bf83c54SSricharan Ramabadhran 
122*5bf83c54SSricharan Ramabadhran static const struct alpha_pll_config l3_pll_config = {
123*5bf83c54SSricharan Ramabadhran 	.l = 0x29,
124*5bf83c54SSricharan Ramabadhran 	.config_ctl_val = 0x08200920,
125*5bf83c54SSricharan Ramabadhran 	.config_ctl_hi_val = 0x05008001,
126*5bf83c54SSricharan Ramabadhran 	.config_ctl_hi1_val = 0x04000000,
127*5bf83c54SSricharan Ramabadhran 	.user_ctl_val = 0xf,
128*5bf83c54SSricharan Ramabadhran };
129*5bf83c54SSricharan Ramabadhran 
130*5bf83c54SSricharan Ramabadhran static struct clk_alpha_pll ipq5424_l3_pll = {
131*5bf83c54SSricharan Ramabadhran 	.offset = 0x10000,
132*5bf83c54SSricharan Ramabadhran 	.config = &l3_pll_config,
133*5bf83c54SSricharan Ramabadhran 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA_2290],
134*5bf83c54SSricharan Ramabadhran 	.flags = SUPPORTS_DYNAMIC_UPDATE,
135*5bf83c54SSricharan Ramabadhran 	.clkr = {
136*5bf83c54SSricharan Ramabadhran 		.enable_reg = 0x0,
137*5bf83c54SSricharan Ramabadhran 		.enable_mask = BIT(0),
138*5bf83c54SSricharan Ramabadhran 		.hw.init = &(struct clk_init_data) {
139*5bf83c54SSricharan Ramabadhran 			.name = "l3_pll",
140*5bf83c54SSricharan Ramabadhran 			.parent_data = &(const struct clk_parent_data) {
141*5bf83c54SSricharan Ramabadhran 				.index = DT_XO,
142*5bf83c54SSricharan Ramabadhran 			},
143*5bf83c54SSricharan Ramabadhran 			.num_parents = 1,
144*5bf83c54SSricharan Ramabadhran 			.ops = &clk_alpha_pll_huayra_ops,
145*5bf83c54SSricharan Ramabadhran 		},
146*5bf83c54SSricharan Ramabadhran 	},
147*5bf83c54SSricharan Ramabadhran };
148*5bf83c54SSricharan Ramabadhran 
149*5bf83c54SSricharan Ramabadhran static const struct clk_parent_data parents_l3_clk_src[] = {
150*5bf83c54SSricharan Ramabadhran 	{ .index = DT_XO },
151*5bf83c54SSricharan Ramabadhran 	{ .index = DT_CLK_REF },
152*5bf83c54SSricharan Ramabadhran 	{ .hw = &ipq5424_l3_pll.clkr.hw },
153*5bf83c54SSricharan Ramabadhran };
154*5bf83c54SSricharan Ramabadhran 
155*5bf83c54SSricharan Ramabadhran static const struct parent_map parents_l3_clk_src_map[] = {
156*5bf83c54SSricharan Ramabadhran 	{ P_XO, 0 },
157*5bf83c54SSricharan Ramabadhran 	{ P_GPLL0, 4 },
158*5bf83c54SSricharan Ramabadhran 	{ P_L3_PLL, 5 },
159*5bf83c54SSricharan Ramabadhran };
160*5bf83c54SSricharan Ramabadhran 
161*5bf83c54SSricharan Ramabadhran static const struct freq_tbl ftbl_l3_clk_src[] = {
162*5bf83c54SSricharan Ramabadhran 	F(816000000, P_L3_PLL, 1, 0, 0),
163*5bf83c54SSricharan Ramabadhran 	F(984000000, P_L3_PLL, 1, 0, 0),
164*5bf83c54SSricharan Ramabadhran 	F(1272000000, P_L3_PLL, 1, 0, 0),
165*5bf83c54SSricharan Ramabadhran 	{ }
166*5bf83c54SSricharan Ramabadhran };
167*5bf83c54SSricharan Ramabadhran 
168*5bf83c54SSricharan Ramabadhran static struct clk_rcg2 l3_clk_src = {
169*5bf83c54SSricharan Ramabadhran 	.cmd_rcgr = 0x10080,
170*5bf83c54SSricharan Ramabadhran 	.freq_tbl = ftbl_l3_clk_src,
171*5bf83c54SSricharan Ramabadhran 	.hid_width = 5,
172*5bf83c54SSricharan Ramabadhran 	.parent_map = parents_l3_clk_src_map,
173*5bf83c54SSricharan Ramabadhran 	.clkr.hw.init = &(struct clk_init_data) {
174*5bf83c54SSricharan Ramabadhran 		.name = "l3_clk_src",
175*5bf83c54SSricharan Ramabadhran 		.parent_data = parents_l3_clk_src,
176*5bf83c54SSricharan Ramabadhran 		.num_parents = ARRAY_SIZE(parents_l3_clk_src),
177*5bf83c54SSricharan Ramabadhran 		.ops = &clk_rcg2_ops,
178*5bf83c54SSricharan Ramabadhran 		.flags = CLK_SET_RATE_PARENT,
179*5bf83c54SSricharan Ramabadhran 	},
180*5bf83c54SSricharan Ramabadhran };
181*5bf83c54SSricharan Ramabadhran 
182*5bf83c54SSricharan Ramabadhran static struct clk_branch l3_core_clk = {
183*5bf83c54SSricharan Ramabadhran 	.halt_reg = 0x1008c,
184*5bf83c54SSricharan Ramabadhran 	.clkr = {
185*5bf83c54SSricharan Ramabadhran 		.enable_reg = 0x1008c,
186*5bf83c54SSricharan Ramabadhran 		.enable_mask = BIT(0),
187*5bf83c54SSricharan Ramabadhran 		.hw.init = &(struct clk_init_data) {
188*5bf83c54SSricharan Ramabadhran 			.name = "l3_clk",
189*5bf83c54SSricharan Ramabadhran 			.parent_hws = (const struct clk_hw *[]) {
190*5bf83c54SSricharan Ramabadhran 				&l3_clk_src.clkr.hw
191*5bf83c54SSricharan Ramabadhran 			},
192*5bf83c54SSricharan Ramabadhran 			.num_parents = 1,
193*5bf83c54SSricharan Ramabadhran 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
194*5bf83c54SSricharan Ramabadhran 			.ops = &clk_branch2_ops,
195*5bf83c54SSricharan Ramabadhran 		},
196*5bf83c54SSricharan Ramabadhran 	},
197*5bf83c54SSricharan Ramabadhran };
198*5bf83c54SSricharan Ramabadhran 
199*5bf83c54SSricharan Ramabadhran static const struct regmap_config apss_ipq5424_regmap_config = {
200*5bf83c54SSricharan Ramabadhran 	.reg_bits       = 32,
201*5bf83c54SSricharan Ramabadhran 	.reg_stride     = 4,
202*5bf83c54SSricharan Ramabadhran 	.val_bits       = 32,
203*5bf83c54SSricharan Ramabadhran 	.max_register   = 0x20000,
204*5bf83c54SSricharan Ramabadhran 	.fast_io        = true,
205*5bf83c54SSricharan Ramabadhran };
206*5bf83c54SSricharan Ramabadhran 
207*5bf83c54SSricharan Ramabadhran static struct clk_regmap *apss_ipq5424_clks[] = {
208*5bf83c54SSricharan Ramabadhran 	[APSS_PLL_EARLY] = &ipq5424_apss_pll.clkr,
209*5bf83c54SSricharan Ramabadhran 	[APSS_SILVER_CLK_SRC] = &apss_silver_clk_src.clkr,
210*5bf83c54SSricharan Ramabadhran 	[APSS_SILVER_CORE_CLK] = &apss_silver_core_clk.clkr,
211*5bf83c54SSricharan Ramabadhran 	[L3_PLL] = &ipq5424_l3_pll.clkr,
212*5bf83c54SSricharan Ramabadhran 	[L3_CLK_SRC] = &l3_clk_src.clkr,
213*5bf83c54SSricharan Ramabadhran 	[L3_CORE_CLK] = &l3_core_clk.clkr,
214*5bf83c54SSricharan Ramabadhran };
215*5bf83c54SSricharan Ramabadhran 
216*5bf83c54SSricharan Ramabadhran static struct clk_alpha_pll *ipa5424_apss_plls[] = {
217*5bf83c54SSricharan Ramabadhran 	&ipq5424_l3_pll,
218*5bf83c54SSricharan Ramabadhran 	&ipq5424_apss_pll,
219*5bf83c54SSricharan Ramabadhran };
220*5bf83c54SSricharan Ramabadhran 
221*5bf83c54SSricharan Ramabadhran static struct qcom_cc_driver_data ipa5424_apss_driver_data = {
222*5bf83c54SSricharan Ramabadhran 	.alpha_plls = ipa5424_apss_plls,
223*5bf83c54SSricharan Ramabadhran 	.num_alpha_plls = ARRAY_SIZE(ipa5424_apss_plls),
224*5bf83c54SSricharan Ramabadhran };
225*5bf83c54SSricharan Ramabadhran 
226*5bf83c54SSricharan Ramabadhran #define IPQ_APPS_PLL_ID			(5424 * 3)	/* some unique value */
227*5bf83c54SSricharan Ramabadhran 
228*5bf83c54SSricharan Ramabadhran static const struct qcom_icc_hws_data icc_ipq5424_cpu_l3[] = {
229*5bf83c54SSricharan Ramabadhran 	{ MASTER_CPU, SLAVE_L3, L3_CORE_CLK },
230*5bf83c54SSricharan Ramabadhran };
231*5bf83c54SSricharan Ramabadhran 
232*5bf83c54SSricharan Ramabadhran static const struct qcom_cc_desc apss_ipq5424_desc = {
233*5bf83c54SSricharan Ramabadhran 	.config = &apss_ipq5424_regmap_config,
234*5bf83c54SSricharan Ramabadhran 	.clks = apss_ipq5424_clks,
235*5bf83c54SSricharan Ramabadhran 	.num_clks = ARRAY_SIZE(apss_ipq5424_clks),
236*5bf83c54SSricharan Ramabadhran 	.icc_hws = icc_ipq5424_cpu_l3,
237*5bf83c54SSricharan Ramabadhran 	.num_icc_hws = ARRAY_SIZE(icc_ipq5424_cpu_l3),
238*5bf83c54SSricharan Ramabadhran 	.icc_first_node_id = IPQ_APPS_PLL_ID,
239*5bf83c54SSricharan Ramabadhran 	.driver_data = &ipa5424_apss_driver_data,
240*5bf83c54SSricharan Ramabadhran };
241*5bf83c54SSricharan Ramabadhran 
apss_ipq5424_probe(struct platform_device * pdev)242*5bf83c54SSricharan Ramabadhran static int apss_ipq5424_probe(struct platform_device *pdev)
243*5bf83c54SSricharan Ramabadhran {
244*5bf83c54SSricharan Ramabadhran 	return qcom_cc_probe(pdev, &apss_ipq5424_desc);
245*5bf83c54SSricharan Ramabadhran }
246*5bf83c54SSricharan Ramabadhran 
247*5bf83c54SSricharan Ramabadhran static const struct of_device_id apss_ipq5424_match_table[] = {
248*5bf83c54SSricharan Ramabadhran 	{ .compatible = "qcom,ipq5424-apss-clk" },
249*5bf83c54SSricharan Ramabadhran 	{ }
250*5bf83c54SSricharan Ramabadhran };
251*5bf83c54SSricharan Ramabadhran MODULE_DEVICE_TABLE(of, apss_ipq5424_match_table);
252*5bf83c54SSricharan Ramabadhran 
253*5bf83c54SSricharan Ramabadhran static struct platform_driver apss_ipq5424_driver = {
254*5bf83c54SSricharan Ramabadhran 	.probe = apss_ipq5424_probe,
255*5bf83c54SSricharan Ramabadhran 	.driver = {
256*5bf83c54SSricharan Ramabadhran 		.name   = "apss-ipq5424-clk",
257*5bf83c54SSricharan Ramabadhran 		.of_match_table = apss_ipq5424_match_table,
258*5bf83c54SSricharan Ramabadhran 		.sync_state = icc_sync_state,
259*5bf83c54SSricharan Ramabadhran 	},
260*5bf83c54SSricharan Ramabadhran };
261*5bf83c54SSricharan Ramabadhran 
262*5bf83c54SSricharan Ramabadhran module_platform_driver(apss_ipq5424_driver);
263*5bf83c54SSricharan Ramabadhran 
264*5bf83c54SSricharan Ramabadhran MODULE_DESCRIPTION("QCOM APSS IPQ5424 CLK Driver");
265*5bf83c54SSricharan Ramabadhran MODULE_LICENSE("GPL");
266