xref: /linux/drivers/clk/mediatek/clk-mt8196-ovl0.c (revision 522ba450b56fff29f868b1552bdc2965f55de7ed)
1*e4be40b9SLaura Nao // SPDX-License-Identifier: GPL-2.0-only
2*e4be40b9SLaura Nao /*
3*e4be40b9SLaura Nao  * Copyright (c) 2025 MediaTek Inc.
4*e4be40b9SLaura Nao  *                    Guangjie Song <guangjie.song@mediatek.com>
5*e4be40b9SLaura Nao  * Copyright (c) 2025 Collabora Ltd.
6*e4be40b9SLaura Nao  *                    Laura Nao <laura.nao@collabora.com>
7*e4be40b9SLaura Nao  */
8*e4be40b9SLaura Nao #include <dt-bindings/clock/mediatek,mt8196-clock.h>
9*e4be40b9SLaura Nao 
10*e4be40b9SLaura Nao #include <linux/clk-provider.h>
11*e4be40b9SLaura Nao #include <linux/module.h>
12*e4be40b9SLaura Nao #include <linux/of_device.h>
13*e4be40b9SLaura Nao #include <linux/platform_device.h>
14*e4be40b9SLaura Nao 
15*e4be40b9SLaura Nao #include "clk-gate.h"
16*e4be40b9SLaura Nao #include "clk-mtk.h"
17*e4be40b9SLaura Nao 
18*e4be40b9SLaura Nao static const struct mtk_gate_regs ovl0_cg_regs = {
19*e4be40b9SLaura Nao 	.set_ofs = 0x104,
20*e4be40b9SLaura Nao 	.clr_ofs = 0x108,
21*e4be40b9SLaura Nao 	.sta_ofs = 0x100,
22*e4be40b9SLaura Nao };
23*e4be40b9SLaura Nao 
24*e4be40b9SLaura Nao static const struct mtk_gate_regs ovl0_hwv_regs = {
25*e4be40b9SLaura Nao 	.set_ofs = 0x0060,
26*e4be40b9SLaura Nao 	.clr_ofs = 0x0064,
27*e4be40b9SLaura Nao 	.sta_ofs = 0x2c30,
28*e4be40b9SLaura Nao };
29*e4be40b9SLaura Nao 
30*e4be40b9SLaura Nao static const struct mtk_gate_regs ovl1_cg_regs = {
31*e4be40b9SLaura Nao 	.set_ofs = 0x114,
32*e4be40b9SLaura Nao 	.clr_ofs = 0x118,
33*e4be40b9SLaura Nao 	.sta_ofs = 0x110,
34*e4be40b9SLaura Nao };
35*e4be40b9SLaura Nao 
36*e4be40b9SLaura Nao static const struct mtk_gate_regs ovl1_hwv_regs = {
37*e4be40b9SLaura Nao 	.set_ofs = 0x0068,
38*e4be40b9SLaura Nao 	.clr_ofs = 0x006c,
39*e4be40b9SLaura Nao 	.sta_ofs = 0x2c34,
40*e4be40b9SLaura Nao };
41*e4be40b9SLaura Nao 
42*e4be40b9SLaura Nao #define GATE_HWV_OVL0(_id, _name, _parent, _shift) {	\
43*e4be40b9SLaura Nao 		.id = _id,				\
44*e4be40b9SLaura Nao 		.name = _name,				\
45*e4be40b9SLaura Nao 		.parent_name = _parent,			\
46*e4be40b9SLaura Nao 		.regs = &ovl0_cg_regs,			\
47*e4be40b9SLaura Nao 		.hwv_regs = &ovl0_hwv_regs,		\
48*e4be40b9SLaura Nao 		.shift = _shift,			\
49*e4be40b9SLaura Nao 		.ops = &mtk_clk_gate_hwv_ops_setclr,	\
50*e4be40b9SLaura Nao 		.flags = CLK_OPS_PARENT_ENABLE,		\
51*e4be40b9SLaura Nao 	}
52*e4be40b9SLaura Nao 
53*e4be40b9SLaura Nao #define GATE_HWV_OVL1(_id, _name, _parent, _shift) {	\
54*e4be40b9SLaura Nao 		.id = _id,				\
55*e4be40b9SLaura Nao 		.name = _name,				\
56*e4be40b9SLaura Nao 		.parent_name = _parent,			\
57*e4be40b9SLaura Nao 		.regs = &ovl1_cg_regs,			\
58*e4be40b9SLaura Nao 		.hwv_regs = &ovl1_hwv_regs,		\
59*e4be40b9SLaura Nao 		.shift = _shift,			\
60*e4be40b9SLaura Nao 		.ops = &mtk_clk_gate_hwv_ops_setclr,	\
61*e4be40b9SLaura Nao 		.flags = CLK_OPS_PARENT_ENABLE,		\
62*e4be40b9SLaura Nao 	}
63*e4be40b9SLaura Nao 
64*e4be40b9SLaura Nao static const struct mtk_gate ovl_clks[] = {
65*e4be40b9SLaura Nao 	/* OVL0 */
66*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVLSYS_CONFIG, "ovlsys_config", "disp", 0),
67*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_FAKE_ENG0, "ovl_fake_eng0", "disp", 1),
68*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_FAKE_ENG1, "ovl_fake_eng1", "disp", 2),
69*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_MUTEX0, "ovl_mutex0", "disp", 3),
70*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_EXDMA0, "ovl_exdma0", "disp", 4),
71*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_EXDMA1, "ovl_exdma1", "disp", 5),
72*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_EXDMA2, "ovl_exdma2", "disp", 6),
73*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_EXDMA3, "ovl_exdma3", "disp", 7),
74*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_EXDMA4, "ovl_exdma4", "disp", 8),
75*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_EXDMA5, "ovl_exdma5", "disp", 9),
76*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_EXDMA6, "ovl_exdma6", "disp", 10),
77*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_EXDMA7, "ovl_exdma7", "disp", 11),
78*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_EXDMA8, "ovl_exdma8", "disp", 12),
79*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_EXDMA9, "ovl_exdma9", "disp", 13),
80*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_BLENDER0, "ovl_blender0", "disp", 14),
81*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_BLENDER1, "ovl_blender1", "disp", 15),
82*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_BLENDER2, "ovl_blender2", "disp", 16),
83*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_BLENDER3, "ovl_blender3", "disp", 17),
84*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_BLENDER4, "ovl_blender4", "disp", 18),
85*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_BLENDER5, "ovl_blender5", "disp", 19),
86*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_BLENDER6, "ovl_blender6", "disp", 20),
87*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_BLENDER7, "ovl_blender7", "disp", 21),
88*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_BLENDER8, "ovl_blender8", "disp", 22),
89*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_BLENDER9, "ovl_blender9", "disp", 23),
90*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_OUTPROC0, "ovl_outproc0", "disp", 24),
91*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_OUTPROC1, "ovl_outproc1", "disp", 25),
92*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_OUTPROC2, "ovl_outproc2", "disp", 26),
93*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_OUTPROC3, "ovl_outproc3", "disp", 27),
94*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_OUTPROC4, "ovl_outproc4", "disp", 28),
95*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_OUTPROC5, "ovl_outproc5", "disp", 29),
96*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_MDP_RSZ0, "ovl_mdp_rsz0", "disp", 30),
97*e4be40b9SLaura Nao 	GATE_HWV_OVL0(CLK_OVL_MDP_RSZ1, "ovl_mdp_rsz1", "disp", 31),
98*e4be40b9SLaura Nao 	/* OVL1 */
99*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DISP_WDMA0, "ovl_disp_wdma0", "disp", 0),
100*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DISP_WDMA1, "ovl_disp_wdma1", "disp", 1),
101*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_UFBC_WDMA0, "ovl_ufbc_wdma0", "disp", 2),
102*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_MDP_RDMA0, "ovl_mdp_rdma0", "disp", 3),
103*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_MDP_RDMA1, "ovl_mdp_rdma1", "disp", 4),
104*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_BWM0, "ovl_bwm0", "disp", 5),
105*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLI0, "ovl_dli0", "disp", 6),
106*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLI1, "ovl_dli1", "disp", 7),
107*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLI2, "ovl_dli2", "disp", 8),
108*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLI3, "ovl_dli3", "disp", 9),
109*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLI4, "ovl_dli4", "disp", 10),
110*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLI5, "ovl_dli5", "disp", 11),
111*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLI6, "ovl_dli6", "disp", 12),
112*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLI7, "ovl_dli7", "disp", 13),
113*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLI8, "ovl_dli8", "disp", 14),
114*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO0, "ovl_dlo0", "disp", 15),
115*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO1, "ovl_dlo1", "disp", 16),
116*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO2, "ovl_dlo2", "disp", 17),
117*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO3, "ovl_dlo3", "disp", 18),
118*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO4, "ovl_dlo4", "disp", 19),
119*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO5, "ovl_dlo5", "disp", 20),
120*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO6, "ovl_dlo6", "disp", 21),
121*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO7, "ovl_dlo7", "disp", 22),
122*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO8, "ovl_dlo8", "disp", 23),
123*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO9, "ovl_dlo9", "disp", 24),
124*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO10, "ovl_dlo10", "disp", 25),
125*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO11, "ovl_dlo11", "disp", 26),
126*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_DLO12, "ovl_dlo12", "disp", 27),
127*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVLSYS_RELAY0, "ovlsys_relay0", "disp", 28),
128*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_INLINEROT0, "ovl_inlinerot0", "disp", 29),
129*e4be40b9SLaura Nao 	GATE_HWV_OVL1(CLK_OVL_SMI, "ovl_smi", "disp", 30),
130*e4be40b9SLaura Nao };
131*e4be40b9SLaura Nao 
132*e4be40b9SLaura Nao static const struct mtk_clk_desc ovl_mcd = {
133*e4be40b9SLaura Nao 	.clks = ovl_clks,
134*e4be40b9SLaura Nao 	.num_clks = ARRAY_SIZE(ovl_clks),
135*e4be40b9SLaura Nao };
136*e4be40b9SLaura Nao 
137*e4be40b9SLaura Nao static const struct platform_device_id clk_mt8196_ovl0_id_table[] = {
138*e4be40b9SLaura Nao 	{ .name = "clk-mt8196-ovl0", .driver_data = (kernel_ulong_t)&ovl_mcd },
139*e4be40b9SLaura Nao 	{ /* sentinel */ }
140*e4be40b9SLaura Nao };
141*e4be40b9SLaura Nao MODULE_DEVICE_TABLE(platform, clk_mt8196_ovl0_id_table);
142*e4be40b9SLaura Nao 
143*e4be40b9SLaura Nao static struct platform_driver clk_mt8196_ovl0_drv = {
144*e4be40b9SLaura Nao 	.probe = mtk_clk_pdev_probe,
145*e4be40b9SLaura Nao 	.remove = mtk_clk_pdev_remove,
146*e4be40b9SLaura Nao 	.driver = {
147*e4be40b9SLaura Nao 		.name = "clk-mt8196-ovl0",
148*e4be40b9SLaura Nao 	},
149*e4be40b9SLaura Nao 	.id_table = clk_mt8196_ovl0_id_table,
150*e4be40b9SLaura Nao };
151*e4be40b9SLaura Nao module_platform_driver(clk_mt8196_ovl0_drv);
152*e4be40b9SLaura Nao 
153*e4be40b9SLaura Nao MODULE_DESCRIPTION("MediaTek MT8196 ovl0 clocks driver");
154*e4be40b9SLaura Nao MODULE_LICENSE("GPL");
155