xref: /linux/drivers/clk/mediatek/clk-mt8196-mfg.c (revision 522ba450b56fff29f868b1552bdc2965f55de7ed)
1*03dc02f8SLaura Nao // SPDX-License-Identifier: GPL-2.0-only
2*03dc02f8SLaura Nao /*
3*03dc02f8SLaura Nao  * Copyright (c) 2025 MediaTek Inc.
4*03dc02f8SLaura Nao  *                    Guangjie Song <guangjie.song@mediatek.com>
5*03dc02f8SLaura Nao  * Copyright (c) 2025 Collabora Ltd.
6*03dc02f8SLaura Nao  *                    Laura Nao <laura.nao@collabora.com>
7*03dc02f8SLaura Nao  */
8*03dc02f8SLaura Nao #include <dt-bindings/clock/mediatek,mt8196-clock.h>
9*03dc02f8SLaura Nao 
10*03dc02f8SLaura Nao #include <linux/clk.h>
11*03dc02f8SLaura Nao #include <linux/module.h>
12*03dc02f8SLaura Nao #include <linux/of.h>
13*03dc02f8SLaura Nao #include <linux/of_address.h>
14*03dc02f8SLaura Nao #include <linux/of_device.h>
15*03dc02f8SLaura Nao #include <linux/platform_device.h>
16*03dc02f8SLaura Nao 
17*03dc02f8SLaura Nao #include "clk-mtk.h"
18*03dc02f8SLaura Nao #include "clk-pll.h"
19*03dc02f8SLaura Nao 
20*03dc02f8SLaura Nao #define MFGPLL_CON0	0x008
21*03dc02f8SLaura Nao #define MFGPLL_CON1	0x00c
22*03dc02f8SLaura Nao #define MFGPLL_CON2	0x010
23*03dc02f8SLaura Nao #define MFGPLL_CON3	0x014
24*03dc02f8SLaura Nao #define MFGPLL_SC0_CON0	0x008
25*03dc02f8SLaura Nao #define MFGPLL_SC0_CON1	0x00c
26*03dc02f8SLaura Nao #define MFGPLL_SC0_CON2	0x010
27*03dc02f8SLaura Nao #define MFGPLL_SC0_CON3	0x014
28*03dc02f8SLaura Nao #define MFGPLL_SC1_CON0	0x008
29*03dc02f8SLaura Nao #define MFGPLL_SC1_CON1	0x00c
30*03dc02f8SLaura Nao #define MFGPLL_SC1_CON2	0x010
31*03dc02f8SLaura Nao #define MFGPLL_SC1_CON3	0x014
32*03dc02f8SLaura Nao 
33*03dc02f8SLaura Nao #define MT8196_PLL_FMAX		(3800UL * MHZ)
34*03dc02f8SLaura Nao #define MT8196_PLL_FMIN		(1500UL * MHZ)
35*03dc02f8SLaura Nao #define MT8196_INTEGER_BITS	8
36*03dc02f8SLaura Nao 
37*03dc02f8SLaura Nao #define PLL(_id, _name, _reg, _en_reg, _en_mask, _pll_en_bit,	\
38*03dc02f8SLaura Nao 	    _flags, _rst_bar_mask,				\
39*03dc02f8SLaura Nao 	    _pd_reg, _pd_shift, _tuner_reg,			\
40*03dc02f8SLaura Nao 	    _tuner_en_reg, _tuner_en_bit,			\
41*03dc02f8SLaura Nao 	    _pcw_reg, _pcw_shift, _pcwbits) {			\
42*03dc02f8SLaura Nao 		.id = _id,					\
43*03dc02f8SLaura Nao 		.name = _name,					\
44*03dc02f8SLaura Nao 		.reg = _reg,					\
45*03dc02f8SLaura Nao 		.en_reg = _en_reg,				\
46*03dc02f8SLaura Nao 		.en_mask = _en_mask,				\
47*03dc02f8SLaura Nao 		.pll_en_bit = _pll_en_bit,			\
48*03dc02f8SLaura Nao 		.flags = _flags,				\
49*03dc02f8SLaura Nao 		.rst_bar_mask = _rst_bar_mask,			\
50*03dc02f8SLaura Nao 		.fmax = MT8196_PLL_FMAX,			\
51*03dc02f8SLaura Nao 		.fmin = MT8196_PLL_FMIN,			\
52*03dc02f8SLaura Nao 		.pd_reg = _pd_reg,				\
53*03dc02f8SLaura Nao 		.pd_shift = _pd_shift,				\
54*03dc02f8SLaura Nao 		.tuner_reg = _tuner_reg,			\
55*03dc02f8SLaura Nao 		.tuner_en_reg = _tuner_en_reg,			\
56*03dc02f8SLaura Nao 		.tuner_en_bit = _tuner_en_bit,			\
57*03dc02f8SLaura Nao 		.pcw_reg = _pcw_reg,				\
58*03dc02f8SLaura Nao 		.pcw_shift = _pcw_shift,			\
59*03dc02f8SLaura Nao 		.pcwbits = _pcwbits,				\
60*03dc02f8SLaura Nao 		.pcwibits = MT8196_INTEGER_BITS,		\
61*03dc02f8SLaura Nao 	}
62*03dc02f8SLaura Nao 
63*03dc02f8SLaura Nao static const struct mtk_pll_data mfg_ao_plls[] = {
64*03dc02f8SLaura Nao 	PLL(CLK_MFG_AO_MFGPLL, "mfgpll", MFGPLL_CON0, MFGPLL_CON0, 0, 0, 0,
65*03dc02f8SLaura Nao 	    BIT(0), MFGPLL_CON1, 24, 0, 0, 0,
66*03dc02f8SLaura Nao 	    MFGPLL_CON1, 0, 22),
67*03dc02f8SLaura Nao };
68*03dc02f8SLaura Nao 
69*03dc02f8SLaura Nao static const struct mtk_pll_data mfgsc0_ao_plls[] = {
70*03dc02f8SLaura Nao 	PLL(CLK_MFGSC0_AO_MFGPLL_SC0, "mfgpll-sc0", MFGPLL_SC0_CON0,
71*03dc02f8SLaura Nao 	    MFGPLL_SC0_CON0, 0, 0, 0, BIT(0), MFGPLL_SC0_CON1, 24, 0, 0, 0,
72*03dc02f8SLaura Nao 	    MFGPLL_SC0_CON1, 0, 22),
73*03dc02f8SLaura Nao };
74*03dc02f8SLaura Nao 
75*03dc02f8SLaura Nao static const struct mtk_pll_data mfgsc1_ao_plls[] = {
76*03dc02f8SLaura Nao 	PLL(CLK_MFGSC1_AO_MFGPLL_SC1, "mfgpll-sc1", MFGPLL_SC1_CON0,
77*03dc02f8SLaura Nao 	    MFGPLL_SC1_CON0, 0, 0, 0, BIT(0), MFGPLL_SC1_CON1, 24, 0, 0, 0,
78*03dc02f8SLaura Nao 	    MFGPLL_SC1_CON1, 0, 22),
79*03dc02f8SLaura Nao };
80*03dc02f8SLaura Nao 
81*03dc02f8SLaura Nao static const struct of_device_id of_match_clk_mt8196_mfg[] = {
82*03dc02f8SLaura Nao 	{ .compatible = "mediatek,mt8196-mfgpll-pll-ctrl",
83*03dc02f8SLaura Nao 	  .data = &mfg_ao_plls },
84*03dc02f8SLaura Nao 	{ .compatible = "mediatek,mt8196-mfgpll-sc0-pll-ctrl",
85*03dc02f8SLaura Nao 	  .data = &mfgsc0_ao_plls },
86*03dc02f8SLaura Nao 	{ .compatible = "mediatek,mt8196-mfgpll-sc1-pll-ctrl",
87*03dc02f8SLaura Nao 	  .data = &mfgsc1_ao_plls },
88*03dc02f8SLaura Nao 	{ /* sentinel */ }
89*03dc02f8SLaura Nao };
90*03dc02f8SLaura Nao MODULE_DEVICE_TABLE(of, of_match_clk_mt8196_mfg);
91*03dc02f8SLaura Nao 
clk_mt8196_mfg_probe(struct platform_device * pdev)92*03dc02f8SLaura Nao static int clk_mt8196_mfg_probe(struct platform_device *pdev)
93*03dc02f8SLaura Nao {
94*03dc02f8SLaura Nao 	const struct mtk_pll_data *plls;
95*03dc02f8SLaura Nao 	struct clk_hw_onecell_data *clk_data;
96*03dc02f8SLaura Nao 	struct device_node *node = pdev->dev.of_node;
97*03dc02f8SLaura Nao 	const int num_plls = 1;
98*03dc02f8SLaura Nao 	int r;
99*03dc02f8SLaura Nao 
100*03dc02f8SLaura Nao 	plls = of_device_get_match_data(&pdev->dev);
101*03dc02f8SLaura Nao 	if (!plls)
102*03dc02f8SLaura Nao 		return -EINVAL;
103*03dc02f8SLaura Nao 
104*03dc02f8SLaura Nao 	clk_data = mtk_alloc_clk_data(num_plls);
105*03dc02f8SLaura Nao 	if (!clk_data)
106*03dc02f8SLaura Nao 		return -ENOMEM;
107*03dc02f8SLaura Nao 
108*03dc02f8SLaura Nao 	r = mtk_clk_register_plls(node, plls, num_plls, clk_data);
109*03dc02f8SLaura Nao 	if (r)
110*03dc02f8SLaura Nao 		goto free_clk_data;
111*03dc02f8SLaura Nao 
112*03dc02f8SLaura Nao 	r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
113*03dc02f8SLaura Nao 	if (r)
114*03dc02f8SLaura Nao 		goto unregister_plls;
115*03dc02f8SLaura Nao 
116*03dc02f8SLaura Nao 	platform_set_drvdata(pdev, clk_data);
117*03dc02f8SLaura Nao 
118*03dc02f8SLaura Nao 	return r;
119*03dc02f8SLaura Nao 
120*03dc02f8SLaura Nao unregister_plls:
121*03dc02f8SLaura Nao 	mtk_clk_unregister_plls(plls, num_plls, clk_data);
122*03dc02f8SLaura Nao free_clk_data:
123*03dc02f8SLaura Nao 	mtk_free_clk_data(clk_data);
124*03dc02f8SLaura Nao 
125*03dc02f8SLaura Nao 	return r;
126*03dc02f8SLaura Nao }
127*03dc02f8SLaura Nao 
clk_mt8196_mfg_remove(struct platform_device * pdev)128*03dc02f8SLaura Nao static void clk_mt8196_mfg_remove(struct platform_device *pdev)
129*03dc02f8SLaura Nao {
130*03dc02f8SLaura Nao 	const struct mtk_pll_data *plls = of_device_get_match_data(&pdev->dev);
131*03dc02f8SLaura Nao 	struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
132*03dc02f8SLaura Nao 	struct device_node *node = pdev->dev.of_node;
133*03dc02f8SLaura Nao 
134*03dc02f8SLaura Nao 	of_clk_del_provider(node);
135*03dc02f8SLaura Nao 	mtk_clk_unregister_plls(plls, 1, clk_data);
136*03dc02f8SLaura Nao 	mtk_free_clk_data(clk_data);
137*03dc02f8SLaura Nao }
138*03dc02f8SLaura Nao 
139*03dc02f8SLaura Nao static struct platform_driver clk_mt8196_mfg_drv = {
140*03dc02f8SLaura Nao 	.probe = clk_mt8196_mfg_probe,
141*03dc02f8SLaura Nao 	.remove = clk_mt8196_mfg_remove,
142*03dc02f8SLaura Nao 	.driver = {
143*03dc02f8SLaura Nao 		.name = "clk-mt8196-mfg",
144*03dc02f8SLaura Nao 		.of_match_table = of_match_clk_mt8196_mfg,
145*03dc02f8SLaura Nao 	},
146*03dc02f8SLaura Nao };
147*03dc02f8SLaura Nao module_platform_driver(clk_mt8196_mfg_drv);
148*03dc02f8SLaura Nao 
149*03dc02f8SLaura Nao MODULE_DESCRIPTION("MediaTek MT8196 GPU mfg clocks driver");
150*03dc02f8SLaura Nao MODULE_LICENSE("GPL");
151