1*d4ecae56SLaura Nao // SPDX-License-Identifier: GPL-2.0-only
2*d4ecae56SLaura Nao /*
3*d4ecae56SLaura Nao * Copyright (c) 2025 MediaTek Inc.
4*d4ecae56SLaura Nao * Guangjie Song <guangjie.song@mediatek.com>
5*d4ecae56SLaura Nao * Copyright (c) 2025 Collabora Ltd.
6*d4ecae56SLaura Nao * Laura Nao <laura.nao@collabora.com>
7*d4ecae56SLaura Nao */
8*d4ecae56SLaura Nao #include <dt-bindings/clock/mediatek,mt8196-clock.h>
9*d4ecae56SLaura Nao
10*d4ecae56SLaura Nao #include <linux/clk.h>
11*d4ecae56SLaura Nao #include <linux/module.h>
12*d4ecae56SLaura Nao #include <linux/of.h>
13*d4ecae56SLaura Nao #include <linux/of_address.h>
14*d4ecae56SLaura Nao #include <linux/of_device.h>
15*d4ecae56SLaura Nao #include <linux/platform_device.h>
16*d4ecae56SLaura Nao
17*d4ecae56SLaura Nao #include "clk-mtk.h"
18*d4ecae56SLaura Nao #include "clk-pll.h"
19*d4ecae56SLaura Nao
20*d4ecae56SLaura Nao #define ARMPLL_LL_CON0 0x008
21*d4ecae56SLaura Nao #define ARMPLL_LL_CON1 0x00c
22*d4ecae56SLaura Nao #define ARMPLL_LL_CON2 0x010
23*d4ecae56SLaura Nao #define ARMPLL_LL_CON3 0x014
24*d4ecae56SLaura Nao #define ARMPLL_BL_CON0 0x008
25*d4ecae56SLaura Nao #define ARMPLL_BL_CON1 0x00c
26*d4ecae56SLaura Nao #define ARMPLL_BL_CON2 0x010
27*d4ecae56SLaura Nao #define ARMPLL_BL_CON3 0x014
28*d4ecae56SLaura Nao #define ARMPLL_B_CON0 0x008
29*d4ecae56SLaura Nao #define ARMPLL_B_CON1 0x00c
30*d4ecae56SLaura Nao #define ARMPLL_B_CON2 0x010
31*d4ecae56SLaura Nao #define ARMPLL_B_CON3 0x014
32*d4ecae56SLaura Nao #define CCIPLL_CON0 0x008
33*d4ecae56SLaura Nao #define CCIPLL_CON1 0x00c
34*d4ecae56SLaura Nao #define CCIPLL_CON2 0x010
35*d4ecae56SLaura Nao #define CCIPLL_CON3 0x014
36*d4ecae56SLaura Nao #define PTPPLL_CON0 0x008
37*d4ecae56SLaura Nao #define PTPPLL_CON1 0x00c
38*d4ecae56SLaura Nao #define PTPPLL_CON2 0x010
39*d4ecae56SLaura Nao #define PTPPLL_CON3 0x014
40*d4ecae56SLaura Nao
41*d4ecae56SLaura Nao #define MT8196_PLL_FMAX (3800UL * MHZ)
42*d4ecae56SLaura Nao #define MT8196_PLL_FMIN (1500UL * MHZ)
43*d4ecae56SLaura Nao #define MT8196_INTEGER_BITS 8
44*d4ecae56SLaura Nao
45*d4ecae56SLaura Nao #define PLL(_id, _name, _reg, _en_reg, _en_mask, _pll_en_bit, \
46*d4ecae56SLaura Nao _flags, _rst_bar_mask, \
47*d4ecae56SLaura Nao _pd_reg, _pd_shift, _tuner_reg, \
48*d4ecae56SLaura Nao _tuner_en_reg, _tuner_en_bit, \
49*d4ecae56SLaura Nao _pcw_reg, _pcw_shift, _pcwbits) { \
50*d4ecae56SLaura Nao .id = _id, \
51*d4ecae56SLaura Nao .name = _name, \
52*d4ecae56SLaura Nao .reg = _reg, \
53*d4ecae56SLaura Nao .en_reg = _en_reg, \
54*d4ecae56SLaura Nao .en_mask = _en_mask, \
55*d4ecae56SLaura Nao .pll_en_bit = _pll_en_bit, \
56*d4ecae56SLaura Nao .flags = _flags, \
57*d4ecae56SLaura Nao .rst_bar_mask = _rst_bar_mask, \
58*d4ecae56SLaura Nao .fmax = MT8196_PLL_FMAX, \
59*d4ecae56SLaura Nao .fmin = MT8196_PLL_FMIN, \
60*d4ecae56SLaura Nao .pd_reg = _pd_reg, \
61*d4ecae56SLaura Nao .pd_shift = _pd_shift, \
62*d4ecae56SLaura Nao .tuner_reg = _tuner_reg, \
63*d4ecae56SLaura Nao .tuner_en_reg = _tuner_en_reg, \
64*d4ecae56SLaura Nao .tuner_en_bit = _tuner_en_bit, \
65*d4ecae56SLaura Nao .pcw_reg = _pcw_reg, \
66*d4ecae56SLaura Nao .pcw_shift = _pcw_shift, \
67*d4ecae56SLaura Nao .pcwbits = _pcwbits, \
68*d4ecae56SLaura Nao .pcwibits = MT8196_INTEGER_BITS, \
69*d4ecae56SLaura Nao }
70*d4ecae56SLaura Nao
71*d4ecae56SLaura Nao static const struct mtk_pll_data cpu_bl_plls[] = {
72*d4ecae56SLaura Nao PLL(CLK_CPBL_ARMPLL_BL, "armpll-bl", ARMPLL_BL_CON0, ARMPLL_BL_CON0, 0,
73*d4ecae56SLaura Nao 0, PLL_AO, BIT(0), ARMPLL_BL_CON1, 24, 0, 0, 0, ARMPLL_BL_CON1, 0, 22),
74*d4ecae56SLaura Nao };
75*d4ecae56SLaura Nao
76*d4ecae56SLaura Nao static const struct mtk_pll_data cpu_b_plls[] = {
77*d4ecae56SLaura Nao PLL(CLK_CPB_ARMPLL_B, "armpll-b", ARMPLL_B_CON0, ARMPLL_B_CON0, 0, 0,
78*d4ecae56SLaura Nao PLL_AO, BIT(0), ARMPLL_B_CON1, 24, 0, 0, 0, ARMPLL_B_CON1, 0, 22),
79*d4ecae56SLaura Nao };
80*d4ecae56SLaura Nao
81*d4ecae56SLaura Nao static const struct mtk_pll_data cpu_ll_plls[] = {
82*d4ecae56SLaura Nao PLL(CLK_CPLL_ARMPLL_LL, "armpll-ll", ARMPLL_LL_CON0, ARMPLL_LL_CON0, 0,
83*d4ecae56SLaura Nao 0, PLL_AO, BIT(0), ARMPLL_LL_CON1, 24, 0, 0, 0, ARMPLL_LL_CON1, 0, 22),
84*d4ecae56SLaura Nao };
85*d4ecae56SLaura Nao
86*d4ecae56SLaura Nao static const struct mtk_pll_data cci_plls[] = {
87*d4ecae56SLaura Nao PLL(CLK_CCIPLL, "ccipll", CCIPLL_CON0, CCIPLL_CON0, 0, 0, PLL_AO,
88*d4ecae56SLaura Nao BIT(0), CCIPLL_CON1, 24, 0, 0, 0, CCIPLL_CON1, 0, 22),
89*d4ecae56SLaura Nao };
90*d4ecae56SLaura Nao
91*d4ecae56SLaura Nao static const struct mtk_pll_data ptp_plls[] = {
92*d4ecae56SLaura Nao PLL(CLK_PTPPLL, "ptppll", PTPPLL_CON0, PTPPLL_CON0, 0, 0, PLL_AO,
93*d4ecae56SLaura Nao BIT(0), PTPPLL_CON1, 24, 0, 0, 0, PTPPLL_CON1, 0, 22),
94*d4ecae56SLaura Nao };
95*d4ecae56SLaura Nao
96*d4ecae56SLaura Nao static const struct of_device_id of_match_clk_mt8196_mcu[] = {
97*d4ecae56SLaura Nao { .compatible = "mediatek,mt8196-armpll-bl-pll-ctrl",
98*d4ecae56SLaura Nao .data = &cpu_bl_plls },
99*d4ecae56SLaura Nao { .compatible = "mediatek,mt8196-armpll-b-pll-ctrl",
100*d4ecae56SLaura Nao .data = &cpu_b_plls },
101*d4ecae56SLaura Nao { .compatible = "mediatek,mt8196-armpll-ll-pll-ctrl",
102*d4ecae56SLaura Nao .data = &cpu_ll_plls },
103*d4ecae56SLaura Nao { .compatible = "mediatek,mt8196-ccipll-pll-ctrl", .data = &cci_plls },
104*d4ecae56SLaura Nao { .compatible = "mediatek,mt8196-ptppll-pll-ctrl", .data = &ptp_plls },
105*d4ecae56SLaura Nao { /* sentinel */ }
106*d4ecae56SLaura Nao };
107*d4ecae56SLaura Nao MODULE_DEVICE_TABLE(of, of_match_clk_mt8196_mcu);
108*d4ecae56SLaura Nao
clk_mt8196_mcu_probe(struct platform_device * pdev)109*d4ecae56SLaura Nao static int clk_mt8196_mcu_probe(struct platform_device *pdev)
110*d4ecae56SLaura Nao {
111*d4ecae56SLaura Nao const struct mtk_pll_data *plls;
112*d4ecae56SLaura Nao struct clk_hw_onecell_data *clk_data;
113*d4ecae56SLaura Nao struct device_node *node = pdev->dev.of_node;
114*d4ecae56SLaura Nao const int num_plls = 1;
115*d4ecae56SLaura Nao int r;
116*d4ecae56SLaura Nao
117*d4ecae56SLaura Nao plls = of_device_get_match_data(&pdev->dev);
118*d4ecae56SLaura Nao if (!plls)
119*d4ecae56SLaura Nao return -EINVAL;
120*d4ecae56SLaura Nao
121*d4ecae56SLaura Nao clk_data = mtk_alloc_clk_data(num_plls);
122*d4ecae56SLaura Nao if (!clk_data)
123*d4ecae56SLaura Nao return -ENOMEM;
124*d4ecae56SLaura Nao
125*d4ecae56SLaura Nao r = mtk_clk_register_plls(node, plls, num_plls, clk_data);
126*d4ecae56SLaura Nao if (r)
127*d4ecae56SLaura Nao goto free_clk_data;
128*d4ecae56SLaura Nao
129*d4ecae56SLaura Nao r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
130*d4ecae56SLaura Nao if (r)
131*d4ecae56SLaura Nao goto unregister_plls;
132*d4ecae56SLaura Nao
133*d4ecae56SLaura Nao platform_set_drvdata(pdev, clk_data);
134*d4ecae56SLaura Nao
135*d4ecae56SLaura Nao return r;
136*d4ecae56SLaura Nao
137*d4ecae56SLaura Nao unregister_plls:
138*d4ecae56SLaura Nao mtk_clk_unregister_plls(plls, num_plls, clk_data);
139*d4ecae56SLaura Nao free_clk_data:
140*d4ecae56SLaura Nao mtk_free_clk_data(clk_data);
141*d4ecae56SLaura Nao
142*d4ecae56SLaura Nao return r;
143*d4ecae56SLaura Nao }
144*d4ecae56SLaura Nao
clk_mt8196_mcu_remove(struct platform_device * pdev)145*d4ecae56SLaura Nao static void clk_mt8196_mcu_remove(struct platform_device *pdev)
146*d4ecae56SLaura Nao {
147*d4ecae56SLaura Nao const struct mtk_pll_data *plls = of_device_get_match_data(&pdev->dev);
148*d4ecae56SLaura Nao struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
149*d4ecae56SLaura Nao struct device_node *node = pdev->dev.of_node;
150*d4ecae56SLaura Nao
151*d4ecae56SLaura Nao of_clk_del_provider(node);
152*d4ecae56SLaura Nao mtk_clk_unregister_plls(plls, 1, clk_data);
153*d4ecae56SLaura Nao mtk_free_clk_data(clk_data);
154*d4ecae56SLaura Nao }
155*d4ecae56SLaura Nao
156*d4ecae56SLaura Nao static struct platform_driver clk_mt8196_mcu_drv = {
157*d4ecae56SLaura Nao .probe = clk_mt8196_mcu_probe,
158*d4ecae56SLaura Nao .remove = clk_mt8196_mcu_remove,
159*d4ecae56SLaura Nao .driver = {
160*d4ecae56SLaura Nao .name = "clk-mt8196-mcu",
161*d4ecae56SLaura Nao .of_match_table = of_match_clk_mt8196_mcu,
162*d4ecae56SLaura Nao },
163*d4ecae56SLaura Nao };
164*d4ecae56SLaura Nao module_platform_driver(clk_mt8196_mcu_drv);
165*d4ecae56SLaura Nao
166*d4ecae56SLaura Nao MODULE_DESCRIPTION("MediaTek MT8196 mcusys clocks driver");
167*d4ecae56SLaura Nao MODULE_LICENSE("GPL");
168