xref: /linux/drivers/clk/mediatek/clk-mt8196-apmixedsys.c (revision 522ba450b56fff29f868b1552bdc2965f55de7ed)
1*d78485d6SLaura Nao // SPDX-License-Identifier: GPL-2.0-only
2*d78485d6SLaura Nao /*
3*d78485d6SLaura Nao  * Copyright (c) 2025 MediaTek Inc.
4*d78485d6SLaura Nao  *                    Guangjie Song <guangjie.song@mediatek.com>
5*d78485d6SLaura Nao  * Copyright (c) 2025 Collabora Ltd.
6*d78485d6SLaura Nao  *                    Laura Nao <laura.nao@collabora.com>
7*d78485d6SLaura Nao  */
8*d78485d6SLaura Nao #include <dt-bindings/clock/mediatek,mt8196-clock.h>
9*d78485d6SLaura Nao 
10*d78485d6SLaura Nao #include <linux/clk.h>
11*d78485d6SLaura Nao #include <linux/module.h>
12*d78485d6SLaura Nao #include <linux/of.h>
13*d78485d6SLaura Nao #include <linux/of_address.h>
14*d78485d6SLaura Nao #include <linux/of_device.h>
15*d78485d6SLaura Nao #include <linux/platform_device.h>
16*d78485d6SLaura Nao 
17*d78485d6SLaura Nao #include "clk-mtk.h"
18*d78485d6SLaura Nao #include "clk-pll.h"
19*d78485d6SLaura Nao 
20*d78485d6SLaura Nao /* APMIXEDSYS PLL control register offsets */
21*d78485d6SLaura Nao #define MAINPLL_CON0	0x250
22*d78485d6SLaura Nao #define MAINPLL_CON1	0x254
23*d78485d6SLaura Nao #define UNIVPLL_CON0	0x264
24*d78485d6SLaura Nao #define UNIVPLL_CON1	0x268
25*d78485d6SLaura Nao #define MSDCPLL_CON0	0x278
26*d78485d6SLaura Nao #define MSDCPLL_CON1	0x27c
27*d78485d6SLaura Nao #define ADSPPLL_CON0	0x28c
28*d78485d6SLaura Nao #define ADSPPLL_CON1	0x290
29*d78485d6SLaura Nao #define EMIPLL_CON0	0x2a0
30*d78485d6SLaura Nao #define EMIPLL_CON1	0x2a4
31*d78485d6SLaura Nao #define EMIPLL2_CON0	0x2b4
32*d78485d6SLaura Nao #define EMIPLL2_CON1	0x2b8
33*d78485d6SLaura Nao #define NET1PLL_CON0	0x2c8
34*d78485d6SLaura Nao #define NET1PLL_CON1	0x2cc
35*d78485d6SLaura Nao #define SGMIIPLL_CON0	0x2dc
36*d78485d6SLaura Nao #define SGMIIPLL_CON1	0x2e0
37*d78485d6SLaura Nao 
38*d78485d6SLaura Nao /* APMIXEDSYS_GP2 PLL control register offsets*/
39*d78485d6SLaura Nao #define MAINPLL2_CON0	0x250
40*d78485d6SLaura Nao #define MAINPLL2_CON1	0x254
41*d78485d6SLaura Nao #define UNIVPLL2_CON0	0x264
42*d78485d6SLaura Nao #define UNIVPLL2_CON1	0x268
43*d78485d6SLaura Nao #define MMPLL2_CON0	0x278
44*d78485d6SLaura Nao #define MMPLL2_CON1	0x27c
45*d78485d6SLaura Nao #define IMGPLL_CON0	0x28c
46*d78485d6SLaura Nao #define IMGPLL_CON1	0x290
47*d78485d6SLaura Nao #define TVDPLL1_CON0	0x2a0
48*d78485d6SLaura Nao #define TVDPLL1_CON1	0x2a4
49*d78485d6SLaura Nao #define TVDPLL2_CON0	0x2b4
50*d78485d6SLaura Nao #define TVDPLL2_CON1	0x2b8
51*d78485d6SLaura Nao #define TVDPLL3_CON0	0x2c8
52*d78485d6SLaura Nao #define TVDPLL3_CON1	0x2cc
53*d78485d6SLaura Nao 
54*d78485d6SLaura Nao #define PLLEN_ALL	0x080
55*d78485d6SLaura Nao #define PLLEN_ALL_SET	0x084
56*d78485d6SLaura Nao #define PLLEN_ALL_CLR	0x088
57*d78485d6SLaura Nao 
58*d78485d6SLaura Nao #define FENC_STATUS_CON0	0x03c
59*d78485d6SLaura Nao 
60*d78485d6SLaura Nao #define MT8196_PLL_FMAX		(3800UL * MHZ)
61*d78485d6SLaura Nao #define MT8196_PLL_FMIN		(1500UL * MHZ)
62*d78485d6SLaura Nao #define MT8196_INTEGER_BITS	8
63*d78485d6SLaura Nao 
64*d78485d6SLaura Nao #define PLL_FENC(_id, _name, _reg, _fenc_sta_ofs, _fenc_sta_bit,\
65*d78485d6SLaura Nao 			_flags, _pd_reg, _pd_shift,		\
66*d78485d6SLaura Nao 			_pcw_reg, _pcw_shift, _pcwbits,		\
67*d78485d6SLaura Nao 			_pll_en_bit) {				\
68*d78485d6SLaura Nao 		.id = _id,					\
69*d78485d6SLaura Nao 		.name = _name,					\
70*d78485d6SLaura Nao 		.reg = _reg,					\
71*d78485d6SLaura Nao 		.fenc_sta_ofs = _fenc_sta_ofs,			\
72*d78485d6SLaura Nao 		.fenc_sta_bit = _fenc_sta_bit,			\
73*d78485d6SLaura Nao 		.flags = _flags,				\
74*d78485d6SLaura Nao 		.fmax = MT8196_PLL_FMAX,			\
75*d78485d6SLaura Nao 		.fmin = MT8196_PLL_FMIN,			\
76*d78485d6SLaura Nao 		.pd_reg = _pd_reg,				\
77*d78485d6SLaura Nao 		.pd_shift = _pd_shift,				\
78*d78485d6SLaura Nao 		.pcw_reg = _pcw_reg,				\
79*d78485d6SLaura Nao 		.pcw_shift = _pcw_shift,			\
80*d78485d6SLaura Nao 		.pcwbits = _pcwbits,				\
81*d78485d6SLaura Nao 		.pcwibits = MT8196_INTEGER_BITS,		\
82*d78485d6SLaura Nao 		.en_reg = PLLEN_ALL,				\
83*d78485d6SLaura Nao 		.en_set_reg = PLLEN_ALL_SET,			\
84*d78485d6SLaura Nao 		.en_clr_reg = PLLEN_ALL_CLR,			\
85*d78485d6SLaura Nao 		.pll_en_bit = _pll_en_bit,			\
86*d78485d6SLaura Nao 		.ops = &mtk_pll_fenc_clr_set_ops,		\
87*d78485d6SLaura Nao }
88*d78485d6SLaura Nao 
89*d78485d6SLaura Nao struct mtk_pll_desc {
90*d78485d6SLaura Nao 	const struct mtk_pll_data *clks;
91*d78485d6SLaura Nao 	size_t num_clks;
92*d78485d6SLaura Nao };
93*d78485d6SLaura Nao 
94*d78485d6SLaura Nao static const struct mtk_pll_data apmixed_plls[] = {
95*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED_MAINPLL, "mainpll", MAINPLL_CON0, FENC_STATUS_CON0,
96*d78485d6SLaura Nao 		 7, PLL_AO, MAINPLL_CON1, 24, MAINPLL_CON1, 0, 22, 0),
97*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED_UNIVPLL, "univpll", UNIVPLL_CON0, FENC_STATUS_CON0,
98*d78485d6SLaura Nao 		 6, 0, UNIVPLL_CON1, 24, UNIVPLL_CON1, 0, 22, 1),
99*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED_MSDCPLL, "msdcpll", MSDCPLL_CON0, FENC_STATUS_CON0,
100*d78485d6SLaura Nao 		 5, 0, MSDCPLL_CON1, 24, MSDCPLL_CON1, 0, 22, 2),
101*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED_ADSPPLL, "adsppll", ADSPPLL_CON0, FENC_STATUS_CON0,
102*d78485d6SLaura Nao 		 4, 0, ADSPPLL_CON1, 24, ADSPPLL_CON1, 0, 22, 3),
103*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED_EMIPLL, "emipll", EMIPLL_CON0, FENC_STATUS_CON0, 3,
104*d78485d6SLaura Nao 		 PLL_AO, EMIPLL_CON1, 24, EMIPLL_CON1, 0, 22, 4),
105*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED_EMIPLL2, "emipll2", EMIPLL2_CON0, FENC_STATUS_CON0,
106*d78485d6SLaura Nao 		 2, PLL_AO, EMIPLL2_CON1, 24, EMIPLL2_CON1, 0, 22, 5),
107*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED_NET1PLL, "net1pll", NET1PLL_CON0, FENC_STATUS_CON0,
108*d78485d6SLaura Nao 		 1, 0, NET1PLL_CON1, 24, NET1PLL_CON1, 0, 22, 6),
109*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED_SGMIIPLL, "sgmiipll", SGMIIPLL_CON0, FENC_STATUS_CON0,
110*d78485d6SLaura Nao 		 0, 0, SGMIIPLL_CON1, 24, SGMIIPLL_CON1, 0, 22, 7),
111*d78485d6SLaura Nao };
112*d78485d6SLaura Nao 
113*d78485d6SLaura Nao static const struct mtk_pll_desc apmixed_desc = {
114*d78485d6SLaura Nao 	.clks = apmixed_plls,
115*d78485d6SLaura Nao 	.num_clks = ARRAY_SIZE(apmixed_plls),
116*d78485d6SLaura Nao };
117*d78485d6SLaura Nao 
118*d78485d6SLaura Nao static const struct mtk_pll_data apmixed2_plls[] = {
119*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED2_MAINPLL2, "mainpll2", MAINPLL2_CON0, FENC_STATUS_CON0,
120*d78485d6SLaura Nao 		 6, 0, MAINPLL2_CON1, 24, MAINPLL2_CON1, 0, 22, 0),
121*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED2_UNIVPLL2, "univpll2", UNIVPLL2_CON0, FENC_STATUS_CON0,
122*d78485d6SLaura Nao 		 5, 0, UNIVPLL2_CON1, 24, UNIVPLL2_CON1, 0, 22, 1),
123*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED2_MMPLL2, "mmpll2", MMPLL2_CON0, FENC_STATUS_CON0,
124*d78485d6SLaura Nao 		 4, 0, MMPLL2_CON1, 24, MMPLL2_CON1, 0, 22, 2),
125*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED2_IMGPLL, "imgpll", IMGPLL_CON0, FENC_STATUS_CON0,
126*d78485d6SLaura Nao 		 3, 0, IMGPLL_CON1, 24, IMGPLL_CON1, 0, 22, 3),
127*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED2_TVDPLL1, "tvdpll1", TVDPLL1_CON0, FENC_STATUS_CON0,
128*d78485d6SLaura Nao 		 2, 0, TVDPLL1_CON1, 24, TVDPLL1_CON1, 0, 22, 4),
129*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED2_TVDPLL2, "tvdpll2", TVDPLL2_CON0, FENC_STATUS_CON0,
130*d78485d6SLaura Nao 		 1, 0, TVDPLL2_CON1, 24, TVDPLL2_CON1, 0, 22, 5),
131*d78485d6SLaura Nao 	PLL_FENC(CLK_APMIXED2_TVDPLL3, "tvdpll3", TVDPLL3_CON0, FENC_STATUS_CON0,
132*d78485d6SLaura Nao 		 0, 0, TVDPLL3_CON1, 24, TVDPLL3_CON1, 0, 22, 6),
133*d78485d6SLaura Nao };
134*d78485d6SLaura Nao 
135*d78485d6SLaura Nao static const struct mtk_pll_desc apmixed2_desc = {
136*d78485d6SLaura Nao 	.clks = apmixed2_plls,
137*d78485d6SLaura Nao 	.num_clks = ARRAY_SIZE(apmixed2_plls),
138*d78485d6SLaura Nao };
139*d78485d6SLaura Nao 
clk_mt8196_apmixed_probe(struct platform_device * pdev)140*d78485d6SLaura Nao static int clk_mt8196_apmixed_probe(struct platform_device *pdev)
141*d78485d6SLaura Nao {
142*d78485d6SLaura Nao 	struct clk_hw_onecell_data *clk_data;
143*d78485d6SLaura Nao 	struct device_node *node = pdev->dev.of_node;
144*d78485d6SLaura Nao 	const struct mtk_pll_desc *mcd;
145*d78485d6SLaura Nao 	int r;
146*d78485d6SLaura Nao 
147*d78485d6SLaura Nao 	mcd = device_get_match_data(&pdev->dev);
148*d78485d6SLaura Nao 	if (!mcd)
149*d78485d6SLaura Nao 		return -EINVAL;
150*d78485d6SLaura Nao 
151*d78485d6SLaura Nao 	clk_data = mtk_alloc_clk_data(mcd->num_clks);
152*d78485d6SLaura Nao 	if (!clk_data)
153*d78485d6SLaura Nao 		return -ENOMEM;
154*d78485d6SLaura Nao 
155*d78485d6SLaura Nao 	r = mtk_clk_register_plls(node, mcd->clks, mcd->num_clks, clk_data);
156*d78485d6SLaura Nao 	if (r)
157*d78485d6SLaura Nao 		goto free_apmixed_data;
158*d78485d6SLaura Nao 
159*d78485d6SLaura Nao 	r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
160*d78485d6SLaura Nao 	if (r)
161*d78485d6SLaura Nao 		goto unregister_plls;
162*d78485d6SLaura Nao 
163*d78485d6SLaura Nao 	platform_set_drvdata(pdev, clk_data);
164*d78485d6SLaura Nao 
165*d78485d6SLaura Nao 	return r;
166*d78485d6SLaura Nao 
167*d78485d6SLaura Nao unregister_plls:
168*d78485d6SLaura Nao 	mtk_clk_unregister_plls(mcd->clks, mcd->num_clks, clk_data);
169*d78485d6SLaura Nao free_apmixed_data:
170*d78485d6SLaura Nao 	mtk_free_clk_data(clk_data);
171*d78485d6SLaura Nao 	return r;
172*d78485d6SLaura Nao }
173*d78485d6SLaura Nao 
clk_mt8196_apmixed_remove(struct platform_device * pdev)174*d78485d6SLaura Nao static void clk_mt8196_apmixed_remove(struct platform_device *pdev)
175*d78485d6SLaura Nao {
176*d78485d6SLaura Nao 	const struct mtk_pll_desc *mcd = device_get_match_data(&pdev->dev);
177*d78485d6SLaura Nao 	struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
178*d78485d6SLaura Nao 	struct device_node *node = pdev->dev.of_node;
179*d78485d6SLaura Nao 
180*d78485d6SLaura Nao 	of_clk_del_provider(node);
181*d78485d6SLaura Nao 	mtk_clk_unregister_plls(mcd->clks, mcd->num_clks, clk_data);
182*d78485d6SLaura Nao 	mtk_free_clk_data(clk_data);
183*d78485d6SLaura Nao }
184*d78485d6SLaura Nao 
185*d78485d6SLaura Nao static const struct of_device_id of_match_clk_mt8196_apmixed[] = {
186*d78485d6SLaura Nao 	{ .compatible = "mediatek,mt8196-apmixedsys", .data = &apmixed_desc },
187*d78485d6SLaura Nao 	{ .compatible = "mediatek,mt8196-apmixedsys-gp2",
188*d78485d6SLaura Nao 	  .data = &apmixed2_desc },
189*d78485d6SLaura Nao 	{ /* sentinel */ }
190*d78485d6SLaura Nao };
191*d78485d6SLaura Nao MODULE_DEVICE_TABLE(of, of_match_clk_mt8196_apmixed);
192*d78485d6SLaura Nao 
193*d78485d6SLaura Nao static struct platform_driver clk_mt8196_apmixed_drv = {
194*d78485d6SLaura Nao 	.probe = clk_mt8196_apmixed_probe,
195*d78485d6SLaura Nao 	.remove = clk_mt8196_apmixed_remove,
196*d78485d6SLaura Nao 	.driver = {
197*d78485d6SLaura Nao 		.name = "clk-mt8196-apmixed",
198*d78485d6SLaura Nao 		.of_match_table = of_match_clk_mt8196_apmixed,
199*d78485d6SLaura Nao 	},
200*d78485d6SLaura Nao };
201*d78485d6SLaura Nao module_platform_driver(clk_mt8196_apmixed_drv);
202*d78485d6SLaura Nao 
203*d78485d6SLaura Nao MODULE_DESCRIPTION("MediaTek MT8196 apmixedsys clocks driver");
204*d78485d6SLaura Nao MODULE_LICENSE("GPL");
205