xref: /linux/drivers/clk/mediatek/clk-mt8188-vdo1.c (revision 3a39d672e7f48b8d6b91a09afa4b55352773b4b5)
1cfa4609fSGarmin.Chang // SPDX-License-Identifier: GPL-2.0-only
2cfa4609fSGarmin.Chang /*
3cfa4609fSGarmin.Chang  * Copyright (c) 2022 MediaTek Inc.
4cfa4609fSGarmin.Chang  * Author: Garmin Chang <garmin.chang@mediatek.com>
5cfa4609fSGarmin.Chang  */
6cfa4609fSGarmin.Chang 
7cfa4609fSGarmin.Chang #include <linux/clk-provider.h>
8e0e3aca9SStephen Boyd #include <linux/mod_devicetable.h>
9cfa4609fSGarmin.Chang #include <linux/platform_device.h>
10cfa4609fSGarmin.Chang 
11e0e3aca9SStephen Boyd #include <dt-bindings/clock/mediatek,mt8188-clk.h>
12e0e3aca9SStephen Boyd 
13cfa4609fSGarmin.Chang #include "clk-gate.h"
14cfa4609fSGarmin.Chang #include "clk-mtk.h"
15cfa4609fSGarmin.Chang 
16cfa4609fSGarmin.Chang static const struct mtk_gate_regs vdo1_0_cg_regs = {
17cfa4609fSGarmin.Chang 	.set_ofs = 0x104,
18cfa4609fSGarmin.Chang 	.clr_ofs = 0x108,
19cfa4609fSGarmin.Chang 	.sta_ofs = 0x100,
20cfa4609fSGarmin.Chang };
21cfa4609fSGarmin.Chang 
22cfa4609fSGarmin.Chang static const struct mtk_gate_regs vdo1_1_cg_regs = {
23cfa4609fSGarmin.Chang 	.set_ofs = 0x114,
24cfa4609fSGarmin.Chang 	.clr_ofs = 0x118,
25cfa4609fSGarmin.Chang 	.sta_ofs = 0x110,
26cfa4609fSGarmin.Chang };
27cfa4609fSGarmin.Chang 
28cfa4609fSGarmin.Chang static const struct mtk_gate_regs vdo1_2_cg_regs = {
29cfa4609fSGarmin.Chang 	.set_ofs = 0x124,
30cfa4609fSGarmin.Chang 	.clr_ofs = 0x128,
31cfa4609fSGarmin.Chang 	.sta_ofs = 0x120,
32cfa4609fSGarmin.Chang };
33cfa4609fSGarmin.Chang 
34cfa4609fSGarmin.Chang static const struct mtk_gate_regs vdo1_3_cg_regs = {
35cfa4609fSGarmin.Chang 	.set_ofs = 0x134,
36cfa4609fSGarmin.Chang 	.clr_ofs = 0x138,
37cfa4609fSGarmin.Chang 	.sta_ofs = 0x130,
38cfa4609fSGarmin.Chang };
39cfa4609fSGarmin.Chang 
40cfa4609fSGarmin.Chang static const struct mtk_gate_regs vdo1_4_cg_regs = {
41cfa4609fSGarmin.Chang 	.set_ofs = 0x144,
42cfa4609fSGarmin.Chang 	.clr_ofs = 0x148,
43cfa4609fSGarmin.Chang 	.sta_ofs = 0x140,
44cfa4609fSGarmin.Chang };
45cfa4609fSGarmin.Chang 
46cfa4609fSGarmin.Chang #define GATE_VDO1_0(_id, _name, _parent, _shift)			\
47cfa4609fSGarmin.Chang 	GATE_MTK(_id, _name, _parent, &vdo1_0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
48cfa4609fSGarmin.Chang 
49cfa4609fSGarmin.Chang #define GATE_VDO1_1(_id, _name, _parent, _shift)			\
50cfa4609fSGarmin.Chang 	GATE_MTK(_id, _name, _parent, &vdo1_1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
51cfa4609fSGarmin.Chang 
52cfa4609fSGarmin.Chang #define GATE_VDO1_2(_id, _name, _parent, _shift)			\
53cfa4609fSGarmin.Chang 	GATE_MTK(_id, _name, _parent, &vdo1_2_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
54cfa4609fSGarmin.Chang 
55cfa4609fSGarmin.Chang #define GATE_VDO1_3(_id, _name, _parent, _shift)			\
56cfa4609fSGarmin.Chang 	GATE_MTK(_id, _name, _parent, &vdo1_3_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
57cfa4609fSGarmin.Chang 
58cfa4609fSGarmin.Chang #define GATE_VDO1_3_FLAGS(_id, _name, _parent, _shift, _flags)		\
59cfa4609fSGarmin.Chang 	GATE_MTK_FLAGS(_id, _name, _parent, &vdo1_3_cg_regs, _shift,	\
60cfa4609fSGarmin.Chang 		       &mtk_clk_gate_ops_setclr, _flags)
61cfa4609fSGarmin.Chang 
62cfa4609fSGarmin.Chang #define GATE_VDO1_4(_id, _name, _parent, _shift)			\
63cfa4609fSGarmin.Chang 	GATE_MTK(_id, _name, _parent, &vdo1_4_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
64cfa4609fSGarmin.Chang 
65cfa4609fSGarmin.Chang static const struct mtk_gate vdo1_clks[] = {
66cfa4609fSGarmin.Chang 	/* VDO1_0 */
67cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_SMI_LARB2, "vdo1_smi_larb2", "top_vpp", 0),
68cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_SMI_LARB3, "vdo1_smi_larb3", "top_vpp", 1),
69cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_GALS, "vdo1_gals", "top_vpp", 2),
70cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_FAKE_ENG0, "vdo1_fake_eng0", "top_vpp", 3),
71cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_FAKE_ENG1, "vdo1_fake_eng1", "top_vpp", 4),
72cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_MDP_RDMA0, "vdo1_mdp_rdma0", "top_vpp", 5),
73cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_MDP_RDMA1, "vdo1_mdp_rdma1", "top_vpp", 6),
74cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_MDP_RDMA2, "vdo1_mdp_rdma2", "top_vpp", 7),
75cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_MDP_RDMA3, "vdo1_mdp_rdma3", "top_vpp", 8),
76cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_VPP_MERGE0, "vdo1_vpp_merge0", "top_vpp", 9),
77cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_VPP_MERGE1, "vdo1_vpp_merge1", "top_vpp", 10),
78cfa4609fSGarmin.Chang 	GATE_VDO1_0(CLK_VDO1_VPP_MERGE2, "vdo1_vpp_merge2", "top_vpp", 11),
79cfa4609fSGarmin.Chang 	/* VDO1_1 */
80cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_VPP_MERGE3, "vdo1_vpp_merge3", "top_vpp", 0),
81cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_VPP_MERGE4, "vdo1_vpp_merge4", "top_vpp", 1),
82cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_VPP2_TO_VDO1_DL_ASYNC, "vdo1_vpp2_to_vdo1_dl_async", "top_vpp", 2),
83cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_VPP3_TO_VDO1_DL_ASYNC, "vdo1_vpp3_to_vdo1_dl_async", "top_vpp", 3),
84cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_DISP_MUTEX, "vdo1_disp_mutex", "top_vpp", 4),
85cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_MDP_RDMA4, "vdo1_mdp_rdma4", "top_vpp", 5),
86cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_MDP_RDMA5, "vdo1_mdp_rdma5", "top_vpp", 6),
87cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_MDP_RDMA6, "vdo1_mdp_rdma6", "top_vpp", 7),
88cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_MDP_RDMA7, "vdo1_mdp_rdma7", "top_vpp", 8),
89cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_DP_INTF0_MMCK, "vdo1_dp_intf0_mmck", "top_vpp", 9),
90cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_DPI0_MM, "vdo1_dpi0_mm_ck", "top_vpp", 10),
91cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_DPI1_MM, "vdo1_dpi1_mm_ck", "top_vpp", 11),
92cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_MERGE0_DL_ASYNC, "vdo1_merge0_dl_async", "top_vpp", 13),
93cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_MERGE1_DL_ASYNC, "vdo1_merge1_dl_async", "top_vpp", 14),
94cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_MERGE2_DL_ASYNC, "vdo1_merge2_dl_async", "top_vpp", 15),
95cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_MERGE3_DL_ASYNC, "vdo1_merge3_dl_async", "top_vpp", 16),
96cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_MERGE4_DL_ASYNC, "vdo1_merge4_dl_async", "top_vpp", 17),
97cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_DSC_VDO1_DL_ASYNC, "vdo1_dsc_vdo1_dl_async", "top_vpp", 18),
98cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_MERGE_VDO1_DL_ASYNC, "vdo1_merge_vdo1_dl_async", "top_vpp", 19),
99cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_PADDING0, "vdo1_padding0", "top_vpp", 20),
100cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_PADDING1, "vdo1_padding1", "top_vpp", 21),
101cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_PADDING2, "vdo1_padding2", "top_vpp", 22),
102cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_PADDING3, "vdo1_padding3", "top_vpp", 23),
103cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_PADDING4, "vdo1_padding4", "top_vpp", 24),
104cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_PADDING5, "vdo1_padding5", "top_vpp", 25),
105cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_PADDING6, "vdo1_padding6", "top_vpp", 26),
106cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_PADDING7, "vdo1_padding7", "top_vpp", 27),
107cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_DISP_RSZ0, "vdo1_disp_rsz0", "top_vpp", 28),
108cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_DISP_RSZ1, "vdo1_disp_rsz1", "top_vpp", 29),
109cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_DISP_RSZ2, "vdo1_disp_rsz2", "top_vpp", 30),
110cfa4609fSGarmin.Chang 	GATE_VDO1_1(CLK_VDO1_DISP_RSZ3, "vdo1_disp_rsz3", "top_vpp", 31),
111cfa4609fSGarmin.Chang 	/* VDO1_2 */
112cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_HDR_VDO_FE0, "vdo1_hdr_vdo_fe0", "top_vpp", 0),
113cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_HDR_GFX_FE0, "vdo1_hdr_gfx_fe0", "top_vpp", 1),
114cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_HDR_VDO_BE, "vdo1_hdr_vdo_be", "top_vpp", 2),
115cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_HDR_VDO_FE1, "vdo1_hdr_vdo_fe1", "top_vpp", 16),
116cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_HDR_GFX_FE1, "vdo1_hdr_gfx_fe1", "top_vpp", 17),
117cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_DISP_MIXER, "vdo1_disp_mixer", "top_vpp", 18),
118cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_HDR_VDO_FE0_DL_ASYNC, "vdo1_hdr_vdo_fe0_dl_async", "top_vpp", 19),
119cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_HDR_VDO_FE1_DL_ASYNC, "vdo1_hdr_vdo_fe1_dl_async", "top_vpp", 20),
120cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_HDR_GFX_FE0_DL_ASYNC, "vdo1_hdr_gfx_fe0_dl_async", "top_vpp", 21),
121cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_HDR_GFX_FE1_DL_ASYNC, "vdo1_hdr_gfx_fe1_dl_async", "top_vpp", 22),
122cfa4609fSGarmin.Chang 	GATE_VDO1_2(CLK_VDO1_HDR_VDO_BE_DL_ASYNC, "vdo1_hdr_vdo_be_dl_async", "top_vpp", 23),
123cfa4609fSGarmin.Chang 	/* VDO1_3 */
124cfa4609fSGarmin.Chang 	GATE_VDO1_3(CLK_VDO1_DPI0, "vdo1_dpi0_ck", "top_vpp", 0),
125cfa4609fSGarmin.Chang 	GATE_VDO1_3(CLK_VDO1_DISP_MONITOR_DPI0, "vdo1_disp_monitor_dpi0_ck", "top_vpp", 1),
126cfa4609fSGarmin.Chang 	GATE_VDO1_3(CLK_VDO1_DPI1, "vdo1_dpi1_ck", "top_vpp", 8),
127cfa4609fSGarmin.Chang 	GATE_VDO1_3(CLK_VDO1_DISP_MONITOR_DPI1, "vdo1_disp_monitor_dpi1_ck", "top_vpp", 9),
128cfa4609fSGarmin.Chang 	GATE_VDO1_3_FLAGS(CLK_VDO1_DPINTF, "vdo1_dpintf", "top_dp", 16, CLK_SET_RATE_PARENT),
129cfa4609fSGarmin.Chang 	GATE_VDO1_3(CLK_VDO1_DISP_MONITOR_DPINTF, "vdo1_disp_monitor_dpintf_ck", "top_vpp", 17),
130cfa4609fSGarmin.Chang 	/* VDO1_4 */
131cfa4609fSGarmin.Chang 	GATE_VDO1_4(CLK_VDO1_26M_SLOW, "vdo1_26m_slow_ck", "clk26m", 8),
132cfa4609fSGarmin.Chang };
133cfa4609fSGarmin.Chang 
134cfa4609fSGarmin.Chang static const struct mtk_clk_desc vdo1_desc = {
135cfa4609fSGarmin.Chang 	.clks = vdo1_clks,
136cfa4609fSGarmin.Chang 	.num_clks = ARRAY_SIZE(vdo1_clks),
137cfa4609fSGarmin.Chang };
138cfa4609fSGarmin.Chang 
139cfa4609fSGarmin.Chang static const struct platform_device_id clk_mt8188_vdo1_id_table[] = {
140cfa4609fSGarmin.Chang 	{ .name = "clk-mt8188-vdo1", .driver_data = (kernel_ulong_t)&vdo1_desc },
141cfa4609fSGarmin.Chang 	{ /* sentinel */ }
142cfa4609fSGarmin.Chang };
143cfa4609fSGarmin.Chang MODULE_DEVICE_TABLE(platform, clk_mt8188_vdo1_id_table);
144cfa4609fSGarmin.Chang 
145cfa4609fSGarmin.Chang static struct platform_driver clk_mt8188_vdo1_drv = {
146cfa4609fSGarmin.Chang 	.probe = mtk_clk_pdev_probe,
147*f00b45dbSUwe Kleine-König 	.remove = mtk_clk_pdev_remove,
148cfa4609fSGarmin.Chang 	.driver = {
149cfa4609fSGarmin.Chang 		.name = "clk-mt8188-vdo1",
150cfa4609fSGarmin.Chang 	},
151cfa4609fSGarmin.Chang 	.id_table = clk_mt8188_vdo1_id_table,
152cfa4609fSGarmin.Chang };
153cfa4609fSGarmin.Chang module_platform_driver(clk_mt8188_vdo1_drv);
154f5100c41SAngeloGioacchino Del Regno 
155f5100c41SAngeloGioacchino Del Regno MODULE_DESCRIPTION("MediaTek MT8188 Video Output 1 clocks driver");
156cfa4609fSGarmin.Chang MODULE_LICENSE("GPL");
157