143c04ed7SYassine Oudjana // SPDX-License-Identifier: GPL-2.0 243c04ed7SYassine Oudjana /* 343c04ed7SYassine Oudjana * Copyright (c) 2022 Yassine Oudjana <y.oudjana@protonmail.com> 443c04ed7SYassine Oudjana */ 543c04ed7SYassine Oudjana 643c04ed7SYassine Oudjana #include <linux/clk-provider.h> 743c04ed7SYassine Oudjana #include <linux/platform_device.h> 843c04ed7SYassine Oudjana 943c04ed7SYassine Oudjana #include "clk-mtk.h" 1043c04ed7SYassine Oudjana #include "clk-pll.h" 1143c04ed7SYassine Oudjana 1243c04ed7SYassine Oudjana #include <dt-bindings/clock/mediatek,mt6735-apmixedsys.h> 1343c04ed7SYassine Oudjana 1443c04ed7SYassine Oudjana #define AP_PLL_CON_5 0x014 1543c04ed7SYassine Oudjana #define ARMPLL_CON0 0x200 1643c04ed7SYassine Oudjana #define ARMPLL_CON1 0x204 1743c04ed7SYassine Oudjana #define ARMPLL_PWR_CON0 0x20c 1843c04ed7SYassine Oudjana #define MAINPLL_CON0 0x210 1943c04ed7SYassine Oudjana #define MAINPLL_CON1 0x214 2043c04ed7SYassine Oudjana #define MAINPLL_PWR_CON0 0x21c 2143c04ed7SYassine Oudjana #define UNIVPLL_CON0 0x220 2243c04ed7SYassine Oudjana #define UNIVPLL_CON1 0x224 2343c04ed7SYassine Oudjana #define UNIVPLL_PWR_CON0 0x22c 2443c04ed7SYassine Oudjana #define MMPLL_CON0 0x230 2543c04ed7SYassine Oudjana #define MMPLL_CON1 0x234 2643c04ed7SYassine Oudjana #define MMPLL_PWR_CON0 0x23c 2743c04ed7SYassine Oudjana #define MSDCPLL_CON0 0x240 2843c04ed7SYassine Oudjana #define MSDCPLL_CON1 0x244 2943c04ed7SYassine Oudjana #define MSDCPLL_PWR_CON0 0x24c 3043c04ed7SYassine Oudjana #define VENCPLL_CON0 0x250 3143c04ed7SYassine Oudjana #define VENCPLL_CON1 0x254 3243c04ed7SYassine Oudjana #define VENCPLL_PWR_CON0 0x25c 3343c04ed7SYassine Oudjana #define TVDPLL_CON0 0x260 3443c04ed7SYassine Oudjana #define TVDPLL_CON1 0x264 3543c04ed7SYassine Oudjana #define TVDPLL_PWR_CON0 0x26c 3643c04ed7SYassine Oudjana #define APLL1_CON0 0x270 3743c04ed7SYassine Oudjana #define APLL1_CON1 0x274 3843c04ed7SYassine Oudjana #define APLL1_CON2 0x278 3943c04ed7SYassine Oudjana #define APLL1_PWR_CON0 0x280 4043c04ed7SYassine Oudjana #define APLL2_CON0 0x284 4143c04ed7SYassine Oudjana #define APLL2_CON1 0x288 4243c04ed7SYassine Oudjana #define APLL2_CON2 0x28c 4343c04ed7SYassine Oudjana #define APLL2_PWR_CON0 0x294 4443c04ed7SYassine Oudjana 4543c04ed7SYassine Oudjana #define CON0_RST_BAR BIT(24) 4643c04ed7SYassine Oudjana 4743c04ed7SYassine Oudjana #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _rst_bar_mask, \ 4843c04ed7SYassine Oudjana _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg, \ 4943c04ed7SYassine Oudjana _tuner_en_bit, _pcw_reg, _pcwbits, _flags) { \ 5043c04ed7SYassine Oudjana .id = _id, \ 5143c04ed7SYassine Oudjana .name = _name, \ 5243c04ed7SYassine Oudjana .parent_name = "clk26m", \ 5343c04ed7SYassine Oudjana .reg = _reg, \ 5443c04ed7SYassine Oudjana .pwr_reg = _pwr_reg, \ 5543c04ed7SYassine Oudjana .en_mask = _en_mask, \ 5643c04ed7SYassine Oudjana .rst_bar_mask = _rst_bar_mask, \ 5743c04ed7SYassine Oudjana .pd_reg = _pd_reg, \ 5843c04ed7SYassine Oudjana .pd_shift = _pd_shift, \ 5943c04ed7SYassine Oudjana .tuner_reg = _tuner_reg, \ 6043c04ed7SYassine Oudjana .tuner_en_reg = _tuner_en_reg, \ 6143c04ed7SYassine Oudjana .tuner_en_bit = _tuner_en_bit, \ 6243c04ed7SYassine Oudjana .pcw_reg = _pcw_reg, \ 6343c04ed7SYassine Oudjana .pcw_chg_reg = _pcw_reg, \ 6443c04ed7SYassine Oudjana .pcwbits = _pcwbits, \ 6543c04ed7SYassine Oudjana .flags = _flags, \ 6643c04ed7SYassine Oudjana } 6743c04ed7SYassine Oudjana 6843c04ed7SYassine Oudjana static const struct mtk_pll_data apmixedsys_plls[] = { 6943c04ed7SYassine Oudjana PLL(CLK_APMIXED_ARMPLL, "armpll", ARMPLL_CON0, ARMPLL_PWR_CON0, 0x00000001, 0, ARMPLL_CON1, 24, 0, 0, 0, ARMPLL_CON1, 21, PLL_AO), 7043c04ed7SYassine Oudjana PLL(CLK_APMIXED_MAINPLL, "mainpll", MAINPLL_CON0, MAINPLL_PWR_CON0, 0xf0000101, CON0_RST_BAR, MAINPLL_CON1, 24, 0, 0, 0, MAINPLL_CON1, 21, HAVE_RST_BAR), 7143c04ed7SYassine Oudjana PLL(CLK_APMIXED_UNIVPLL, "univpll", UNIVPLL_CON0, UNIVPLL_PWR_CON0, 0xfc000001, CON0_RST_BAR, UNIVPLL_CON1, 24, 0, 0, 0, UNIVPLL_CON1, 21, HAVE_RST_BAR), 7243c04ed7SYassine Oudjana PLL(CLK_APMIXED_MMPLL, "mmpll", MMPLL_CON0, MMPLL_PWR_CON0, 0x00000001, 0, MMPLL_CON1, 24, 0, 0, 0, MMPLL_CON1, 21, 0), 7343c04ed7SYassine Oudjana PLL(CLK_APMIXED_MSDCPLL, "msdcpll", MSDCPLL_CON0, MSDCPLL_PWR_CON0, 0x00000001, 0, MSDCPLL_CON1, 24, 0, 0, 0, MSDCPLL_CON1, 21, 0), 7443c04ed7SYassine Oudjana PLL(CLK_APMIXED_VENCPLL, "vencpll", VENCPLL_CON0, VENCPLL_PWR_CON0, 0x00000001, CON0_RST_BAR, VENCPLL_CON1, 24, 0, 0, 0, VENCPLL_CON1, 21, HAVE_RST_BAR), 7543c04ed7SYassine Oudjana PLL(CLK_APMIXED_TVDPLL, "tvdpll", TVDPLL_CON0, TVDPLL_PWR_CON0, 0x00000001, 0, TVDPLL_CON1, 24, 0, 0, 0, TVDPLL_CON1, 21, 0), 7643c04ed7SYassine Oudjana PLL(CLK_APMIXED_APLL1, "apll1", APLL1_CON0, APLL1_PWR_CON0, 0x00000001, 0, APLL1_CON0, 4, APLL1_CON2, AP_PLL_CON_5, 0, APLL1_CON1, 31, 0), 7743c04ed7SYassine Oudjana PLL(CLK_APMIXED_APLL2, "apll2", APLL2_CON0, APLL2_PWR_CON0, 0x00000001, 0, APLL2_CON0, 4, APLL2_CON2, AP_PLL_CON_5, 1, APLL2_CON1, 31, 0) 7843c04ed7SYassine Oudjana }; 7943c04ed7SYassine Oudjana 8043c04ed7SYassine Oudjana static int clk_mt6735_apmixed_probe(struct platform_device *pdev) 8143c04ed7SYassine Oudjana { 8243c04ed7SYassine Oudjana void __iomem *base; 8343c04ed7SYassine Oudjana struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 8443c04ed7SYassine Oudjana struct clk_hw_onecell_data *clk_data; 8543c04ed7SYassine Oudjana int ret; 8643c04ed7SYassine Oudjana 8743c04ed7SYassine Oudjana base = devm_ioremap_resource(&pdev->dev, res); 8843c04ed7SYassine Oudjana if (IS_ERR(base)) 8943c04ed7SYassine Oudjana return PTR_ERR(base); 9043c04ed7SYassine Oudjana 91*be530c3fSChristophe JAILLET clk_data = mtk_devm_alloc_clk_data(&pdev->dev, ARRAY_SIZE(apmixedsys_plls)); 9243c04ed7SYassine Oudjana if (!clk_data) 9343c04ed7SYassine Oudjana return -ENOMEM; 9443c04ed7SYassine Oudjana platform_set_drvdata(pdev, clk_data); 9543c04ed7SYassine Oudjana 9643c04ed7SYassine Oudjana ret = mtk_clk_register_plls(pdev->dev.of_node, apmixedsys_plls, 9743c04ed7SYassine Oudjana ARRAY_SIZE(apmixedsys_plls), clk_data); 9843c04ed7SYassine Oudjana if (ret) { 9943c04ed7SYassine Oudjana dev_err(&pdev->dev, "Failed to register PLLs: %d\n", ret); 10043c04ed7SYassine Oudjana return ret; 10143c04ed7SYassine Oudjana } 10243c04ed7SYassine Oudjana 10343c04ed7SYassine Oudjana ret = devm_of_clk_add_hw_provider(&pdev->dev, of_clk_hw_onecell_get, 10443c04ed7SYassine Oudjana clk_data); 10543c04ed7SYassine Oudjana if (ret) 10643c04ed7SYassine Oudjana dev_err(&pdev->dev, 10743c04ed7SYassine Oudjana "Failed to register clock provider: %d\n", ret); 10843c04ed7SYassine Oudjana 10943c04ed7SYassine Oudjana return ret; 11043c04ed7SYassine Oudjana } 11143c04ed7SYassine Oudjana 11243c04ed7SYassine Oudjana static void clk_mt6735_apmixed_remove(struct platform_device *pdev) 11343c04ed7SYassine Oudjana { 11443c04ed7SYassine Oudjana struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev); 11543c04ed7SYassine Oudjana 11643c04ed7SYassine Oudjana mtk_clk_unregister_plls(apmixedsys_plls, ARRAY_SIZE(apmixedsys_plls), clk_data); 11743c04ed7SYassine Oudjana } 11843c04ed7SYassine Oudjana 11943c04ed7SYassine Oudjana static const struct of_device_id of_match_mt6735_apmixedsys[] = { 12043c04ed7SYassine Oudjana { .compatible = "mediatek,mt6735-apmixedsys" }, 12143c04ed7SYassine Oudjana { /* sentinel */ } 12243c04ed7SYassine Oudjana }; 12343c04ed7SYassine Oudjana MODULE_DEVICE_TABLE(of, of_match_mt6735_apmixedsys); 12443c04ed7SYassine Oudjana 12543c04ed7SYassine Oudjana static struct platform_driver clk_mt6735_apmixedsys = { 12643c04ed7SYassine Oudjana .probe = clk_mt6735_apmixed_probe, 12743c04ed7SYassine Oudjana .remove = clk_mt6735_apmixed_remove, 12843c04ed7SYassine Oudjana .driver = { 12943c04ed7SYassine Oudjana .name = "clk-mt6735-apmixedsys", 13043c04ed7SYassine Oudjana .of_match_table = of_match_mt6735_apmixedsys, 13143c04ed7SYassine Oudjana }, 13243c04ed7SYassine Oudjana }; 13343c04ed7SYassine Oudjana module_platform_driver(clk_mt6735_apmixedsys); 13443c04ed7SYassine Oudjana 13543c04ed7SYassine Oudjana MODULE_AUTHOR("Yassine Oudjana <y.oudjana@protonmail.com>"); 13643c04ed7SYassine Oudjana MODULE_DESCRIPTION("MediaTek MT6735 apmixedsys clock driver"); 13743c04ed7SYassine Oudjana MODULE_LICENSE("GPL"); 138