1*11f68120SShawn Guo /* 2*11f68120SShawn Guo * Copyright 2011-2013 Freescale Semiconductor, Inc. 3*11f68120SShawn Guo * Copyright 2011 Linaro Ltd. 4*11f68120SShawn Guo * 5*11f68120SShawn Guo * The code contained herein is licensed under the GNU General Public 6*11f68120SShawn Guo * License. You may obtain a copy of the GNU General Public License 7*11f68120SShawn Guo * Version 2 or later at the following locations: 8*11f68120SShawn Guo * 9*11f68120SShawn Guo * http://www.opensource.org/licenses/gpl-license.html 10*11f68120SShawn Guo * http://www.gnu.org/copyleft/gpl.html 11*11f68120SShawn Guo */ 12*11f68120SShawn Guo 13*11f68120SShawn Guo #include <linux/init.h> 14*11f68120SShawn Guo #include <linux/types.h> 15*11f68120SShawn Guo #include <linux/clk.h> 16*11f68120SShawn Guo #include <linux/clkdev.h> 17*11f68120SShawn Guo #include <linux/err.h> 18*11f68120SShawn Guo #include <linux/io.h> 19*11f68120SShawn Guo #include <linux/of.h> 20*11f68120SShawn Guo #include <linux/of_address.h> 21*11f68120SShawn Guo #include <linux/of_irq.h> 22*11f68120SShawn Guo #include <soc/imx/revision.h> 23*11f68120SShawn Guo #include <dt-bindings/clock/imx6qdl-clock.h> 24*11f68120SShawn Guo 25*11f68120SShawn Guo #include "clk.h" 26*11f68120SShawn Guo 27*11f68120SShawn Guo static const char *step_sels[] = { "osc", "pll2_pfd2_396m", }; 28*11f68120SShawn Guo static const char *pll1_sw_sels[] = { "pll1_sys", "step", }; 29*11f68120SShawn Guo static const char *periph_pre_sels[] = { "pll2_bus", "pll2_pfd2_396m", "pll2_pfd0_352m", "pll2_198m", }; 30*11f68120SShawn Guo static const char *periph_clk2_sels[] = { "pll3_usb_otg", "osc", "osc", "dummy", }; 31*11f68120SShawn Guo static const char *periph2_clk2_sels[] = { "pll3_usb_otg", "pll2_bus", }; 32*11f68120SShawn Guo static const char *periph_sels[] = { "periph_pre", "periph_clk2", }; 33*11f68120SShawn Guo static const char *periph2_sels[] = { "periph2_pre", "periph2_clk2", }; 34*11f68120SShawn Guo static const char *axi_sels[] = { "periph", "pll2_pfd2_396m", "periph", "pll3_pfd1_540m", }; 35*11f68120SShawn Guo static const char *audio_sels[] = { "pll4_audio_div", "pll3_pfd2_508m", "pll3_pfd3_454m", "pll3_usb_otg", }; 36*11f68120SShawn Guo static const char *gpu_axi_sels[] = { "axi", "ahb", }; 37*11f68120SShawn Guo static const char *gpu2d_core_sels[] = { "axi", "pll3_usb_otg", "pll2_pfd0_352m", "pll2_pfd2_396m", }; 38*11f68120SShawn Guo static const char *gpu3d_core_sels[] = { "mmdc_ch0_axi", "pll3_usb_otg", "pll2_pfd1_594m", "pll2_pfd2_396m", }; 39*11f68120SShawn Guo static const char *gpu3d_shader_sels[] = { "mmdc_ch0_axi", "pll3_usb_otg", "pll2_pfd1_594m", "pll3_pfd0_720m", }; 40*11f68120SShawn Guo static const char *ipu_sels[] = { "mmdc_ch0_axi", "pll2_pfd2_396m", "pll3_120m", "pll3_pfd1_540m", }; 41*11f68120SShawn Guo static const char *ldb_di_sels[] = { "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "mmdc_ch1_axi", "pll3_usb_otg", }; 42*11f68120SShawn Guo static const char *ipu_di_pre_sels[] = { "mmdc_ch0_axi", "pll3_usb_otg", "pll5_video_div", "pll2_pfd0_352m", "pll2_pfd2_396m", "pll3_pfd1_540m", }; 43*11f68120SShawn Guo static const char *ipu1_di0_sels[] = { "ipu1_di0_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", }; 44*11f68120SShawn Guo static const char *ipu1_di1_sels[] = { "ipu1_di1_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", }; 45*11f68120SShawn Guo static const char *ipu2_di0_sels[] = { "ipu2_di0_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", }; 46*11f68120SShawn Guo static const char *ipu2_di1_sels[] = { "ipu2_di1_pre", "dummy", "dummy", "ldb_di0", "ldb_di1", }; 47*11f68120SShawn Guo static const char *hsi_tx_sels[] = { "pll3_120m", "pll2_pfd2_396m", }; 48*11f68120SShawn Guo static const char *pcie_axi_sels[] = { "axi", "ahb", }; 49*11f68120SShawn Guo static const char *ssi_sels[] = { "pll3_pfd2_508m", "pll3_pfd3_454m", "pll4_audio_div", }; 50*11f68120SShawn Guo static const char *usdhc_sels[] = { "pll2_pfd2_396m", "pll2_pfd0_352m", }; 51*11f68120SShawn Guo static const char *enfc_sels[] = { "pll2_pfd0_352m", "pll2_bus", "pll3_usb_otg", "pll2_pfd2_396m", }; 52*11f68120SShawn Guo static const char *eim_sels[] = { "pll2_pfd2_396m", "pll3_usb_otg", "axi", "pll2_pfd0_352m", }; 53*11f68120SShawn Guo static const char *eim_slow_sels[] = { "axi", "pll3_usb_otg", "pll2_pfd2_396m", "pll2_pfd0_352m", }; 54*11f68120SShawn Guo static const char *vdo_axi_sels[] = { "axi", "ahb", }; 55*11f68120SShawn Guo static const char *vpu_axi_sels[] = { "axi", "pll2_pfd2_396m", "pll2_pfd0_352m", }; 56*11f68120SShawn Guo static const char *cko1_sels[] = { "pll3_usb_otg", "pll2_bus", "pll1_sys", "pll5_video_div", 57*11f68120SShawn Guo "dummy", "axi", "enfc", "ipu1_di0", "ipu1_di1", "ipu2_di0", 58*11f68120SShawn Guo "ipu2_di1", "ahb", "ipg", "ipg_per", "ckil", "pll4_audio_div", }; 59*11f68120SShawn Guo static const char *cko2_sels[] = { 60*11f68120SShawn Guo "mmdc_ch0_axi", "mmdc_ch1_axi", "usdhc4", "usdhc1", 61*11f68120SShawn Guo "gpu2d_axi", "dummy", "ecspi_root", "gpu3d_axi", 62*11f68120SShawn Guo "usdhc3", "dummy", "arm", "ipu1", 63*11f68120SShawn Guo "ipu2", "vdo_axi", "osc", "gpu2d_core", 64*11f68120SShawn Guo "gpu3d_core", "usdhc2", "ssi1", "ssi2", 65*11f68120SShawn Guo "ssi3", "gpu3d_shader", "vpu_axi", "can_root", 66*11f68120SShawn Guo "ldb_di0", "ldb_di1", "esai_extal", "eim_slow", 67*11f68120SShawn Guo "uart_serial", "spdif", "asrc", "hsi_tx", 68*11f68120SShawn Guo }; 69*11f68120SShawn Guo static const char *cko_sels[] = { "cko1", "cko2", }; 70*11f68120SShawn Guo static const char *lvds_sels[] = { 71*11f68120SShawn Guo "dummy", "dummy", "dummy", "dummy", "dummy", "dummy", 72*11f68120SShawn Guo "pll4_audio", "pll5_video", "pll8_mlb", "enet_ref", 73*11f68120SShawn Guo "pcie_ref_125m", "sata_ref_100m", 74*11f68120SShawn Guo }; 75*11f68120SShawn Guo static const char *pll_bypass_src_sels[] = { "osc", "lvds1_in", "lvds2_in", "dummy", }; 76*11f68120SShawn Guo static const char *pll1_bypass_sels[] = { "pll1", "pll1_bypass_src", }; 77*11f68120SShawn Guo static const char *pll2_bypass_sels[] = { "pll2", "pll2_bypass_src", }; 78*11f68120SShawn Guo static const char *pll3_bypass_sels[] = { "pll3", "pll3_bypass_src", }; 79*11f68120SShawn Guo static const char *pll4_bypass_sels[] = { "pll4", "pll4_bypass_src", }; 80*11f68120SShawn Guo static const char *pll5_bypass_sels[] = { "pll5", "pll5_bypass_src", }; 81*11f68120SShawn Guo static const char *pll6_bypass_sels[] = { "pll6", "pll6_bypass_src", }; 82*11f68120SShawn Guo static const char *pll7_bypass_sels[] = { "pll7", "pll7_bypass_src", }; 83*11f68120SShawn Guo 84*11f68120SShawn Guo static struct clk *clk[IMX6QDL_CLK_END]; 85*11f68120SShawn Guo static struct clk_onecell_data clk_data; 86*11f68120SShawn Guo 87*11f68120SShawn Guo static unsigned int const clks_init_on[] __initconst = { 88*11f68120SShawn Guo IMX6QDL_CLK_MMDC_CH0_AXI, 89*11f68120SShawn Guo IMX6QDL_CLK_ROM, 90*11f68120SShawn Guo IMX6QDL_CLK_ARM, 91*11f68120SShawn Guo }; 92*11f68120SShawn Guo 93*11f68120SShawn Guo static struct clk_div_table clk_enet_ref_table[] = { 94*11f68120SShawn Guo { .val = 0, .div = 20, }, 95*11f68120SShawn Guo { .val = 1, .div = 10, }, 96*11f68120SShawn Guo { .val = 2, .div = 5, }, 97*11f68120SShawn Guo { .val = 3, .div = 4, }, 98*11f68120SShawn Guo { /* sentinel */ } 99*11f68120SShawn Guo }; 100*11f68120SShawn Guo 101*11f68120SShawn Guo static struct clk_div_table post_div_table[] = { 102*11f68120SShawn Guo { .val = 2, .div = 1, }, 103*11f68120SShawn Guo { .val = 1, .div = 2, }, 104*11f68120SShawn Guo { .val = 0, .div = 4, }, 105*11f68120SShawn Guo { /* sentinel */ } 106*11f68120SShawn Guo }; 107*11f68120SShawn Guo 108*11f68120SShawn Guo static struct clk_div_table video_div_table[] = { 109*11f68120SShawn Guo { .val = 0, .div = 1, }, 110*11f68120SShawn Guo { .val = 1, .div = 2, }, 111*11f68120SShawn Guo { .val = 2, .div = 1, }, 112*11f68120SShawn Guo { .val = 3, .div = 4, }, 113*11f68120SShawn Guo { /* sentinel */ } 114*11f68120SShawn Guo }; 115*11f68120SShawn Guo 116*11f68120SShawn Guo static unsigned int share_count_esai; 117*11f68120SShawn Guo static unsigned int share_count_asrc; 118*11f68120SShawn Guo static unsigned int share_count_ssi1; 119*11f68120SShawn Guo static unsigned int share_count_ssi2; 120*11f68120SShawn Guo static unsigned int share_count_ssi3; 121*11f68120SShawn Guo static unsigned int share_count_mipi_core_cfg; 122*11f68120SShawn Guo 123*11f68120SShawn Guo static inline int clk_on_imx6q(void) 124*11f68120SShawn Guo { 125*11f68120SShawn Guo return of_machine_is_compatible("fsl,imx6q"); 126*11f68120SShawn Guo } 127*11f68120SShawn Guo 128*11f68120SShawn Guo static inline int clk_on_imx6dl(void) 129*11f68120SShawn Guo { 130*11f68120SShawn Guo return of_machine_is_compatible("fsl,imx6dl"); 131*11f68120SShawn Guo } 132*11f68120SShawn Guo 133*11f68120SShawn Guo static void __init imx6q_clocks_init(struct device_node *ccm_node) 134*11f68120SShawn Guo { 135*11f68120SShawn Guo struct device_node *np; 136*11f68120SShawn Guo void __iomem *base; 137*11f68120SShawn Guo int i; 138*11f68120SShawn Guo int ret; 139*11f68120SShawn Guo 140*11f68120SShawn Guo clk[IMX6QDL_CLK_DUMMY] = imx_clk_fixed("dummy", 0); 141*11f68120SShawn Guo clk[IMX6QDL_CLK_CKIL] = imx_obtain_fixed_clock("ckil", 0); 142*11f68120SShawn Guo clk[IMX6QDL_CLK_CKIH] = imx_obtain_fixed_clock("ckih1", 0); 143*11f68120SShawn Guo clk[IMX6QDL_CLK_OSC] = imx_obtain_fixed_clock("osc", 0); 144*11f68120SShawn Guo /* Clock source from external clock via CLK1/2 PADs */ 145*11f68120SShawn Guo clk[IMX6QDL_CLK_ANACLK1] = imx_obtain_fixed_clock("anaclk1", 0); 146*11f68120SShawn Guo clk[IMX6QDL_CLK_ANACLK2] = imx_obtain_fixed_clock("anaclk2", 0); 147*11f68120SShawn Guo 148*11f68120SShawn Guo np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop"); 149*11f68120SShawn Guo base = of_iomap(np, 0); 150*11f68120SShawn Guo WARN_ON(!base); 151*11f68120SShawn Guo 152*11f68120SShawn Guo /* Audio/video PLL post dividers do not work on i.MX6q revision 1.0 */ 153*11f68120SShawn Guo if (clk_on_imx6q() && imx_get_soc_revision() == IMX_CHIP_REVISION_1_0) { 154*11f68120SShawn Guo post_div_table[1].div = 1; 155*11f68120SShawn Guo post_div_table[2].div = 1; 156*11f68120SShawn Guo video_div_table[1].div = 1; 157*11f68120SShawn Guo video_div_table[3].div = 1; 158*11f68120SShawn Guo } 159*11f68120SShawn Guo 160*11f68120SShawn Guo clk[IMX6QDL_PLL1_BYPASS_SRC] = imx_clk_mux("pll1_bypass_src", base + 0x00, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 161*11f68120SShawn Guo clk[IMX6QDL_PLL2_BYPASS_SRC] = imx_clk_mux("pll2_bypass_src", base + 0x30, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 162*11f68120SShawn Guo clk[IMX6QDL_PLL3_BYPASS_SRC] = imx_clk_mux("pll3_bypass_src", base + 0x10, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 163*11f68120SShawn Guo clk[IMX6QDL_PLL4_BYPASS_SRC] = imx_clk_mux("pll4_bypass_src", base + 0x70, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 164*11f68120SShawn Guo clk[IMX6QDL_PLL5_BYPASS_SRC] = imx_clk_mux("pll5_bypass_src", base + 0xa0, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 165*11f68120SShawn Guo clk[IMX6QDL_PLL6_BYPASS_SRC] = imx_clk_mux("pll6_bypass_src", base + 0xe0, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 166*11f68120SShawn Guo clk[IMX6QDL_PLL7_BYPASS_SRC] = imx_clk_mux("pll7_bypass_src", base + 0x20, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); 167*11f68120SShawn Guo 168*11f68120SShawn Guo /* type name parent_name base div_mask */ 169*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL1] = imx_clk_pllv3(IMX_PLLV3_SYS, "pll1", "pll1_bypass_src", base + 0x00, 0x7f); 170*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL2] = imx_clk_pllv3(IMX_PLLV3_GENERIC, "pll2", "pll2_bypass_src", base + 0x30, 0x1); 171*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL3] = imx_clk_pllv3(IMX_PLLV3_USB, "pll3", "pll3_bypass_src", base + 0x10, 0x3); 172*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL4] = imx_clk_pllv3(IMX_PLLV3_AV, "pll4", "pll4_bypass_src", base + 0x70, 0x7f); 173*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL5] = imx_clk_pllv3(IMX_PLLV3_AV, "pll5", "pll5_bypass_src", base + 0xa0, 0x7f); 174*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL6] = imx_clk_pllv3(IMX_PLLV3_ENET, "pll6", "pll6_bypass_src", base + 0xe0, 0x3); 175*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL7] = imx_clk_pllv3(IMX_PLLV3_USB, "pll7", "pll7_bypass_src", base + 0x20, 0x3); 176*11f68120SShawn Guo 177*11f68120SShawn Guo clk[IMX6QDL_PLL1_BYPASS] = imx_clk_mux_flags("pll1_bypass", base + 0x00, 16, 1, pll1_bypass_sels, ARRAY_SIZE(pll1_bypass_sels), CLK_SET_RATE_PARENT); 178*11f68120SShawn Guo clk[IMX6QDL_PLL2_BYPASS] = imx_clk_mux_flags("pll2_bypass", base + 0x30, 16, 1, pll2_bypass_sels, ARRAY_SIZE(pll2_bypass_sels), CLK_SET_RATE_PARENT); 179*11f68120SShawn Guo clk[IMX6QDL_PLL3_BYPASS] = imx_clk_mux_flags("pll3_bypass", base + 0x10, 16, 1, pll3_bypass_sels, ARRAY_SIZE(pll3_bypass_sels), CLK_SET_RATE_PARENT); 180*11f68120SShawn Guo clk[IMX6QDL_PLL4_BYPASS] = imx_clk_mux_flags("pll4_bypass", base + 0x70, 16, 1, pll4_bypass_sels, ARRAY_SIZE(pll4_bypass_sels), CLK_SET_RATE_PARENT); 181*11f68120SShawn Guo clk[IMX6QDL_PLL5_BYPASS] = imx_clk_mux_flags("pll5_bypass", base + 0xa0, 16, 1, pll5_bypass_sels, ARRAY_SIZE(pll5_bypass_sels), CLK_SET_RATE_PARENT); 182*11f68120SShawn Guo clk[IMX6QDL_PLL6_BYPASS] = imx_clk_mux_flags("pll6_bypass", base + 0xe0, 16, 1, pll6_bypass_sels, ARRAY_SIZE(pll6_bypass_sels), CLK_SET_RATE_PARENT); 183*11f68120SShawn Guo clk[IMX6QDL_PLL7_BYPASS] = imx_clk_mux_flags("pll7_bypass", base + 0x20, 16, 1, pll7_bypass_sels, ARRAY_SIZE(pll7_bypass_sels), CLK_SET_RATE_PARENT); 184*11f68120SShawn Guo 185*11f68120SShawn Guo /* Do not bypass PLLs initially */ 186*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_PLL1_BYPASS], clk[IMX6QDL_CLK_PLL1]); 187*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_PLL2_BYPASS], clk[IMX6QDL_CLK_PLL2]); 188*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_PLL3_BYPASS], clk[IMX6QDL_CLK_PLL3]); 189*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_PLL4_BYPASS], clk[IMX6QDL_CLK_PLL4]); 190*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_PLL5_BYPASS], clk[IMX6QDL_CLK_PLL5]); 191*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_PLL6_BYPASS], clk[IMX6QDL_CLK_PLL6]); 192*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_PLL7_BYPASS], clk[IMX6QDL_CLK_PLL7]); 193*11f68120SShawn Guo 194*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL1_SYS] = imx_clk_gate("pll1_sys", "pll1_bypass", base + 0x00, 13); 195*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL2_BUS] = imx_clk_gate("pll2_bus", "pll2_bypass", base + 0x30, 13); 196*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL3_USB_OTG] = imx_clk_gate("pll3_usb_otg", "pll3_bypass", base + 0x10, 13); 197*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL4_AUDIO] = imx_clk_gate("pll4_audio", "pll4_bypass", base + 0x70, 13); 198*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL5_VIDEO] = imx_clk_gate("pll5_video", "pll5_bypass", base + 0xa0, 13); 199*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL6_ENET] = imx_clk_gate("pll6_enet", "pll6_bypass", base + 0xe0, 13); 200*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL7_USB_HOST] = imx_clk_gate("pll7_usb_host", "pll7_bypass", base + 0x20, 13); 201*11f68120SShawn Guo 202*11f68120SShawn Guo /* 203*11f68120SShawn Guo * Bit 20 is the reserved and read-only bit, we do this only for: 204*11f68120SShawn Guo * - Do nothing for usbphy clk_enable/disable 205*11f68120SShawn Guo * - Keep refcount when do usbphy clk_enable/disable, in that case, 206*11f68120SShawn Guo * the clk framework may need to enable/disable usbphy's parent 207*11f68120SShawn Guo */ 208*11f68120SShawn Guo clk[IMX6QDL_CLK_USBPHY1] = imx_clk_gate("usbphy1", "pll3_usb_otg", base + 0x10, 20); 209*11f68120SShawn Guo clk[IMX6QDL_CLK_USBPHY2] = imx_clk_gate("usbphy2", "pll7_usb_host", base + 0x20, 20); 210*11f68120SShawn Guo 211*11f68120SShawn Guo /* 212*11f68120SShawn Guo * usbphy*_gate needs to be on after system boots up, and software 213*11f68120SShawn Guo * never needs to control it anymore. 214*11f68120SShawn Guo */ 215*11f68120SShawn Guo clk[IMX6QDL_CLK_USBPHY1_GATE] = imx_clk_gate("usbphy1_gate", "dummy", base + 0x10, 6); 216*11f68120SShawn Guo clk[IMX6QDL_CLK_USBPHY2_GATE] = imx_clk_gate("usbphy2_gate", "dummy", base + 0x20, 6); 217*11f68120SShawn Guo 218*11f68120SShawn Guo clk[IMX6QDL_CLK_SATA_REF] = imx_clk_fixed_factor("sata_ref", "pll6_enet", 1, 5); 219*11f68120SShawn Guo clk[IMX6QDL_CLK_PCIE_REF] = imx_clk_fixed_factor("pcie_ref", "pll6_enet", 1, 4); 220*11f68120SShawn Guo 221*11f68120SShawn Guo clk[IMX6QDL_CLK_SATA_REF_100M] = imx_clk_gate("sata_ref_100m", "sata_ref", base + 0xe0, 20); 222*11f68120SShawn Guo clk[IMX6QDL_CLK_PCIE_REF_125M] = imx_clk_gate("pcie_ref_125m", "pcie_ref", base + 0xe0, 19); 223*11f68120SShawn Guo 224*11f68120SShawn Guo clk[IMX6QDL_CLK_ENET_REF] = clk_register_divider_table(NULL, "enet_ref", "pll6_enet", 0, 225*11f68120SShawn Guo base + 0xe0, 0, 2, 0, clk_enet_ref_table, 226*11f68120SShawn Guo &imx_ccm_lock); 227*11f68120SShawn Guo 228*11f68120SShawn Guo clk[IMX6QDL_CLK_LVDS1_SEL] = imx_clk_mux("lvds1_sel", base + 0x160, 0, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); 229*11f68120SShawn Guo clk[IMX6QDL_CLK_LVDS2_SEL] = imx_clk_mux("lvds2_sel", base + 0x160, 5, 5, lvds_sels, ARRAY_SIZE(lvds_sels)); 230*11f68120SShawn Guo 231*11f68120SShawn Guo /* 232*11f68120SShawn Guo * lvds1_gate and lvds2_gate are pseudo-gates. Both can be 233*11f68120SShawn Guo * independently configured as clock inputs or outputs. We treat 234*11f68120SShawn Guo * the "output_enable" bit as a gate, even though it's really just 235*11f68120SShawn Guo * enabling clock output. 236*11f68120SShawn Guo */ 237*11f68120SShawn Guo clk[IMX6QDL_CLK_LVDS1_GATE] = imx_clk_gate_exclusive("lvds1_gate", "lvds1_sel", base + 0x160, 10, BIT(12)); 238*11f68120SShawn Guo clk[IMX6QDL_CLK_LVDS2_GATE] = imx_clk_gate_exclusive("lvds2_gate", "lvds2_sel", base + 0x160, 11, BIT(13)); 239*11f68120SShawn Guo 240*11f68120SShawn Guo clk[IMX6QDL_CLK_LVDS1_IN] = imx_clk_gate_exclusive("lvds1_in", "anaclk1", base + 0x160, 12, BIT(10)); 241*11f68120SShawn Guo clk[IMX6QDL_CLK_LVDS2_IN] = imx_clk_gate_exclusive("lvds2_in", "anaclk2", base + 0x160, 13, BIT(11)); 242*11f68120SShawn Guo 243*11f68120SShawn Guo /* name parent_name reg idx */ 244*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL2_PFD0_352M] = imx_clk_pfd("pll2_pfd0_352m", "pll2_bus", base + 0x100, 0); 245*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL2_PFD1_594M] = imx_clk_pfd("pll2_pfd1_594m", "pll2_bus", base + 0x100, 1); 246*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL2_PFD2_396M] = imx_clk_pfd("pll2_pfd2_396m", "pll2_bus", base + 0x100, 2); 247*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL3_PFD0_720M] = imx_clk_pfd("pll3_pfd0_720m", "pll3_usb_otg", base + 0xf0, 0); 248*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL3_PFD1_540M] = imx_clk_pfd("pll3_pfd1_540m", "pll3_usb_otg", base + 0xf0, 1); 249*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL3_PFD2_508M] = imx_clk_pfd("pll3_pfd2_508m", "pll3_usb_otg", base + 0xf0, 2); 250*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL3_PFD3_454M] = imx_clk_pfd("pll3_pfd3_454m", "pll3_usb_otg", base + 0xf0, 3); 251*11f68120SShawn Guo 252*11f68120SShawn Guo /* name parent_name mult div */ 253*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL2_198M] = imx_clk_fixed_factor("pll2_198m", "pll2_pfd2_396m", 1, 2); 254*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL3_120M] = imx_clk_fixed_factor("pll3_120m", "pll3_usb_otg", 1, 4); 255*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL3_80M] = imx_clk_fixed_factor("pll3_80m", "pll3_usb_otg", 1, 6); 256*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL3_60M] = imx_clk_fixed_factor("pll3_60m", "pll3_usb_otg", 1, 8); 257*11f68120SShawn Guo clk[IMX6QDL_CLK_TWD] = imx_clk_fixed_factor("twd", "arm", 1, 2); 258*11f68120SShawn Guo clk[IMX6QDL_CLK_GPT_3M] = imx_clk_fixed_factor("gpt_3m", "osc", 1, 8); 259*11f68120SShawn Guo clk[IMX6QDL_CLK_VIDEO_27M] = imx_clk_fixed_factor("video_27m", "pll3_pfd1_540m", 1, 20); 260*11f68120SShawn Guo if (clk_on_imx6dl()) { 261*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU2D_AXI] = imx_clk_fixed_factor("gpu2d_axi", "mmdc_ch0_axi_podf", 1, 1); 262*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU3D_AXI] = imx_clk_fixed_factor("gpu3d_axi", "mmdc_ch0_axi_podf", 1, 1); 263*11f68120SShawn Guo } 264*11f68120SShawn Guo 265*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL4_POST_DIV] = clk_register_divider_table(NULL, "pll4_post_div", "pll4_audio", CLK_SET_RATE_PARENT, base + 0x70, 19, 2, 0, post_div_table, &imx_ccm_lock); 266*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL4_AUDIO_DIV] = clk_register_divider(NULL, "pll4_audio_div", "pll4_post_div", CLK_SET_RATE_PARENT, base + 0x170, 15, 1, 0, &imx_ccm_lock); 267*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL5_POST_DIV] = clk_register_divider_table(NULL, "pll5_post_div", "pll5_video", CLK_SET_RATE_PARENT, base + 0xa0, 19, 2, 0, post_div_table, &imx_ccm_lock); 268*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL5_VIDEO_DIV] = clk_register_divider_table(NULL, "pll5_video_div", "pll5_post_div", CLK_SET_RATE_PARENT, base + 0x170, 30, 2, 0, video_div_table, &imx_ccm_lock); 269*11f68120SShawn Guo 270*11f68120SShawn Guo np = ccm_node; 271*11f68120SShawn Guo base = of_iomap(np, 0); 272*11f68120SShawn Guo WARN_ON(!base); 273*11f68120SShawn Guo 274*11f68120SShawn Guo /* name reg shift width parent_names num_parents */ 275*11f68120SShawn Guo clk[IMX6QDL_CLK_STEP] = imx_clk_mux("step", base + 0xc, 8, 1, step_sels, ARRAY_SIZE(step_sels)); 276*11f68120SShawn Guo clk[IMX6QDL_CLK_PLL1_SW] = imx_clk_mux("pll1_sw", base + 0xc, 2, 1, pll1_sw_sels, ARRAY_SIZE(pll1_sw_sels)); 277*11f68120SShawn Guo clk[IMX6QDL_CLK_PERIPH_PRE] = imx_clk_mux("periph_pre", base + 0x18, 18, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels)); 278*11f68120SShawn Guo clk[IMX6QDL_CLK_PERIPH2_PRE] = imx_clk_mux("periph2_pre", base + 0x18, 21, 2, periph_pre_sels, ARRAY_SIZE(periph_pre_sels)); 279*11f68120SShawn Guo clk[IMX6QDL_CLK_PERIPH_CLK2_SEL] = imx_clk_mux("periph_clk2_sel", base + 0x18, 12, 2, periph_clk2_sels, ARRAY_SIZE(periph_clk2_sels)); 280*11f68120SShawn Guo clk[IMX6QDL_CLK_PERIPH2_CLK2_SEL] = imx_clk_mux("periph2_clk2_sel", base + 0x18, 20, 1, periph2_clk2_sels, ARRAY_SIZE(periph2_clk2_sels)); 281*11f68120SShawn Guo clk[IMX6QDL_CLK_AXI_SEL] = imx_clk_mux("axi_sel", base + 0x14, 6, 2, axi_sels, ARRAY_SIZE(axi_sels)); 282*11f68120SShawn Guo clk[IMX6QDL_CLK_ESAI_SEL] = imx_clk_mux("esai_sel", base + 0x20, 19, 2, audio_sels, ARRAY_SIZE(audio_sels)); 283*11f68120SShawn Guo clk[IMX6QDL_CLK_ASRC_SEL] = imx_clk_mux("asrc_sel", base + 0x30, 7, 2, audio_sels, ARRAY_SIZE(audio_sels)); 284*11f68120SShawn Guo clk[IMX6QDL_CLK_SPDIF_SEL] = imx_clk_mux("spdif_sel", base + 0x30, 20, 2, audio_sels, ARRAY_SIZE(audio_sels)); 285*11f68120SShawn Guo if (clk_on_imx6q()) { 286*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU2D_AXI] = imx_clk_mux("gpu2d_axi", base + 0x18, 0, 1, gpu_axi_sels, ARRAY_SIZE(gpu_axi_sels)); 287*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU3D_AXI] = imx_clk_mux("gpu3d_axi", base + 0x18, 1, 1, gpu_axi_sels, ARRAY_SIZE(gpu_axi_sels)); 288*11f68120SShawn Guo } 289*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU2D_CORE_SEL] = imx_clk_mux("gpu2d_core_sel", base + 0x18, 16, 2, gpu2d_core_sels, ARRAY_SIZE(gpu2d_core_sels)); 290*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU3D_CORE_SEL] = imx_clk_mux("gpu3d_core_sel", base + 0x18, 4, 2, gpu3d_core_sels, ARRAY_SIZE(gpu3d_core_sels)); 291*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU3D_SHADER_SEL] = imx_clk_mux("gpu3d_shader_sel", base + 0x18, 8, 2, gpu3d_shader_sels, ARRAY_SIZE(gpu3d_shader_sels)); 292*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1_SEL] = imx_clk_mux("ipu1_sel", base + 0x3c, 9, 2, ipu_sels, ARRAY_SIZE(ipu_sels)); 293*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2_SEL] = imx_clk_mux("ipu2_sel", base + 0x3c, 14, 2, ipu_sels, ARRAY_SIZE(ipu_sels)); 294*11f68120SShawn Guo clk[IMX6QDL_CLK_LDB_DI0_SEL] = imx_clk_mux_flags("ldb_di0_sel", base + 0x2c, 9, 3, ldb_di_sels, ARRAY_SIZE(ldb_di_sels), CLK_SET_RATE_PARENT); 295*11f68120SShawn Guo clk[IMX6QDL_CLK_LDB_DI1_SEL] = imx_clk_mux_flags("ldb_di1_sel", base + 0x2c, 12, 3, ldb_di_sels, ARRAY_SIZE(ldb_di_sels), CLK_SET_RATE_PARENT); 296*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1_DI0_PRE_SEL] = imx_clk_mux_flags("ipu1_di0_pre_sel", base + 0x34, 6, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT); 297*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1_DI1_PRE_SEL] = imx_clk_mux_flags("ipu1_di1_pre_sel", base + 0x34, 15, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT); 298*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2_DI0_PRE_SEL] = imx_clk_mux_flags("ipu2_di0_pre_sel", base + 0x38, 6, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT); 299*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2_DI1_PRE_SEL] = imx_clk_mux_flags("ipu2_di1_pre_sel", base + 0x38, 15, 3, ipu_di_pre_sels, ARRAY_SIZE(ipu_di_pre_sels), CLK_SET_RATE_PARENT); 300*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1_DI0_SEL] = imx_clk_mux_flags("ipu1_di0_sel", base + 0x34, 0, 3, ipu1_di0_sels, ARRAY_SIZE(ipu1_di0_sels), CLK_SET_RATE_PARENT); 301*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1_DI1_SEL] = imx_clk_mux_flags("ipu1_di1_sel", base + 0x34, 9, 3, ipu1_di1_sels, ARRAY_SIZE(ipu1_di1_sels), CLK_SET_RATE_PARENT); 302*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2_DI0_SEL] = imx_clk_mux_flags("ipu2_di0_sel", base + 0x38, 0, 3, ipu2_di0_sels, ARRAY_SIZE(ipu2_di0_sels), CLK_SET_RATE_PARENT); 303*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2_DI1_SEL] = imx_clk_mux_flags("ipu2_di1_sel", base + 0x38, 9, 3, ipu2_di1_sels, ARRAY_SIZE(ipu2_di1_sels), CLK_SET_RATE_PARENT); 304*11f68120SShawn Guo clk[IMX6QDL_CLK_HSI_TX_SEL] = imx_clk_mux("hsi_tx_sel", base + 0x30, 28, 1, hsi_tx_sels, ARRAY_SIZE(hsi_tx_sels)); 305*11f68120SShawn Guo clk[IMX6QDL_CLK_PCIE_AXI_SEL] = imx_clk_mux("pcie_axi_sel", base + 0x18, 10, 1, pcie_axi_sels, ARRAY_SIZE(pcie_axi_sels)); 306*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI1_SEL] = imx_clk_fixup_mux("ssi1_sel", base + 0x1c, 10, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); 307*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI2_SEL] = imx_clk_fixup_mux("ssi2_sel", base + 0x1c, 12, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); 308*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI3_SEL] = imx_clk_fixup_mux("ssi3_sel", base + 0x1c, 14, 2, ssi_sels, ARRAY_SIZE(ssi_sels), imx_cscmr1_fixup); 309*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC1_SEL] = imx_clk_fixup_mux("usdhc1_sel", base + 0x1c, 16, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 310*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC2_SEL] = imx_clk_fixup_mux("usdhc2_sel", base + 0x1c, 17, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 311*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC3_SEL] = imx_clk_fixup_mux("usdhc3_sel", base + 0x1c, 18, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 312*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC4_SEL] = imx_clk_fixup_mux("usdhc4_sel", base + 0x1c, 19, 1, usdhc_sels, ARRAY_SIZE(usdhc_sels), imx_cscmr1_fixup); 313*11f68120SShawn Guo clk[IMX6QDL_CLK_ENFC_SEL] = imx_clk_mux("enfc_sel", base + 0x2c, 16, 2, enfc_sels, ARRAY_SIZE(enfc_sels)); 314*11f68120SShawn Guo clk[IMX6QDL_CLK_EIM_SEL] = imx_clk_fixup_mux("eim_sel", base + 0x1c, 27, 2, eim_sels, ARRAY_SIZE(eim_sels), imx_cscmr1_fixup); 315*11f68120SShawn Guo clk[IMX6QDL_CLK_EIM_SLOW_SEL] = imx_clk_fixup_mux("eim_slow_sel", base + 0x1c, 29, 2, eim_slow_sels, ARRAY_SIZE(eim_slow_sels), imx_cscmr1_fixup); 316*11f68120SShawn Guo clk[IMX6QDL_CLK_VDO_AXI_SEL] = imx_clk_mux("vdo_axi_sel", base + 0x18, 11, 1, vdo_axi_sels, ARRAY_SIZE(vdo_axi_sels)); 317*11f68120SShawn Guo clk[IMX6QDL_CLK_VPU_AXI_SEL] = imx_clk_mux("vpu_axi_sel", base + 0x18, 14, 2, vpu_axi_sels, ARRAY_SIZE(vpu_axi_sels)); 318*11f68120SShawn Guo clk[IMX6QDL_CLK_CKO1_SEL] = imx_clk_mux("cko1_sel", base + 0x60, 0, 4, cko1_sels, ARRAY_SIZE(cko1_sels)); 319*11f68120SShawn Guo clk[IMX6QDL_CLK_CKO2_SEL] = imx_clk_mux("cko2_sel", base + 0x60, 16, 5, cko2_sels, ARRAY_SIZE(cko2_sels)); 320*11f68120SShawn Guo clk[IMX6QDL_CLK_CKO] = imx_clk_mux("cko", base + 0x60, 8, 1, cko_sels, ARRAY_SIZE(cko_sels)); 321*11f68120SShawn Guo 322*11f68120SShawn Guo /* name reg shift width busy: reg, shift parent_names num_parents */ 323*11f68120SShawn Guo clk[IMX6QDL_CLK_PERIPH] = imx_clk_busy_mux("periph", base + 0x14, 25, 1, base + 0x48, 5, periph_sels, ARRAY_SIZE(periph_sels)); 324*11f68120SShawn Guo clk[IMX6QDL_CLK_PERIPH2] = imx_clk_busy_mux("periph2", base + 0x14, 26, 1, base + 0x48, 3, periph2_sels, ARRAY_SIZE(periph2_sels)); 325*11f68120SShawn Guo 326*11f68120SShawn Guo /* name parent_name reg shift width */ 327*11f68120SShawn Guo clk[IMX6QDL_CLK_PERIPH_CLK2] = imx_clk_divider("periph_clk2", "periph_clk2_sel", base + 0x14, 27, 3); 328*11f68120SShawn Guo clk[IMX6QDL_CLK_PERIPH2_CLK2] = imx_clk_divider("periph2_clk2", "periph2_clk2_sel", base + 0x14, 0, 3); 329*11f68120SShawn Guo clk[IMX6QDL_CLK_IPG] = imx_clk_divider("ipg", "ahb", base + 0x14, 8, 2); 330*11f68120SShawn Guo clk[IMX6QDL_CLK_IPG_PER] = imx_clk_fixup_divider("ipg_per", "ipg", base + 0x1c, 0, 6, imx_cscmr1_fixup); 331*11f68120SShawn Guo clk[IMX6QDL_CLK_ESAI_PRED] = imx_clk_divider("esai_pred", "esai_sel", base + 0x28, 9, 3); 332*11f68120SShawn Guo clk[IMX6QDL_CLK_ESAI_PODF] = imx_clk_divider("esai_podf", "esai_pred", base + 0x28, 25, 3); 333*11f68120SShawn Guo clk[IMX6QDL_CLK_ASRC_PRED] = imx_clk_divider("asrc_pred", "asrc_sel", base + 0x30, 12, 3); 334*11f68120SShawn Guo clk[IMX6QDL_CLK_ASRC_PODF] = imx_clk_divider("asrc_podf", "asrc_pred", base + 0x30, 9, 3); 335*11f68120SShawn Guo clk[IMX6QDL_CLK_SPDIF_PRED] = imx_clk_divider("spdif_pred", "spdif_sel", base + 0x30, 25, 3); 336*11f68120SShawn Guo clk[IMX6QDL_CLK_SPDIF_PODF] = imx_clk_divider("spdif_podf", "spdif_pred", base + 0x30, 22, 3); 337*11f68120SShawn Guo clk[IMX6QDL_CLK_CAN_ROOT] = imx_clk_divider("can_root", "pll3_60m", base + 0x20, 2, 6); 338*11f68120SShawn Guo clk[IMX6QDL_CLK_ECSPI_ROOT] = imx_clk_divider("ecspi_root", "pll3_60m", base + 0x38, 19, 6); 339*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU2D_CORE_PODF] = imx_clk_divider("gpu2d_core_podf", "gpu2d_core_sel", base + 0x18, 23, 3); 340*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU3D_CORE_PODF] = imx_clk_divider("gpu3d_core_podf", "gpu3d_core_sel", base + 0x18, 26, 3); 341*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU3D_SHADER] = imx_clk_divider("gpu3d_shader", "gpu3d_shader_sel", base + 0x18, 29, 3); 342*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1_PODF] = imx_clk_divider("ipu1_podf", "ipu1_sel", base + 0x3c, 11, 3); 343*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2_PODF] = imx_clk_divider("ipu2_podf", "ipu2_sel", base + 0x3c, 16, 3); 344*11f68120SShawn Guo clk[IMX6QDL_CLK_LDB_DI0_DIV_3_5] = imx_clk_fixed_factor("ldb_di0_div_3_5", "ldb_di0_sel", 2, 7); 345*11f68120SShawn Guo clk[IMX6QDL_CLK_LDB_DI0_PODF] = imx_clk_divider_flags("ldb_di0_podf", "ldb_di0_div_3_5", base + 0x20, 10, 1, 0); 346*11f68120SShawn Guo clk[IMX6QDL_CLK_LDB_DI1_DIV_3_5] = imx_clk_fixed_factor("ldb_di1_div_3_5", "ldb_di1_sel", 2, 7); 347*11f68120SShawn Guo clk[IMX6QDL_CLK_LDB_DI1_PODF] = imx_clk_divider_flags("ldb_di1_podf", "ldb_di1_div_3_5", base + 0x20, 11, 1, 0); 348*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1_DI0_PRE] = imx_clk_divider("ipu1_di0_pre", "ipu1_di0_pre_sel", base + 0x34, 3, 3); 349*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1_DI1_PRE] = imx_clk_divider("ipu1_di1_pre", "ipu1_di1_pre_sel", base + 0x34, 12, 3); 350*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2_DI0_PRE] = imx_clk_divider("ipu2_di0_pre", "ipu2_di0_pre_sel", base + 0x38, 3, 3); 351*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2_DI1_PRE] = imx_clk_divider("ipu2_di1_pre", "ipu2_di1_pre_sel", base + 0x38, 12, 3); 352*11f68120SShawn Guo clk[IMX6QDL_CLK_HSI_TX_PODF] = imx_clk_divider("hsi_tx_podf", "hsi_tx_sel", base + 0x30, 29, 3); 353*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI1_PRED] = imx_clk_divider("ssi1_pred", "ssi1_sel", base + 0x28, 6, 3); 354*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI1_PODF] = imx_clk_divider("ssi1_podf", "ssi1_pred", base + 0x28, 0, 6); 355*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI2_PRED] = imx_clk_divider("ssi2_pred", "ssi2_sel", base + 0x2c, 6, 3); 356*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI2_PODF] = imx_clk_divider("ssi2_podf", "ssi2_pred", base + 0x2c, 0, 6); 357*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI3_PRED] = imx_clk_divider("ssi3_pred", "ssi3_sel", base + 0x28, 22, 3); 358*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI3_PODF] = imx_clk_divider("ssi3_podf", "ssi3_pred", base + 0x28, 16, 6); 359*11f68120SShawn Guo clk[IMX6QDL_CLK_UART_SERIAL_PODF] = imx_clk_divider("uart_serial_podf", "pll3_80m", base + 0x24, 0, 6); 360*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC1_PODF] = imx_clk_divider("usdhc1_podf", "usdhc1_sel", base + 0x24, 11, 3); 361*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC2_PODF] = imx_clk_divider("usdhc2_podf", "usdhc2_sel", base + 0x24, 16, 3); 362*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC3_PODF] = imx_clk_divider("usdhc3_podf", "usdhc3_sel", base + 0x24, 19, 3); 363*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC4_PODF] = imx_clk_divider("usdhc4_podf", "usdhc4_sel", base + 0x24, 22, 3); 364*11f68120SShawn Guo clk[IMX6QDL_CLK_ENFC_PRED] = imx_clk_divider("enfc_pred", "enfc_sel", base + 0x2c, 18, 3); 365*11f68120SShawn Guo clk[IMX6QDL_CLK_ENFC_PODF] = imx_clk_divider("enfc_podf", "enfc_pred", base + 0x2c, 21, 6); 366*11f68120SShawn Guo clk[IMX6QDL_CLK_EIM_PODF] = imx_clk_fixup_divider("eim_podf", "eim_sel", base + 0x1c, 20, 3, imx_cscmr1_fixup); 367*11f68120SShawn Guo clk[IMX6QDL_CLK_EIM_SLOW_PODF] = imx_clk_fixup_divider("eim_slow_podf", "eim_slow_sel", base + 0x1c, 23, 3, imx_cscmr1_fixup); 368*11f68120SShawn Guo clk[IMX6QDL_CLK_VPU_AXI_PODF] = imx_clk_divider("vpu_axi_podf", "vpu_axi_sel", base + 0x24, 25, 3); 369*11f68120SShawn Guo clk[IMX6QDL_CLK_CKO1_PODF] = imx_clk_divider("cko1_podf", "cko1_sel", base + 0x60, 4, 3); 370*11f68120SShawn Guo clk[IMX6QDL_CLK_CKO2_PODF] = imx_clk_divider("cko2_podf", "cko2_sel", base + 0x60, 21, 3); 371*11f68120SShawn Guo 372*11f68120SShawn Guo /* name parent_name reg shift width busy: reg, shift */ 373*11f68120SShawn Guo clk[IMX6QDL_CLK_AXI] = imx_clk_busy_divider("axi", "axi_sel", base + 0x14, 16, 3, base + 0x48, 0); 374*11f68120SShawn Guo clk[IMX6QDL_CLK_MMDC_CH0_AXI_PODF] = imx_clk_busy_divider("mmdc_ch0_axi_podf", "periph", base + 0x14, 19, 3, base + 0x48, 4); 375*11f68120SShawn Guo clk[IMX6QDL_CLK_MMDC_CH1_AXI_PODF] = imx_clk_busy_divider("mmdc_ch1_axi_podf", "periph2", base + 0x14, 3, 3, base + 0x48, 2); 376*11f68120SShawn Guo clk[IMX6QDL_CLK_ARM] = imx_clk_busy_divider("arm", "pll1_sw", base + 0x10, 0, 3, base + 0x48, 16); 377*11f68120SShawn Guo clk[IMX6QDL_CLK_AHB] = imx_clk_busy_divider("ahb", "periph", base + 0x14, 10, 3, base + 0x48, 1); 378*11f68120SShawn Guo 379*11f68120SShawn Guo /* name parent_name reg shift */ 380*11f68120SShawn Guo clk[IMX6QDL_CLK_APBH_DMA] = imx_clk_gate2("apbh_dma", "usdhc3", base + 0x68, 4); 381*11f68120SShawn Guo clk[IMX6QDL_CLK_ASRC] = imx_clk_gate2_shared("asrc", "asrc_podf", base + 0x68, 6, &share_count_asrc); 382*11f68120SShawn Guo clk[IMX6QDL_CLK_ASRC_IPG] = imx_clk_gate2_shared("asrc_ipg", "ahb", base + 0x68, 6, &share_count_asrc); 383*11f68120SShawn Guo clk[IMX6QDL_CLK_ASRC_MEM] = imx_clk_gate2_shared("asrc_mem", "ahb", base + 0x68, 6, &share_count_asrc); 384*11f68120SShawn Guo clk[IMX6QDL_CLK_CAN1_IPG] = imx_clk_gate2("can1_ipg", "ipg", base + 0x68, 14); 385*11f68120SShawn Guo clk[IMX6QDL_CLK_CAN1_SERIAL] = imx_clk_gate2("can1_serial", "can_root", base + 0x68, 16); 386*11f68120SShawn Guo clk[IMX6QDL_CLK_CAN2_IPG] = imx_clk_gate2("can2_ipg", "ipg", base + 0x68, 18); 387*11f68120SShawn Guo clk[IMX6QDL_CLK_CAN2_SERIAL] = imx_clk_gate2("can2_serial", "can_root", base + 0x68, 20); 388*11f68120SShawn Guo clk[IMX6QDL_CLK_ECSPI1] = imx_clk_gate2("ecspi1", "ecspi_root", base + 0x6c, 0); 389*11f68120SShawn Guo clk[IMX6QDL_CLK_ECSPI2] = imx_clk_gate2("ecspi2", "ecspi_root", base + 0x6c, 2); 390*11f68120SShawn Guo clk[IMX6QDL_CLK_ECSPI3] = imx_clk_gate2("ecspi3", "ecspi_root", base + 0x6c, 4); 391*11f68120SShawn Guo clk[IMX6QDL_CLK_ECSPI4] = imx_clk_gate2("ecspi4", "ecspi_root", base + 0x6c, 6); 392*11f68120SShawn Guo if (clk_on_imx6dl()) 393*11f68120SShawn Guo clk[IMX6DL_CLK_I2C4] = imx_clk_gate2("i2c4", "ipg_per", base + 0x6c, 8); 394*11f68120SShawn Guo else 395*11f68120SShawn Guo clk[IMX6Q_CLK_ECSPI5] = imx_clk_gate2("ecspi5", "ecspi_root", base + 0x6c, 8); 396*11f68120SShawn Guo clk[IMX6QDL_CLK_ENET] = imx_clk_gate2("enet", "ipg", base + 0x6c, 10); 397*11f68120SShawn Guo clk[IMX6QDL_CLK_ESAI_EXTAL] = imx_clk_gate2_shared("esai_extal", "esai_podf", base + 0x6c, 16, &share_count_esai); 398*11f68120SShawn Guo clk[IMX6QDL_CLK_ESAI_IPG] = imx_clk_gate2_shared("esai_ipg", "ahb", base + 0x6c, 16, &share_count_esai); 399*11f68120SShawn Guo clk[IMX6QDL_CLK_ESAI_MEM] = imx_clk_gate2_shared("esai_mem", "ahb", base + 0x6c, 16, &share_count_esai); 400*11f68120SShawn Guo clk[IMX6QDL_CLK_GPT_IPG] = imx_clk_gate2("gpt_ipg", "ipg", base + 0x6c, 20); 401*11f68120SShawn Guo clk[IMX6QDL_CLK_GPT_IPG_PER] = imx_clk_gate2("gpt_ipg_per", "ipg_per", base + 0x6c, 22); 402*11f68120SShawn Guo if (clk_on_imx6dl()) 403*11f68120SShawn Guo /* 404*11f68120SShawn Guo * The multiplexer and divider of imx6q clock gpu3d_shader get 405*11f68120SShawn Guo * redefined/reused as gpu2d_core_sel and gpu2d_core_podf on imx6dl. 406*11f68120SShawn Guo */ 407*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU2D_CORE] = imx_clk_gate2("gpu2d_core", "gpu3d_shader", base + 0x6c, 24); 408*11f68120SShawn Guo else 409*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU2D_CORE] = imx_clk_gate2("gpu2d_core", "gpu2d_core_podf", base + 0x6c, 24); 410*11f68120SShawn Guo clk[IMX6QDL_CLK_GPU3D_CORE] = imx_clk_gate2("gpu3d_core", "gpu3d_core_podf", base + 0x6c, 26); 411*11f68120SShawn Guo clk[IMX6QDL_CLK_HDMI_IAHB] = imx_clk_gate2("hdmi_iahb", "ahb", base + 0x70, 0); 412*11f68120SShawn Guo clk[IMX6QDL_CLK_HDMI_ISFR] = imx_clk_gate2("hdmi_isfr", "video_27m", base + 0x70, 4); 413*11f68120SShawn Guo clk[IMX6QDL_CLK_I2C1] = imx_clk_gate2("i2c1", "ipg_per", base + 0x70, 6); 414*11f68120SShawn Guo clk[IMX6QDL_CLK_I2C2] = imx_clk_gate2("i2c2", "ipg_per", base + 0x70, 8); 415*11f68120SShawn Guo clk[IMX6QDL_CLK_I2C3] = imx_clk_gate2("i2c3", "ipg_per", base + 0x70, 10); 416*11f68120SShawn Guo clk[IMX6QDL_CLK_IIM] = imx_clk_gate2("iim", "ipg", base + 0x70, 12); 417*11f68120SShawn Guo clk[IMX6QDL_CLK_ENFC] = imx_clk_gate2("enfc", "enfc_podf", base + 0x70, 14); 418*11f68120SShawn Guo clk[IMX6QDL_CLK_VDOA] = imx_clk_gate2("vdoa", "vdo_axi", base + 0x70, 26); 419*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1] = imx_clk_gate2("ipu1", "ipu1_podf", base + 0x74, 0); 420*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1_DI0] = imx_clk_gate2("ipu1_di0", "ipu1_di0_sel", base + 0x74, 2); 421*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU1_DI1] = imx_clk_gate2("ipu1_di1", "ipu1_di1_sel", base + 0x74, 4); 422*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2] = imx_clk_gate2("ipu2", "ipu2_podf", base + 0x74, 6); 423*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2_DI0] = imx_clk_gate2("ipu2_di0", "ipu2_di0_sel", base + 0x74, 8); 424*11f68120SShawn Guo clk[IMX6QDL_CLK_LDB_DI0] = imx_clk_gate2("ldb_di0", "ldb_di0_podf", base + 0x74, 12); 425*11f68120SShawn Guo clk[IMX6QDL_CLK_LDB_DI1] = imx_clk_gate2("ldb_di1", "ldb_di1_podf", base + 0x74, 14); 426*11f68120SShawn Guo clk[IMX6QDL_CLK_IPU2_DI1] = imx_clk_gate2("ipu2_di1", "ipu2_di1_sel", base + 0x74, 10); 427*11f68120SShawn Guo clk[IMX6QDL_CLK_HSI_TX] = imx_clk_gate2_shared("hsi_tx", "hsi_tx_podf", base + 0x74, 16, &share_count_mipi_core_cfg); 428*11f68120SShawn Guo clk[IMX6QDL_CLK_MIPI_CORE_CFG] = imx_clk_gate2_shared("mipi_core_cfg", "video_27m", base + 0x74, 16, &share_count_mipi_core_cfg); 429*11f68120SShawn Guo clk[IMX6QDL_CLK_MIPI_IPG] = imx_clk_gate2_shared("mipi_ipg", "ipg", base + 0x74, 16, &share_count_mipi_core_cfg); 430*11f68120SShawn Guo if (clk_on_imx6dl()) 431*11f68120SShawn Guo /* 432*11f68120SShawn Guo * The multiplexer and divider of the imx6q clock gpu2d get 433*11f68120SShawn Guo * redefined/reused as mlb_sys_sel and mlb_sys_clk_podf on imx6dl. 434*11f68120SShawn Guo */ 435*11f68120SShawn Guo clk[IMX6QDL_CLK_MLB] = imx_clk_gate2("mlb", "gpu2d_core_podf", base + 0x74, 18); 436*11f68120SShawn Guo else 437*11f68120SShawn Guo clk[IMX6QDL_CLK_MLB] = imx_clk_gate2("mlb", "axi", base + 0x74, 18); 438*11f68120SShawn Guo clk[IMX6QDL_CLK_MMDC_CH0_AXI] = imx_clk_gate2("mmdc_ch0_axi", "mmdc_ch0_axi_podf", base + 0x74, 20); 439*11f68120SShawn Guo clk[IMX6QDL_CLK_MMDC_CH1_AXI] = imx_clk_gate2("mmdc_ch1_axi", "mmdc_ch1_axi_podf", base + 0x74, 22); 440*11f68120SShawn Guo clk[IMX6QDL_CLK_OCRAM] = imx_clk_gate2("ocram", "ahb", base + 0x74, 28); 441*11f68120SShawn Guo clk[IMX6QDL_CLK_OPENVG_AXI] = imx_clk_gate2("openvg_axi", "axi", base + 0x74, 30); 442*11f68120SShawn Guo clk[IMX6QDL_CLK_PCIE_AXI] = imx_clk_gate2("pcie_axi", "pcie_axi_sel", base + 0x78, 0); 443*11f68120SShawn Guo clk[IMX6QDL_CLK_PER1_BCH] = imx_clk_gate2("per1_bch", "usdhc3", base + 0x78, 12); 444*11f68120SShawn Guo clk[IMX6QDL_CLK_PWM1] = imx_clk_gate2("pwm1", "ipg_per", base + 0x78, 16); 445*11f68120SShawn Guo clk[IMX6QDL_CLK_PWM2] = imx_clk_gate2("pwm2", "ipg_per", base + 0x78, 18); 446*11f68120SShawn Guo clk[IMX6QDL_CLK_PWM3] = imx_clk_gate2("pwm3", "ipg_per", base + 0x78, 20); 447*11f68120SShawn Guo clk[IMX6QDL_CLK_PWM4] = imx_clk_gate2("pwm4", "ipg_per", base + 0x78, 22); 448*11f68120SShawn Guo clk[IMX6QDL_CLK_GPMI_BCH_APB] = imx_clk_gate2("gpmi_bch_apb", "usdhc3", base + 0x78, 24); 449*11f68120SShawn Guo clk[IMX6QDL_CLK_GPMI_BCH] = imx_clk_gate2("gpmi_bch", "usdhc4", base + 0x78, 26); 450*11f68120SShawn Guo clk[IMX6QDL_CLK_GPMI_IO] = imx_clk_gate2("gpmi_io", "enfc", base + 0x78, 28); 451*11f68120SShawn Guo clk[IMX6QDL_CLK_GPMI_APB] = imx_clk_gate2("gpmi_apb", "usdhc3", base + 0x78, 30); 452*11f68120SShawn Guo clk[IMX6QDL_CLK_ROM] = imx_clk_gate2("rom", "ahb", base + 0x7c, 0); 453*11f68120SShawn Guo clk[IMX6QDL_CLK_SATA] = imx_clk_gate2("sata", "ipg", base + 0x7c, 4); 454*11f68120SShawn Guo clk[IMX6QDL_CLK_SDMA] = imx_clk_gate2("sdma", "ahb", base + 0x7c, 6); 455*11f68120SShawn Guo clk[IMX6QDL_CLK_SPBA] = imx_clk_gate2("spba", "ipg", base + 0x7c, 12); 456*11f68120SShawn Guo clk[IMX6QDL_CLK_SPDIF] = imx_clk_gate2("spdif", "spdif_podf", base + 0x7c, 14); 457*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI1_IPG] = imx_clk_gate2_shared("ssi1_ipg", "ipg", base + 0x7c, 18, &share_count_ssi1); 458*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI2_IPG] = imx_clk_gate2_shared("ssi2_ipg", "ipg", base + 0x7c, 20, &share_count_ssi2); 459*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI3_IPG] = imx_clk_gate2_shared("ssi3_ipg", "ipg", base + 0x7c, 22, &share_count_ssi3); 460*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI1] = imx_clk_gate2_shared("ssi1", "ssi1_podf", base + 0x7c, 18, &share_count_ssi1); 461*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI2] = imx_clk_gate2_shared("ssi2", "ssi2_podf", base + 0x7c, 20, &share_count_ssi2); 462*11f68120SShawn Guo clk[IMX6QDL_CLK_SSI3] = imx_clk_gate2_shared("ssi3", "ssi3_podf", base + 0x7c, 22, &share_count_ssi3); 463*11f68120SShawn Guo clk[IMX6QDL_CLK_UART_IPG] = imx_clk_gate2("uart_ipg", "ipg", base + 0x7c, 24); 464*11f68120SShawn Guo clk[IMX6QDL_CLK_UART_SERIAL] = imx_clk_gate2("uart_serial", "uart_serial_podf", base + 0x7c, 26); 465*11f68120SShawn Guo clk[IMX6QDL_CLK_USBOH3] = imx_clk_gate2("usboh3", "ipg", base + 0x80, 0); 466*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC1] = imx_clk_gate2("usdhc1", "usdhc1_podf", base + 0x80, 2); 467*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC2] = imx_clk_gate2("usdhc2", "usdhc2_podf", base + 0x80, 4); 468*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC3] = imx_clk_gate2("usdhc3", "usdhc3_podf", base + 0x80, 6); 469*11f68120SShawn Guo clk[IMX6QDL_CLK_USDHC4] = imx_clk_gate2("usdhc4", "usdhc4_podf", base + 0x80, 8); 470*11f68120SShawn Guo clk[IMX6QDL_CLK_EIM_SLOW] = imx_clk_gate2("eim_slow", "eim_slow_podf", base + 0x80, 10); 471*11f68120SShawn Guo clk[IMX6QDL_CLK_VDO_AXI] = imx_clk_gate2("vdo_axi", "vdo_axi_sel", base + 0x80, 12); 472*11f68120SShawn Guo clk[IMX6QDL_CLK_VPU_AXI] = imx_clk_gate2("vpu_axi", "vpu_axi_podf", base + 0x80, 14); 473*11f68120SShawn Guo clk[IMX6QDL_CLK_CKO1] = imx_clk_gate("cko1", "cko1_podf", base + 0x60, 7); 474*11f68120SShawn Guo clk[IMX6QDL_CLK_CKO2] = imx_clk_gate("cko2", "cko2_podf", base + 0x60, 24); 475*11f68120SShawn Guo 476*11f68120SShawn Guo /* 477*11f68120SShawn Guo * The gpt_3m clock is not available on i.MX6Q TO1.0. Let's point it 478*11f68120SShawn Guo * to clock gpt_ipg_per to ease the gpt driver code. 479*11f68120SShawn Guo */ 480*11f68120SShawn Guo if (clk_on_imx6q() && imx_get_soc_revision() == IMX_CHIP_REVISION_1_0) 481*11f68120SShawn Guo clk[IMX6QDL_CLK_GPT_3M] = clk[IMX6QDL_CLK_GPT_IPG_PER]; 482*11f68120SShawn Guo 483*11f68120SShawn Guo imx_check_clocks(clk, ARRAY_SIZE(clk)); 484*11f68120SShawn Guo 485*11f68120SShawn Guo clk_data.clks = clk; 486*11f68120SShawn Guo clk_data.clk_num = ARRAY_SIZE(clk); 487*11f68120SShawn Guo of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); 488*11f68120SShawn Guo 489*11f68120SShawn Guo clk_register_clkdev(clk[IMX6QDL_CLK_ENET_REF], "enet_ref", NULL); 490*11f68120SShawn Guo 491*11f68120SShawn Guo if ((imx_get_soc_revision() != IMX_CHIP_REVISION_1_0) || 492*11f68120SShawn Guo clk_on_imx6dl()) { 493*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_LDB_DI0_SEL], clk[IMX6QDL_CLK_PLL5_VIDEO_DIV]); 494*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_LDB_DI1_SEL], clk[IMX6QDL_CLK_PLL5_VIDEO_DIV]); 495*11f68120SShawn Guo } 496*11f68120SShawn Guo 497*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_IPU1_DI0_PRE_SEL], clk[IMX6QDL_CLK_PLL5_VIDEO_DIV]); 498*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_IPU1_DI1_PRE_SEL], clk[IMX6QDL_CLK_PLL5_VIDEO_DIV]); 499*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_IPU2_DI0_PRE_SEL], clk[IMX6QDL_CLK_PLL5_VIDEO_DIV]); 500*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_IPU2_DI1_PRE_SEL], clk[IMX6QDL_CLK_PLL5_VIDEO_DIV]); 501*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_IPU1_DI0_SEL], clk[IMX6QDL_CLK_IPU1_DI0_PRE]); 502*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_IPU1_DI1_SEL], clk[IMX6QDL_CLK_IPU1_DI1_PRE]); 503*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_IPU2_DI0_SEL], clk[IMX6QDL_CLK_IPU2_DI0_PRE]); 504*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_IPU2_DI1_SEL], clk[IMX6QDL_CLK_IPU2_DI1_PRE]); 505*11f68120SShawn Guo 506*11f68120SShawn Guo /* 507*11f68120SShawn Guo * The gpmi needs 100MHz frequency in the EDO/Sync mode, 508*11f68120SShawn Guo * We can not get the 100MHz from the pll2_pfd0_352m. 509*11f68120SShawn Guo * So choose pll2_pfd2_396m as enfc_sel's parent. 510*11f68120SShawn Guo */ 511*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_ENFC_SEL], clk[IMX6QDL_CLK_PLL2_PFD2_396M]); 512*11f68120SShawn Guo 513*11f68120SShawn Guo for (i = 0; i < ARRAY_SIZE(clks_init_on); i++) 514*11f68120SShawn Guo clk_prepare_enable(clk[clks_init_on[i]]); 515*11f68120SShawn Guo 516*11f68120SShawn Guo if (IS_ENABLED(CONFIG_USB_MXS_PHY)) { 517*11f68120SShawn Guo clk_prepare_enable(clk[IMX6QDL_CLK_USBPHY1_GATE]); 518*11f68120SShawn Guo clk_prepare_enable(clk[IMX6QDL_CLK_USBPHY2_GATE]); 519*11f68120SShawn Guo } 520*11f68120SShawn Guo 521*11f68120SShawn Guo /* 522*11f68120SShawn Guo * Let's initially set up CLKO with OSC24M, since this configuration 523*11f68120SShawn Guo * is widely used by imx6q board designs to clock audio codec. 524*11f68120SShawn Guo */ 525*11f68120SShawn Guo ret = clk_set_parent(clk[IMX6QDL_CLK_CKO2_SEL], clk[IMX6QDL_CLK_OSC]); 526*11f68120SShawn Guo if (!ret) 527*11f68120SShawn Guo ret = clk_set_parent(clk[IMX6QDL_CLK_CKO], clk[IMX6QDL_CLK_CKO2]); 528*11f68120SShawn Guo if (ret) 529*11f68120SShawn Guo pr_warn("failed to set up CLKO: %d\n", ret); 530*11f68120SShawn Guo 531*11f68120SShawn Guo /* Audio-related clocks configuration */ 532*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_SPDIF_SEL], clk[IMX6QDL_CLK_PLL3_PFD3_454M]); 533*11f68120SShawn Guo 534*11f68120SShawn Guo /* All existing boards with PCIe use LVDS1 */ 535*11f68120SShawn Guo if (IS_ENABLED(CONFIG_PCI_IMX6)) 536*11f68120SShawn Guo clk_set_parent(clk[IMX6QDL_CLK_LVDS1_SEL], clk[IMX6QDL_CLK_SATA_REF_100M]); 537*11f68120SShawn Guo } 538*11f68120SShawn Guo CLK_OF_DECLARE(imx6q, "fsl,imx6q-ccm", imx6q_clocks_init); 539