xref: /linux/drivers/ata/libahci.c (revision 9da8320bb97768e35f2e64fa7642015271d672eb)
1 /*
2  *  libahci.c - Common AHCI SATA low-level routines
3  *
4  *  Maintained by:  Tejun Heo <tj@kernel.org>
5  *    		    Please ALWAYS copy linux-ide@vger.kernel.org
6  *		    on emails.
7  *
8  *  Copyright 2004-2005 Red Hat, Inc.
9  *
10  *
11  *  This program is free software; you can redistribute it and/or modify
12  *  it under the terms of the GNU General Public License as published by
13  *  the Free Software Foundation; either version 2, or (at your option)
14  *  any later version.
15  *
16  *  This program is distributed in the hope that it will be useful,
17  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
18  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19  *  GNU General Public License for more details.
20  *
21  *  You should have received a copy of the GNU General Public License
22  *  along with this program; see the file COPYING.  If not, write to
23  *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24  *
25  *
26  * libata documentation is available via 'make {ps|pdf}docs',
27  * as Documentation/DocBook/libata.*
28  *
29  * AHCI hardware documentation:
30  * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31  * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
32  *
33  */
34 
35 #include <linux/kernel.h>
36 #include <linux/gfp.h>
37 #include <linux/module.h>
38 #include <linux/blkdev.h>
39 #include <linux/delay.h>
40 #include <linux/interrupt.h>
41 #include <linux/dma-mapping.h>
42 #include <linux/device.h>
43 #include <scsi/scsi_host.h>
44 #include <scsi/scsi_cmnd.h>
45 #include <linux/libata.h>
46 #include "ahci.h"
47 #include "libata.h"
48 
49 static int ahci_skip_host_reset;
50 int ahci_ignore_sss;
51 EXPORT_SYMBOL_GPL(ahci_ignore_sss);
52 
53 module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
54 MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
55 
56 module_param_named(ignore_sss, ahci_ignore_sss, int, 0444);
57 MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)");
58 
59 static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
60 			unsigned hints);
61 static ssize_t ahci_led_show(struct ata_port *ap, char *buf);
62 static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
63 			      size_t size);
64 static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
65 					ssize_t size);
66 
67 
68 
69 static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
70 static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
71 static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc);
72 static int ahci_port_start(struct ata_port *ap);
73 static void ahci_port_stop(struct ata_port *ap);
74 static void ahci_qc_prep(struct ata_queued_cmd *qc);
75 static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc);
76 static void ahci_freeze(struct ata_port *ap);
77 static void ahci_thaw(struct ata_port *ap);
78 static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep);
79 static void ahci_enable_fbs(struct ata_port *ap);
80 static void ahci_disable_fbs(struct ata_port *ap);
81 static void ahci_pmp_attach(struct ata_port *ap);
82 static void ahci_pmp_detach(struct ata_port *ap);
83 static int ahci_softreset(struct ata_link *link, unsigned int *class,
84 			  unsigned long deadline);
85 static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
86 			  unsigned long deadline);
87 static int ahci_hardreset(struct ata_link *link, unsigned int *class,
88 			  unsigned long deadline);
89 static void ahci_postreset(struct ata_link *link, unsigned int *class);
90 static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
91 static void ahci_dev_config(struct ata_device *dev);
92 #ifdef CONFIG_PM
93 static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
94 #endif
95 static ssize_t ahci_activity_show(struct ata_device *dev, char *buf);
96 static ssize_t ahci_activity_store(struct ata_device *dev,
97 				   enum sw_activity val);
98 static void ahci_init_sw_activity(struct ata_link *link);
99 
100 static ssize_t ahci_show_host_caps(struct device *dev,
101 				   struct device_attribute *attr, char *buf);
102 static ssize_t ahci_show_host_cap2(struct device *dev,
103 				   struct device_attribute *attr, char *buf);
104 static ssize_t ahci_show_host_version(struct device *dev,
105 				      struct device_attribute *attr, char *buf);
106 static ssize_t ahci_show_port_cmd(struct device *dev,
107 				  struct device_attribute *attr, char *buf);
108 static ssize_t ahci_read_em_buffer(struct device *dev,
109 				   struct device_attribute *attr, char *buf);
110 static ssize_t ahci_store_em_buffer(struct device *dev,
111 				    struct device_attribute *attr,
112 				    const char *buf, size_t size);
113 static ssize_t ahci_show_em_supported(struct device *dev,
114 				      struct device_attribute *attr, char *buf);
115 
116 static DEVICE_ATTR(ahci_host_caps, S_IRUGO, ahci_show_host_caps, NULL);
117 static DEVICE_ATTR(ahci_host_cap2, S_IRUGO, ahci_show_host_cap2, NULL);
118 static DEVICE_ATTR(ahci_host_version, S_IRUGO, ahci_show_host_version, NULL);
119 static DEVICE_ATTR(ahci_port_cmd, S_IRUGO, ahci_show_port_cmd, NULL);
120 static DEVICE_ATTR(em_buffer, S_IWUSR | S_IRUGO,
121 		   ahci_read_em_buffer, ahci_store_em_buffer);
122 static DEVICE_ATTR(em_message_supported, S_IRUGO, ahci_show_em_supported, NULL);
123 
124 struct device_attribute *ahci_shost_attrs[] = {
125 	&dev_attr_link_power_management_policy,
126 	&dev_attr_em_message_type,
127 	&dev_attr_em_message,
128 	&dev_attr_ahci_host_caps,
129 	&dev_attr_ahci_host_cap2,
130 	&dev_attr_ahci_host_version,
131 	&dev_attr_ahci_port_cmd,
132 	&dev_attr_em_buffer,
133 	&dev_attr_em_message_supported,
134 	NULL
135 };
136 EXPORT_SYMBOL_GPL(ahci_shost_attrs);
137 
138 struct device_attribute *ahci_sdev_attrs[] = {
139 	&dev_attr_sw_activity,
140 	&dev_attr_unload_heads,
141 	NULL
142 };
143 EXPORT_SYMBOL_GPL(ahci_sdev_attrs);
144 
145 struct ata_port_operations ahci_ops = {
146 	.inherits		= &sata_pmp_port_ops,
147 
148 	.qc_defer		= ahci_pmp_qc_defer,
149 	.qc_prep		= ahci_qc_prep,
150 	.qc_issue		= ahci_qc_issue,
151 	.qc_fill_rtf		= ahci_qc_fill_rtf,
152 
153 	.freeze			= ahci_freeze,
154 	.thaw			= ahci_thaw,
155 	.softreset		= ahci_softreset,
156 	.hardreset		= ahci_hardreset,
157 	.postreset		= ahci_postreset,
158 	.pmp_softreset		= ahci_softreset,
159 	.error_handler		= ahci_error_handler,
160 	.post_internal_cmd	= ahci_post_internal_cmd,
161 	.dev_config		= ahci_dev_config,
162 
163 	.scr_read		= ahci_scr_read,
164 	.scr_write		= ahci_scr_write,
165 	.pmp_attach		= ahci_pmp_attach,
166 	.pmp_detach		= ahci_pmp_detach,
167 
168 	.set_lpm		= ahci_set_lpm,
169 	.em_show		= ahci_led_show,
170 	.em_store		= ahci_led_store,
171 	.sw_activity_show	= ahci_activity_show,
172 	.sw_activity_store	= ahci_activity_store,
173 	.transmit_led_message	= ahci_transmit_led_message,
174 #ifdef CONFIG_PM
175 	.port_suspend		= ahci_port_suspend,
176 	.port_resume		= ahci_port_resume,
177 #endif
178 	.port_start		= ahci_port_start,
179 	.port_stop		= ahci_port_stop,
180 };
181 EXPORT_SYMBOL_GPL(ahci_ops);
182 
183 struct ata_port_operations ahci_pmp_retry_srst_ops = {
184 	.inherits		= &ahci_ops,
185 	.softreset		= ahci_pmp_retry_softreset,
186 };
187 EXPORT_SYMBOL_GPL(ahci_pmp_retry_srst_ops);
188 
189 static bool ahci_em_messages __read_mostly = true;
190 EXPORT_SYMBOL_GPL(ahci_em_messages);
191 module_param(ahci_em_messages, bool, 0444);
192 /* add other LED protocol types when they become supported */
193 MODULE_PARM_DESC(ahci_em_messages,
194 	"AHCI Enclosure Management Message control (0 = off, 1 = on)");
195 
196 /* device sleep idle timeout in ms */
197 static int devslp_idle_timeout __read_mostly = 1000;
198 module_param(devslp_idle_timeout, int, 0644);
199 MODULE_PARM_DESC(devslp_idle_timeout, "device sleep idle timeout");
200 
201 static void ahci_enable_ahci(void __iomem *mmio)
202 {
203 	int i;
204 	u32 tmp;
205 
206 	/* turn on AHCI_EN */
207 	tmp = readl(mmio + HOST_CTL);
208 	if (tmp & HOST_AHCI_EN)
209 		return;
210 
211 	/* Some controllers need AHCI_EN to be written multiple times.
212 	 * Try a few times before giving up.
213 	 */
214 	for (i = 0; i < 5; i++) {
215 		tmp |= HOST_AHCI_EN;
216 		writel(tmp, mmio + HOST_CTL);
217 		tmp = readl(mmio + HOST_CTL);	/* flush && sanity check */
218 		if (tmp & HOST_AHCI_EN)
219 			return;
220 		msleep(10);
221 	}
222 
223 	WARN_ON(1);
224 }
225 
226 static ssize_t ahci_show_host_caps(struct device *dev,
227 				   struct device_attribute *attr, char *buf)
228 {
229 	struct Scsi_Host *shost = class_to_shost(dev);
230 	struct ata_port *ap = ata_shost_to_port(shost);
231 	struct ahci_host_priv *hpriv = ap->host->private_data;
232 
233 	return sprintf(buf, "%x\n", hpriv->cap);
234 }
235 
236 static ssize_t ahci_show_host_cap2(struct device *dev,
237 				   struct device_attribute *attr, char *buf)
238 {
239 	struct Scsi_Host *shost = class_to_shost(dev);
240 	struct ata_port *ap = ata_shost_to_port(shost);
241 	struct ahci_host_priv *hpriv = ap->host->private_data;
242 
243 	return sprintf(buf, "%x\n", hpriv->cap2);
244 }
245 
246 static ssize_t ahci_show_host_version(struct device *dev,
247 				   struct device_attribute *attr, char *buf)
248 {
249 	struct Scsi_Host *shost = class_to_shost(dev);
250 	struct ata_port *ap = ata_shost_to_port(shost);
251 	struct ahci_host_priv *hpriv = ap->host->private_data;
252 	void __iomem *mmio = hpriv->mmio;
253 
254 	return sprintf(buf, "%x\n", readl(mmio + HOST_VERSION));
255 }
256 
257 static ssize_t ahci_show_port_cmd(struct device *dev,
258 				  struct device_attribute *attr, char *buf)
259 {
260 	struct Scsi_Host *shost = class_to_shost(dev);
261 	struct ata_port *ap = ata_shost_to_port(shost);
262 	void __iomem *port_mmio = ahci_port_base(ap);
263 
264 	return sprintf(buf, "%x\n", readl(port_mmio + PORT_CMD));
265 }
266 
267 static ssize_t ahci_read_em_buffer(struct device *dev,
268 				   struct device_attribute *attr, char *buf)
269 {
270 	struct Scsi_Host *shost = class_to_shost(dev);
271 	struct ata_port *ap = ata_shost_to_port(shost);
272 	struct ahci_host_priv *hpriv = ap->host->private_data;
273 	void __iomem *mmio = hpriv->mmio;
274 	void __iomem *em_mmio = mmio + hpriv->em_loc;
275 	u32 em_ctl, msg;
276 	unsigned long flags;
277 	size_t count;
278 	int i;
279 
280 	spin_lock_irqsave(ap->lock, flags);
281 
282 	em_ctl = readl(mmio + HOST_EM_CTL);
283 	if (!(ap->flags & ATA_FLAG_EM) || em_ctl & EM_CTL_XMT ||
284 	    !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO)) {
285 		spin_unlock_irqrestore(ap->lock, flags);
286 		return -EINVAL;
287 	}
288 
289 	if (!(em_ctl & EM_CTL_MR)) {
290 		spin_unlock_irqrestore(ap->lock, flags);
291 		return -EAGAIN;
292 	}
293 
294 	if (!(em_ctl & EM_CTL_SMB))
295 		em_mmio += hpriv->em_buf_sz;
296 
297 	count = hpriv->em_buf_sz;
298 
299 	/* the count should not be larger than PAGE_SIZE */
300 	if (count > PAGE_SIZE) {
301 		if (printk_ratelimit())
302 			ata_port_warn(ap,
303 				      "EM read buffer size too large: "
304 				      "buffer size %u, page size %lu\n",
305 				      hpriv->em_buf_sz, PAGE_SIZE);
306 		count = PAGE_SIZE;
307 	}
308 
309 	for (i = 0; i < count; i += 4) {
310 		msg = readl(em_mmio + i);
311 		buf[i] = msg & 0xff;
312 		buf[i + 1] = (msg >> 8) & 0xff;
313 		buf[i + 2] = (msg >> 16) & 0xff;
314 		buf[i + 3] = (msg >> 24) & 0xff;
315 	}
316 
317 	spin_unlock_irqrestore(ap->lock, flags);
318 
319 	return i;
320 }
321 
322 static ssize_t ahci_store_em_buffer(struct device *dev,
323 				    struct device_attribute *attr,
324 				    const char *buf, size_t size)
325 {
326 	struct Scsi_Host *shost = class_to_shost(dev);
327 	struct ata_port *ap = ata_shost_to_port(shost);
328 	struct ahci_host_priv *hpriv = ap->host->private_data;
329 	void __iomem *mmio = hpriv->mmio;
330 	void __iomem *em_mmio = mmio + hpriv->em_loc;
331 	const unsigned char *msg_buf = buf;
332 	u32 em_ctl, msg;
333 	unsigned long flags;
334 	int i;
335 
336 	/* check size validity */
337 	if (!(ap->flags & ATA_FLAG_EM) ||
338 	    !(hpriv->em_msg_type & EM_MSG_TYPE_SGPIO) ||
339 	    size % 4 || size > hpriv->em_buf_sz)
340 		return -EINVAL;
341 
342 	spin_lock_irqsave(ap->lock, flags);
343 
344 	em_ctl = readl(mmio + HOST_EM_CTL);
345 	if (em_ctl & EM_CTL_TM) {
346 		spin_unlock_irqrestore(ap->lock, flags);
347 		return -EBUSY;
348 	}
349 
350 	for (i = 0; i < size; i += 4) {
351 		msg = msg_buf[i] | msg_buf[i + 1] << 8 |
352 		      msg_buf[i + 2] << 16 | msg_buf[i + 3] << 24;
353 		writel(msg, em_mmio + i);
354 	}
355 
356 	writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
357 
358 	spin_unlock_irqrestore(ap->lock, flags);
359 
360 	return size;
361 }
362 
363 static ssize_t ahci_show_em_supported(struct device *dev,
364 				      struct device_attribute *attr, char *buf)
365 {
366 	struct Scsi_Host *shost = class_to_shost(dev);
367 	struct ata_port *ap = ata_shost_to_port(shost);
368 	struct ahci_host_priv *hpriv = ap->host->private_data;
369 	void __iomem *mmio = hpriv->mmio;
370 	u32 em_ctl;
371 
372 	em_ctl = readl(mmio + HOST_EM_CTL);
373 
374 	return sprintf(buf, "%s%s%s%s\n",
375 		       em_ctl & EM_CTL_LED ? "led " : "",
376 		       em_ctl & EM_CTL_SAFTE ? "saf-te " : "",
377 		       em_ctl & EM_CTL_SES ? "ses-2 " : "",
378 		       em_ctl & EM_CTL_SGPIO ? "sgpio " : "");
379 }
380 
381 /**
382  *	ahci_save_initial_config - Save and fixup initial config values
383  *	@dev: target AHCI device
384  *	@hpriv: host private area to store config values
385  *
386  *	Some registers containing configuration info might be setup by
387  *	BIOS and might be cleared on reset.  This function saves the
388  *	initial values of those registers into @hpriv such that they
389  *	can be restored after controller reset.
390  *
391  *	If inconsistent, config values are fixed up by this function.
392  *
393  *	If it is not set already this function sets hpriv->start_engine to
394  *	ahci_start_engine.
395  *
396  *	LOCKING:
397  *	None.
398  */
399 void ahci_save_initial_config(struct device *dev, struct ahci_host_priv *hpriv)
400 {
401 	void __iomem *mmio = hpriv->mmio;
402 	u32 cap, cap2, vers, port_map;
403 	int i;
404 
405 	/* make sure AHCI mode is enabled before accessing CAP */
406 	ahci_enable_ahci(mmio);
407 
408 	/* Values prefixed with saved_ are written back to host after
409 	 * reset.  Values without are used for driver operation.
410 	 */
411 	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
412 	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
413 
414 	/* CAP2 register is only defined for AHCI 1.2 and later */
415 	vers = readl(mmio + HOST_VERSION);
416 	if ((vers >> 16) > 1 ||
417 	   ((vers >> 16) == 1 && (vers & 0xFFFF) >= 0x200))
418 		hpriv->saved_cap2 = cap2 = readl(mmio + HOST_CAP2);
419 	else
420 		hpriv->saved_cap2 = cap2 = 0;
421 
422 	/* some chips have errata preventing 64bit use */
423 	if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
424 		dev_info(dev, "controller can't do 64bit DMA, forcing 32bit\n");
425 		cap &= ~HOST_CAP_64;
426 	}
427 
428 	if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
429 		dev_info(dev, "controller can't do NCQ, turning off CAP_NCQ\n");
430 		cap &= ~HOST_CAP_NCQ;
431 	}
432 
433 	if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) {
434 		dev_info(dev, "controller can do NCQ, turning on CAP_NCQ\n");
435 		cap |= HOST_CAP_NCQ;
436 	}
437 
438 	if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
439 		dev_info(dev, "controller can't do PMP, turning off CAP_PMP\n");
440 		cap &= ~HOST_CAP_PMP;
441 	}
442 
443 	if ((cap & HOST_CAP_SNTF) && (hpriv->flags & AHCI_HFLAG_NO_SNTF)) {
444 		dev_info(dev,
445 			 "controller can't do SNTF, turning off CAP_SNTF\n");
446 		cap &= ~HOST_CAP_SNTF;
447 	}
448 
449 	if ((cap2 & HOST_CAP2_SDS) && (hpriv->flags & AHCI_HFLAG_NO_DEVSLP)) {
450 		dev_info(dev,
451 			 "controller can't do DEVSLP, turning off\n");
452 		cap2 &= ~HOST_CAP2_SDS;
453 		cap2 &= ~HOST_CAP2_SADM;
454 	}
455 
456 	if (!(cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_YES_FBS)) {
457 		dev_info(dev, "controller can do FBS, turning on CAP_FBS\n");
458 		cap |= HOST_CAP_FBS;
459 	}
460 
461 	if ((cap & HOST_CAP_FBS) && (hpriv->flags & AHCI_HFLAG_NO_FBS)) {
462 		dev_info(dev, "controller can't do FBS, turning off CAP_FBS\n");
463 		cap &= ~HOST_CAP_FBS;
464 	}
465 
466 	if (hpriv->force_port_map && port_map != hpriv->force_port_map) {
467 		dev_info(dev, "forcing port_map 0x%x -> 0x%x\n",
468 			 port_map, hpriv->force_port_map);
469 		port_map = hpriv->force_port_map;
470 	}
471 
472 	if (hpriv->mask_port_map) {
473 		dev_warn(dev, "masking port_map 0x%x -> 0x%x\n",
474 			port_map,
475 			port_map & hpriv->mask_port_map);
476 		port_map &= hpriv->mask_port_map;
477 	}
478 
479 	/* cross check port_map and cap.n_ports */
480 	if (port_map) {
481 		int map_ports = 0;
482 
483 		for (i = 0; i < AHCI_MAX_PORTS; i++)
484 			if (port_map & (1 << i))
485 				map_ports++;
486 
487 		/* If PI has more ports than n_ports, whine, clear
488 		 * port_map and let it be generated from n_ports.
489 		 */
490 		if (map_ports > ahci_nr_ports(cap)) {
491 			dev_warn(dev,
492 				 "implemented port map (0x%x) contains more ports than nr_ports (%u), using nr_ports\n",
493 				 port_map, ahci_nr_ports(cap));
494 			port_map = 0;
495 		}
496 	}
497 
498 	/* fabricate port_map from cap.nr_ports */
499 	if (!port_map) {
500 		port_map = (1 << ahci_nr_ports(cap)) - 1;
501 		dev_warn(dev, "forcing PORTS_IMPL to 0x%x\n", port_map);
502 
503 		/* write the fixed up value to the PI register */
504 		hpriv->saved_port_map = port_map;
505 	}
506 
507 	/* record values to use during operation */
508 	hpriv->cap = cap;
509 	hpriv->cap2 = cap2;
510 	hpriv->port_map = port_map;
511 
512 	if (!hpriv->start_engine)
513 		hpriv->start_engine = ahci_start_engine;
514 }
515 EXPORT_SYMBOL_GPL(ahci_save_initial_config);
516 
517 /**
518  *	ahci_restore_initial_config - Restore initial config
519  *	@host: target ATA host
520  *
521  *	Restore initial config stored by ahci_save_initial_config().
522  *
523  *	LOCKING:
524  *	None.
525  */
526 static void ahci_restore_initial_config(struct ata_host *host)
527 {
528 	struct ahci_host_priv *hpriv = host->private_data;
529 	void __iomem *mmio = hpriv->mmio;
530 
531 	writel(hpriv->saved_cap, mmio + HOST_CAP);
532 	if (hpriv->saved_cap2)
533 		writel(hpriv->saved_cap2, mmio + HOST_CAP2);
534 	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
535 	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
536 }
537 
538 static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
539 {
540 	static const int offset[] = {
541 		[SCR_STATUS]		= PORT_SCR_STAT,
542 		[SCR_CONTROL]		= PORT_SCR_CTL,
543 		[SCR_ERROR]		= PORT_SCR_ERR,
544 		[SCR_ACTIVE]		= PORT_SCR_ACT,
545 		[SCR_NOTIFICATION]	= PORT_SCR_NTF,
546 	};
547 	struct ahci_host_priv *hpriv = ap->host->private_data;
548 
549 	if (sc_reg < ARRAY_SIZE(offset) &&
550 	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
551 		return offset[sc_reg];
552 	return 0;
553 }
554 
555 static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
556 {
557 	void __iomem *port_mmio = ahci_port_base(link->ap);
558 	int offset = ahci_scr_offset(link->ap, sc_reg);
559 
560 	if (offset) {
561 		*val = readl(port_mmio + offset);
562 		return 0;
563 	}
564 	return -EINVAL;
565 }
566 
567 static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
568 {
569 	void __iomem *port_mmio = ahci_port_base(link->ap);
570 	int offset = ahci_scr_offset(link->ap, sc_reg);
571 
572 	if (offset) {
573 		writel(val, port_mmio + offset);
574 		return 0;
575 	}
576 	return -EINVAL;
577 }
578 
579 void ahci_start_engine(struct ata_port *ap)
580 {
581 	void __iomem *port_mmio = ahci_port_base(ap);
582 	u32 tmp;
583 
584 	/* start DMA */
585 	tmp = readl(port_mmio + PORT_CMD);
586 	tmp |= PORT_CMD_START;
587 	writel(tmp, port_mmio + PORT_CMD);
588 	readl(port_mmio + PORT_CMD); /* flush */
589 }
590 EXPORT_SYMBOL_GPL(ahci_start_engine);
591 
592 int ahci_stop_engine(struct ata_port *ap)
593 {
594 	void __iomem *port_mmio = ahci_port_base(ap);
595 	u32 tmp;
596 
597 	tmp = readl(port_mmio + PORT_CMD);
598 
599 	/* check if the HBA is idle */
600 	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
601 		return 0;
602 
603 	/* setting HBA to idle */
604 	tmp &= ~PORT_CMD_START;
605 	writel(tmp, port_mmio + PORT_CMD);
606 
607 	/* wait for engine to stop. This could be as long as 500 msec */
608 	tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
609 				PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
610 	if (tmp & PORT_CMD_LIST_ON)
611 		return -EIO;
612 
613 	return 0;
614 }
615 EXPORT_SYMBOL_GPL(ahci_stop_engine);
616 
617 void ahci_start_fis_rx(struct ata_port *ap)
618 {
619 	void __iomem *port_mmio = ahci_port_base(ap);
620 	struct ahci_host_priv *hpriv = ap->host->private_data;
621 	struct ahci_port_priv *pp = ap->private_data;
622 	u32 tmp;
623 
624 	/* set FIS registers */
625 	if (hpriv->cap & HOST_CAP_64)
626 		writel((pp->cmd_slot_dma >> 16) >> 16,
627 		       port_mmio + PORT_LST_ADDR_HI);
628 	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
629 
630 	if (hpriv->cap & HOST_CAP_64)
631 		writel((pp->rx_fis_dma >> 16) >> 16,
632 		       port_mmio + PORT_FIS_ADDR_HI);
633 	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
634 
635 	/* enable FIS reception */
636 	tmp = readl(port_mmio + PORT_CMD);
637 	tmp |= PORT_CMD_FIS_RX;
638 	writel(tmp, port_mmio + PORT_CMD);
639 
640 	/* flush */
641 	readl(port_mmio + PORT_CMD);
642 }
643 EXPORT_SYMBOL_GPL(ahci_start_fis_rx);
644 
645 static int ahci_stop_fis_rx(struct ata_port *ap)
646 {
647 	void __iomem *port_mmio = ahci_port_base(ap);
648 	u32 tmp;
649 
650 	/* disable FIS reception */
651 	tmp = readl(port_mmio + PORT_CMD);
652 	tmp &= ~PORT_CMD_FIS_RX;
653 	writel(tmp, port_mmio + PORT_CMD);
654 
655 	/* wait for completion, spec says 500ms, give it 1000 */
656 	tmp = ata_wait_register(ap, port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
657 				PORT_CMD_FIS_ON, 10, 1000);
658 	if (tmp & PORT_CMD_FIS_ON)
659 		return -EBUSY;
660 
661 	return 0;
662 }
663 
664 static void ahci_power_up(struct ata_port *ap)
665 {
666 	struct ahci_host_priv *hpriv = ap->host->private_data;
667 	void __iomem *port_mmio = ahci_port_base(ap);
668 	u32 cmd;
669 
670 	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
671 
672 	/* spin up device */
673 	if (hpriv->cap & HOST_CAP_SSS) {
674 		cmd |= PORT_CMD_SPIN_UP;
675 		writel(cmd, port_mmio + PORT_CMD);
676 	}
677 
678 	/* wake up link */
679 	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
680 }
681 
682 static int ahci_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
683 			unsigned int hints)
684 {
685 	struct ata_port *ap = link->ap;
686 	struct ahci_host_priv *hpriv = ap->host->private_data;
687 	struct ahci_port_priv *pp = ap->private_data;
688 	void __iomem *port_mmio = ahci_port_base(ap);
689 
690 	if (policy != ATA_LPM_MAX_POWER) {
691 		/*
692 		 * Disable interrupts on Phy Ready. This keeps us from
693 		 * getting woken up due to spurious phy ready
694 		 * interrupts.
695 		 */
696 		pp->intr_mask &= ~PORT_IRQ_PHYRDY;
697 		writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
698 
699 		sata_link_scr_lpm(link, policy, false);
700 	}
701 
702 	if (hpriv->cap & HOST_CAP_ALPM) {
703 		u32 cmd = readl(port_mmio + PORT_CMD);
704 
705 		if (policy == ATA_LPM_MAX_POWER || !(hints & ATA_LPM_HIPM)) {
706 			cmd &= ~(PORT_CMD_ASP | PORT_CMD_ALPE);
707 			cmd |= PORT_CMD_ICC_ACTIVE;
708 
709 			writel(cmd, port_mmio + PORT_CMD);
710 			readl(port_mmio + PORT_CMD);
711 
712 			/* wait 10ms to be sure we've come out of LPM state */
713 			ata_msleep(ap, 10);
714 		} else {
715 			cmd |= PORT_CMD_ALPE;
716 			if (policy == ATA_LPM_MIN_POWER)
717 				cmd |= PORT_CMD_ASP;
718 
719 			/* write out new cmd value */
720 			writel(cmd, port_mmio + PORT_CMD);
721 		}
722 	}
723 
724 	/* set aggressive device sleep */
725 	if ((hpriv->cap2 & HOST_CAP2_SDS) &&
726 	    (hpriv->cap2 & HOST_CAP2_SADM) &&
727 	    (link->device->flags & ATA_DFLAG_DEVSLP)) {
728 		if (policy == ATA_LPM_MIN_POWER)
729 			ahci_set_aggressive_devslp(ap, true);
730 		else
731 			ahci_set_aggressive_devslp(ap, false);
732 	}
733 
734 	if (policy == ATA_LPM_MAX_POWER) {
735 		sata_link_scr_lpm(link, policy, false);
736 
737 		/* turn PHYRDY IRQ back on */
738 		pp->intr_mask |= PORT_IRQ_PHYRDY;
739 		writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
740 	}
741 
742 	return 0;
743 }
744 
745 #ifdef CONFIG_PM
746 static void ahci_power_down(struct ata_port *ap)
747 {
748 	struct ahci_host_priv *hpriv = ap->host->private_data;
749 	void __iomem *port_mmio = ahci_port_base(ap);
750 	u32 cmd, scontrol;
751 
752 	if (!(hpriv->cap & HOST_CAP_SSS))
753 		return;
754 
755 	/* put device into listen mode, first set PxSCTL.DET to 0 */
756 	scontrol = readl(port_mmio + PORT_SCR_CTL);
757 	scontrol &= ~0xf;
758 	writel(scontrol, port_mmio + PORT_SCR_CTL);
759 
760 	/* then set PxCMD.SUD to 0 */
761 	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
762 	cmd &= ~PORT_CMD_SPIN_UP;
763 	writel(cmd, port_mmio + PORT_CMD);
764 }
765 #endif
766 
767 static void ahci_start_port(struct ata_port *ap)
768 {
769 	struct ahci_host_priv *hpriv = ap->host->private_data;
770 	struct ahci_port_priv *pp = ap->private_data;
771 	struct ata_link *link;
772 	struct ahci_em_priv *emp;
773 	ssize_t rc;
774 	int i;
775 
776 	/* enable FIS reception */
777 	ahci_start_fis_rx(ap);
778 
779 	/* enable DMA */
780 	if (!(hpriv->flags & AHCI_HFLAG_DELAY_ENGINE))
781 		hpriv->start_engine(ap);
782 
783 	/* turn on LEDs */
784 	if (ap->flags & ATA_FLAG_EM) {
785 		ata_for_each_link(link, ap, EDGE) {
786 			emp = &pp->em_priv[link->pmp];
787 
788 			/* EM Transmit bit maybe busy during init */
789 			for (i = 0; i < EM_MAX_RETRY; i++) {
790 				rc = ap->ops->transmit_led_message(ap,
791 							       emp->led_state,
792 							       4);
793 				/*
794 				 * If busy, give a breather but do not
795 				 * release EH ownership by using msleep()
796 				 * instead of ata_msleep().  EM Transmit
797 				 * bit is busy for the whole host and
798 				 * releasing ownership will cause other
799 				 * ports to fail the same way.
800 				 */
801 				if (rc == -EBUSY)
802 					msleep(1);
803 				else
804 					break;
805 			}
806 		}
807 	}
808 
809 	if (ap->flags & ATA_FLAG_SW_ACTIVITY)
810 		ata_for_each_link(link, ap, EDGE)
811 			ahci_init_sw_activity(link);
812 
813 }
814 
815 static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
816 {
817 	int rc;
818 
819 	/* disable DMA */
820 	rc = ahci_stop_engine(ap);
821 	if (rc) {
822 		*emsg = "failed to stop engine";
823 		return rc;
824 	}
825 
826 	/* disable FIS reception */
827 	rc = ahci_stop_fis_rx(ap);
828 	if (rc) {
829 		*emsg = "failed stop FIS RX";
830 		return rc;
831 	}
832 
833 	return 0;
834 }
835 
836 int ahci_reset_controller(struct ata_host *host)
837 {
838 	struct ahci_host_priv *hpriv = host->private_data;
839 	void __iomem *mmio = hpriv->mmio;
840 	u32 tmp;
841 
842 	/* we must be in AHCI mode, before using anything
843 	 * AHCI-specific, such as HOST_RESET.
844 	 */
845 	ahci_enable_ahci(mmio);
846 
847 	/* global controller reset */
848 	if (!ahci_skip_host_reset) {
849 		tmp = readl(mmio + HOST_CTL);
850 		if ((tmp & HOST_RESET) == 0) {
851 			writel(tmp | HOST_RESET, mmio + HOST_CTL);
852 			readl(mmio + HOST_CTL); /* flush */
853 		}
854 
855 		/*
856 		 * to perform host reset, OS should set HOST_RESET
857 		 * and poll until this bit is read to be "0".
858 		 * reset must complete within 1 second, or
859 		 * the hardware should be considered fried.
860 		 */
861 		tmp = ata_wait_register(NULL, mmio + HOST_CTL, HOST_RESET,
862 					HOST_RESET, 10, 1000);
863 
864 		if (tmp & HOST_RESET) {
865 			dev_err(host->dev, "controller reset failed (0x%x)\n",
866 				tmp);
867 			return -EIO;
868 		}
869 
870 		/* turn on AHCI mode */
871 		ahci_enable_ahci(mmio);
872 
873 		/* Some registers might be cleared on reset.  Restore
874 		 * initial values.
875 		 */
876 		ahci_restore_initial_config(host);
877 	} else
878 		dev_info(host->dev, "skipping global host reset\n");
879 
880 	return 0;
881 }
882 EXPORT_SYMBOL_GPL(ahci_reset_controller);
883 
884 static void ahci_sw_activity(struct ata_link *link)
885 {
886 	struct ata_port *ap = link->ap;
887 	struct ahci_port_priv *pp = ap->private_data;
888 	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
889 
890 	if (!(link->flags & ATA_LFLAG_SW_ACTIVITY))
891 		return;
892 
893 	emp->activity++;
894 	if (!timer_pending(&emp->timer))
895 		mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10));
896 }
897 
898 static void ahci_sw_activity_blink(unsigned long arg)
899 {
900 	struct ata_link *link = (struct ata_link *)arg;
901 	struct ata_port *ap = link->ap;
902 	struct ahci_port_priv *pp = ap->private_data;
903 	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
904 	unsigned long led_message = emp->led_state;
905 	u32 activity_led_state;
906 	unsigned long flags;
907 
908 	led_message &= EM_MSG_LED_VALUE;
909 	led_message |= ap->port_no | (link->pmp << 8);
910 
911 	/* check to see if we've had activity.  If so,
912 	 * toggle state of LED and reset timer.  If not,
913 	 * turn LED to desired idle state.
914 	 */
915 	spin_lock_irqsave(ap->lock, flags);
916 	if (emp->saved_activity != emp->activity) {
917 		emp->saved_activity = emp->activity;
918 		/* get the current LED state */
919 		activity_led_state = led_message & EM_MSG_LED_VALUE_ON;
920 
921 		if (activity_led_state)
922 			activity_led_state = 0;
923 		else
924 			activity_led_state = 1;
925 
926 		/* clear old state */
927 		led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
928 
929 		/* toggle state */
930 		led_message |= (activity_led_state << 16);
931 		mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100));
932 	} else {
933 		/* switch to idle */
934 		led_message &= ~EM_MSG_LED_VALUE_ACTIVITY;
935 		if (emp->blink_policy == BLINK_OFF)
936 			led_message |= (1 << 16);
937 	}
938 	spin_unlock_irqrestore(ap->lock, flags);
939 	ap->ops->transmit_led_message(ap, led_message, 4);
940 }
941 
942 static void ahci_init_sw_activity(struct ata_link *link)
943 {
944 	struct ata_port *ap = link->ap;
945 	struct ahci_port_priv *pp = ap->private_data;
946 	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
947 
948 	/* init activity stats, setup timer */
949 	emp->saved_activity = emp->activity = 0;
950 	setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link);
951 
952 	/* check our blink policy and set flag for link if it's enabled */
953 	if (emp->blink_policy)
954 		link->flags |= ATA_LFLAG_SW_ACTIVITY;
955 }
956 
957 int ahci_reset_em(struct ata_host *host)
958 {
959 	struct ahci_host_priv *hpriv = host->private_data;
960 	void __iomem *mmio = hpriv->mmio;
961 	u32 em_ctl;
962 
963 	em_ctl = readl(mmio + HOST_EM_CTL);
964 	if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST))
965 		return -EINVAL;
966 
967 	writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL);
968 	return 0;
969 }
970 EXPORT_SYMBOL_GPL(ahci_reset_em);
971 
972 static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state,
973 					ssize_t size)
974 {
975 	struct ahci_host_priv *hpriv = ap->host->private_data;
976 	struct ahci_port_priv *pp = ap->private_data;
977 	void __iomem *mmio = hpriv->mmio;
978 	u32 em_ctl;
979 	u32 message[] = {0, 0};
980 	unsigned long flags;
981 	int pmp;
982 	struct ahci_em_priv *emp;
983 
984 	/* get the slot number from the message */
985 	pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
986 	if (pmp < EM_MAX_SLOTS)
987 		emp = &pp->em_priv[pmp];
988 	else
989 		return -EINVAL;
990 
991 	spin_lock_irqsave(ap->lock, flags);
992 
993 	/*
994 	 * if we are still busy transmitting a previous message,
995 	 * do not allow
996 	 */
997 	em_ctl = readl(mmio + HOST_EM_CTL);
998 	if (em_ctl & EM_CTL_TM) {
999 		spin_unlock_irqrestore(ap->lock, flags);
1000 		return -EBUSY;
1001 	}
1002 
1003 	if (hpriv->em_msg_type & EM_MSG_TYPE_LED) {
1004 		/*
1005 		 * create message header - this is all zero except for
1006 		 * the message size, which is 4 bytes.
1007 		 */
1008 		message[0] |= (4 << 8);
1009 
1010 		/* ignore 0:4 of byte zero, fill in port info yourself */
1011 		message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no);
1012 
1013 		/* write message to EM_LOC */
1014 		writel(message[0], mmio + hpriv->em_loc);
1015 		writel(message[1], mmio + hpriv->em_loc+4);
1016 
1017 		/*
1018 		 * tell hardware to transmit the message
1019 		 */
1020 		writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL);
1021 	}
1022 
1023 	/* save off new led state for port/slot */
1024 	emp->led_state = state;
1025 
1026 	spin_unlock_irqrestore(ap->lock, flags);
1027 	return size;
1028 }
1029 
1030 static ssize_t ahci_led_show(struct ata_port *ap, char *buf)
1031 {
1032 	struct ahci_port_priv *pp = ap->private_data;
1033 	struct ata_link *link;
1034 	struct ahci_em_priv *emp;
1035 	int rc = 0;
1036 
1037 	ata_for_each_link(link, ap, EDGE) {
1038 		emp = &pp->em_priv[link->pmp];
1039 		rc += sprintf(buf, "%lx\n", emp->led_state);
1040 	}
1041 	return rc;
1042 }
1043 
1044 static ssize_t ahci_led_store(struct ata_port *ap, const char *buf,
1045 				size_t size)
1046 {
1047 	unsigned int state;
1048 	int pmp;
1049 	struct ahci_port_priv *pp = ap->private_data;
1050 	struct ahci_em_priv *emp;
1051 
1052 	if (kstrtouint(buf, 0, &state) < 0)
1053 		return -EINVAL;
1054 
1055 	/* get the slot number from the message */
1056 	pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8;
1057 	if (pmp < EM_MAX_SLOTS)
1058 		emp = &pp->em_priv[pmp];
1059 	else
1060 		return -EINVAL;
1061 
1062 	/* mask off the activity bits if we are in sw_activity
1063 	 * mode, user should turn off sw_activity before setting
1064 	 * activity led through em_message
1065 	 */
1066 	if (emp->blink_policy)
1067 		state &= ~EM_MSG_LED_VALUE_ACTIVITY;
1068 
1069 	return ap->ops->transmit_led_message(ap, state, size);
1070 }
1071 
1072 static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val)
1073 {
1074 	struct ata_link *link = dev->link;
1075 	struct ata_port *ap = link->ap;
1076 	struct ahci_port_priv *pp = ap->private_data;
1077 	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1078 	u32 port_led_state = emp->led_state;
1079 
1080 	/* save the desired Activity LED behavior */
1081 	if (val == OFF) {
1082 		/* clear LFLAG */
1083 		link->flags &= ~(ATA_LFLAG_SW_ACTIVITY);
1084 
1085 		/* set the LED to OFF */
1086 		port_led_state &= EM_MSG_LED_VALUE_OFF;
1087 		port_led_state |= (ap->port_no | (link->pmp << 8));
1088 		ap->ops->transmit_led_message(ap, port_led_state, 4);
1089 	} else {
1090 		link->flags |= ATA_LFLAG_SW_ACTIVITY;
1091 		if (val == BLINK_OFF) {
1092 			/* set LED to ON for idle */
1093 			port_led_state &= EM_MSG_LED_VALUE_OFF;
1094 			port_led_state |= (ap->port_no | (link->pmp << 8));
1095 			port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */
1096 			ap->ops->transmit_led_message(ap, port_led_state, 4);
1097 		}
1098 	}
1099 	emp->blink_policy = val;
1100 	return 0;
1101 }
1102 
1103 static ssize_t ahci_activity_show(struct ata_device *dev, char *buf)
1104 {
1105 	struct ata_link *link = dev->link;
1106 	struct ata_port *ap = link->ap;
1107 	struct ahci_port_priv *pp = ap->private_data;
1108 	struct ahci_em_priv *emp = &pp->em_priv[link->pmp];
1109 
1110 	/* display the saved value of activity behavior for this
1111 	 * disk.
1112 	 */
1113 	return sprintf(buf, "%d\n", emp->blink_policy);
1114 }
1115 
1116 static void ahci_port_init(struct device *dev, struct ata_port *ap,
1117 			   int port_no, void __iomem *mmio,
1118 			   void __iomem *port_mmio)
1119 {
1120 	struct ahci_host_priv *hpriv = ap->host->private_data;
1121 	const char *emsg = NULL;
1122 	int rc;
1123 	u32 tmp;
1124 
1125 	/* make sure port is not active */
1126 	rc = ahci_deinit_port(ap, &emsg);
1127 	if (rc)
1128 		dev_warn(dev, "%s (%d)\n", emsg, rc);
1129 
1130 	/* clear SError */
1131 	tmp = readl(port_mmio + PORT_SCR_ERR);
1132 	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1133 	writel(tmp, port_mmio + PORT_SCR_ERR);
1134 
1135 	/* clear port IRQ */
1136 	tmp = readl(port_mmio + PORT_IRQ_STAT);
1137 	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1138 	if (tmp)
1139 		writel(tmp, port_mmio + PORT_IRQ_STAT);
1140 
1141 	writel(1 << port_no, mmio + HOST_IRQ_STAT);
1142 
1143 	/* mark esata ports */
1144 	tmp = readl(port_mmio + PORT_CMD);
1145 	if ((tmp & PORT_CMD_HPCP) ||
1146 	    ((tmp & PORT_CMD_ESP) && (hpriv->cap & HOST_CAP_SXS)))
1147 		ap->pflags |= ATA_PFLAG_EXTERNAL;
1148 }
1149 
1150 void ahci_init_controller(struct ata_host *host)
1151 {
1152 	struct ahci_host_priv *hpriv = host->private_data;
1153 	void __iomem *mmio = hpriv->mmio;
1154 	int i;
1155 	void __iomem *port_mmio;
1156 	u32 tmp;
1157 
1158 	for (i = 0; i < host->n_ports; i++) {
1159 		struct ata_port *ap = host->ports[i];
1160 
1161 		port_mmio = ahci_port_base(ap);
1162 		if (ata_port_is_dummy(ap))
1163 			continue;
1164 
1165 		ahci_port_init(host->dev, ap, i, mmio, port_mmio);
1166 	}
1167 
1168 	tmp = readl(mmio + HOST_CTL);
1169 	VPRINTK("HOST_CTL 0x%x\n", tmp);
1170 	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1171 	tmp = readl(mmio + HOST_CTL);
1172 	VPRINTK("HOST_CTL 0x%x\n", tmp);
1173 }
1174 EXPORT_SYMBOL_GPL(ahci_init_controller);
1175 
1176 static void ahci_dev_config(struct ata_device *dev)
1177 {
1178 	struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1179 
1180 	if (hpriv->flags & AHCI_HFLAG_SECT255) {
1181 		dev->max_sectors = 255;
1182 		ata_dev_info(dev,
1183 			     "SB600 AHCI: limiting to 255 sectors per cmd\n");
1184 	}
1185 }
1186 
1187 unsigned int ahci_dev_classify(struct ata_port *ap)
1188 {
1189 	void __iomem *port_mmio = ahci_port_base(ap);
1190 	struct ata_taskfile tf;
1191 	u32 tmp;
1192 
1193 	tmp = readl(port_mmio + PORT_SIG);
1194 	tf.lbah		= (tmp >> 24)	& 0xff;
1195 	tf.lbam		= (tmp >> 16)	& 0xff;
1196 	tf.lbal		= (tmp >> 8)	& 0xff;
1197 	tf.nsect	= (tmp)		& 0xff;
1198 
1199 	return ata_dev_classify(&tf);
1200 }
1201 EXPORT_SYMBOL_GPL(ahci_dev_classify);
1202 
1203 void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1204 			u32 opts)
1205 {
1206 	dma_addr_t cmd_tbl_dma;
1207 
1208 	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1209 
1210 	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1211 	pp->cmd_slot[tag].status = 0;
1212 	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1213 	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
1214 }
1215 EXPORT_SYMBOL_GPL(ahci_fill_cmd_slot);
1216 
1217 int ahci_kick_engine(struct ata_port *ap)
1218 {
1219 	void __iomem *port_mmio = ahci_port_base(ap);
1220 	struct ahci_host_priv *hpriv = ap->host->private_data;
1221 	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1222 	u32 tmp;
1223 	int busy, rc;
1224 
1225 	/* stop engine */
1226 	rc = ahci_stop_engine(ap);
1227 	if (rc)
1228 		goto out_restart;
1229 
1230 	/* need to do CLO?
1231 	 * always do CLO if PMP is attached (AHCI-1.3 9.2)
1232 	 */
1233 	busy = status & (ATA_BUSY | ATA_DRQ);
1234 	if (!busy && !sata_pmp_attached(ap)) {
1235 		rc = 0;
1236 		goto out_restart;
1237 	}
1238 
1239 	if (!(hpriv->cap & HOST_CAP_CLO)) {
1240 		rc = -EOPNOTSUPP;
1241 		goto out_restart;
1242 	}
1243 
1244 	/* perform CLO */
1245 	tmp = readl(port_mmio + PORT_CMD);
1246 	tmp |= PORT_CMD_CLO;
1247 	writel(tmp, port_mmio + PORT_CMD);
1248 
1249 	rc = 0;
1250 	tmp = ata_wait_register(ap, port_mmio + PORT_CMD,
1251 				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1252 	if (tmp & PORT_CMD_CLO)
1253 		rc = -EIO;
1254 
1255 	/* restart engine */
1256  out_restart:
1257 	hpriv->start_engine(ap);
1258 	return rc;
1259 }
1260 EXPORT_SYMBOL_GPL(ahci_kick_engine);
1261 
1262 static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1263 				struct ata_taskfile *tf, int is_cmd, u16 flags,
1264 				unsigned long timeout_msec)
1265 {
1266 	const u32 cmd_fis_len = 5; /* five dwords */
1267 	struct ahci_port_priv *pp = ap->private_data;
1268 	void __iomem *port_mmio = ahci_port_base(ap);
1269 	u8 *fis = pp->cmd_tbl;
1270 	u32 tmp;
1271 
1272 	/* prep the command */
1273 	ata_tf_to_fis(tf, pmp, is_cmd, fis);
1274 	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1275 
1276 	/* set port value for softreset of Port Multiplier */
1277 	if (pp->fbs_enabled && pp->fbs_last_dev != pmp) {
1278 		tmp = readl(port_mmio + PORT_FBS);
1279 		tmp &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
1280 		tmp |= pmp << PORT_FBS_DEV_OFFSET;
1281 		writel(tmp, port_mmio + PORT_FBS);
1282 		pp->fbs_last_dev = pmp;
1283 	}
1284 
1285 	/* issue & wait */
1286 	writel(1, port_mmio + PORT_CMD_ISSUE);
1287 
1288 	if (timeout_msec) {
1289 		tmp = ata_wait_register(ap, port_mmio + PORT_CMD_ISSUE,
1290 					0x1, 0x1, 1, timeout_msec);
1291 		if (tmp & 0x1) {
1292 			ahci_kick_engine(ap);
1293 			return -EBUSY;
1294 		}
1295 	} else
1296 		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */
1297 
1298 	return 0;
1299 }
1300 
1301 int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1302 		      int pmp, unsigned long deadline,
1303 		      int (*check_ready)(struct ata_link *link))
1304 {
1305 	struct ata_port *ap = link->ap;
1306 	struct ahci_host_priv *hpriv = ap->host->private_data;
1307 	struct ahci_port_priv *pp = ap->private_data;
1308 	const char *reason = NULL;
1309 	unsigned long now, msecs;
1310 	struct ata_taskfile tf;
1311 	bool fbs_disabled = false;
1312 	int rc;
1313 
1314 	DPRINTK("ENTER\n");
1315 
1316 	/* prepare for SRST (AHCI-1.1 10.4.1) */
1317 	rc = ahci_kick_engine(ap);
1318 	if (rc && rc != -EOPNOTSUPP)
1319 		ata_link_warn(link, "failed to reset engine (errno=%d)\n", rc);
1320 
1321 	/*
1322 	 * According to AHCI-1.2 9.3.9: if FBS is enable, software shall
1323 	 * clear PxFBS.EN to '0' prior to issuing software reset to devices
1324 	 * that is attached to port multiplier.
1325 	 */
1326 	if (!ata_is_host_link(link) && pp->fbs_enabled) {
1327 		ahci_disable_fbs(ap);
1328 		fbs_disabled = true;
1329 	}
1330 
1331 	ata_tf_init(link->device, &tf);
1332 
1333 	/* issue the first D2H Register FIS */
1334 	msecs = 0;
1335 	now = jiffies;
1336 	if (time_after(deadline, now))
1337 		msecs = jiffies_to_msecs(deadline - now);
1338 
1339 	tf.ctl |= ATA_SRST;
1340 	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1341 				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
1342 		rc = -EIO;
1343 		reason = "1st FIS failed";
1344 		goto fail;
1345 	}
1346 
1347 	/* spec says at least 5us, but be generous and sleep for 1ms */
1348 	ata_msleep(ap, 1);
1349 
1350 	/* issue the second D2H Register FIS */
1351 	tf.ctl &= ~ATA_SRST;
1352 	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
1353 
1354 	/* wait for link to become ready */
1355 	rc = ata_wait_after_reset(link, deadline, check_ready);
1356 	if (rc == -EBUSY && hpriv->flags & AHCI_HFLAG_SRST_TOUT_IS_OFFLINE) {
1357 		/*
1358 		 * Workaround for cases where link online status can't
1359 		 * be trusted.  Treat device readiness timeout as link
1360 		 * offline.
1361 		 */
1362 		ata_link_info(link, "device not ready, treating as offline\n");
1363 		*class = ATA_DEV_NONE;
1364 	} else if (rc) {
1365 		/* link occupied, -ENODEV too is an error */
1366 		reason = "device not ready";
1367 		goto fail;
1368 	} else
1369 		*class = ahci_dev_classify(ap);
1370 
1371 	/* re-enable FBS if disabled before */
1372 	if (fbs_disabled)
1373 		ahci_enable_fbs(ap);
1374 
1375 	DPRINTK("EXIT, class=%u\n", *class);
1376 	return 0;
1377 
1378  fail:
1379 	ata_link_err(link, "softreset failed (%s)\n", reason);
1380 	return rc;
1381 }
1382 
1383 int ahci_check_ready(struct ata_link *link)
1384 {
1385 	void __iomem *port_mmio = ahci_port_base(link->ap);
1386 	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1387 
1388 	return ata_check_ready(status);
1389 }
1390 EXPORT_SYMBOL_GPL(ahci_check_ready);
1391 
1392 static int ahci_softreset(struct ata_link *link, unsigned int *class,
1393 			  unsigned long deadline)
1394 {
1395 	int pmp = sata_srst_pmp(link);
1396 
1397 	DPRINTK("ENTER\n");
1398 
1399 	return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready);
1400 }
1401 EXPORT_SYMBOL_GPL(ahci_do_softreset);
1402 
1403 static int ahci_bad_pmp_check_ready(struct ata_link *link)
1404 {
1405 	void __iomem *port_mmio = ahci_port_base(link->ap);
1406 	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
1407 	u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
1408 
1409 	/*
1410 	 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
1411 	 * which can save timeout delay.
1412 	 */
1413 	if (irq_status & PORT_IRQ_BAD_PMP)
1414 		return -EIO;
1415 
1416 	return ata_check_ready(status);
1417 }
1418 
1419 static int ahci_pmp_retry_softreset(struct ata_link *link, unsigned int *class,
1420 				    unsigned long deadline)
1421 {
1422 	struct ata_port *ap = link->ap;
1423 	void __iomem *port_mmio = ahci_port_base(ap);
1424 	int pmp = sata_srst_pmp(link);
1425 	int rc;
1426 	u32 irq_sts;
1427 
1428 	DPRINTK("ENTER\n");
1429 
1430 	rc = ahci_do_softreset(link, class, pmp, deadline,
1431 			       ahci_bad_pmp_check_ready);
1432 
1433 	/*
1434 	 * Soft reset fails with IPMS set when PMP is enabled but
1435 	 * SATA HDD/ODD is connected to SATA port, do soft reset
1436 	 * again to port 0.
1437 	 */
1438 	if (rc == -EIO) {
1439 		irq_sts = readl(port_mmio + PORT_IRQ_STAT);
1440 		if (irq_sts & PORT_IRQ_BAD_PMP) {
1441 			ata_link_warn(link,
1442 					"applying PMP SRST workaround "
1443 					"and retrying\n");
1444 			rc = ahci_do_softreset(link, class, 0, deadline,
1445 					       ahci_check_ready);
1446 		}
1447 	}
1448 
1449 	return rc;
1450 }
1451 
1452 static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1453 			  unsigned long deadline)
1454 {
1455 	const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
1456 	struct ata_port *ap = link->ap;
1457 	struct ahci_port_priv *pp = ap->private_data;
1458 	struct ahci_host_priv *hpriv = ap->host->private_data;
1459 	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1460 	struct ata_taskfile tf;
1461 	bool online;
1462 	int rc;
1463 
1464 	DPRINTK("ENTER\n");
1465 
1466 	ahci_stop_engine(ap);
1467 
1468 	/* clear D2H reception area to properly wait for D2H FIS */
1469 	ata_tf_init(link->device, &tf);
1470 	tf.command = ATA_BUSY;
1471 	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1472 
1473 	rc = sata_link_hardreset(link, timing, deadline, &online,
1474 				 ahci_check_ready);
1475 
1476 	hpriv->start_engine(ap);
1477 
1478 	if (online)
1479 		*class = ahci_dev_classify(ap);
1480 
1481 	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1482 	return rc;
1483 }
1484 
1485 static void ahci_postreset(struct ata_link *link, unsigned int *class)
1486 {
1487 	struct ata_port *ap = link->ap;
1488 	void __iomem *port_mmio = ahci_port_base(ap);
1489 	u32 new_tmp, tmp;
1490 
1491 	ata_std_postreset(link, class);
1492 
1493 	/* Make sure port's ATAPI bit is set appropriately */
1494 	new_tmp = tmp = readl(port_mmio + PORT_CMD);
1495 	if (*class == ATA_DEV_ATAPI)
1496 		new_tmp |= PORT_CMD_ATAPI;
1497 	else
1498 		new_tmp &= ~PORT_CMD_ATAPI;
1499 	if (new_tmp != tmp) {
1500 		writel(new_tmp, port_mmio + PORT_CMD);
1501 		readl(port_mmio + PORT_CMD); /* flush */
1502 	}
1503 }
1504 
1505 static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
1506 {
1507 	struct scatterlist *sg;
1508 	struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1509 	unsigned int si;
1510 
1511 	VPRINTK("ENTER\n");
1512 
1513 	/*
1514 	 * Next, the S/G list.
1515 	 */
1516 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1517 		dma_addr_t addr = sg_dma_address(sg);
1518 		u32 sg_len = sg_dma_len(sg);
1519 
1520 		ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1521 		ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1522 		ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
1523 	}
1524 
1525 	return si;
1526 }
1527 
1528 static int ahci_pmp_qc_defer(struct ata_queued_cmd *qc)
1529 {
1530 	struct ata_port *ap = qc->ap;
1531 	struct ahci_port_priv *pp = ap->private_data;
1532 
1533 	if (!sata_pmp_attached(ap) || pp->fbs_enabled)
1534 		return ata_std_qc_defer(qc);
1535 	else
1536 		return sata_pmp_qc_defer_cmd_switch(qc);
1537 }
1538 
1539 static void ahci_qc_prep(struct ata_queued_cmd *qc)
1540 {
1541 	struct ata_port *ap = qc->ap;
1542 	struct ahci_port_priv *pp = ap->private_data;
1543 	int is_atapi = ata_is_atapi(qc->tf.protocol);
1544 	void *cmd_tbl;
1545 	u32 opts;
1546 	const u32 cmd_fis_len = 5; /* five dwords */
1547 	unsigned int n_elem;
1548 
1549 	/*
1550 	 * Fill in command table information.  First, the header,
1551 	 * a SATA Register - Host to Device command FIS.
1552 	 */
1553 	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1554 
1555 	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
1556 	if (is_atapi) {
1557 		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1558 		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1559 	}
1560 
1561 	n_elem = 0;
1562 	if (qc->flags & ATA_QCFLAG_DMAMAP)
1563 		n_elem = ahci_fill_sg(qc, cmd_tbl);
1564 
1565 	/*
1566 	 * Fill in command slot information.
1567 	 */
1568 	opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
1569 	if (qc->tf.flags & ATA_TFLAG_WRITE)
1570 		opts |= AHCI_CMD_WRITE;
1571 	if (is_atapi)
1572 		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1573 
1574 	ahci_fill_cmd_slot(pp, qc->tag, opts);
1575 }
1576 
1577 static void ahci_fbs_dec_intr(struct ata_port *ap)
1578 {
1579 	struct ahci_port_priv *pp = ap->private_data;
1580 	void __iomem *port_mmio = ahci_port_base(ap);
1581 	u32 fbs = readl(port_mmio + PORT_FBS);
1582 	int retries = 3;
1583 
1584 	DPRINTK("ENTER\n");
1585 	BUG_ON(!pp->fbs_enabled);
1586 
1587 	/* time to wait for DEC is not specified by AHCI spec,
1588 	 * add a retry loop for safety.
1589 	 */
1590 	writel(fbs | PORT_FBS_DEC, port_mmio + PORT_FBS);
1591 	fbs = readl(port_mmio + PORT_FBS);
1592 	while ((fbs & PORT_FBS_DEC) && retries--) {
1593 		udelay(1);
1594 		fbs = readl(port_mmio + PORT_FBS);
1595 	}
1596 
1597 	if (fbs & PORT_FBS_DEC)
1598 		dev_err(ap->host->dev, "failed to clear device error\n");
1599 }
1600 
1601 static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
1602 {
1603 	struct ahci_host_priv *hpriv = ap->host->private_data;
1604 	struct ahci_port_priv *pp = ap->private_data;
1605 	struct ata_eh_info *host_ehi = &ap->link.eh_info;
1606 	struct ata_link *link = NULL;
1607 	struct ata_queued_cmd *active_qc;
1608 	struct ata_eh_info *active_ehi;
1609 	bool fbs_need_dec = false;
1610 	u32 serror;
1611 
1612 	/* determine active link with error */
1613 	if (pp->fbs_enabled) {
1614 		void __iomem *port_mmio = ahci_port_base(ap);
1615 		u32 fbs = readl(port_mmio + PORT_FBS);
1616 		int pmp = fbs >> PORT_FBS_DWE_OFFSET;
1617 
1618 		if ((fbs & PORT_FBS_SDE) && (pmp < ap->nr_pmp_links)) {
1619 			link = &ap->pmp_link[pmp];
1620 			fbs_need_dec = true;
1621 		}
1622 
1623 	} else
1624 		ata_for_each_link(link, ap, EDGE)
1625 			if (ata_link_active(link))
1626 				break;
1627 
1628 	if (!link)
1629 		link = &ap->link;
1630 
1631 	active_qc = ata_qc_from_tag(ap, link->active_tag);
1632 	active_ehi = &link->eh_info;
1633 
1634 	/* record irq stat */
1635 	ata_ehi_clear_desc(host_ehi);
1636 	ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
1637 
1638 	/* AHCI needs SError cleared; otherwise, it might lock up */
1639 	ahci_scr_read(&ap->link, SCR_ERROR, &serror);
1640 	ahci_scr_write(&ap->link, SCR_ERROR, serror);
1641 	host_ehi->serror |= serror;
1642 
1643 	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
1644 	if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
1645 		irq_stat &= ~PORT_IRQ_IF_ERR;
1646 
1647 	if (irq_stat & PORT_IRQ_TF_ERR) {
1648 		/* If qc is active, charge it; otherwise, the active
1649 		 * link.  There's no active qc on NCQ errors.  It will
1650 		 * be determined by EH by reading log page 10h.
1651 		 */
1652 		if (active_qc)
1653 			active_qc->err_mask |= AC_ERR_DEV;
1654 		else
1655 			active_ehi->err_mask |= AC_ERR_DEV;
1656 
1657 		if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
1658 			host_ehi->serror &= ~SERR_INTERNAL;
1659 	}
1660 
1661 	if (irq_stat & PORT_IRQ_UNK_FIS) {
1662 		u32 *unk = pp->rx_fis + RX_FIS_UNK;
1663 
1664 		active_ehi->err_mask |= AC_ERR_HSM;
1665 		active_ehi->action |= ATA_EH_RESET;
1666 		ata_ehi_push_desc(active_ehi,
1667 				  "unknown FIS %08x %08x %08x %08x" ,
1668 				  unk[0], unk[1], unk[2], unk[3]);
1669 	}
1670 
1671 	if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) {
1672 		active_ehi->err_mask |= AC_ERR_HSM;
1673 		active_ehi->action |= ATA_EH_RESET;
1674 		ata_ehi_push_desc(active_ehi, "incorrect PMP");
1675 	}
1676 
1677 	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1678 		host_ehi->err_mask |= AC_ERR_HOST_BUS;
1679 		host_ehi->action |= ATA_EH_RESET;
1680 		ata_ehi_push_desc(host_ehi, "host bus error");
1681 	}
1682 
1683 	if (irq_stat & PORT_IRQ_IF_ERR) {
1684 		if (fbs_need_dec)
1685 			active_ehi->err_mask |= AC_ERR_DEV;
1686 		else {
1687 			host_ehi->err_mask |= AC_ERR_ATA_BUS;
1688 			host_ehi->action |= ATA_EH_RESET;
1689 		}
1690 
1691 		ata_ehi_push_desc(host_ehi, "interface fatal error");
1692 	}
1693 
1694 	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1695 		ata_ehi_hotplugged(host_ehi);
1696 		ata_ehi_push_desc(host_ehi, "%s",
1697 			irq_stat & PORT_IRQ_CONNECT ?
1698 			"connection status changed" : "PHY RDY changed");
1699 	}
1700 
1701 	/* okay, let's hand over to EH */
1702 
1703 	if (irq_stat & PORT_IRQ_FREEZE)
1704 		ata_port_freeze(ap);
1705 	else if (fbs_need_dec) {
1706 		ata_link_abort(link);
1707 		ahci_fbs_dec_intr(ap);
1708 	} else
1709 		ata_port_abort(ap);
1710 }
1711 
1712 static void ahci_handle_port_interrupt(struct ata_port *ap,
1713 				       void __iomem *port_mmio, u32 status)
1714 {
1715 	struct ata_eh_info *ehi = &ap->link.eh_info;
1716 	struct ahci_port_priv *pp = ap->private_data;
1717 	struct ahci_host_priv *hpriv = ap->host->private_data;
1718 	int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
1719 	u32 qc_active = 0;
1720 	int rc;
1721 
1722 	/* ignore BAD_PMP while resetting */
1723 	if (unlikely(resetting))
1724 		status &= ~PORT_IRQ_BAD_PMP;
1725 
1726 	if (sata_lpm_ignore_phy_events(&ap->link)) {
1727 		status &= ~PORT_IRQ_PHYRDY;
1728 		ahci_scr_write(&ap->link, SCR_ERROR, SERR_PHYRDY_CHG);
1729 	}
1730 
1731 	if (unlikely(status & PORT_IRQ_ERROR)) {
1732 		ahci_error_intr(ap, status);
1733 		return;
1734 	}
1735 
1736 	if (status & PORT_IRQ_SDB_FIS) {
1737 		/* If SNotification is available, leave notification
1738 		 * handling to sata_async_notification().  If not,
1739 		 * emulate it by snooping SDB FIS RX area.
1740 		 *
1741 		 * Snooping FIS RX area is probably cheaper than
1742 		 * poking SNotification but some constrollers which
1743 		 * implement SNotification, ICH9 for example, don't
1744 		 * store AN SDB FIS into receive area.
1745 		 */
1746 		if (hpriv->cap & HOST_CAP_SNTF)
1747 			sata_async_notification(ap);
1748 		else {
1749 			/* If the 'N' bit in word 0 of the FIS is set,
1750 			 * we just received asynchronous notification.
1751 			 * Tell libata about it.
1752 			 *
1753 			 * Lack of SNotification should not appear in
1754 			 * ahci 1.2, so the workaround is unnecessary
1755 			 * when FBS is enabled.
1756 			 */
1757 			if (pp->fbs_enabled)
1758 				WARN_ON_ONCE(1);
1759 			else {
1760 				const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1761 				u32 f0 = le32_to_cpu(f[0]);
1762 				if (f0 & (1 << 15))
1763 					sata_async_notification(ap);
1764 			}
1765 		}
1766 	}
1767 
1768 	/* pp->active_link is not reliable once FBS is enabled, both
1769 	 * PORT_SCR_ACT and PORT_CMD_ISSUE should be checked because
1770 	 * NCQ and non-NCQ commands may be in flight at the same time.
1771 	 */
1772 	if (pp->fbs_enabled) {
1773 		if (ap->qc_active) {
1774 			qc_active = readl(port_mmio + PORT_SCR_ACT);
1775 			qc_active |= readl(port_mmio + PORT_CMD_ISSUE);
1776 		}
1777 	} else {
1778 		/* pp->active_link is valid iff any command is in flight */
1779 		if (ap->qc_active && pp->active_link->sactive)
1780 			qc_active = readl(port_mmio + PORT_SCR_ACT);
1781 		else
1782 			qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1783 	}
1784 
1785 
1786 	rc = ata_qc_complete_multiple(ap, qc_active);
1787 
1788 	/* while resetting, invalid completions are expected */
1789 	if (unlikely(rc < 0 && !resetting)) {
1790 		ehi->err_mask |= AC_ERR_HSM;
1791 		ehi->action |= ATA_EH_RESET;
1792 		ata_port_freeze(ap);
1793 	}
1794 }
1795 
1796 static void ahci_port_intr(struct ata_port *ap)
1797 {
1798 	void __iomem *port_mmio = ahci_port_base(ap);
1799 	u32 status;
1800 
1801 	status = readl(port_mmio + PORT_IRQ_STAT);
1802 	writel(status, port_mmio + PORT_IRQ_STAT);
1803 
1804 	ahci_handle_port_interrupt(ap, port_mmio, status);
1805 }
1806 
1807 static irqreturn_t ahci_port_thread_fn(int irq, void *dev_instance)
1808 {
1809 	struct ata_port *ap = dev_instance;
1810 	struct ahci_port_priv *pp = ap->private_data;
1811 	void __iomem *port_mmio = ahci_port_base(ap);
1812 	u32 status;
1813 
1814 	status = atomic_xchg(&pp->intr_status, 0);
1815 	if (!status)
1816 		return IRQ_NONE;
1817 
1818 	spin_lock_bh(ap->lock);
1819 	ahci_handle_port_interrupt(ap, port_mmio, status);
1820 	spin_unlock_bh(ap->lock);
1821 
1822 	return IRQ_HANDLED;
1823 }
1824 
1825 static irqreturn_t ahci_multi_irqs_intr(int irq, void *dev_instance)
1826 {
1827 	struct ata_port *ap = dev_instance;
1828 	void __iomem *port_mmio = ahci_port_base(ap);
1829 	struct ahci_port_priv *pp = ap->private_data;
1830 	u32 status;
1831 
1832 	VPRINTK("ENTER\n");
1833 
1834 	status = readl(port_mmio + PORT_IRQ_STAT);
1835 	writel(status, port_mmio + PORT_IRQ_STAT);
1836 
1837 	atomic_or(status, &pp->intr_status);
1838 
1839 	VPRINTK("EXIT\n");
1840 
1841 	return IRQ_WAKE_THREAD;
1842 }
1843 
1844 static u32 ahci_handle_port_intr(struct ata_host *host, u32 irq_masked)
1845 {
1846 	unsigned int i, handled = 0;
1847 
1848 	for (i = 0; i < host->n_ports; i++) {
1849 		struct ata_port *ap;
1850 
1851 		if (!(irq_masked & (1 << i)))
1852 			continue;
1853 
1854 		ap = host->ports[i];
1855 		if (ap) {
1856 			ahci_port_intr(ap);
1857 			VPRINTK("port %u\n", i);
1858 		} else {
1859 			VPRINTK("port %u (no irq)\n", i);
1860 			if (ata_ratelimit())
1861 				dev_warn(host->dev,
1862 					 "interrupt on disabled port %u\n", i);
1863 		}
1864 
1865 		handled = 1;
1866 	}
1867 
1868 	return handled;
1869 }
1870 
1871 static irqreturn_t ahci_single_edge_irq_intr(int irq, void *dev_instance)
1872 {
1873 	struct ata_host *host = dev_instance;
1874 	struct ahci_host_priv *hpriv;
1875 	unsigned int rc = 0;
1876 	void __iomem *mmio;
1877 	u32 irq_stat, irq_masked;
1878 
1879 	VPRINTK("ENTER\n");
1880 
1881 	hpriv = host->private_data;
1882 	mmio = hpriv->mmio;
1883 
1884 	/* sigh.  0xffffffff is a valid return from h/w */
1885 	irq_stat = readl(mmio + HOST_IRQ_STAT);
1886 	if (!irq_stat)
1887 		return IRQ_NONE;
1888 
1889 	irq_masked = irq_stat & hpriv->port_map;
1890 
1891 	spin_lock(&host->lock);
1892 
1893 	/*
1894 	 * HOST_IRQ_STAT behaves as edge triggered latch meaning that
1895 	 * it should be cleared before all the port events are cleared.
1896 	 */
1897 	writel(irq_stat, mmio + HOST_IRQ_STAT);
1898 
1899 	rc = ahci_handle_port_intr(host, irq_masked);
1900 
1901 	spin_unlock(&host->lock);
1902 
1903 	VPRINTK("EXIT\n");
1904 
1905 	return IRQ_RETVAL(rc);
1906 }
1907 
1908 static irqreturn_t ahci_single_level_irq_intr(int irq, void *dev_instance)
1909 {
1910 	struct ata_host *host = dev_instance;
1911 	struct ahci_host_priv *hpriv;
1912 	unsigned int rc = 0;
1913 	void __iomem *mmio;
1914 	u32 irq_stat, irq_masked;
1915 
1916 	VPRINTK("ENTER\n");
1917 
1918 	hpriv = host->private_data;
1919 	mmio = hpriv->mmio;
1920 
1921 	/* sigh.  0xffffffff is a valid return from h/w */
1922 	irq_stat = readl(mmio + HOST_IRQ_STAT);
1923 	if (!irq_stat)
1924 		return IRQ_NONE;
1925 
1926 	irq_masked = irq_stat & hpriv->port_map;
1927 
1928 	spin_lock(&host->lock);
1929 
1930 	rc = ahci_handle_port_intr(host, irq_masked);
1931 
1932 	/* HOST_IRQ_STAT behaves as level triggered latch meaning that
1933 	 * it should be cleared after all the port events are cleared;
1934 	 * otherwise, it will raise a spurious interrupt after each
1935 	 * valid one.  Please read section 10.6.2 of ahci 1.1 for more
1936 	 * information.
1937 	 *
1938 	 * Also, use the unmasked value to clear interrupt as spurious
1939 	 * pending event on a dummy port might cause screaming IRQ.
1940 	 */
1941 	writel(irq_stat, mmio + HOST_IRQ_STAT);
1942 
1943 	spin_unlock(&host->lock);
1944 
1945 	VPRINTK("EXIT\n");
1946 
1947 	return IRQ_RETVAL(rc);
1948 }
1949 
1950 unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
1951 {
1952 	struct ata_port *ap = qc->ap;
1953 	void __iomem *port_mmio = ahci_port_base(ap);
1954 	struct ahci_port_priv *pp = ap->private_data;
1955 
1956 	/* Keep track of the currently active link.  It will be used
1957 	 * in completion path to determine whether NCQ phase is in
1958 	 * progress.
1959 	 */
1960 	pp->active_link = qc->dev->link;
1961 
1962 	if (qc->tf.protocol == ATA_PROT_NCQ)
1963 		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1964 
1965 	if (pp->fbs_enabled && pp->fbs_last_dev != qc->dev->link->pmp) {
1966 		u32 fbs = readl(port_mmio + PORT_FBS);
1967 		fbs &= ~(PORT_FBS_DEV_MASK | PORT_FBS_DEC);
1968 		fbs |= qc->dev->link->pmp << PORT_FBS_DEV_OFFSET;
1969 		writel(fbs, port_mmio + PORT_FBS);
1970 		pp->fbs_last_dev = qc->dev->link->pmp;
1971 	}
1972 
1973 	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
1974 
1975 	ahci_sw_activity(qc->dev->link);
1976 
1977 	return 0;
1978 }
1979 EXPORT_SYMBOL_GPL(ahci_qc_issue);
1980 
1981 static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc)
1982 {
1983 	struct ahci_port_priv *pp = qc->ap->private_data;
1984 	u8 *rx_fis = pp->rx_fis;
1985 
1986 	if (pp->fbs_enabled)
1987 		rx_fis += qc->dev->link->pmp * AHCI_RX_FIS_SZ;
1988 
1989 	/*
1990 	 * After a successful execution of an ATA PIO data-in command,
1991 	 * the device doesn't send D2H Reg FIS to update the TF and
1992 	 * the host should take TF and E_Status from the preceding PIO
1993 	 * Setup FIS.
1994 	 */
1995 	if (qc->tf.protocol == ATA_PROT_PIO && qc->dma_dir == DMA_FROM_DEVICE &&
1996 	    !(qc->flags & ATA_QCFLAG_FAILED)) {
1997 		ata_tf_from_fis(rx_fis + RX_FIS_PIO_SETUP, &qc->result_tf);
1998 		qc->result_tf.command = (rx_fis + RX_FIS_PIO_SETUP)[15];
1999 	} else
2000 		ata_tf_from_fis(rx_fis + RX_FIS_D2H_REG, &qc->result_tf);
2001 
2002 	return true;
2003 }
2004 
2005 static void ahci_freeze(struct ata_port *ap)
2006 {
2007 	void __iomem *port_mmio = ahci_port_base(ap);
2008 
2009 	/* turn IRQ off */
2010 	writel(0, port_mmio + PORT_IRQ_MASK);
2011 }
2012 
2013 static void ahci_thaw(struct ata_port *ap)
2014 {
2015 	struct ahci_host_priv *hpriv = ap->host->private_data;
2016 	void __iomem *mmio = hpriv->mmio;
2017 	void __iomem *port_mmio = ahci_port_base(ap);
2018 	u32 tmp;
2019 	struct ahci_port_priv *pp = ap->private_data;
2020 
2021 	/* clear IRQ */
2022 	tmp = readl(port_mmio + PORT_IRQ_STAT);
2023 	writel(tmp, port_mmio + PORT_IRQ_STAT);
2024 	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
2025 
2026 	/* turn IRQ back on */
2027 	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
2028 }
2029 
2030 void ahci_error_handler(struct ata_port *ap)
2031 {
2032 	struct ahci_host_priv *hpriv = ap->host->private_data;
2033 
2034 	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
2035 		/* restart engine */
2036 		ahci_stop_engine(ap);
2037 		hpriv->start_engine(ap);
2038 	}
2039 
2040 	sata_pmp_error_handler(ap);
2041 
2042 	if (!ata_dev_enabled(ap->link.device))
2043 		ahci_stop_engine(ap);
2044 }
2045 EXPORT_SYMBOL_GPL(ahci_error_handler);
2046 
2047 static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
2048 {
2049 	struct ata_port *ap = qc->ap;
2050 
2051 	/* make DMA engine forget about the failed command */
2052 	if (qc->flags & ATA_QCFLAG_FAILED)
2053 		ahci_kick_engine(ap);
2054 }
2055 
2056 static void ahci_set_aggressive_devslp(struct ata_port *ap, bool sleep)
2057 {
2058 	struct ahci_host_priv *hpriv = ap->host->private_data;
2059 	void __iomem *port_mmio = ahci_port_base(ap);
2060 	struct ata_device *dev = ap->link.device;
2061 	u32 devslp, dm, dito, mdat, deto;
2062 	int rc;
2063 	unsigned int err_mask;
2064 
2065 	devslp = readl(port_mmio + PORT_DEVSLP);
2066 	if (!(devslp & PORT_DEVSLP_DSP)) {
2067 		dev_info(ap->host->dev, "port does not support device sleep\n");
2068 		return;
2069 	}
2070 
2071 	/* disable device sleep */
2072 	if (!sleep) {
2073 		if (devslp & PORT_DEVSLP_ADSE) {
2074 			writel(devslp & ~PORT_DEVSLP_ADSE,
2075 			       port_mmio + PORT_DEVSLP);
2076 			err_mask = ata_dev_set_feature(dev,
2077 						       SETFEATURES_SATA_DISABLE,
2078 						       SATA_DEVSLP);
2079 			if (err_mask && err_mask != AC_ERR_DEV)
2080 				ata_dev_warn(dev, "failed to disable DEVSLP\n");
2081 		}
2082 		return;
2083 	}
2084 
2085 	/* device sleep was already enabled */
2086 	if (devslp & PORT_DEVSLP_ADSE)
2087 		return;
2088 
2089 	/* set DITO, MDAT, DETO and enable DevSlp, need to stop engine first */
2090 	rc = ahci_stop_engine(ap);
2091 	if (rc)
2092 		return;
2093 
2094 	dm = (devslp & PORT_DEVSLP_DM_MASK) >> PORT_DEVSLP_DM_OFFSET;
2095 	dito = devslp_idle_timeout / (dm + 1);
2096 	if (dito > 0x3ff)
2097 		dito = 0x3ff;
2098 
2099 	/* Use the nominal value 10 ms if the read MDAT is zero,
2100 	 * the nominal value of DETO is 20 ms.
2101 	 */
2102 	if (dev->devslp_timing[ATA_LOG_DEVSLP_VALID] &
2103 	    ATA_LOG_DEVSLP_VALID_MASK) {
2104 		mdat = dev->devslp_timing[ATA_LOG_DEVSLP_MDAT] &
2105 		       ATA_LOG_DEVSLP_MDAT_MASK;
2106 		if (!mdat)
2107 			mdat = 10;
2108 		deto = dev->devslp_timing[ATA_LOG_DEVSLP_DETO];
2109 		if (!deto)
2110 			deto = 20;
2111 	} else {
2112 		mdat = 10;
2113 		deto = 20;
2114 	}
2115 
2116 	devslp |= ((dito << PORT_DEVSLP_DITO_OFFSET) |
2117 		   (mdat << PORT_DEVSLP_MDAT_OFFSET) |
2118 		   (deto << PORT_DEVSLP_DETO_OFFSET) |
2119 		   PORT_DEVSLP_ADSE);
2120 	writel(devslp, port_mmio + PORT_DEVSLP);
2121 
2122 	hpriv->start_engine(ap);
2123 
2124 	/* enable device sleep feature for the drive */
2125 	err_mask = ata_dev_set_feature(dev,
2126 				       SETFEATURES_SATA_ENABLE,
2127 				       SATA_DEVSLP);
2128 	if (err_mask && err_mask != AC_ERR_DEV)
2129 		ata_dev_warn(dev, "failed to enable DEVSLP\n");
2130 }
2131 
2132 static void ahci_enable_fbs(struct ata_port *ap)
2133 {
2134 	struct ahci_host_priv *hpriv = ap->host->private_data;
2135 	struct ahci_port_priv *pp = ap->private_data;
2136 	void __iomem *port_mmio = ahci_port_base(ap);
2137 	u32 fbs;
2138 	int rc;
2139 
2140 	if (!pp->fbs_supported)
2141 		return;
2142 
2143 	fbs = readl(port_mmio + PORT_FBS);
2144 	if (fbs & PORT_FBS_EN) {
2145 		pp->fbs_enabled = true;
2146 		pp->fbs_last_dev = -1; /* initialization */
2147 		return;
2148 	}
2149 
2150 	rc = ahci_stop_engine(ap);
2151 	if (rc)
2152 		return;
2153 
2154 	writel(fbs | PORT_FBS_EN, port_mmio + PORT_FBS);
2155 	fbs = readl(port_mmio + PORT_FBS);
2156 	if (fbs & PORT_FBS_EN) {
2157 		dev_info(ap->host->dev, "FBS is enabled\n");
2158 		pp->fbs_enabled = true;
2159 		pp->fbs_last_dev = -1; /* initialization */
2160 	} else
2161 		dev_err(ap->host->dev, "Failed to enable FBS\n");
2162 
2163 	hpriv->start_engine(ap);
2164 }
2165 
2166 static void ahci_disable_fbs(struct ata_port *ap)
2167 {
2168 	struct ahci_host_priv *hpriv = ap->host->private_data;
2169 	struct ahci_port_priv *pp = ap->private_data;
2170 	void __iomem *port_mmio = ahci_port_base(ap);
2171 	u32 fbs;
2172 	int rc;
2173 
2174 	if (!pp->fbs_supported)
2175 		return;
2176 
2177 	fbs = readl(port_mmio + PORT_FBS);
2178 	if ((fbs & PORT_FBS_EN) == 0) {
2179 		pp->fbs_enabled = false;
2180 		return;
2181 	}
2182 
2183 	rc = ahci_stop_engine(ap);
2184 	if (rc)
2185 		return;
2186 
2187 	writel(fbs & ~PORT_FBS_EN, port_mmio + PORT_FBS);
2188 	fbs = readl(port_mmio + PORT_FBS);
2189 	if (fbs & PORT_FBS_EN)
2190 		dev_err(ap->host->dev, "Failed to disable FBS\n");
2191 	else {
2192 		dev_info(ap->host->dev, "FBS is disabled\n");
2193 		pp->fbs_enabled = false;
2194 	}
2195 
2196 	hpriv->start_engine(ap);
2197 }
2198 
2199 static void ahci_pmp_attach(struct ata_port *ap)
2200 {
2201 	void __iomem *port_mmio = ahci_port_base(ap);
2202 	struct ahci_port_priv *pp = ap->private_data;
2203 	u32 cmd;
2204 
2205 	cmd = readl(port_mmio + PORT_CMD);
2206 	cmd |= PORT_CMD_PMP;
2207 	writel(cmd, port_mmio + PORT_CMD);
2208 
2209 	ahci_enable_fbs(ap);
2210 
2211 	pp->intr_mask |= PORT_IRQ_BAD_PMP;
2212 
2213 	/*
2214 	 * We must not change the port interrupt mask register if the
2215 	 * port is marked frozen, the value in pp->intr_mask will be
2216 	 * restored later when the port is thawed.
2217 	 *
2218 	 * Note that during initialization, the port is marked as
2219 	 * frozen since the irq handler is not yet registered.
2220 	 */
2221 	if (!(ap->pflags & ATA_PFLAG_FROZEN))
2222 		writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
2223 }
2224 
2225 static void ahci_pmp_detach(struct ata_port *ap)
2226 {
2227 	void __iomem *port_mmio = ahci_port_base(ap);
2228 	struct ahci_port_priv *pp = ap->private_data;
2229 	u32 cmd;
2230 
2231 	ahci_disable_fbs(ap);
2232 
2233 	cmd = readl(port_mmio + PORT_CMD);
2234 	cmd &= ~PORT_CMD_PMP;
2235 	writel(cmd, port_mmio + PORT_CMD);
2236 
2237 	pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
2238 
2239 	/* see comment above in ahci_pmp_attach() */
2240 	if (!(ap->pflags & ATA_PFLAG_FROZEN))
2241 		writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
2242 }
2243 
2244 int ahci_port_resume(struct ata_port *ap)
2245 {
2246 	ahci_power_up(ap);
2247 	ahci_start_port(ap);
2248 
2249 	if (sata_pmp_attached(ap))
2250 		ahci_pmp_attach(ap);
2251 	else
2252 		ahci_pmp_detach(ap);
2253 
2254 	return 0;
2255 }
2256 EXPORT_SYMBOL_GPL(ahci_port_resume);
2257 
2258 #ifdef CONFIG_PM
2259 static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
2260 {
2261 	const char *emsg = NULL;
2262 	int rc;
2263 
2264 	rc = ahci_deinit_port(ap, &emsg);
2265 	if (rc == 0)
2266 		ahci_power_down(ap);
2267 	else {
2268 		ata_port_err(ap, "%s (%d)\n", emsg, rc);
2269 		ata_port_freeze(ap);
2270 	}
2271 
2272 	return rc;
2273 }
2274 #endif
2275 
2276 static int ahci_port_start(struct ata_port *ap)
2277 {
2278 	struct ahci_host_priv *hpriv = ap->host->private_data;
2279 	struct device *dev = ap->host->dev;
2280 	struct ahci_port_priv *pp;
2281 	void *mem;
2282 	dma_addr_t mem_dma;
2283 	size_t dma_sz, rx_fis_sz;
2284 
2285 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
2286 	if (!pp)
2287 		return -ENOMEM;
2288 
2289 	if (ap->host->n_ports > 1) {
2290 		pp->irq_desc = devm_kzalloc(dev, 8, GFP_KERNEL);
2291 		if (!pp->irq_desc) {
2292 			devm_kfree(dev, pp);
2293 			return -ENOMEM;
2294 		}
2295 		snprintf(pp->irq_desc, 8,
2296 			 "%s%d", dev_driver_string(dev), ap->port_no);
2297 	}
2298 
2299 	/* check FBS capability */
2300 	if ((hpriv->cap & HOST_CAP_FBS) && sata_pmp_supported(ap)) {
2301 		void __iomem *port_mmio = ahci_port_base(ap);
2302 		u32 cmd = readl(port_mmio + PORT_CMD);
2303 		if (cmd & PORT_CMD_FBSCP)
2304 			pp->fbs_supported = true;
2305 		else if (hpriv->flags & AHCI_HFLAG_YES_FBS) {
2306 			dev_info(dev, "port %d can do FBS, forcing FBSCP\n",
2307 				 ap->port_no);
2308 			pp->fbs_supported = true;
2309 		} else
2310 			dev_warn(dev, "port %d is not capable of FBS\n",
2311 				 ap->port_no);
2312 	}
2313 
2314 	if (pp->fbs_supported) {
2315 		dma_sz = AHCI_PORT_PRIV_FBS_DMA_SZ;
2316 		rx_fis_sz = AHCI_RX_FIS_SZ * 16;
2317 	} else {
2318 		dma_sz = AHCI_PORT_PRIV_DMA_SZ;
2319 		rx_fis_sz = AHCI_RX_FIS_SZ;
2320 	}
2321 
2322 	mem = dmam_alloc_coherent(dev, dma_sz, &mem_dma, GFP_KERNEL);
2323 	if (!mem)
2324 		return -ENOMEM;
2325 	memset(mem, 0, dma_sz);
2326 
2327 	/*
2328 	 * First item in chunk of DMA memory: 32-slot command table,
2329 	 * 32 bytes each in size
2330 	 */
2331 	pp->cmd_slot = mem;
2332 	pp->cmd_slot_dma = mem_dma;
2333 
2334 	mem += AHCI_CMD_SLOT_SZ;
2335 	mem_dma += AHCI_CMD_SLOT_SZ;
2336 
2337 	/*
2338 	 * Second item: Received-FIS area
2339 	 */
2340 	pp->rx_fis = mem;
2341 	pp->rx_fis_dma = mem_dma;
2342 
2343 	mem += rx_fis_sz;
2344 	mem_dma += rx_fis_sz;
2345 
2346 	/*
2347 	 * Third item: data area for storing a single command
2348 	 * and its scatter-gather table
2349 	 */
2350 	pp->cmd_tbl = mem;
2351 	pp->cmd_tbl_dma = mem_dma;
2352 
2353 	/*
2354 	 * Save off initial list of interrupts to be enabled.
2355 	 * This could be changed later
2356 	 */
2357 	pp->intr_mask = DEF_PORT_IRQ;
2358 
2359 	/*
2360 	 * Switch to per-port locking in case each port has its own MSI vector.
2361 	 */
2362 	if (hpriv->flags & AHCI_HFLAG_MULTI_MSI) {
2363 		spin_lock_init(&pp->lock);
2364 		ap->lock = &pp->lock;
2365 	}
2366 
2367 	ap->private_data = pp;
2368 
2369 	/* engage engines, captain */
2370 	return ahci_port_resume(ap);
2371 }
2372 
2373 static void ahci_port_stop(struct ata_port *ap)
2374 {
2375 	const char *emsg = NULL;
2376 	int rc;
2377 
2378 	/* de-initialize port */
2379 	rc = ahci_deinit_port(ap, &emsg);
2380 	if (rc)
2381 		ata_port_warn(ap, "%s (%d)\n", emsg, rc);
2382 }
2383 
2384 void ahci_print_info(struct ata_host *host, const char *scc_s)
2385 {
2386 	struct ahci_host_priv *hpriv = host->private_data;
2387 	void __iomem *mmio = hpriv->mmio;
2388 	u32 vers, cap, cap2, impl, speed;
2389 	const char *speed_s;
2390 
2391 	vers = readl(mmio + HOST_VERSION);
2392 	cap = hpriv->cap;
2393 	cap2 = hpriv->cap2;
2394 	impl = hpriv->port_map;
2395 
2396 	speed = (cap >> 20) & 0xf;
2397 	if (speed == 1)
2398 		speed_s = "1.5";
2399 	else if (speed == 2)
2400 		speed_s = "3";
2401 	else if (speed == 3)
2402 		speed_s = "6";
2403 	else
2404 		speed_s = "?";
2405 
2406 	dev_info(host->dev,
2407 		"AHCI %02x%02x.%02x%02x "
2408 		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
2409 		,
2410 
2411 		(vers >> 24) & 0xff,
2412 		(vers >> 16) & 0xff,
2413 		(vers >> 8) & 0xff,
2414 		vers & 0xff,
2415 
2416 		((cap >> 8) & 0x1f) + 1,
2417 		(cap & 0x1f) + 1,
2418 		speed_s,
2419 		impl,
2420 		scc_s);
2421 
2422 	dev_info(host->dev,
2423 		"flags: "
2424 		"%s%s%s%s%s%s%s"
2425 		"%s%s%s%s%s%s%s"
2426 		"%s%s%s%s%s%s%s"
2427 		"%s%s\n"
2428 		,
2429 
2430 		cap & HOST_CAP_64 ? "64bit " : "",
2431 		cap & HOST_CAP_NCQ ? "ncq " : "",
2432 		cap & HOST_CAP_SNTF ? "sntf " : "",
2433 		cap & HOST_CAP_MPS ? "ilck " : "",
2434 		cap & HOST_CAP_SSS ? "stag " : "",
2435 		cap & HOST_CAP_ALPM ? "pm " : "",
2436 		cap & HOST_CAP_LED ? "led " : "",
2437 		cap & HOST_CAP_CLO ? "clo " : "",
2438 		cap & HOST_CAP_ONLY ? "only " : "",
2439 		cap & HOST_CAP_PMP ? "pmp " : "",
2440 		cap & HOST_CAP_FBS ? "fbs " : "",
2441 		cap & HOST_CAP_PIO_MULTI ? "pio " : "",
2442 		cap & HOST_CAP_SSC ? "slum " : "",
2443 		cap & HOST_CAP_PART ? "part " : "",
2444 		cap & HOST_CAP_CCC ? "ccc " : "",
2445 		cap & HOST_CAP_EMS ? "ems " : "",
2446 		cap & HOST_CAP_SXS ? "sxs " : "",
2447 		cap2 & HOST_CAP2_DESO ? "deso " : "",
2448 		cap2 & HOST_CAP2_SADM ? "sadm " : "",
2449 		cap2 & HOST_CAP2_SDS ? "sds " : "",
2450 		cap2 & HOST_CAP2_APST ? "apst " : "",
2451 		cap2 & HOST_CAP2_NVMHCI ? "nvmp " : "",
2452 		cap2 & HOST_CAP2_BOH ? "boh " : ""
2453 		);
2454 }
2455 EXPORT_SYMBOL_GPL(ahci_print_info);
2456 
2457 void ahci_set_em_messages(struct ahci_host_priv *hpriv,
2458 			  struct ata_port_info *pi)
2459 {
2460 	u8 messages;
2461 	void __iomem *mmio = hpriv->mmio;
2462 	u32 em_loc = readl(mmio + HOST_EM_LOC);
2463 	u32 em_ctl = readl(mmio + HOST_EM_CTL);
2464 
2465 	if (!ahci_em_messages || !(hpriv->cap & HOST_CAP_EMS))
2466 		return;
2467 
2468 	messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16;
2469 
2470 	if (messages) {
2471 		/* store em_loc */
2472 		hpriv->em_loc = ((em_loc >> 16) * 4);
2473 		hpriv->em_buf_sz = ((em_loc & 0xff) * 4);
2474 		hpriv->em_msg_type = messages;
2475 		pi->flags |= ATA_FLAG_EM;
2476 		if (!(em_ctl & EM_CTL_ALHD))
2477 			pi->flags |= ATA_FLAG_SW_ACTIVITY;
2478 	}
2479 }
2480 EXPORT_SYMBOL_GPL(ahci_set_em_messages);
2481 
2482 static int ahci_host_activate_multi_irqs(struct ata_host *host, int irq,
2483 					 struct scsi_host_template *sht)
2484 {
2485 	int i, rc;
2486 
2487 	rc = ata_host_start(host);
2488 	if (rc)
2489 		return rc;
2490 	/*
2491 	 * Requests IRQs according to AHCI-1.1 when multiple MSIs were
2492 	 * allocated. That is one MSI per port, starting from @irq.
2493 	 */
2494 	for (i = 0; i < host->n_ports; i++) {
2495 		struct ahci_port_priv *pp = host->ports[i]->private_data;
2496 
2497 		/* Do not receive interrupts sent by dummy ports */
2498 		if (!pp) {
2499 			disable_irq(irq + i);
2500 			continue;
2501 		}
2502 
2503 		rc = devm_request_threaded_irq(host->dev, irq + i,
2504 					       ahci_multi_irqs_intr,
2505 					       ahci_port_thread_fn, 0,
2506 					       pp->irq_desc, host->ports[i]);
2507 		if (rc)
2508 			return rc;
2509 		ata_port_desc(host->ports[i], "irq %d", irq + i);
2510 	}
2511 	return ata_host_register(host, sht);
2512 }
2513 
2514 /**
2515  *	ahci_host_activate - start AHCI host, request IRQs and register it
2516  *	@host: target ATA host
2517  *	@sht: scsi_host_template to use when registering the host
2518  *
2519  *	LOCKING:
2520  *	Inherited from calling layer (may sleep).
2521  *
2522  *	RETURNS:
2523  *	0 on success, -errno otherwise.
2524  */
2525 int ahci_host_activate(struct ata_host *host, struct scsi_host_template *sht)
2526 {
2527 	struct ahci_host_priv *hpriv = host->private_data;
2528 	int irq = hpriv->irq;
2529 	int rc;
2530 
2531 	if (hpriv->flags & AHCI_HFLAG_MULTI_MSI)
2532 		rc = ahci_host_activate_multi_irqs(host, irq, sht);
2533 	else if (hpriv->flags & AHCI_HFLAG_EDGE_IRQ)
2534 		rc = ata_host_activate(host, irq, ahci_single_edge_irq_intr,
2535 				       IRQF_SHARED, sht);
2536 	else
2537 		rc = ata_host_activate(host, irq, ahci_single_level_irq_intr,
2538 				       IRQF_SHARED, sht);
2539 	return rc;
2540 }
2541 EXPORT_SYMBOL_GPL(ahci_host_activate);
2542 
2543 MODULE_AUTHOR("Jeff Garzik");
2544 MODULE_DESCRIPTION("Common AHCI SATA low-level routines");
2545 MODULE_LICENSE("GPL");
2546