xref: /linux/drivers/accel/ivpu/ivpu_drv.h (revision cd7272215c44676dba236491941c6c406701cc5e)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Copyright (C) 2020-2023 Intel Corporation
4  */
5 
6 #ifndef __IVPU_DRV_H__
7 #define __IVPU_DRV_H__
8 
9 #include <drm/drm_device.h>
10 #include <drm/drm_managed.h>
11 #include <drm/drm_mm.h>
12 #include <drm/drm_print.h>
13 
14 #include <linux/pci.h>
15 #include <linux/xarray.h>
16 #include <uapi/drm/ivpu_accel.h>
17 
18 #include "ivpu_mmu_context.h"
19 
20 #define DRIVER_NAME "intel_vpu"
21 #define DRIVER_DESC "Driver for Intel Versatile Processing Unit (VPU)"
22 #define DRIVER_DATE "20230117"
23 
24 #define PCI_DEVICE_ID_MTL   0x7d1d
25 
26 #define IVPU_GLOBAL_CONTEXT_MMU_SSID 0
27 #define IVPU_CONTEXT_LIMIT	     64
28 #define IVPU_NUM_ENGINES	     2
29 
30 #define IVPU_PLATFORM_SILICON 0
31 #define IVPU_PLATFORM_SIMICS  2
32 #define IVPU_PLATFORM_FPGA    3
33 #define IVPU_PLATFORM_INVALID 8
34 
35 #define IVPU_DBG_REG	 BIT(0)
36 #define IVPU_DBG_IRQ	 BIT(1)
37 #define IVPU_DBG_MMU	 BIT(2)
38 #define IVPU_DBG_FILE	 BIT(3)
39 #define IVPU_DBG_MISC	 BIT(4)
40 #define IVPU_DBG_FW_BOOT BIT(5)
41 #define IVPU_DBG_PM	 BIT(6)
42 #define IVPU_DBG_IPC	 BIT(7)
43 #define IVPU_DBG_BO	 BIT(8)
44 #define IVPU_DBG_JOB	 BIT(9)
45 #define IVPU_DBG_JSM	 BIT(10)
46 #define IVPU_DBG_KREF	 BIT(11)
47 #define IVPU_DBG_RPM	 BIT(12)
48 
49 #define ivpu_err(vdev, fmt, ...) \
50 	drm_err(&(vdev)->drm, "%s(): " fmt, __func__, ##__VA_ARGS__)
51 
52 #define ivpu_err_ratelimited(vdev, fmt, ...) \
53 	drm_err_ratelimited(&(vdev)->drm, "%s(): " fmt, __func__, ##__VA_ARGS__)
54 
55 #define ivpu_warn(vdev, fmt, ...) \
56 	drm_warn(&(vdev)->drm, "%s(): " fmt, __func__, ##__VA_ARGS__)
57 
58 #define ivpu_warn_ratelimited(vdev, fmt, ...) \
59 	drm_err_ratelimited(&(vdev)->drm, "%s(): " fmt, __func__, ##__VA_ARGS__)
60 
61 #define ivpu_info(vdev, fmt, ...) drm_info(&(vdev)->drm, fmt, ##__VA_ARGS__)
62 
63 #define ivpu_dbg(vdev, type, fmt, args...) do {                                \
64 	if (unlikely(IVPU_DBG_##type & ivpu_dbg_mask))                         \
65 		dev_dbg((vdev)->drm.dev, "[%s] " fmt, #type, ##args);          \
66 } while (0)
67 
68 #define IVPU_WA(wa_name) (vdev->wa.wa_name)
69 
70 struct ivpu_wa_table {
71 	bool punit_disabled;
72 	bool clear_runtime_mem;
73 };
74 
75 struct ivpu_hw_info;
76 struct ivpu_mmu_info;
77 struct ivpu_fw_info;
78 struct ivpu_ipc_info;
79 
80 struct ivpu_device {
81 	struct drm_device drm;
82 	void __iomem *regb;
83 	void __iomem *regv;
84 	u32 platform;
85 	u32 irq;
86 
87 	struct ivpu_wa_table wa;
88 	struct ivpu_hw_info *hw;
89 	struct ivpu_mmu_info *mmu;
90 	struct ivpu_fw_info *fw;
91 	struct ivpu_ipc_info *ipc;
92 
93 	struct ivpu_mmu_context gctx;
94 	struct xarray context_xa;
95 	struct xa_limit context_xa_limit;
96 
97 	struct xarray submitted_jobs_xa;
98 	struct task_struct *job_done_thread;
99 
100 	atomic64_t unique_id_counter;
101 
102 	struct {
103 		int boot;
104 		int jsm;
105 		int tdr;
106 		int reschedule_suspend;
107 	} timeout;
108 };
109 
110 /*
111  * file_priv has its own refcount (ref) that allows user space to close the fd
112  * without blocking even if VPU is still processing some jobs.
113  */
114 struct ivpu_file_priv {
115 	struct kref ref;
116 	struct ivpu_device *vdev;
117 	struct mutex lock; /* Protects cmdq */
118 	struct ivpu_cmdq *cmdq[IVPU_NUM_ENGINES];
119 	struct ivpu_mmu_context ctx;
120 	u32 priority;
121 	bool has_mmu_faults;
122 };
123 
124 extern int ivpu_dbg_mask;
125 extern u8 ivpu_pll_min_ratio;
126 extern u8 ivpu_pll_max_ratio;
127 
128 #define IVPU_TEST_MODE_DISABLED  0
129 #define IVPU_TEST_MODE_FW_TEST   1
130 #define IVPU_TEST_MODE_NULL_HW   2
131 extern int ivpu_test_mode;
132 
133 struct ivpu_file_priv *ivpu_file_priv_get(struct ivpu_file_priv *file_priv);
134 struct ivpu_file_priv *ivpu_file_priv_get_by_ctx_id(struct ivpu_device *vdev, unsigned long id);
135 void ivpu_file_priv_put(struct ivpu_file_priv **link);
136 
137 int ivpu_boot(struct ivpu_device *vdev);
138 int ivpu_shutdown(struct ivpu_device *vdev);
139 
140 static inline bool ivpu_is_mtl(struct ivpu_device *vdev)
141 {
142 	return to_pci_dev(vdev->drm.dev)->device == PCI_DEVICE_ID_MTL;
143 }
144 
145 static inline u8 ivpu_revision(struct ivpu_device *vdev)
146 {
147 	return to_pci_dev(vdev->drm.dev)->revision;
148 }
149 
150 static inline u16 ivpu_device_id(struct ivpu_device *vdev)
151 {
152 	return to_pci_dev(vdev->drm.dev)->device;
153 }
154 
155 static inline struct ivpu_device *to_ivpu_device(struct drm_device *dev)
156 {
157 	return container_of(dev, struct ivpu_device, drm);
158 }
159 
160 static inline u32 ivpu_get_context_count(struct ivpu_device *vdev)
161 {
162 	struct xa_limit ctx_limit = vdev->context_xa_limit;
163 
164 	return (ctx_limit.max - ctx_limit.min + 1);
165 }
166 
167 static inline u32 ivpu_get_platform(struct ivpu_device *vdev)
168 {
169 	WARN_ON_ONCE(vdev->platform == IVPU_PLATFORM_INVALID);
170 	return vdev->platform;
171 }
172 
173 static inline bool ivpu_is_silicon(struct ivpu_device *vdev)
174 {
175 	return ivpu_get_platform(vdev) == IVPU_PLATFORM_SILICON;
176 }
177 
178 static inline bool ivpu_is_simics(struct ivpu_device *vdev)
179 {
180 	return ivpu_get_platform(vdev) == IVPU_PLATFORM_SIMICS;
181 }
182 
183 static inline bool ivpu_is_fpga(struct ivpu_device *vdev)
184 {
185 	return ivpu_get_platform(vdev) == IVPU_PLATFORM_FPGA;
186 }
187 
188 #endif /* __IVPU_DRV_H__ */
189