xref: /linux/drivers/accel/amdxdna/npu4_regs.c (revision f96a974170b749e3a56844e25b31d46a7233b6f6)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Copyright (C) 2023-2024, Advanced Micro Devices, Inc.
4  */
5 
6 #include <drm/amdxdna_accel.h>
7 #include <drm/drm_device.h>
8 #include <drm/gpu_scheduler.h>
9 #include <linux/sizes.h>
10 
11 #include "aie2_pci.h"
12 #include "amdxdna_mailbox.h"
13 #include "amdxdna_pci_drv.h"
14 
15 /* NPU Public Registers on MpNPUAxiXbar (refer to Diag npu_registers.h) */
16 #define MPNPU_PUB_SEC_INTR             0x3010060
17 #define MPNPU_PUB_PWRMGMT_INTR         0x3010064
18 #define MPNPU_PUB_SCRATCH0             0x301006C
19 #define MPNPU_PUB_SCRATCH1             0x3010070
20 #define MPNPU_PUB_SCRATCH2             0x3010074
21 #define MPNPU_PUB_SCRATCH3             0x3010078
22 #define MPNPU_PUB_SCRATCH4             0x301007C
23 #define MPNPU_PUB_SCRATCH5             0x3010080
24 #define MPNPU_PUB_SCRATCH6             0x3010084
25 #define MPNPU_PUB_SCRATCH7             0x3010088
26 #define MPNPU_PUB_SCRATCH8             0x301008C
27 #define MPNPU_PUB_SCRATCH9             0x3010090
28 #define MPNPU_PUB_SCRATCH10            0x3010094
29 #define MPNPU_PUB_SCRATCH11            0x3010098
30 #define MPNPU_PUB_SCRATCH12            0x301009C
31 #define MPNPU_PUB_SCRATCH13            0x30100A0
32 #define MPNPU_PUB_SCRATCH14            0x30100A4
33 #define MPNPU_PUB_SCRATCH15            0x30100A8
34 #define MP0_C2PMSG_73                  0x3810A24
35 #define MP0_C2PMSG_123                 0x3810AEC
36 
37 #define MP1_C2PMSG_0                   0x3B10900
38 #define MP1_C2PMSG_60                  0x3B109F0
39 #define MP1_C2PMSG_61                  0x3B109F4
40 
41 #define MPNPU_SRAM_X2I_MAILBOX_0       0x3600000
42 #define MPNPU_SRAM_X2I_MAILBOX_15      0x361E000
43 #define MPNPU_SRAM_X2I_MAILBOX_31      0x363E000
44 #define MPNPU_SRAM_I2X_MAILBOX_31      0x363F000
45 
46 #define MMNPU_APERTURE0_BASE           0x3000000
47 #define MMNPU_APERTURE1_BASE           0x3600000
48 #define MMNPU_APERTURE3_BASE           0x3810000
49 #define MMNPU_APERTURE4_BASE           0x3B10000
50 
51 /* PCIe BAR Index for NPU4 */
52 #define NPU4_REG_BAR_INDEX	0
53 #define NPU4_MBOX_BAR_INDEX	0
54 #define NPU4_PSP_BAR_INDEX	4
55 #define NPU4_SMU_BAR_INDEX	5
56 #define NPU4_SRAM_BAR_INDEX	2
57 /* Associated BARs and Apertures */
58 #define NPU4_REG_BAR_BASE	MMNPU_APERTURE0_BASE
59 #define NPU4_MBOX_BAR_BASE	MMNPU_APERTURE0_BASE
60 #define NPU4_PSP_BAR_BASE	MMNPU_APERTURE3_BASE
61 #define NPU4_SMU_BAR_BASE	MMNPU_APERTURE4_BASE
62 #define NPU4_SRAM_BAR_BASE	MMNPU_APERTURE1_BASE
63 
64 const struct rt_config npu4_default_rt_cfg[] = {
65 	{ 5, 1, AIE2_RT_CFG_INIT }, /* PDI APP LOAD MODE */
66 	{ 1, 1, AIE2_RT_CFG_CLK_GATING }, /* Clock gating on */
67 	{ 2, 1, AIE2_RT_CFG_CLK_GATING }, /* Clock gating on */
68 	{ 3, 1, AIE2_RT_CFG_CLK_GATING }, /* Clock gating on */
69 	{ 4, 1, AIE2_RT_CFG_CLK_GATING }, /* Clock gating on */
70 	{ 0 },
71 };
72 
73 const struct dpm_clk_freq npu4_dpm_clk_table[] = {
74 	{396, 792},
75 	{600, 1056},
76 	{792, 1152},
77 	{975, 1267},
78 	{975, 1267},
79 	{1056, 1408},
80 	{1152, 1584},
81 	{1267, 1800},
82 	{ 0 }
83 };
84 
85 static const struct amdxdna_dev_priv npu4_dev_priv = {
86 	.fw_path        = "amdnpu/17f0_10/npu.sbin",
87 	.protocol_major = 0x6,
88 	.protocol_minor = 12,
89 	.rt_config	= npu4_default_rt_cfg,
90 	.dpm_clk_tbl	= npu4_dpm_clk_table,
91 	.col_align	= COL_ALIGN_NATURE,
92 	.mbox_dev_addr  = NPU4_MBOX_BAR_BASE,
93 	.mbox_size      = 0, /* Use BAR size */
94 	.sram_dev_addr  = NPU4_SRAM_BAR_BASE,
95 	.sram_offs      = {
96 		DEFINE_BAR_OFFSET(MBOX_CHANN_OFF, NPU4_SRAM, MPNPU_SRAM_X2I_MAILBOX_0),
97 		DEFINE_BAR_OFFSET(FW_ALIVE_OFF,   NPU4_SRAM, MPNPU_SRAM_X2I_MAILBOX_15),
98 	},
99 	.psp_regs_off   = {
100 		DEFINE_BAR_OFFSET(PSP_CMD_REG,    NPU4_PSP, MP0_C2PMSG_123),
101 		DEFINE_BAR_OFFSET(PSP_ARG0_REG,   NPU4_REG, MPNPU_PUB_SCRATCH3),
102 		DEFINE_BAR_OFFSET(PSP_ARG1_REG,   NPU4_REG, MPNPU_PUB_SCRATCH4),
103 		DEFINE_BAR_OFFSET(PSP_ARG2_REG,   NPU4_REG, MPNPU_PUB_SCRATCH9),
104 		DEFINE_BAR_OFFSET(PSP_INTR_REG,   NPU4_PSP, MP0_C2PMSG_73),
105 		DEFINE_BAR_OFFSET(PSP_STATUS_REG, NPU4_PSP, MP0_C2PMSG_123),
106 		DEFINE_BAR_OFFSET(PSP_RESP_REG,   NPU4_REG, MPNPU_PUB_SCRATCH3),
107 	},
108 	.smu_regs_off   = {
109 		DEFINE_BAR_OFFSET(SMU_CMD_REG,  NPU4_SMU, MP1_C2PMSG_0),
110 		DEFINE_BAR_OFFSET(SMU_ARG_REG,  NPU4_SMU, MP1_C2PMSG_60),
111 		DEFINE_BAR_OFFSET(SMU_INTR_REG, NPU4_SMU, MMNPU_APERTURE4_BASE),
112 		DEFINE_BAR_OFFSET(SMU_RESP_REG, NPU4_SMU, MP1_C2PMSG_61),
113 		DEFINE_BAR_OFFSET(SMU_OUT_REG,  NPU4_SMU, MP1_C2PMSG_60),
114 	},
115 	.hw_ops		= {
116 		.set_dpm = npu4_set_dpm,
117 	},
118 };
119 
120 const struct amdxdna_dev_info dev_npu4_info = {
121 	.reg_bar           = NPU4_REG_BAR_INDEX,
122 	.mbox_bar          = NPU4_MBOX_BAR_INDEX,
123 	.sram_bar          = NPU4_SRAM_BAR_INDEX,
124 	.psp_bar           = NPU4_PSP_BAR_INDEX,
125 	.smu_bar           = NPU4_SMU_BAR_INDEX,
126 	.first_col         = 0,
127 	.dev_mem_buf_shift = 15, /* 32 KiB aligned */
128 	.dev_mem_base      = AIE2_DEVM_BASE,
129 	.dev_mem_size      = AIE2_DEVM_SIZE,
130 	.vbnv              = "RyzenAI-npu4",
131 	.device_type       = AMDXDNA_DEV_TYPE_KMQ,
132 	.dev_priv          = &npu4_dev_priv,
133 	.ops               = &aie2_ops, /* NPU4 can share NPU1's callback */
134 };
135