xref: /linux/arch/x86/kvm/vmx/nested.c (revision 7fe03f8ff55d33fe6398637f78a8620dd2a78b38)
1 // SPDX-License-Identifier: GPL-2.0
2 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
3 
4 #include <linux/objtool.h>
5 #include <linux/percpu.h>
6 
7 #include <asm/debugreg.h>
8 #include <asm/mmu_context.h>
9 
10 #include "x86.h"
11 #include "cpuid.h"
12 #include "hyperv.h"
13 #include "mmu.h"
14 #include "nested.h"
15 #include "pmu.h"
16 #include "posted_intr.h"
17 #include "sgx.h"
18 #include "trace.h"
19 #include "vmx.h"
20 #include "smm.h"
21 
22 static bool __read_mostly enable_shadow_vmcs = 1;
23 module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
24 
25 static bool __read_mostly nested_early_check = 0;
26 module_param(nested_early_check, bool, S_IRUGO);
27 
28 #define CC KVM_NESTED_VMENTER_CONSISTENCY_CHECK
29 
30 /*
31  * Hyper-V requires all of these, so mark them as supported even though
32  * they are just treated the same as all-context.
33  */
34 #define VMX_VPID_EXTENT_SUPPORTED_MASK		\
35 	(VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT |	\
36 	VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |	\
37 	VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT |	\
38 	VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
39 
40 #define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
41 
42 enum {
43 	VMX_VMREAD_BITMAP,
44 	VMX_VMWRITE_BITMAP,
45 	VMX_BITMAP_NR
46 };
47 static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
48 
49 #define vmx_vmread_bitmap                    (vmx_bitmap[VMX_VMREAD_BITMAP])
50 #define vmx_vmwrite_bitmap                   (vmx_bitmap[VMX_VMWRITE_BITMAP])
51 
52 struct shadow_vmcs_field {
53 	u16	encoding;
54 	u16	offset;
55 };
56 static struct shadow_vmcs_field shadow_read_only_fields[] = {
57 #define SHADOW_FIELD_RO(x, y) { x, offsetof(struct vmcs12, y) },
58 #include "vmcs_shadow_fields.h"
59 };
60 static int max_shadow_read_only_fields =
61 	ARRAY_SIZE(shadow_read_only_fields);
62 
63 static struct shadow_vmcs_field shadow_read_write_fields[] = {
64 #define SHADOW_FIELD_RW(x, y) { x, offsetof(struct vmcs12, y) },
65 #include "vmcs_shadow_fields.h"
66 };
67 static int max_shadow_read_write_fields =
68 	ARRAY_SIZE(shadow_read_write_fields);
69 
70 static void init_vmcs_shadow_fields(void)
71 {
72 	int i, j;
73 
74 	memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
75 	memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
76 
77 	for (i = j = 0; i < max_shadow_read_only_fields; i++) {
78 		struct shadow_vmcs_field entry = shadow_read_only_fields[i];
79 		u16 field = entry.encoding;
80 
81 		if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
82 		    (i + 1 == max_shadow_read_only_fields ||
83 		     shadow_read_only_fields[i + 1].encoding != field + 1))
84 			pr_err("Missing field from shadow_read_only_field %x\n",
85 			       field + 1);
86 
87 		clear_bit(field, vmx_vmread_bitmap);
88 		if (field & 1)
89 #ifdef CONFIG_X86_64
90 			continue;
91 #else
92 			entry.offset += sizeof(u32);
93 #endif
94 		shadow_read_only_fields[j++] = entry;
95 	}
96 	max_shadow_read_only_fields = j;
97 
98 	for (i = j = 0; i < max_shadow_read_write_fields; i++) {
99 		struct shadow_vmcs_field entry = shadow_read_write_fields[i];
100 		u16 field = entry.encoding;
101 
102 		if (vmcs_field_width(field) == VMCS_FIELD_WIDTH_U64 &&
103 		    (i + 1 == max_shadow_read_write_fields ||
104 		     shadow_read_write_fields[i + 1].encoding != field + 1))
105 			pr_err("Missing field from shadow_read_write_field %x\n",
106 			       field + 1);
107 
108 		WARN_ONCE(field >= GUEST_ES_AR_BYTES &&
109 			  field <= GUEST_TR_AR_BYTES,
110 			  "Update vmcs12_write_any() to drop reserved bits from AR_BYTES");
111 
112 		/*
113 		 * PML and the preemption timer can be emulated, but the
114 		 * processor cannot vmwrite to fields that don't exist
115 		 * on bare metal.
116 		 */
117 		switch (field) {
118 		case GUEST_PML_INDEX:
119 			if (!cpu_has_vmx_pml())
120 				continue;
121 			break;
122 		case VMX_PREEMPTION_TIMER_VALUE:
123 			if (!cpu_has_vmx_preemption_timer())
124 				continue;
125 			break;
126 		case GUEST_INTR_STATUS:
127 			if (!cpu_has_vmx_apicv())
128 				continue;
129 			break;
130 		default:
131 			break;
132 		}
133 
134 		clear_bit(field, vmx_vmwrite_bitmap);
135 		clear_bit(field, vmx_vmread_bitmap);
136 		if (field & 1)
137 #ifdef CONFIG_X86_64
138 			continue;
139 #else
140 			entry.offset += sizeof(u32);
141 #endif
142 		shadow_read_write_fields[j++] = entry;
143 	}
144 	max_shadow_read_write_fields = j;
145 }
146 
147 /*
148  * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
149  * set the success or error code of an emulated VMX instruction (as specified
150  * by Vol 2B, VMX Instruction Reference, "Conventions"), and skip the emulated
151  * instruction.
152  */
153 static int nested_vmx_succeed(struct kvm_vcpu *vcpu)
154 {
155 	vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
156 			& ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
157 			    X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
158 	return kvm_skip_emulated_instruction(vcpu);
159 }
160 
161 static int nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
162 {
163 	vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
164 			& ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
165 			    X86_EFLAGS_SF | X86_EFLAGS_OF))
166 			| X86_EFLAGS_CF);
167 	return kvm_skip_emulated_instruction(vcpu);
168 }
169 
170 static int nested_vmx_failValid(struct kvm_vcpu *vcpu,
171 				u32 vm_instruction_error)
172 {
173 	vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
174 			& ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
175 			    X86_EFLAGS_SF | X86_EFLAGS_OF))
176 			| X86_EFLAGS_ZF);
177 	get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
178 	/*
179 	 * We don't need to force sync to shadow VMCS because
180 	 * VM_INSTRUCTION_ERROR is not shadowed. Enlightened VMCS 'shadows' all
181 	 * fields and thus must be synced.
182 	 */
183 	if (nested_vmx_is_evmptr12_set(to_vmx(vcpu)))
184 		to_vmx(vcpu)->nested.need_vmcs12_to_shadow_sync = true;
185 
186 	return kvm_skip_emulated_instruction(vcpu);
187 }
188 
189 static int nested_vmx_fail(struct kvm_vcpu *vcpu, u32 vm_instruction_error)
190 {
191 	struct vcpu_vmx *vmx = to_vmx(vcpu);
192 
193 	/*
194 	 * failValid writes the error number to the current VMCS, which
195 	 * can't be done if there isn't a current VMCS.
196 	 */
197 	if (vmx->nested.current_vmptr == INVALID_GPA &&
198 	    !nested_vmx_is_evmptr12_valid(vmx))
199 		return nested_vmx_failInvalid(vcpu);
200 
201 	return nested_vmx_failValid(vcpu, vm_instruction_error);
202 }
203 
204 static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
205 {
206 	/* TODO: not to reset guest simply here. */
207 	kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
208 	pr_debug_ratelimited("nested vmx abort, indicator %d\n", indicator);
209 }
210 
211 static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
212 {
213 	return fixed_bits_valid(control, low, high);
214 }
215 
216 static inline u64 vmx_control_msr(u32 low, u32 high)
217 {
218 	return low | ((u64)high << 32);
219 }
220 
221 static void vmx_disable_shadow_vmcs(struct vcpu_vmx *vmx)
222 {
223 	secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_SHADOW_VMCS);
224 	vmcs_write64(VMCS_LINK_POINTER, INVALID_GPA);
225 	vmx->nested.need_vmcs12_to_shadow_sync = false;
226 }
227 
228 static inline void nested_release_evmcs(struct kvm_vcpu *vcpu)
229 {
230 #ifdef CONFIG_KVM_HYPERV
231 	struct kvm_vcpu_hv *hv_vcpu = to_hv_vcpu(vcpu);
232 	struct vcpu_vmx *vmx = to_vmx(vcpu);
233 
234 	kvm_vcpu_unmap(vcpu, &vmx->nested.hv_evmcs_map);
235 	vmx->nested.hv_evmcs = NULL;
236 	vmx->nested.hv_evmcs_vmptr = EVMPTR_INVALID;
237 
238 	if (hv_vcpu) {
239 		hv_vcpu->nested.pa_page_gpa = INVALID_GPA;
240 		hv_vcpu->nested.vm_id = 0;
241 		hv_vcpu->nested.vp_id = 0;
242 	}
243 #endif
244 }
245 
246 static bool nested_evmcs_handle_vmclear(struct kvm_vcpu *vcpu, gpa_t vmptr)
247 {
248 #ifdef CONFIG_KVM_HYPERV
249 	struct vcpu_vmx *vmx = to_vmx(vcpu);
250 	/*
251 	 * When Enlightened VMEntry is enabled on the calling CPU we treat
252 	 * memory area pointer by vmptr as Enlightened VMCS (as there's no good
253 	 * way to distinguish it from VMCS12) and we must not corrupt it by
254 	 * writing to the non-existent 'launch_state' field. The area doesn't
255 	 * have to be the currently active EVMCS on the calling CPU and there's
256 	 * nothing KVM has to do to transition it from 'active' to 'non-active'
257 	 * state. It is possible that the area will stay mapped as
258 	 * vmx->nested.hv_evmcs but this shouldn't be a problem.
259 	 */
260 	if (!guest_cpu_cap_has_evmcs(vcpu) ||
261 	    !evmptr_is_valid(nested_get_evmptr(vcpu)))
262 		return false;
263 
264 	if (nested_vmx_evmcs(vmx) && vmptr == vmx->nested.hv_evmcs_vmptr)
265 		nested_release_evmcs(vcpu);
266 
267 	return true;
268 #else
269 	return false;
270 #endif
271 }
272 
273 static void vmx_sync_vmcs_host_state(struct vcpu_vmx *vmx,
274 				     struct loaded_vmcs *prev)
275 {
276 	struct vmcs_host_state *dest, *src;
277 
278 	if (unlikely(!vmx->guest_state_loaded))
279 		return;
280 
281 	src = &prev->host_state;
282 	dest = &vmx->loaded_vmcs->host_state;
283 
284 	vmx_set_host_fs_gs(dest, src->fs_sel, src->gs_sel, src->fs_base, src->gs_base);
285 	dest->ldt_sel = src->ldt_sel;
286 #ifdef CONFIG_X86_64
287 	dest->ds_sel = src->ds_sel;
288 	dest->es_sel = src->es_sel;
289 #endif
290 }
291 
292 static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
293 {
294 	struct vcpu_vmx *vmx = to_vmx(vcpu);
295 	struct loaded_vmcs *prev;
296 	int cpu;
297 
298 	if (WARN_ON_ONCE(vmx->loaded_vmcs == vmcs))
299 		return;
300 
301 	cpu = get_cpu();
302 	prev = vmx->loaded_vmcs;
303 	vmx->loaded_vmcs = vmcs;
304 	vmx_vcpu_load_vmcs(vcpu, cpu, prev);
305 	vmx_sync_vmcs_host_state(vmx, prev);
306 	put_cpu();
307 
308 	vcpu->arch.regs_avail = ~VMX_REGS_LAZY_LOAD_SET;
309 
310 	/*
311 	 * All lazily updated registers will be reloaded from VMCS12 on both
312 	 * vmentry and vmexit.
313 	 */
314 	vcpu->arch.regs_dirty = 0;
315 }
316 
317 static void nested_put_vmcs12_pages(struct kvm_vcpu *vcpu)
318 {
319 	struct vcpu_vmx *vmx = to_vmx(vcpu);
320 
321 	kvm_vcpu_unmap(vcpu, &vmx->nested.apic_access_page_map);
322 	kvm_vcpu_unmap(vcpu, &vmx->nested.virtual_apic_map);
323 	kvm_vcpu_unmap(vcpu, &vmx->nested.pi_desc_map);
324 	vmx->nested.pi_desc = NULL;
325 }
326 
327 /*
328  * Free whatever needs to be freed from vmx->nested when L1 goes down, or
329  * just stops using VMX.
330  */
331 static void free_nested(struct kvm_vcpu *vcpu)
332 {
333 	struct vcpu_vmx *vmx = to_vmx(vcpu);
334 
335 	if (WARN_ON_ONCE(vmx->loaded_vmcs != &vmx->vmcs01))
336 		vmx_switch_vmcs(vcpu, &vmx->vmcs01);
337 
338 	if (!vmx->nested.vmxon && !vmx->nested.smm.vmxon)
339 		return;
340 
341 	kvm_clear_request(KVM_REQ_GET_NESTED_STATE_PAGES, vcpu);
342 
343 	vmx->nested.vmxon = false;
344 	vmx->nested.smm.vmxon = false;
345 	vmx->nested.vmxon_ptr = INVALID_GPA;
346 	free_vpid(vmx->nested.vpid02);
347 	vmx->nested.posted_intr_nv = -1;
348 	vmx->nested.current_vmptr = INVALID_GPA;
349 	if (enable_shadow_vmcs) {
350 		vmx_disable_shadow_vmcs(vmx);
351 		vmcs_clear(vmx->vmcs01.shadow_vmcs);
352 		free_vmcs(vmx->vmcs01.shadow_vmcs);
353 		vmx->vmcs01.shadow_vmcs = NULL;
354 	}
355 	kfree(vmx->nested.cached_vmcs12);
356 	vmx->nested.cached_vmcs12 = NULL;
357 	kfree(vmx->nested.cached_shadow_vmcs12);
358 	vmx->nested.cached_shadow_vmcs12 = NULL;
359 
360 	nested_put_vmcs12_pages(vcpu);
361 
362 	kvm_mmu_free_roots(vcpu->kvm, &vcpu->arch.guest_mmu, KVM_MMU_ROOTS_ALL);
363 
364 	nested_release_evmcs(vcpu);
365 
366 	free_loaded_vmcs(&vmx->nested.vmcs02);
367 }
368 
369 /*
370  * Ensure that the current vmcs of the logical processor is the
371  * vmcs01 of the vcpu before calling free_nested().
372  */
373 void nested_vmx_free_vcpu(struct kvm_vcpu *vcpu)
374 {
375 	vcpu_load(vcpu);
376 	vmx_leave_nested(vcpu);
377 	vcpu_put(vcpu);
378 }
379 
380 #define EPTP_PA_MASK   GENMASK_ULL(51, 12)
381 
382 static bool nested_ept_root_matches(hpa_t root_hpa, u64 root_eptp, u64 eptp)
383 {
384 	return VALID_PAGE(root_hpa) &&
385 	       ((root_eptp & EPTP_PA_MASK) == (eptp & EPTP_PA_MASK));
386 }
387 
388 static void nested_ept_invalidate_addr(struct kvm_vcpu *vcpu, gpa_t eptp,
389 				       gpa_t addr)
390 {
391 	unsigned long roots = 0;
392 	uint i;
393 	struct kvm_mmu_root_info *cached_root;
394 
395 	WARN_ON_ONCE(!mmu_is_nested(vcpu));
396 
397 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
398 		cached_root = &vcpu->arch.mmu->prev_roots[i];
399 
400 		if (nested_ept_root_matches(cached_root->hpa, cached_root->pgd,
401 					    eptp))
402 			roots |= KVM_MMU_ROOT_PREVIOUS(i);
403 	}
404 	if (roots)
405 		kvm_mmu_invalidate_addr(vcpu, vcpu->arch.mmu, addr, roots);
406 }
407 
408 static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
409 		struct x86_exception *fault)
410 {
411 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
412 	struct vcpu_vmx *vmx = to_vmx(vcpu);
413 	unsigned long exit_qualification;
414 	u32 vm_exit_reason;
415 
416 	if (vmx->nested.pml_full) {
417 		vm_exit_reason = EXIT_REASON_PML_FULL;
418 		vmx->nested.pml_full = false;
419 
420 		/*
421 		 * It should be impossible to trigger a nested PML Full VM-Exit
422 		 * for anything other than an EPT Violation from L2.  KVM *can*
423 		 * trigger nEPT page fault injection in response to an EPT
424 		 * Misconfig, e.g. if the MMIO SPTE was stale and L1's EPT
425 		 * tables also changed, but KVM should not treat EPT Misconfig
426 		 * VM-Exits as writes.
427 		 */
428 		WARN_ON_ONCE(vmx->exit_reason.basic != EXIT_REASON_EPT_VIOLATION);
429 
430 		/*
431 		 * PML Full and EPT Violation VM-Exits both use bit 12 to report
432 		 * "NMI unblocking due to IRET", i.e. the bit can be propagated
433 		 * as-is from the original EXIT_QUALIFICATION.
434 		 */
435 		exit_qualification = vmx_get_exit_qual(vcpu) & INTR_INFO_UNBLOCK_NMI;
436 	} else {
437 		if (fault->error_code & PFERR_RSVD_MASK) {
438 			vm_exit_reason = EXIT_REASON_EPT_MISCONFIG;
439 			exit_qualification = 0;
440 		} else {
441 			exit_qualification = fault->exit_qualification;
442 			exit_qualification |= vmx_get_exit_qual(vcpu) &
443 					      (EPT_VIOLATION_GVA_IS_VALID |
444 					       EPT_VIOLATION_GVA_TRANSLATED);
445 			vm_exit_reason = EXIT_REASON_EPT_VIOLATION;
446 		}
447 
448 		/*
449 		 * Although the caller (kvm_inject_emulated_page_fault) would
450 		 * have already synced the faulting address in the shadow EPT
451 		 * tables for the current EPTP12, we also need to sync it for
452 		 * any other cached EPTP02s based on the same EP4TA, since the
453 		 * TLB associates mappings to the EP4TA rather than the full EPTP.
454 		 */
455 		nested_ept_invalidate_addr(vcpu, vmcs12->ept_pointer,
456 					   fault->address);
457 	}
458 
459 	nested_vmx_vmexit(vcpu, vm_exit_reason, 0, exit_qualification);
460 	vmcs12->guest_physical_address = fault->address;
461 }
462 
463 static void nested_ept_new_eptp(struct kvm_vcpu *vcpu)
464 {
465 	struct vcpu_vmx *vmx = to_vmx(vcpu);
466 	bool execonly = vmx->nested.msrs.ept_caps & VMX_EPT_EXECUTE_ONLY_BIT;
467 	int ept_lpage_level = ept_caps_to_lpage_level(vmx->nested.msrs.ept_caps);
468 
469 	kvm_init_shadow_ept_mmu(vcpu, execonly, ept_lpage_level,
470 				nested_ept_ad_enabled(vcpu),
471 				nested_ept_get_eptp(vcpu));
472 }
473 
474 static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
475 {
476 	WARN_ON(mmu_is_nested(vcpu));
477 
478 	vcpu->arch.mmu = &vcpu->arch.guest_mmu;
479 	nested_ept_new_eptp(vcpu);
480 	vcpu->arch.mmu->get_guest_pgd     = nested_ept_get_eptp;
481 	vcpu->arch.mmu->inject_page_fault = nested_ept_inject_page_fault;
482 	vcpu->arch.mmu->get_pdptr         = kvm_pdptr_read;
483 
484 	vcpu->arch.walk_mmu              = &vcpu->arch.nested_mmu;
485 }
486 
487 static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
488 {
489 	vcpu->arch.mmu = &vcpu->arch.root_mmu;
490 	vcpu->arch.walk_mmu = &vcpu->arch.root_mmu;
491 }
492 
493 static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
494 					    u16 error_code)
495 {
496 	bool inequality, bit;
497 
498 	bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
499 	inequality =
500 		(error_code & vmcs12->page_fault_error_code_mask) !=
501 		 vmcs12->page_fault_error_code_match;
502 	return inequality ^ bit;
503 }
504 
505 static bool nested_vmx_is_exception_vmexit(struct kvm_vcpu *vcpu, u8 vector,
506 					   u32 error_code)
507 {
508 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
509 
510 	/*
511 	 * Drop bits 31:16 of the error code when performing the #PF mask+match
512 	 * check.  All VMCS fields involved are 32 bits, but Intel CPUs never
513 	 * set bits 31:16 and VMX disallows setting bits 31:16 in the injected
514 	 * error code.  Including the to-be-dropped bits in the check might
515 	 * result in an "impossible" or missed exit from L1's perspective.
516 	 */
517 	if (vector == PF_VECTOR)
518 		return nested_vmx_is_page_fault_vmexit(vmcs12, (u16)error_code);
519 
520 	return (vmcs12->exception_bitmap & (1u << vector));
521 }
522 
523 static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
524 					       struct vmcs12 *vmcs12)
525 {
526 	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
527 		return 0;
528 
529 	if (CC(!page_address_valid(vcpu, vmcs12->io_bitmap_a)) ||
530 	    CC(!page_address_valid(vcpu, vmcs12->io_bitmap_b)))
531 		return -EINVAL;
532 
533 	return 0;
534 }
535 
536 static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
537 						struct vmcs12 *vmcs12)
538 {
539 	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
540 		return 0;
541 
542 	if (CC(!page_address_valid(vcpu, vmcs12->msr_bitmap)))
543 		return -EINVAL;
544 
545 	return 0;
546 }
547 
548 static int nested_vmx_check_tpr_shadow_controls(struct kvm_vcpu *vcpu,
549 						struct vmcs12 *vmcs12)
550 {
551 	if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
552 		return 0;
553 
554 	if (CC(!page_address_valid(vcpu, vmcs12->virtual_apic_page_addr)))
555 		return -EINVAL;
556 
557 	return 0;
558 }
559 
560 /*
561  * For x2APIC MSRs, ignore the vmcs01 bitmap.  L1 can enable x2APIC without L1
562  * itself utilizing x2APIC.  All MSRs were previously set to be intercepted,
563  * only the "disable intercept" case needs to be handled.
564  */
565 static void nested_vmx_disable_intercept_for_x2apic_msr(unsigned long *msr_bitmap_l1,
566 							unsigned long *msr_bitmap_l0,
567 							u32 msr, int type)
568 {
569 	if (type & MSR_TYPE_R && !vmx_test_msr_bitmap_read(msr_bitmap_l1, msr))
570 		vmx_clear_msr_bitmap_read(msr_bitmap_l0, msr);
571 
572 	if (type & MSR_TYPE_W && !vmx_test_msr_bitmap_write(msr_bitmap_l1, msr))
573 		vmx_clear_msr_bitmap_write(msr_bitmap_l0, msr);
574 }
575 
576 static inline void enable_x2apic_msr_intercepts(unsigned long *msr_bitmap)
577 {
578 	int msr;
579 
580 	for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
581 		unsigned word = msr / BITS_PER_LONG;
582 
583 		msr_bitmap[word] = ~0;
584 		msr_bitmap[word + (0x800 / sizeof(long))] = ~0;
585 	}
586 }
587 
588 #define BUILD_NVMX_MSR_INTERCEPT_HELPER(rw)					\
589 static inline									\
590 void nested_vmx_set_msr_##rw##_intercept(struct vcpu_vmx *vmx,			\
591 					 unsigned long *msr_bitmap_l1,		\
592 					 unsigned long *msr_bitmap_l0, u32 msr)	\
593 {										\
594 	if (vmx_test_msr_bitmap_##rw(vmx->vmcs01.msr_bitmap, msr) ||		\
595 	    vmx_test_msr_bitmap_##rw(msr_bitmap_l1, msr))			\
596 		vmx_set_msr_bitmap_##rw(msr_bitmap_l0, msr);			\
597 	else									\
598 		vmx_clear_msr_bitmap_##rw(msr_bitmap_l0, msr);			\
599 }
600 BUILD_NVMX_MSR_INTERCEPT_HELPER(read)
601 BUILD_NVMX_MSR_INTERCEPT_HELPER(write)
602 
603 static inline void nested_vmx_set_intercept_for_msr(struct vcpu_vmx *vmx,
604 						    unsigned long *msr_bitmap_l1,
605 						    unsigned long *msr_bitmap_l0,
606 						    u32 msr, int types)
607 {
608 	if (types & MSR_TYPE_R)
609 		nested_vmx_set_msr_read_intercept(vmx, msr_bitmap_l1,
610 						  msr_bitmap_l0, msr);
611 	if (types & MSR_TYPE_W)
612 		nested_vmx_set_msr_write_intercept(vmx, msr_bitmap_l1,
613 						   msr_bitmap_l0, msr);
614 }
615 
616 /*
617  * Merge L0's and L1's MSR bitmap, return false to indicate that
618  * we do not use the hardware.
619  */
620 static inline bool nested_vmx_prepare_msr_bitmap(struct kvm_vcpu *vcpu,
621 						 struct vmcs12 *vmcs12)
622 {
623 	struct vcpu_vmx *vmx = to_vmx(vcpu);
624 	int msr;
625 	unsigned long *msr_bitmap_l1;
626 	unsigned long *msr_bitmap_l0 = vmx->nested.vmcs02.msr_bitmap;
627 	struct kvm_host_map map;
628 
629 	/* Nothing to do if the MSR bitmap is not in use.  */
630 	if (!cpu_has_vmx_msr_bitmap() ||
631 	    !nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
632 		return false;
633 
634 	/*
635 	 * MSR bitmap update can be skipped when:
636 	 * - MSR bitmap for L1 hasn't changed.
637 	 * - Nested hypervisor (L1) is attempting to launch the same L2 as
638 	 *   before.
639 	 * - Nested hypervisor (L1) has enabled 'Enlightened MSR Bitmap' feature
640 	 *   and tells KVM (L0) there were no changes in MSR bitmap for L2.
641 	 */
642 	if (!vmx->nested.force_msr_bitmap_recalc) {
643 		struct hv_enlightened_vmcs *evmcs = nested_vmx_evmcs(vmx);
644 
645 		if (evmcs && evmcs->hv_enlightenments_control.msr_bitmap &&
646 		    evmcs->hv_clean_fields & HV_VMX_ENLIGHTENED_CLEAN_FIELD_MSR_BITMAP)
647 			return true;
648 	}
649 
650 	if (kvm_vcpu_map_readonly(vcpu, gpa_to_gfn(vmcs12->msr_bitmap), &map))
651 		return false;
652 
653 	msr_bitmap_l1 = (unsigned long *)map.hva;
654 
655 	/*
656 	 * To keep the control flow simple, pay eight 8-byte writes (sixteen
657 	 * 4-byte writes on 32-bit systems) up front to enable intercepts for
658 	 * the x2APIC MSR range and selectively toggle those relevant to L2.
659 	 */
660 	enable_x2apic_msr_intercepts(msr_bitmap_l0);
661 
662 	if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
663 		if (nested_cpu_has_apic_reg_virt(vmcs12)) {
664 			/*
665 			 * L0 need not intercept reads for MSRs between 0x800
666 			 * and 0x8ff, it just lets the processor take the value
667 			 * from the virtual-APIC page; take those 256 bits
668 			 * directly from the L1 bitmap.
669 			 */
670 			for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
671 				unsigned word = msr / BITS_PER_LONG;
672 
673 				msr_bitmap_l0[word] = msr_bitmap_l1[word];
674 			}
675 		}
676 
677 		nested_vmx_disable_intercept_for_x2apic_msr(
678 			msr_bitmap_l1, msr_bitmap_l0,
679 			X2APIC_MSR(APIC_TASKPRI),
680 			MSR_TYPE_R | MSR_TYPE_W);
681 
682 		if (nested_cpu_has_vid(vmcs12)) {
683 			nested_vmx_disable_intercept_for_x2apic_msr(
684 				msr_bitmap_l1, msr_bitmap_l0,
685 				X2APIC_MSR(APIC_EOI),
686 				MSR_TYPE_W);
687 			nested_vmx_disable_intercept_for_x2apic_msr(
688 				msr_bitmap_l1, msr_bitmap_l0,
689 				X2APIC_MSR(APIC_SELF_IPI),
690 				MSR_TYPE_W);
691 		}
692 	}
693 
694 	/*
695 	 * Always check vmcs01's bitmap to honor userspace MSR filters and any
696 	 * other runtime changes to vmcs01's bitmap, e.g. dynamic pass-through.
697 	 */
698 #ifdef CONFIG_X86_64
699 	nested_vmx_set_intercept_for_msr(vmx, msr_bitmap_l1, msr_bitmap_l0,
700 					 MSR_FS_BASE, MSR_TYPE_RW);
701 
702 	nested_vmx_set_intercept_for_msr(vmx, msr_bitmap_l1, msr_bitmap_l0,
703 					 MSR_GS_BASE, MSR_TYPE_RW);
704 
705 	nested_vmx_set_intercept_for_msr(vmx, msr_bitmap_l1, msr_bitmap_l0,
706 					 MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
707 #endif
708 	nested_vmx_set_intercept_for_msr(vmx, msr_bitmap_l1, msr_bitmap_l0,
709 					 MSR_IA32_SPEC_CTRL, MSR_TYPE_RW);
710 
711 	nested_vmx_set_intercept_for_msr(vmx, msr_bitmap_l1, msr_bitmap_l0,
712 					 MSR_IA32_PRED_CMD, MSR_TYPE_W);
713 
714 	nested_vmx_set_intercept_for_msr(vmx, msr_bitmap_l1, msr_bitmap_l0,
715 					 MSR_IA32_FLUSH_CMD, MSR_TYPE_W);
716 
717 	kvm_vcpu_unmap(vcpu, &map);
718 
719 	vmx->nested.force_msr_bitmap_recalc = false;
720 
721 	return true;
722 }
723 
724 static void nested_cache_shadow_vmcs12(struct kvm_vcpu *vcpu,
725 				       struct vmcs12 *vmcs12)
726 {
727 	struct vcpu_vmx *vmx = to_vmx(vcpu);
728 	struct gfn_to_hva_cache *ghc = &vmx->nested.shadow_vmcs12_cache;
729 
730 	if (!nested_cpu_has_shadow_vmcs(vmcs12) ||
731 	    vmcs12->vmcs_link_pointer == INVALID_GPA)
732 		return;
733 
734 	if (ghc->gpa != vmcs12->vmcs_link_pointer &&
735 	    kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc,
736 				      vmcs12->vmcs_link_pointer, VMCS12_SIZE))
737 		return;
738 
739 	kvm_read_guest_cached(vmx->vcpu.kvm, ghc, get_shadow_vmcs12(vcpu),
740 			      VMCS12_SIZE);
741 }
742 
743 static void nested_flush_cached_shadow_vmcs12(struct kvm_vcpu *vcpu,
744 					      struct vmcs12 *vmcs12)
745 {
746 	struct vcpu_vmx *vmx = to_vmx(vcpu);
747 	struct gfn_to_hva_cache *ghc = &vmx->nested.shadow_vmcs12_cache;
748 
749 	if (!nested_cpu_has_shadow_vmcs(vmcs12) ||
750 	    vmcs12->vmcs_link_pointer == INVALID_GPA)
751 		return;
752 
753 	if (ghc->gpa != vmcs12->vmcs_link_pointer &&
754 	    kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc,
755 				      vmcs12->vmcs_link_pointer, VMCS12_SIZE))
756 		return;
757 
758 	kvm_write_guest_cached(vmx->vcpu.kvm, ghc, get_shadow_vmcs12(vcpu),
759 			       VMCS12_SIZE);
760 }
761 
762 /*
763  * In nested virtualization, check if L1 has set
764  * VM_EXIT_ACK_INTR_ON_EXIT
765  */
766 static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
767 {
768 	return get_vmcs12(vcpu)->vm_exit_controls &
769 		VM_EXIT_ACK_INTR_ON_EXIT;
770 }
771 
772 static int nested_vmx_check_apic_access_controls(struct kvm_vcpu *vcpu,
773 					  struct vmcs12 *vmcs12)
774 {
775 	if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
776 	    CC(!page_address_valid(vcpu, vmcs12->apic_access_addr)))
777 		return -EINVAL;
778 	else
779 		return 0;
780 }
781 
782 static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
783 					   struct vmcs12 *vmcs12)
784 {
785 	if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
786 	    !nested_cpu_has_apic_reg_virt(vmcs12) &&
787 	    !nested_cpu_has_vid(vmcs12) &&
788 	    !nested_cpu_has_posted_intr(vmcs12))
789 		return 0;
790 
791 	/*
792 	 * If virtualize x2apic mode is enabled,
793 	 * virtualize apic access must be disabled.
794 	 */
795 	if (CC(nested_cpu_has_virt_x2apic_mode(vmcs12) &&
796 	       nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)))
797 		return -EINVAL;
798 
799 	/*
800 	 * If virtual interrupt delivery is enabled,
801 	 * we must exit on external interrupts.
802 	 */
803 	if (CC(nested_cpu_has_vid(vmcs12) && !nested_exit_on_intr(vcpu)))
804 		return -EINVAL;
805 
806 	/*
807 	 * bits 15:8 should be zero in posted_intr_nv,
808 	 * the descriptor address has been already checked
809 	 * in nested_get_vmcs12_pages.
810 	 *
811 	 * bits 5:0 of posted_intr_desc_addr should be zero.
812 	 */
813 	if (nested_cpu_has_posted_intr(vmcs12) &&
814 	   (CC(!nested_cpu_has_vid(vmcs12)) ||
815 	    CC(!nested_exit_intr_ack_set(vcpu)) ||
816 	    CC((vmcs12->posted_intr_nv & 0xff00)) ||
817 	    CC(!kvm_vcpu_is_legal_aligned_gpa(vcpu, vmcs12->posted_intr_desc_addr, 64))))
818 		return -EINVAL;
819 
820 	/* tpr shadow is needed by all apicv features. */
821 	if (CC(!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)))
822 		return -EINVAL;
823 
824 	return 0;
825 }
826 
827 static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
828 				       u32 count, u64 addr)
829 {
830 	if (count == 0)
831 		return 0;
832 
833 	if (!kvm_vcpu_is_legal_aligned_gpa(vcpu, addr, 16) ||
834 	    !kvm_vcpu_is_legal_gpa(vcpu, (addr + count * sizeof(struct vmx_msr_entry) - 1)))
835 		return -EINVAL;
836 
837 	return 0;
838 }
839 
840 static int nested_vmx_check_exit_msr_switch_controls(struct kvm_vcpu *vcpu,
841 						     struct vmcs12 *vmcs12)
842 {
843 	if (CC(nested_vmx_check_msr_switch(vcpu,
844 					   vmcs12->vm_exit_msr_load_count,
845 					   vmcs12->vm_exit_msr_load_addr)) ||
846 	    CC(nested_vmx_check_msr_switch(vcpu,
847 					   vmcs12->vm_exit_msr_store_count,
848 					   vmcs12->vm_exit_msr_store_addr)))
849 		return -EINVAL;
850 
851 	return 0;
852 }
853 
854 static int nested_vmx_check_entry_msr_switch_controls(struct kvm_vcpu *vcpu,
855                                                       struct vmcs12 *vmcs12)
856 {
857 	if (CC(nested_vmx_check_msr_switch(vcpu,
858 					   vmcs12->vm_entry_msr_load_count,
859 					   vmcs12->vm_entry_msr_load_addr)))
860                 return -EINVAL;
861 
862 	return 0;
863 }
864 
865 static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
866 					 struct vmcs12 *vmcs12)
867 {
868 	if (!nested_cpu_has_pml(vmcs12))
869 		return 0;
870 
871 	if (CC(!nested_cpu_has_ept(vmcs12)) ||
872 	    CC(!page_address_valid(vcpu, vmcs12->pml_address)))
873 		return -EINVAL;
874 
875 	return 0;
876 }
877 
878 static int nested_vmx_check_unrestricted_guest_controls(struct kvm_vcpu *vcpu,
879 							struct vmcs12 *vmcs12)
880 {
881 	if (CC(nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST) &&
882 	       !nested_cpu_has_ept(vmcs12)))
883 		return -EINVAL;
884 	return 0;
885 }
886 
887 static int nested_vmx_check_mode_based_ept_exec_controls(struct kvm_vcpu *vcpu,
888 							 struct vmcs12 *vmcs12)
889 {
890 	if (CC(nested_cpu_has2(vmcs12, SECONDARY_EXEC_MODE_BASED_EPT_EXEC) &&
891 	       !nested_cpu_has_ept(vmcs12)))
892 		return -EINVAL;
893 	return 0;
894 }
895 
896 static int nested_vmx_check_shadow_vmcs_controls(struct kvm_vcpu *vcpu,
897 						 struct vmcs12 *vmcs12)
898 {
899 	if (!nested_cpu_has_shadow_vmcs(vmcs12))
900 		return 0;
901 
902 	if (CC(!page_address_valid(vcpu, vmcs12->vmread_bitmap)) ||
903 	    CC(!page_address_valid(vcpu, vmcs12->vmwrite_bitmap)))
904 		return -EINVAL;
905 
906 	return 0;
907 }
908 
909 static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
910 				       struct vmx_msr_entry *e)
911 {
912 	/* x2APIC MSR accesses are not allowed */
913 	if (CC(vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8))
914 		return -EINVAL;
915 	if (CC(e->index == MSR_IA32_UCODE_WRITE) || /* SDM Table 35-2 */
916 	    CC(e->index == MSR_IA32_UCODE_REV))
917 		return -EINVAL;
918 	if (CC(e->reserved != 0))
919 		return -EINVAL;
920 	return 0;
921 }
922 
923 static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
924 				     struct vmx_msr_entry *e)
925 {
926 	if (CC(e->index == MSR_FS_BASE) ||
927 	    CC(e->index == MSR_GS_BASE) ||
928 	    CC(e->index == MSR_IA32_SMM_MONITOR_CTL) || /* SMM is not supported */
929 	    nested_vmx_msr_check_common(vcpu, e))
930 		return -EINVAL;
931 	return 0;
932 }
933 
934 static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
935 				      struct vmx_msr_entry *e)
936 {
937 	if (CC(e->index == MSR_IA32_SMBASE) || /* SMM is not supported */
938 	    nested_vmx_msr_check_common(vcpu, e))
939 		return -EINVAL;
940 	return 0;
941 }
942 
943 static u32 nested_vmx_max_atomic_switch_msrs(struct kvm_vcpu *vcpu)
944 {
945 	struct vcpu_vmx *vmx = to_vmx(vcpu);
946 	u64 vmx_misc = vmx_control_msr(vmx->nested.msrs.misc_low,
947 				       vmx->nested.msrs.misc_high);
948 
949 	return (vmx_misc_max_msr(vmx_misc) + 1) * VMX_MISC_MSR_LIST_MULTIPLIER;
950 }
951 
952 /*
953  * Load guest's/host's msr at nested entry/exit.
954  * return 0 for success, entry index for failure.
955  *
956  * One of the failure modes for MSR load/store is when a list exceeds the
957  * virtual hardware's capacity. To maintain compatibility with hardware inasmuch
958  * as possible, process all valid entries before failing rather than precheck
959  * for a capacity violation.
960  */
961 static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
962 {
963 	u32 i;
964 	struct vmx_msr_entry e;
965 	u32 max_msr_list_size = nested_vmx_max_atomic_switch_msrs(vcpu);
966 
967 	for (i = 0; i < count; i++) {
968 		if (unlikely(i >= max_msr_list_size))
969 			goto fail;
970 
971 		if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
972 					&e, sizeof(e))) {
973 			pr_debug_ratelimited(
974 				"%s cannot read MSR entry (%u, 0x%08llx)\n",
975 				__func__, i, gpa + i * sizeof(e));
976 			goto fail;
977 		}
978 		if (nested_vmx_load_msr_check(vcpu, &e)) {
979 			pr_debug_ratelimited(
980 				"%s check failed (%u, 0x%x, 0x%x)\n",
981 				__func__, i, e.index, e.reserved);
982 			goto fail;
983 		}
984 		if (kvm_set_msr_with_filter(vcpu, e.index, e.value)) {
985 			pr_debug_ratelimited(
986 				"%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
987 				__func__, i, e.index, e.value);
988 			goto fail;
989 		}
990 	}
991 	return 0;
992 fail:
993 	/* Note, max_msr_list_size is at most 4096, i.e. this can't wrap. */
994 	return i + 1;
995 }
996 
997 static bool nested_vmx_get_vmexit_msr_value(struct kvm_vcpu *vcpu,
998 					    u32 msr_index,
999 					    u64 *data)
1000 {
1001 	struct vcpu_vmx *vmx = to_vmx(vcpu);
1002 
1003 	/*
1004 	 * If the L0 hypervisor stored a more accurate value for the TSC that
1005 	 * does not include the time taken for emulation of the L2->L1
1006 	 * VM-exit in L0, use the more accurate value.
1007 	 */
1008 	if (msr_index == MSR_IA32_TSC) {
1009 		int i = vmx_find_loadstore_msr_slot(&vmx->msr_autostore.guest,
1010 						    MSR_IA32_TSC);
1011 
1012 		if (i >= 0) {
1013 			u64 val = vmx->msr_autostore.guest.val[i].value;
1014 
1015 			*data = kvm_read_l1_tsc(vcpu, val);
1016 			return true;
1017 		}
1018 	}
1019 
1020 	if (kvm_get_msr_with_filter(vcpu, msr_index, data)) {
1021 		pr_debug_ratelimited("%s cannot read MSR (0x%x)\n", __func__,
1022 			msr_index);
1023 		return false;
1024 	}
1025 	return true;
1026 }
1027 
1028 static bool read_and_check_msr_entry(struct kvm_vcpu *vcpu, u64 gpa, int i,
1029 				     struct vmx_msr_entry *e)
1030 {
1031 	if (kvm_vcpu_read_guest(vcpu,
1032 				gpa + i * sizeof(*e),
1033 				e, 2 * sizeof(u32))) {
1034 		pr_debug_ratelimited(
1035 			"%s cannot read MSR entry (%u, 0x%08llx)\n",
1036 			__func__, i, gpa + i * sizeof(*e));
1037 		return false;
1038 	}
1039 	if (nested_vmx_store_msr_check(vcpu, e)) {
1040 		pr_debug_ratelimited(
1041 			"%s check failed (%u, 0x%x, 0x%x)\n",
1042 			__func__, i, e->index, e->reserved);
1043 		return false;
1044 	}
1045 	return true;
1046 }
1047 
1048 static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
1049 {
1050 	u64 data;
1051 	u32 i;
1052 	struct vmx_msr_entry e;
1053 	u32 max_msr_list_size = nested_vmx_max_atomic_switch_msrs(vcpu);
1054 
1055 	for (i = 0; i < count; i++) {
1056 		if (unlikely(i >= max_msr_list_size))
1057 			return -EINVAL;
1058 
1059 		if (!read_and_check_msr_entry(vcpu, gpa, i, &e))
1060 			return -EINVAL;
1061 
1062 		if (!nested_vmx_get_vmexit_msr_value(vcpu, e.index, &data))
1063 			return -EINVAL;
1064 
1065 		if (kvm_vcpu_write_guest(vcpu,
1066 					 gpa + i * sizeof(e) +
1067 					     offsetof(struct vmx_msr_entry, value),
1068 					 &data, sizeof(data))) {
1069 			pr_debug_ratelimited(
1070 				"%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
1071 				__func__, i, e.index, data);
1072 			return -EINVAL;
1073 		}
1074 	}
1075 	return 0;
1076 }
1077 
1078 static bool nested_msr_store_list_has_msr(struct kvm_vcpu *vcpu, u32 msr_index)
1079 {
1080 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1081 	u32 count = vmcs12->vm_exit_msr_store_count;
1082 	u64 gpa = vmcs12->vm_exit_msr_store_addr;
1083 	struct vmx_msr_entry e;
1084 	u32 i;
1085 
1086 	for (i = 0; i < count; i++) {
1087 		if (!read_and_check_msr_entry(vcpu, gpa, i, &e))
1088 			return false;
1089 
1090 		if (e.index == msr_index)
1091 			return true;
1092 	}
1093 	return false;
1094 }
1095 
1096 static void prepare_vmx_msr_autostore_list(struct kvm_vcpu *vcpu,
1097 					   u32 msr_index)
1098 {
1099 	struct vcpu_vmx *vmx = to_vmx(vcpu);
1100 	struct vmx_msrs *autostore = &vmx->msr_autostore.guest;
1101 	bool in_vmcs12_store_list;
1102 	int msr_autostore_slot;
1103 	bool in_autostore_list;
1104 	int last;
1105 
1106 	msr_autostore_slot = vmx_find_loadstore_msr_slot(autostore, msr_index);
1107 	in_autostore_list = msr_autostore_slot >= 0;
1108 	in_vmcs12_store_list = nested_msr_store_list_has_msr(vcpu, msr_index);
1109 
1110 	if (in_vmcs12_store_list && !in_autostore_list) {
1111 		if (autostore->nr == MAX_NR_LOADSTORE_MSRS) {
1112 			/*
1113 			 * Emulated VMEntry does not fail here.  Instead a less
1114 			 * accurate value will be returned by
1115 			 * nested_vmx_get_vmexit_msr_value() by reading KVM's
1116 			 * internal MSR state instead of reading the value from
1117 			 * the vmcs02 VMExit MSR-store area.
1118 			 */
1119 			pr_warn_ratelimited(
1120 				"Not enough msr entries in msr_autostore.  Can't add msr %x\n",
1121 				msr_index);
1122 			return;
1123 		}
1124 		last = autostore->nr++;
1125 		autostore->val[last].index = msr_index;
1126 	} else if (!in_vmcs12_store_list && in_autostore_list) {
1127 		last = --autostore->nr;
1128 		autostore->val[msr_autostore_slot] = autostore->val[last];
1129 	}
1130 }
1131 
1132 /*
1133  * Load guest's/host's cr3 at nested entry/exit.  @nested_ept is true if we are
1134  * emulating VM-Entry into a guest with EPT enabled.  On failure, the expected
1135  * Exit Qualification (for a VM-Entry consistency check VM-Exit) is assigned to
1136  * @entry_failure_code.
1137  */
1138 static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3,
1139 			       bool nested_ept, bool reload_pdptrs,
1140 			       enum vm_entry_failure_code *entry_failure_code)
1141 {
1142 	if (CC(!kvm_vcpu_is_legal_cr3(vcpu, cr3))) {
1143 		*entry_failure_code = ENTRY_FAIL_DEFAULT;
1144 		return -EINVAL;
1145 	}
1146 
1147 	/*
1148 	 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
1149 	 * must not be dereferenced.
1150 	 */
1151 	if (reload_pdptrs && !nested_ept && is_pae_paging(vcpu) &&
1152 	    CC(!load_pdptrs(vcpu, cr3))) {
1153 		*entry_failure_code = ENTRY_FAIL_PDPTE;
1154 		return -EINVAL;
1155 	}
1156 
1157 	vcpu->arch.cr3 = cr3;
1158 	kvm_register_mark_dirty(vcpu, VCPU_EXREG_CR3);
1159 
1160 	/* Re-initialize the MMU, e.g. to pick up CR4 MMU role changes. */
1161 	kvm_init_mmu(vcpu);
1162 
1163 	if (!nested_ept)
1164 		kvm_mmu_new_pgd(vcpu, cr3);
1165 
1166 	return 0;
1167 }
1168 
1169 /*
1170  * Returns if KVM is able to config CPU to tag TLB entries
1171  * populated by L2 differently than TLB entries populated
1172  * by L1.
1173  *
1174  * If L0 uses EPT, L1 and L2 run with different EPTP because
1175  * guest_mode is part of kvm_mmu_page_role. Thus, TLB entries
1176  * are tagged with different EPTP.
1177  *
1178  * If L1 uses VPID and we allocated a vpid02, TLB entries are tagged
1179  * with different VPID (L1 entries are tagged with vmx->vpid
1180  * while L2 entries are tagged with vmx->nested.vpid02).
1181  */
1182 static bool nested_has_guest_tlb_tag(struct kvm_vcpu *vcpu)
1183 {
1184 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1185 
1186 	return enable_ept ||
1187 	       (nested_cpu_has_vpid(vmcs12) && to_vmx(vcpu)->nested.vpid02);
1188 }
1189 
1190 static void nested_vmx_transition_tlb_flush(struct kvm_vcpu *vcpu,
1191 					    struct vmcs12 *vmcs12,
1192 					    bool is_vmenter)
1193 {
1194 	struct vcpu_vmx *vmx = to_vmx(vcpu);
1195 
1196 	/* Handle pending Hyper-V TLB flush requests */
1197 	kvm_hv_nested_transtion_tlb_flush(vcpu, enable_ept);
1198 
1199 	/*
1200 	 * If VPID is disabled, then guest TLB accesses use VPID=0, i.e. the
1201 	 * same VPID as the host, and so architecturally, linear and combined
1202 	 * mappings for VPID=0 must be flushed at VM-Enter and VM-Exit.  KVM
1203 	 * emulates L2 sharing L1's VPID=0 by using vpid01 while running L2,
1204 	 * and so KVM must also emulate TLB flush of VPID=0, i.e. vpid01.  This
1205 	 * is required if VPID is disabled in KVM, as a TLB flush (there are no
1206 	 * VPIDs) still occurs from L1's perspective, and KVM may need to
1207 	 * synchronize the MMU in response to the guest TLB flush.
1208 	 *
1209 	 * Note, using TLB_FLUSH_GUEST is correct even if nested EPT is in use.
1210 	 * EPT is a special snowflake, as guest-physical mappings aren't
1211 	 * flushed on VPID invalidations, including VM-Enter or VM-Exit with
1212 	 * VPID disabled.  As a result, KVM _never_ needs to sync nEPT
1213 	 * entries on VM-Enter because L1 can't rely on VM-Enter to flush
1214 	 * those mappings.
1215 	 */
1216 	if (!nested_cpu_has_vpid(vmcs12)) {
1217 		kvm_make_request(KVM_REQ_TLB_FLUSH_GUEST, vcpu);
1218 		return;
1219 	}
1220 
1221 	/* L2 should never have a VPID if VPID is disabled. */
1222 	WARN_ON(!enable_vpid);
1223 
1224 	/*
1225 	 * VPID is enabled and in use by vmcs12.  If vpid12 is changing, then
1226 	 * emulate a guest TLB flush as KVM does not track vpid12 history nor
1227 	 * is the VPID incorporated into the MMU context.  I.e. KVM must assume
1228 	 * that the new vpid12 has never been used and thus represents a new
1229 	 * guest ASID that cannot have entries in the TLB.
1230 	 */
1231 	if (is_vmenter && vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
1232 		vmx->nested.last_vpid = vmcs12->virtual_processor_id;
1233 		kvm_make_request(KVM_REQ_TLB_FLUSH_GUEST, vcpu);
1234 		return;
1235 	}
1236 
1237 	/*
1238 	 * If VPID is enabled, used by vmc12, and vpid12 is not changing but
1239 	 * does not have a unique TLB tag (ASID), i.e. EPT is disabled and
1240 	 * KVM was unable to allocate a VPID for L2, flush the current context
1241 	 * as the effective ASID is common to both L1 and L2.
1242 	 */
1243 	if (!nested_has_guest_tlb_tag(vcpu))
1244 		kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
1245 }
1246 
1247 static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
1248 {
1249 	superset &= mask;
1250 	subset &= mask;
1251 
1252 	return (superset | subset) == superset;
1253 }
1254 
1255 static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
1256 {
1257 	const u64 feature_bits = VMX_BASIC_DUAL_MONITOR_TREATMENT |
1258 				 VMX_BASIC_INOUT |
1259 				 VMX_BASIC_TRUE_CTLS;
1260 
1261 	const u64 reserved_bits = GENMASK_ULL(63, 56) |
1262 				  GENMASK_ULL(47, 45) |
1263 				  BIT_ULL(31);
1264 
1265 	u64 vmx_basic = vmcs_config.nested.basic;
1266 
1267 	BUILD_BUG_ON(feature_bits & reserved_bits);
1268 
1269 	/*
1270 	 * Except for 32BIT_PHYS_ADDR_ONLY, which is an anti-feature bit (has
1271 	 * inverted polarity), the incoming value must not set feature bits or
1272 	 * reserved bits that aren't allowed/supported by KVM.  Fields, i.e.
1273 	 * multi-bit values, are explicitly checked below.
1274 	 */
1275 	if (!is_bitwise_subset(vmx_basic, data, feature_bits | reserved_bits))
1276 		return -EINVAL;
1277 
1278 	/*
1279 	 * KVM does not emulate a version of VMX that constrains physical
1280 	 * addresses of VMX structures (e.g. VMCS) to 32-bits.
1281 	 */
1282 	if (data & VMX_BASIC_32BIT_PHYS_ADDR_ONLY)
1283 		return -EINVAL;
1284 
1285 	if (vmx_basic_vmcs_revision_id(vmx_basic) !=
1286 	    vmx_basic_vmcs_revision_id(data))
1287 		return -EINVAL;
1288 
1289 	if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
1290 		return -EINVAL;
1291 
1292 	vmx->nested.msrs.basic = data;
1293 	return 0;
1294 }
1295 
1296 static void vmx_get_control_msr(struct nested_vmx_msrs *msrs, u32 msr_index,
1297 				u32 **low, u32 **high)
1298 {
1299 	switch (msr_index) {
1300 	case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
1301 		*low = &msrs->pinbased_ctls_low;
1302 		*high = &msrs->pinbased_ctls_high;
1303 		break;
1304 	case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
1305 		*low = &msrs->procbased_ctls_low;
1306 		*high = &msrs->procbased_ctls_high;
1307 		break;
1308 	case MSR_IA32_VMX_TRUE_EXIT_CTLS:
1309 		*low = &msrs->exit_ctls_low;
1310 		*high = &msrs->exit_ctls_high;
1311 		break;
1312 	case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
1313 		*low = &msrs->entry_ctls_low;
1314 		*high = &msrs->entry_ctls_high;
1315 		break;
1316 	case MSR_IA32_VMX_PROCBASED_CTLS2:
1317 		*low = &msrs->secondary_ctls_low;
1318 		*high = &msrs->secondary_ctls_high;
1319 		break;
1320 	default:
1321 		BUG();
1322 	}
1323 }
1324 
1325 static int
1326 vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
1327 {
1328 	u32 *lowp, *highp;
1329 	u64 supported;
1330 
1331 	vmx_get_control_msr(&vmcs_config.nested, msr_index, &lowp, &highp);
1332 
1333 	supported = vmx_control_msr(*lowp, *highp);
1334 
1335 	/* Check must-be-1 bits are still 1. */
1336 	if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
1337 		return -EINVAL;
1338 
1339 	/* Check must-be-0 bits are still 0. */
1340 	if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
1341 		return -EINVAL;
1342 
1343 	vmx_get_control_msr(&vmx->nested.msrs, msr_index, &lowp, &highp);
1344 	*lowp = data;
1345 	*highp = data >> 32;
1346 	return 0;
1347 }
1348 
1349 static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
1350 {
1351 	const u64 feature_bits = VMX_MISC_SAVE_EFER_LMA |
1352 				 VMX_MISC_ACTIVITY_HLT |
1353 				 VMX_MISC_ACTIVITY_SHUTDOWN |
1354 				 VMX_MISC_ACTIVITY_WAIT_SIPI |
1355 				 VMX_MISC_INTEL_PT |
1356 				 VMX_MISC_RDMSR_IN_SMM |
1357 				 VMX_MISC_VMWRITE_SHADOW_RO_FIELDS |
1358 				 VMX_MISC_VMXOFF_BLOCK_SMI |
1359 				 VMX_MISC_ZERO_LEN_INS;
1360 
1361 	const u64 reserved_bits = BIT_ULL(31) | GENMASK_ULL(13, 9);
1362 
1363 	u64 vmx_misc = vmx_control_msr(vmcs_config.nested.misc_low,
1364 				       vmcs_config.nested.misc_high);
1365 
1366 	BUILD_BUG_ON(feature_bits & reserved_bits);
1367 
1368 	/*
1369 	 * The incoming value must not set feature bits or reserved bits that
1370 	 * aren't allowed/supported by KVM.  Fields, i.e. multi-bit values, are
1371 	 * explicitly checked below.
1372 	 */
1373 	if (!is_bitwise_subset(vmx_misc, data, feature_bits | reserved_bits))
1374 		return -EINVAL;
1375 
1376 	if ((vmx->nested.msrs.pinbased_ctls_high &
1377 	     PIN_BASED_VMX_PREEMPTION_TIMER) &&
1378 	    vmx_misc_preemption_timer_rate(data) !=
1379 	    vmx_misc_preemption_timer_rate(vmx_misc))
1380 		return -EINVAL;
1381 
1382 	if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
1383 		return -EINVAL;
1384 
1385 	if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
1386 		return -EINVAL;
1387 
1388 	if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
1389 		return -EINVAL;
1390 
1391 	vmx->nested.msrs.misc_low = data;
1392 	vmx->nested.msrs.misc_high = data >> 32;
1393 
1394 	return 0;
1395 }
1396 
1397 static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
1398 {
1399 	u64 vmx_ept_vpid_cap = vmx_control_msr(vmcs_config.nested.ept_caps,
1400 					       vmcs_config.nested.vpid_caps);
1401 
1402 	/* Every bit is either reserved or a feature bit. */
1403 	if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
1404 		return -EINVAL;
1405 
1406 	vmx->nested.msrs.ept_caps = data;
1407 	vmx->nested.msrs.vpid_caps = data >> 32;
1408 	return 0;
1409 }
1410 
1411 static u64 *vmx_get_fixed0_msr(struct nested_vmx_msrs *msrs, u32 msr_index)
1412 {
1413 	switch (msr_index) {
1414 	case MSR_IA32_VMX_CR0_FIXED0:
1415 		return &msrs->cr0_fixed0;
1416 	case MSR_IA32_VMX_CR4_FIXED0:
1417 		return &msrs->cr4_fixed0;
1418 	default:
1419 		BUG();
1420 	}
1421 }
1422 
1423 static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
1424 {
1425 	const u64 *msr = vmx_get_fixed0_msr(&vmcs_config.nested, msr_index);
1426 
1427 	/*
1428 	 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
1429 	 * must be 1 in the restored value.
1430 	 */
1431 	if (!is_bitwise_subset(data, *msr, -1ULL))
1432 		return -EINVAL;
1433 
1434 	*vmx_get_fixed0_msr(&vmx->nested.msrs, msr_index) = data;
1435 	return 0;
1436 }
1437 
1438 /*
1439  * Called when userspace is restoring VMX MSRs.
1440  *
1441  * Returns 0 on success, non-0 otherwise.
1442  */
1443 int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
1444 {
1445 	struct vcpu_vmx *vmx = to_vmx(vcpu);
1446 
1447 	/*
1448 	 * Don't allow changes to the VMX capability MSRs while the vCPU
1449 	 * is in VMX operation.
1450 	 */
1451 	if (vmx->nested.vmxon)
1452 		return -EBUSY;
1453 
1454 	switch (msr_index) {
1455 	case MSR_IA32_VMX_BASIC:
1456 		return vmx_restore_vmx_basic(vmx, data);
1457 	case MSR_IA32_VMX_PINBASED_CTLS:
1458 	case MSR_IA32_VMX_PROCBASED_CTLS:
1459 	case MSR_IA32_VMX_EXIT_CTLS:
1460 	case MSR_IA32_VMX_ENTRY_CTLS:
1461 		/*
1462 		 * The "non-true" VMX capability MSRs are generated from the
1463 		 * "true" MSRs, so we do not support restoring them directly.
1464 		 *
1465 		 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
1466 		 * should restore the "true" MSRs with the must-be-1 bits
1467 		 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
1468 		 * DEFAULT SETTINGS".
1469 		 */
1470 		return -EINVAL;
1471 	case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
1472 	case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
1473 	case MSR_IA32_VMX_TRUE_EXIT_CTLS:
1474 	case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
1475 	case MSR_IA32_VMX_PROCBASED_CTLS2:
1476 		return vmx_restore_control_msr(vmx, msr_index, data);
1477 	case MSR_IA32_VMX_MISC:
1478 		return vmx_restore_vmx_misc(vmx, data);
1479 	case MSR_IA32_VMX_CR0_FIXED0:
1480 	case MSR_IA32_VMX_CR4_FIXED0:
1481 		return vmx_restore_fixed0_msr(vmx, msr_index, data);
1482 	case MSR_IA32_VMX_CR0_FIXED1:
1483 	case MSR_IA32_VMX_CR4_FIXED1:
1484 		/*
1485 		 * These MSRs are generated based on the vCPU's CPUID, so we
1486 		 * do not support restoring them directly.
1487 		 */
1488 		return -EINVAL;
1489 	case MSR_IA32_VMX_EPT_VPID_CAP:
1490 		return vmx_restore_vmx_ept_vpid_cap(vmx, data);
1491 	case MSR_IA32_VMX_VMCS_ENUM:
1492 		vmx->nested.msrs.vmcs_enum = data;
1493 		return 0;
1494 	case MSR_IA32_VMX_VMFUNC:
1495 		if (data & ~vmcs_config.nested.vmfunc_controls)
1496 			return -EINVAL;
1497 		vmx->nested.msrs.vmfunc_controls = data;
1498 		return 0;
1499 	default:
1500 		/*
1501 		 * The rest of the VMX capability MSRs do not support restore.
1502 		 */
1503 		return -EINVAL;
1504 	}
1505 }
1506 
1507 /* Returns 0 on success, non-0 otherwise. */
1508 int vmx_get_vmx_msr(struct nested_vmx_msrs *msrs, u32 msr_index, u64 *pdata)
1509 {
1510 	switch (msr_index) {
1511 	case MSR_IA32_VMX_BASIC:
1512 		*pdata = msrs->basic;
1513 		break;
1514 	case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
1515 	case MSR_IA32_VMX_PINBASED_CTLS:
1516 		*pdata = vmx_control_msr(
1517 			msrs->pinbased_ctls_low,
1518 			msrs->pinbased_ctls_high);
1519 		if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
1520 			*pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
1521 		break;
1522 	case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
1523 	case MSR_IA32_VMX_PROCBASED_CTLS:
1524 		*pdata = vmx_control_msr(
1525 			msrs->procbased_ctls_low,
1526 			msrs->procbased_ctls_high);
1527 		if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
1528 			*pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
1529 		break;
1530 	case MSR_IA32_VMX_TRUE_EXIT_CTLS:
1531 	case MSR_IA32_VMX_EXIT_CTLS:
1532 		*pdata = vmx_control_msr(
1533 			msrs->exit_ctls_low,
1534 			msrs->exit_ctls_high);
1535 		if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
1536 			*pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
1537 		break;
1538 	case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
1539 	case MSR_IA32_VMX_ENTRY_CTLS:
1540 		*pdata = vmx_control_msr(
1541 			msrs->entry_ctls_low,
1542 			msrs->entry_ctls_high);
1543 		if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
1544 			*pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
1545 		break;
1546 	case MSR_IA32_VMX_MISC:
1547 		*pdata = vmx_control_msr(
1548 			msrs->misc_low,
1549 			msrs->misc_high);
1550 		break;
1551 	case MSR_IA32_VMX_CR0_FIXED0:
1552 		*pdata = msrs->cr0_fixed0;
1553 		break;
1554 	case MSR_IA32_VMX_CR0_FIXED1:
1555 		*pdata = msrs->cr0_fixed1;
1556 		break;
1557 	case MSR_IA32_VMX_CR4_FIXED0:
1558 		*pdata = msrs->cr4_fixed0;
1559 		break;
1560 	case MSR_IA32_VMX_CR4_FIXED1:
1561 		*pdata = msrs->cr4_fixed1;
1562 		break;
1563 	case MSR_IA32_VMX_VMCS_ENUM:
1564 		*pdata = msrs->vmcs_enum;
1565 		break;
1566 	case MSR_IA32_VMX_PROCBASED_CTLS2:
1567 		*pdata = vmx_control_msr(
1568 			msrs->secondary_ctls_low,
1569 			msrs->secondary_ctls_high);
1570 		break;
1571 	case MSR_IA32_VMX_EPT_VPID_CAP:
1572 		*pdata = msrs->ept_caps |
1573 			((u64)msrs->vpid_caps << 32);
1574 		break;
1575 	case MSR_IA32_VMX_VMFUNC:
1576 		*pdata = msrs->vmfunc_controls;
1577 		break;
1578 	default:
1579 		return 1;
1580 	}
1581 
1582 	return 0;
1583 }
1584 
1585 /*
1586  * Copy the writable VMCS shadow fields back to the VMCS12, in case they have
1587  * been modified by the L1 guest.  Note, "writable" in this context means
1588  * "writable by the guest", i.e. tagged SHADOW_FIELD_RW; the set of
1589  * fields tagged SHADOW_FIELD_RO may or may not align with the "read-only"
1590  * VM-exit information fields (which are actually writable if the vCPU is
1591  * configured to support "VMWRITE to any supported field in the VMCS").
1592  */
1593 static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
1594 {
1595 	struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
1596 	struct vmcs12 *vmcs12 = get_vmcs12(&vmx->vcpu);
1597 	struct shadow_vmcs_field field;
1598 	unsigned long val;
1599 	int i;
1600 
1601 	if (WARN_ON(!shadow_vmcs))
1602 		return;
1603 
1604 	preempt_disable();
1605 
1606 	vmcs_load(shadow_vmcs);
1607 
1608 	for (i = 0; i < max_shadow_read_write_fields; i++) {
1609 		field = shadow_read_write_fields[i];
1610 		val = __vmcs_readl(field.encoding);
1611 		vmcs12_write_any(vmcs12, field.encoding, field.offset, val);
1612 	}
1613 
1614 	vmcs_clear(shadow_vmcs);
1615 	vmcs_load(vmx->loaded_vmcs->vmcs);
1616 
1617 	preempt_enable();
1618 }
1619 
1620 static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
1621 {
1622 	const struct shadow_vmcs_field *fields[] = {
1623 		shadow_read_write_fields,
1624 		shadow_read_only_fields
1625 	};
1626 	const int max_fields[] = {
1627 		max_shadow_read_write_fields,
1628 		max_shadow_read_only_fields
1629 	};
1630 	struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
1631 	struct vmcs12 *vmcs12 = get_vmcs12(&vmx->vcpu);
1632 	struct shadow_vmcs_field field;
1633 	unsigned long val;
1634 	int i, q;
1635 
1636 	if (WARN_ON(!shadow_vmcs))
1637 		return;
1638 
1639 	vmcs_load(shadow_vmcs);
1640 
1641 	for (q = 0; q < ARRAY_SIZE(fields); q++) {
1642 		for (i = 0; i < max_fields[q]; i++) {
1643 			field = fields[q][i];
1644 			val = vmcs12_read_any(vmcs12, field.encoding,
1645 					      field.offset);
1646 			__vmcs_writel(field.encoding, val);
1647 		}
1648 	}
1649 
1650 	vmcs_clear(shadow_vmcs);
1651 	vmcs_load(vmx->loaded_vmcs->vmcs);
1652 }
1653 
1654 static void copy_enlightened_to_vmcs12(struct vcpu_vmx *vmx, u32 hv_clean_fields)
1655 {
1656 #ifdef CONFIG_KVM_HYPERV
1657 	struct vmcs12 *vmcs12 = vmx->nested.cached_vmcs12;
1658 	struct hv_enlightened_vmcs *evmcs = nested_vmx_evmcs(vmx);
1659 	struct kvm_vcpu_hv *hv_vcpu = to_hv_vcpu(&vmx->vcpu);
1660 
1661 	/* HV_VMX_ENLIGHTENED_CLEAN_FIELD_NONE */
1662 	vmcs12->tpr_threshold = evmcs->tpr_threshold;
1663 	vmcs12->guest_rip = evmcs->guest_rip;
1664 
1665 	if (unlikely(!(hv_clean_fields &
1666 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_ENLIGHTENMENTSCONTROL))) {
1667 		hv_vcpu->nested.pa_page_gpa = evmcs->partition_assist_page;
1668 		hv_vcpu->nested.vm_id = evmcs->hv_vm_id;
1669 		hv_vcpu->nested.vp_id = evmcs->hv_vp_id;
1670 	}
1671 
1672 	if (unlikely(!(hv_clean_fields &
1673 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_BASIC))) {
1674 		vmcs12->guest_rsp = evmcs->guest_rsp;
1675 		vmcs12->guest_rflags = evmcs->guest_rflags;
1676 		vmcs12->guest_interruptibility_info =
1677 			evmcs->guest_interruptibility_info;
1678 		/*
1679 		 * Not present in struct vmcs12:
1680 		 * vmcs12->guest_ssp = evmcs->guest_ssp;
1681 		 */
1682 	}
1683 
1684 	if (unlikely(!(hv_clean_fields &
1685 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_PROC))) {
1686 		vmcs12->cpu_based_vm_exec_control =
1687 			evmcs->cpu_based_vm_exec_control;
1688 	}
1689 
1690 	if (unlikely(!(hv_clean_fields &
1691 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_EXCPN))) {
1692 		vmcs12->exception_bitmap = evmcs->exception_bitmap;
1693 	}
1694 
1695 	if (unlikely(!(hv_clean_fields &
1696 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_ENTRY))) {
1697 		vmcs12->vm_entry_controls = evmcs->vm_entry_controls;
1698 	}
1699 
1700 	if (unlikely(!(hv_clean_fields &
1701 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_EVENT))) {
1702 		vmcs12->vm_entry_intr_info_field =
1703 			evmcs->vm_entry_intr_info_field;
1704 		vmcs12->vm_entry_exception_error_code =
1705 			evmcs->vm_entry_exception_error_code;
1706 		vmcs12->vm_entry_instruction_len =
1707 			evmcs->vm_entry_instruction_len;
1708 	}
1709 
1710 	if (unlikely(!(hv_clean_fields &
1711 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_HOST_GRP1))) {
1712 		vmcs12->host_ia32_pat = evmcs->host_ia32_pat;
1713 		vmcs12->host_ia32_efer = evmcs->host_ia32_efer;
1714 		vmcs12->host_cr0 = evmcs->host_cr0;
1715 		vmcs12->host_cr3 = evmcs->host_cr3;
1716 		vmcs12->host_cr4 = evmcs->host_cr4;
1717 		vmcs12->host_ia32_sysenter_esp = evmcs->host_ia32_sysenter_esp;
1718 		vmcs12->host_ia32_sysenter_eip = evmcs->host_ia32_sysenter_eip;
1719 		vmcs12->host_rip = evmcs->host_rip;
1720 		vmcs12->host_ia32_sysenter_cs = evmcs->host_ia32_sysenter_cs;
1721 		vmcs12->host_es_selector = evmcs->host_es_selector;
1722 		vmcs12->host_cs_selector = evmcs->host_cs_selector;
1723 		vmcs12->host_ss_selector = evmcs->host_ss_selector;
1724 		vmcs12->host_ds_selector = evmcs->host_ds_selector;
1725 		vmcs12->host_fs_selector = evmcs->host_fs_selector;
1726 		vmcs12->host_gs_selector = evmcs->host_gs_selector;
1727 		vmcs12->host_tr_selector = evmcs->host_tr_selector;
1728 		vmcs12->host_ia32_perf_global_ctrl = evmcs->host_ia32_perf_global_ctrl;
1729 		/*
1730 		 * Not present in struct vmcs12:
1731 		 * vmcs12->host_ia32_s_cet = evmcs->host_ia32_s_cet;
1732 		 * vmcs12->host_ssp = evmcs->host_ssp;
1733 		 * vmcs12->host_ia32_int_ssp_table_addr = evmcs->host_ia32_int_ssp_table_addr;
1734 		 */
1735 	}
1736 
1737 	if (unlikely(!(hv_clean_fields &
1738 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_GRP1))) {
1739 		vmcs12->pin_based_vm_exec_control =
1740 			evmcs->pin_based_vm_exec_control;
1741 		vmcs12->vm_exit_controls = evmcs->vm_exit_controls;
1742 		vmcs12->secondary_vm_exec_control =
1743 			evmcs->secondary_vm_exec_control;
1744 	}
1745 
1746 	if (unlikely(!(hv_clean_fields &
1747 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_IO_BITMAP))) {
1748 		vmcs12->io_bitmap_a = evmcs->io_bitmap_a;
1749 		vmcs12->io_bitmap_b = evmcs->io_bitmap_b;
1750 	}
1751 
1752 	if (unlikely(!(hv_clean_fields &
1753 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_MSR_BITMAP))) {
1754 		vmcs12->msr_bitmap = evmcs->msr_bitmap;
1755 	}
1756 
1757 	if (unlikely(!(hv_clean_fields &
1758 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_GRP2))) {
1759 		vmcs12->guest_es_base = evmcs->guest_es_base;
1760 		vmcs12->guest_cs_base = evmcs->guest_cs_base;
1761 		vmcs12->guest_ss_base = evmcs->guest_ss_base;
1762 		vmcs12->guest_ds_base = evmcs->guest_ds_base;
1763 		vmcs12->guest_fs_base = evmcs->guest_fs_base;
1764 		vmcs12->guest_gs_base = evmcs->guest_gs_base;
1765 		vmcs12->guest_ldtr_base = evmcs->guest_ldtr_base;
1766 		vmcs12->guest_tr_base = evmcs->guest_tr_base;
1767 		vmcs12->guest_gdtr_base = evmcs->guest_gdtr_base;
1768 		vmcs12->guest_idtr_base = evmcs->guest_idtr_base;
1769 		vmcs12->guest_es_limit = evmcs->guest_es_limit;
1770 		vmcs12->guest_cs_limit = evmcs->guest_cs_limit;
1771 		vmcs12->guest_ss_limit = evmcs->guest_ss_limit;
1772 		vmcs12->guest_ds_limit = evmcs->guest_ds_limit;
1773 		vmcs12->guest_fs_limit = evmcs->guest_fs_limit;
1774 		vmcs12->guest_gs_limit = evmcs->guest_gs_limit;
1775 		vmcs12->guest_ldtr_limit = evmcs->guest_ldtr_limit;
1776 		vmcs12->guest_tr_limit = evmcs->guest_tr_limit;
1777 		vmcs12->guest_gdtr_limit = evmcs->guest_gdtr_limit;
1778 		vmcs12->guest_idtr_limit = evmcs->guest_idtr_limit;
1779 		vmcs12->guest_es_ar_bytes = evmcs->guest_es_ar_bytes;
1780 		vmcs12->guest_cs_ar_bytes = evmcs->guest_cs_ar_bytes;
1781 		vmcs12->guest_ss_ar_bytes = evmcs->guest_ss_ar_bytes;
1782 		vmcs12->guest_ds_ar_bytes = evmcs->guest_ds_ar_bytes;
1783 		vmcs12->guest_fs_ar_bytes = evmcs->guest_fs_ar_bytes;
1784 		vmcs12->guest_gs_ar_bytes = evmcs->guest_gs_ar_bytes;
1785 		vmcs12->guest_ldtr_ar_bytes = evmcs->guest_ldtr_ar_bytes;
1786 		vmcs12->guest_tr_ar_bytes = evmcs->guest_tr_ar_bytes;
1787 		vmcs12->guest_es_selector = evmcs->guest_es_selector;
1788 		vmcs12->guest_cs_selector = evmcs->guest_cs_selector;
1789 		vmcs12->guest_ss_selector = evmcs->guest_ss_selector;
1790 		vmcs12->guest_ds_selector = evmcs->guest_ds_selector;
1791 		vmcs12->guest_fs_selector = evmcs->guest_fs_selector;
1792 		vmcs12->guest_gs_selector = evmcs->guest_gs_selector;
1793 		vmcs12->guest_ldtr_selector = evmcs->guest_ldtr_selector;
1794 		vmcs12->guest_tr_selector = evmcs->guest_tr_selector;
1795 	}
1796 
1797 	if (unlikely(!(hv_clean_fields &
1798 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_GRP2))) {
1799 		vmcs12->tsc_offset = evmcs->tsc_offset;
1800 		vmcs12->virtual_apic_page_addr = evmcs->virtual_apic_page_addr;
1801 		vmcs12->xss_exit_bitmap = evmcs->xss_exit_bitmap;
1802 		vmcs12->encls_exiting_bitmap = evmcs->encls_exiting_bitmap;
1803 		vmcs12->tsc_multiplier = evmcs->tsc_multiplier;
1804 	}
1805 
1806 	if (unlikely(!(hv_clean_fields &
1807 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_CRDR))) {
1808 		vmcs12->cr0_guest_host_mask = evmcs->cr0_guest_host_mask;
1809 		vmcs12->cr4_guest_host_mask = evmcs->cr4_guest_host_mask;
1810 		vmcs12->cr0_read_shadow = evmcs->cr0_read_shadow;
1811 		vmcs12->cr4_read_shadow = evmcs->cr4_read_shadow;
1812 		vmcs12->guest_cr0 = evmcs->guest_cr0;
1813 		vmcs12->guest_cr3 = evmcs->guest_cr3;
1814 		vmcs12->guest_cr4 = evmcs->guest_cr4;
1815 		vmcs12->guest_dr7 = evmcs->guest_dr7;
1816 	}
1817 
1818 	if (unlikely(!(hv_clean_fields &
1819 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_HOST_POINTER))) {
1820 		vmcs12->host_fs_base = evmcs->host_fs_base;
1821 		vmcs12->host_gs_base = evmcs->host_gs_base;
1822 		vmcs12->host_tr_base = evmcs->host_tr_base;
1823 		vmcs12->host_gdtr_base = evmcs->host_gdtr_base;
1824 		vmcs12->host_idtr_base = evmcs->host_idtr_base;
1825 		vmcs12->host_rsp = evmcs->host_rsp;
1826 	}
1827 
1828 	if (unlikely(!(hv_clean_fields &
1829 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_CONTROL_XLAT))) {
1830 		vmcs12->ept_pointer = evmcs->ept_pointer;
1831 		vmcs12->virtual_processor_id = evmcs->virtual_processor_id;
1832 	}
1833 
1834 	if (unlikely(!(hv_clean_fields &
1835 		       HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_GRP1))) {
1836 		vmcs12->vmcs_link_pointer = evmcs->vmcs_link_pointer;
1837 		vmcs12->guest_ia32_debugctl = evmcs->guest_ia32_debugctl;
1838 		vmcs12->guest_ia32_pat = evmcs->guest_ia32_pat;
1839 		vmcs12->guest_ia32_efer = evmcs->guest_ia32_efer;
1840 		vmcs12->guest_pdptr0 = evmcs->guest_pdptr0;
1841 		vmcs12->guest_pdptr1 = evmcs->guest_pdptr1;
1842 		vmcs12->guest_pdptr2 = evmcs->guest_pdptr2;
1843 		vmcs12->guest_pdptr3 = evmcs->guest_pdptr3;
1844 		vmcs12->guest_pending_dbg_exceptions =
1845 			evmcs->guest_pending_dbg_exceptions;
1846 		vmcs12->guest_sysenter_esp = evmcs->guest_sysenter_esp;
1847 		vmcs12->guest_sysenter_eip = evmcs->guest_sysenter_eip;
1848 		vmcs12->guest_bndcfgs = evmcs->guest_bndcfgs;
1849 		vmcs12->guest_activity_state = evmcs->guest_activity_state;
1850 		vmcs12->guest_sysenter_cs = evmcs->guest_sysenter_cs;
1851 		vmcs12->guest_ia32_perf_global_ctrl = evmcs->guest_ia32_perf_global_ctrl;
1852 		/*
1853 		 * Not present in struct vmcs12:
1854 		 * vmcs12->guest_ia32_s_cet = evmcs->guest_ia32_s_cet;
1855 		 * vmcs12->guest_ia32_lbr_ctl = evmcs->guest_ia32_lbr_ctl;
1856 		 * vmcs12->guest_ia32_int_ssp_table_addr = evmcs->guest_ia32_int_ssp_table_addr;
1857 		 */
1858 	}
1859 
1860 	/*
1861 	 * Not used?
1862 	 * vmcs12->vm_exit_msr_store_addr = evmcs->vm_exit_msr_store_addr;
1863 	 * vmcs12->vm_exit_msr_load_addr = evmcs->vm_exit_msr_load_addr;
1864 	 * vmcs12->vm_entry_msr_load_addr = evmcs->vm_entry_msr_load_addr;
1865 	 * vmcs12->page_fault_error_code_mask =
1866 	 *		evmcs->page_fault_error_code_mask;
1867 	 * vmcs12->page_fault_error_code_match =
1868 	 *		evmcs->page_fault_error_code_match;
1869 	 * vmcs12->cr3_target_count = evmcs->cr3_target_count;
1870 	 * vmcs12->vm_exit_msr_store_count = evmcs->vm_exit_msr_store_count;
1871 	 * vmcs12->vm_exit_msr_load_count = evmcs->vm_exit_msr_load_count;
1872 	 * vmcs12->vm_entry_msr_load_count = evmcs->vm_entry_msr_load_count;
1873 	 */
1874 
1875 	/*
1876 	 * Read only fields:
1877 	 * vmcs12->guest_physical_address = evmcs->guest_physical_address;
1878 	 * vmcs12->vm_instruction_error = evmcs->vm_instruction_error;
1879 	 * vmcs12->vm_exit_reason = evmcs->vm_exit_reason;
1880 	 * vmcs12->vm_exit_intr_info = evmcs->vm_exit_intr_info;
1881 	 * vmcs12->vm_exit_intr_error_code = evmcs->vm_exit_intr_error_code;
1882 	 * vmcs12->idt_vectoring_info_field = evmcs->idt_vectoring_info_field;
1883 	 * vmcs12->idt_vectoring_error_code = evmcs->idt_vectoring_error_code;
1884 	 * vmcs12->vm_exit_instruction_len = evmcs->vm_exit_instruction_len;
1885 	 * vmcs12->vmx_instruction_info = evmcs->vmx_instruction_info;
1886 	 * vmcs12->exit_qualification = evmcs->exit_qualification;
1887 	 * vmcs12->guest_linear_address = evmcs->guest_linear_address;
1888 	 *
1889 	 * Not present in struct vmcs12:
1890 	 * vmcs12->exit_io_instruction_ecx = evmcs->exit_io_instruction_ecx;
1891 	 * vmcs12->exit_io_instruction_esi = evmcs->exit_io_instruction_esi;
1892 	 * vmcs12->exit_io_instruction_edi = evmcs->exit_io_instruction_edi;
1893 	 * vmcs12->exit_io_instruction_eip = evmcs->exit_io_instruction_eip;
1894 	 */
1895 
1896 	return;
1897 #else /* CONFIG_KVM_HYPERV */
1898 	KVM_BUG_ON(1, vmx->vcpu.kvm);
1899 #endif /* CONFIG_KVM_HYPERV */
1900 }
1901 
1902 static void copy_vmcs12_to_enlightened(struct vcpu_vmx *vmx)
1903 {
1904 #ifdef CONFIG_KVM_HYPERV
1905 	struct vmcs12 *vmcs12 = vmx->nested.cached_vmcs12;
1906 	struct hv_enlightened_vmcs *evmcs = nested_vmx_evmcs(vmx);
1907 
1908 	/*
1909 	 * Should not be changed by KVM:
1910 	 *
1911 	 * evmcs->host_es_selector = vmcs12->host_es_selector;
1912 	 * evmcs->host_cs_selector = vmcs12->host_cs_selector;
1913 	 * evmcs->host_ss_selector = vmcs12->host_ss_selector;
1914 	 * evmcs->host_ds_selector = vmcs12->host_ds_selector;
1915 	 * evmcs->host_fs_selector = vmcs12->host_fs_selector;
1916 	 * evmcs->host_gs_selector = vmcs12->host_gs_selector;
1917 	 * evmcs->host_tr_selector = vmcs12->host_tr_selector;
1918 	 * evmcs->host_ia32_pat = vmcs12->host_ia32_pat;
1919 	 * evmcs->host_ia32_efer = vmcs12->host_ia32_efer;
1920 	 * evmcs->host_cr0 = vmcs12->host_cr0;
1921 	 * evmcs->host_cr3 = vmcs12->host_cr3;
1922 	 * evmcs->host_cr4 = vmcs12->host_cr4;
1923 	 * evmcs->host_ia32_sysenter_esp = vmcs12->host_ia32_sysenter_esp;
1924 	 * evmcs->host_ia32_sysenter_eip = vmcs12->host_ia32_sysenter_eip;
1925 	 * evmcs->host_rip = vmcs12->host_rip;
1926 	 * evmcs->host_ia32_sysenter_cs = vmcs12->host_ia32_sysenter_cs;
1927 	 * evmcs->host_fs_base = vmcs12->host_fs_base;
1928 	 * evmcs->host_gs_base = vmcs12->host_gs_base;
1929 	 * evmcs->host_tr_base = vmcs12->host_tr_base;
1930 	 * evmcs->host_gdtr_base = vmcs12->host_gdtr_base;
1931 	 * evmcs->host_idtr_base = vmcs12->host_idtr_base;
1932 	 * evmcs->host_rsp = vmcs12->host_rsp;
1933 	 * sync_vmcs02_to_vmcs12() doesn't read these:
1934 	 * evmcs->io_bitmap_a = vmcs12->io_bitmap_a;
1935 	 * evmcs->io_bitmap_b = vmcs12->io_bitmap_b;
1936 	 * evmcs->msr_bitmap = vmcs12->msr_bitmap;
1937 	 * evmcs->ept_pointer = vmcs12->ept_pointer;
1938 	 * evmcs->xss_exit_bitmap = vmcs12->xss_exit_bitmap;
1939 	 * evmcs->vm_exit_msr_store_addr = vmcs12->vm_exit_msr_store_addr;
1940 	 * evmcs->vm_exit_msr_load_addr = vmcs12->vm_exit_msr_load_addr;
1941 	 * evmcs->vm_entry_msr_load_addr = vmcs12->vm_entry_msr_load_addr;
1942 	 * evmcs->tpr_threshold = vmcs12->tpr_threshold;
1943 	 * evmcs->virtual_processor_id = vmcs12->virtual_processor_id;
1944 	 * evmcs->exception_bitmap = vmcs12->exception_bitmap;
1945 	 * evmcs->vmcs_link_pointer = vmcs12->vmcs_link_pointer;
1946 	 * evmcs->pin_based_vm_exec_control = vmcs12->pin_based_vm_exec_control;
1947 	 * evmcs->vm_exit_controls = vmcs12->vm_exit_controls;
1948 	 * evmcs->secondary_vm_exec_control = vmcs12->secondary_vm_exec_control;
1949 	 * evmcs->page_fault_error_code_mask =
1950 	 *		vmcs12->page_fault_error_code_mask;
1951 	 * evmcs->page_fault_error_code_match =
1952 	 *		vmcs12->page_fault_error_code_match;
1953 	 * evmcs->cr3_target_count = vmcs12->cr3_target_count;
1954 	 * evmcs->virtual_apic_page_addr = vmcs12->virtual_apic_page_addr;
1955 	 * evmcs->tsc_offset = vmcs12->tsc_offset;
1956 	 * evmcs->guest_ia32_debugctl = vmcs12->guest_ia32_debugctl;
1957 	 * evmcs->cr0_guest_host_mask = vmcs12->cr0_guest_host_mask;
1958 	 * evmcs->cr4_guest_host_mask = vmcs12->cr4_guest_host_mask;
1959 	 * evmcs->cr0_read_shadow = vmcs12->cr0_read_shadow;
1960 	 * evmcs->cr4_read_shadow = vmcs12->cr4_read_shadow;
1961 	 * evmcs->vm_exit_msr_store_count = vmcs12->vm_exit_msr_store_count;
1962 	 * evmcs->vm_exit_msr_load_count = vmcs12->vm_exit_msr_load_count;
1963 	 * evmcs->vm_entry_msr_load_count = vmcs12->vm_entry_msr_load_count;
1964 	 * evmcs->guest_ia32_perf_global_ctrl = vmcs12->guest_ia32_perf_global_ctrl;
1965 	 * evmcs->host_ia32_perf_global_ctrl = vmcs12->host_ia32_perf_global_ctrl;
1966 	 * evmcs->encls_exiting_bitmap = vmcs12->encls_exiting_bitmap;
1967 	 * evmcs->tsc_multiplier = vmcs12->tsc_multiplier;
1968 	 *
1969 	 * Not present in struct vmcs12:
1970 	 * evmcs->exit_io_instruction_ecx = vmcs12->exit_io_instruction_ecx;
1971 	 * evmcs->exit_io_instruction_esi = vmcs12->exit_io_instruction_esi;
1972 	 * evmcs->exit_io_instruction_edi = vmcs12->exit_io_instruction_edi;
1973 	 * evmcs->exit_io_instruction_eip = vmcs12->exit_io_instruction_eip;
1974 	 * evmcs->host_ia32_s_cet = vmcs12->host_ia32_s_cet;
1975 	 * evmcs->host_ssp = vmcs12->host_ssp;
1976 	 * evmcs->host_ia32_int_ssp_table_addr = vmcs12->host_ia32_int_ssp_table_addr;
1977 	 * evmcs->guest_ia32_s_cet = vmcs12->guest_ia32_s_cet;
1978 	 * evmcs->guest_ia32_lbr_ctl = vmcs12->guest_ia32_lbr_ctl;
1979 	 * evmcs->guest_ia32_int_ssp_table_addr = vmcs12->guest_ia32_int_ssp_table_addr;
1980 	 * evmcs->guest_ssp = vmcs12->guest_ssp;
1981 	 */
1982 
1983 	evmcs->guest_es_selector = vmcs12->guest_es_selector;
1984 	evmcs->guest_cs_selector = vmcs12->guest_cs_selector;
1985 	evmcs->guest_ss_selector = vmcs12->guest_ss_selector;
1986 	evmcs->guest_ds_selector = vmcs12->guest_ds_selector;
1987 	evmcs->guest_fs_selector = vmcs12->guest_fs_selector;
1988 	evmcs->guest_gs_selector = vmcs12->guest_gs_selector;
1989 	evmcs->guest_ldtr_selector = vmcs12->guest_ldtr_selector;
1990 	evmcs->guest_tr_selector = vmcs12->guest_tr_selector;
1991 
1992 	evmcs->guest_es_limit = vmcs12->guest_es_limit;
1993 	evmcs->guest_cs_limit = vmcs12->guest_cs_limit;
1994 	evmcs->guest_ss_limit = vmcs12->guest_ss_limit;
1995 	evmcs->guest_ds_limit = vmcs12->guest_ds_limit;
1996 	evmcs->guest_fs_limit = vmcs12->guest_fs_limit;
1997 	evmcs->guest_gs_limit = vmcs12->guest_gs_limit;
1998 	evmcs->guest_ldtr_limit = vmcs12->guest_ldtr_limit;
1999 	evmcs->guest_tr_limit = vmcs12->guest_tr_limit;
2000 	evmcs->guest_gdtr_limit = vmcs12->guest_gdtr_limit;
2001 	evmcs->guest_idtr_limit = vmcs12->guest_idtr_limit;
2002 
2003 	evmcs->guest_es_ar_bytes = vmcs12->guest_es_ar_bytes;
2004 	evmcs->guest_cs_ar_bytes = vmcs12->guest_cs_ar_bytes;
2005 	evmcs->guest_ss_ar_bytes = vmcs12->guest_ss_ar_bytes;
2006 	evmcs->guest_ds_ar_bytes = vmcs12->guest_ds_ar_bytes;
2007 	evmcs->guest_fs_ar_bytes = vmcs12->guest_fs_ar_bytes;
2008 	evmcs->guest_gs_ar_bytes = vmcs12->guest_gs_ar_bytes;
2009 	evmcs->guest_ldtr_ar_bytes = vmcs12->guest_ldtr_ar_bytes;
2010 	evmcs->guest_tr_ar_bytes = vmcs12->guest_tr_ar_bytes;
2011 
2012 	evmcs->guest_es_base = vmcs12->guest_es_base;
2013 	evmcs->guest_cs_base = vmcs12->guest_cs_base;
2014 	evmcs->guest_ss_base = vmcs12->guest_ss_base;
2015 	evmcs->guest_ds_base = vmcs12->guest_ds_base;
2016 	evmcs->guest_fs_base = vmcs12->guest_fs_base;
2017 	evmcs->guest_gs_base = vmcs12->guest_gs_base;
2018 	evmcs->guest_ldtr_base = vmcs12->guest_ldtr_base;
2019 	evmcs->guest_tr_base = vmcs12->guest_tr_base;
2020 	evmcs->guest_gdtr_base = vmcs12->guest_gdtr_base;
2021 	evmcs->guest_idtr_base = vmcs12->guest_idtr_base;
2022 
2023 	evmcs->guest_ia32_pat = vmcs12->guest_ia32_pat;
2024 	evmcs->guest_ia32_efer = vmcs12->guest_ia32_efer;
2025 
2026 	evmcs->guest_pdptr0 = vmcs12->guest_pdptr0;
2027 	evmcs->guest_pdptr1 = vmcs12->guest_pdptr1;
2028 	evmcs->guest_pdptr2 = vmcs12->guest_pdptr2;
2029 	evmcs->guest_pdptr3 = vmcs12->guest_pdptr3;
2030 
2031 	evmcs->guest_pending_dbg_exceptions =
2032 		vmcs12->guest_pending_dbg_exceptions;
2033 	evmcs->guest_sysenter_esp = vmcs12->guest_sysenter_esp;
2034 	evmcs->guest_sysenter_eip = vmcs12->guest_sysenter_eip;
2035 
2036 	evmcs->guest_activity_state = vmcs12->guest_activity_state;
2037 	evmcs->guest_sysenter_cs = vmcs12->guest_sysenter_cs;
2038 
2039 	evmcs->guest_cr0 = vmcs12->guest_cr0;
2040 	evmcs->guest_cr3 = vmcs12->guest_cr3;
2041 	evmcs->guest_cr4 = vmcs12->guest_cr4;
2042 	evmcs->guest_dr7 = vmcs12->guest_dr7;
2043 
2044 	evmcs->guest_physical_address = vmcs12->guest_physical_address;
2045 
2046 	evmcs->vm_instruction_error = vmcs12->vm_instruction_error;
2047 	evmcs->vm_exit_reason = vmcs12->vm_exit_reason;
2048 	evmcs->vm_exit_intr_info = vmcs12->vm_exit_intr_info;
2049 	evmcs->vm_exit_intr_error_code = vmcs12->vm_exit_intr_error_code;
2050 	evmcs->idt_vectoring_info_field = vmcs12->idt_vectoring_info_field;
2051 	evmcs->idt_vectoring_error_code = vmcs12->idt_vectoring_error_code;
2052 	evmcs->vm_exit_instruction_len = vmcs12->vm_exit_instruction_len;
2053 	evmcs->vmx_instruction_info = vmcs12->vmx_instruction_info;
2054 
2055 	evmcs->exit_qualification = vmcs12->exit_qualification;
2056 
2057 	evmcs->guest_linear_address = vmcs12->guest_linear_address;
2058 	evmcs->guest_rsp = vmcs12->guest_rsp;
2059 	evmcs->guest_rflags = vmcs12->guest_rflags;
2060 
2061 	evmcs->guest_interruptibility_info =
2062 		vmcs12->guest_interruptibility_info;
2063 	evmcs->cpu_based_vm_exec_control = vmcs12->cpu_based_vm_exec_control;
2064 	evmcs->vm_entry_controls = vmcs12->vm_entry_controls;
2065 	evmcs->vm_entry_intr_info_field = vmcs12->vm_entry_intr_info_field;
2066 	evmcs->vm_entry_exception_error_code =
2067 		vmcs12->vm_entry_exception_error_code;
2068 	evmcs->vm_entry_instruction_len = vmcs12->vm_entry_instruction_len;
2069 
2070 	evmcs->guest_rip = vmcs12->guest_rip;
2071 
2072 	evmcs->guest_bndcfgs = vmcs12->guest_bndcfgs;
2073 
2074 	return;
2075 #else /* CONFIG_KVM_HYPERV */
2076 	KVM_BUG_ON(1, vmx->vcpu.kvm);
2077 #endif /* CONFIG_KVM_HYPERV */
2078 }
2079 
2080 /*
2081  * This is an equivalent of the nested hypervisor executing the vmptrld
2082  * instruction.
2083  */
2084 static enum nested_evmptrld_status nested_vmx_handle_enlightened_vmptrld(
2085 	struct kvm_vcpu *vcpu, bool from_launch)
2086 {
2087 #ifdef CONFIG_KVM_HYPERV
2088 	struct vcpu_vmx *vmx = to_vmx(vcpu);
2089 	bool evmcs_gpa_changed = false;
2090 	u64 evmcs_gpa;
2091 
2092 	if (likely(!guest_cpu_cap_has_evmcs(vcpu)))
2093 		return EVMPTRLD_DISABLED;
2094 
2095 	evmcs_gpa = nested_get_evmptr(vcpu);
2096 	if (!evmptr_is_valid(evmcs_gpa)) {
2097 		nested_release_evmcs(vcpu);
2098 		return EVMPTRLD_DISABLED;
2099 	}
2100 
2101 	if (unlikely(evmcs_gpa != vmx->nested.hv_evmcs_vmptr)) {
2102 		vmx->nested.current_vmptr = INVALID_GPA;
2103 
2104 		nested_release_evmcs(vcpu);
2105 
2106 		if (kvm_vcpu_map(vcpu, gpa_to_gfn(evmcs_gpa),
2107 				 &vmx->nested.hv_evmcs_map))
2108 			return EVMPTRLD_ERROR;
2109 
2110 		vmx->nested.hv_evmcs = vmx->nested.hv_evmcs_map.hva;
2111 
2112 		/*
2113 		 * Currently, KVM only supports eVMCS version 1
2114 		 * (== KVM_EVMCS_VERSION) and thus we expect guest to set this
2115 		 * value to first u32 field of eVMCS which should specify eVMCS
2116 		 * VersionNumber.
2117 		 *
2118 		 * Guest should be aware of supported eVMCS versions by host by
2119 		 * examining CPUID.0x4000000A.EAX[0:15]. Host userspace VMM is
2120 		 * expected to set this CPUID leaf according to the value
2121 		 * returned in vmcs_version from nested_enable_evmcs().
2122 		 *
2123 		 * However, it turns out that Microsoft Hyper-V fails to comply
2124 		 * to their own invented interface: When Hyper-V use eVMCS, it
2125 		 * just sets first u32 field of eVMCS to revision_id specified
2126 		 * in MSR_IA32_VMX_BASIC. Instead of used eVMCS version number
2127 		 * which is one of the supported versions specified in
2128 		 * CPUID.0x4000000A.EAX[0:15].
2129 		 *
2130 		 * To overcome Hyper-V bug, we accept here either a supported
2131 		 * eVMCS version or VMCS12 revision_id as valid values for first
2132 		 * u32 field of eVMCS.
2133 		 */
2134 		if ((vmx->nested.hv_evmcs->revision_id != KVM_EVMCS_VERSION) &&
2135 		    (vmx->nested.hv_evmcs->revision_id != VMCS12_REVISION)) {
2136 			nested_release_evmcs(vcpu);
2137 			return EVMPTRLD_VMFAIL;
2138 		}
2139 
2140 		vmx->nested.hv_evmcs_vmptr = evmcs_gpa;
2141 
2142 		evmcs_gpa_changed = true;
2143 		/*
2144 		 * Unlike normal vmcs12, enlightened vmcs12 is not fully
2145 		 * reloaded from guest's memory (read only fields, fields not
2146 		 * present in struct hv_enlightened_vmcs, ...). Make sure there
2147 		 * are no leftovers.
2148 		 */
2149 		if (from_launch) {
2150 			struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2151 			memset(vmcs12, 0, sizeof(*vmcs12));
2152 			vmcs12->hdr.revision_id = VMCS12_REVISION;
2153 		}
2154 
2155 	}
2156 
2157 	/*
2158 	 * Clean fields data can't be used on VMLAUNCH and when we switch
2159 	 * between different L2 guests as KVM keeps a single VMCS12 per L1.
2160 	 */
2161 	if (from_launch || evmcs_gpa_changed) {
2162 		vmx->nested.hv_evmcs->hv_clean_fields &=
2163 			~HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
2164 
2165 		vmx->nested.force_msr_bitmap_recalc = true;
2166 	}
2167 
2168 	return EVMPTRLD_SUCCEEDED;
2169 #else
2170 	return EVMPTRLD_DISABLED;
2171 #endif
2172 }
2173 
2174 void nested_sync_vmcs12_to_shadow(struct kvm_vcpu *vcpu)
2175 {
2176 	struct vcpu_vmx *vmx = to_vmx(vcpu);
2177 
2178 	if (nested_vmx_is_evmptr12_valid(vmx))
2179 		copy_vmcs12_to_enlightened(vmx);
2180 	else
2181 		copy_vmcs12_to_shadow(vmx);
2182 
2183 	vmx->nested.need_vmcs12_to_shadow_sync = false;
2184 }
2185 
2186 static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
2187 {
2188 	struct vcpu_vmx *vmx =
2189 		container_of(timer, struct vcpu_vmx, nested.preemption_timer);
2190 
2191 	vmx->nested.preemption_timer_expired = true;
2192 	kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
2193 	kvm_vcpu_kick(&vmx->vcpu);
2194 
2195 	return HRTIMER_NORESTART;
2196 }
2197 
2198 static u64 vmx_calc_preemption_timer_value(struct kvm_vcpu *vcpu)
2199 {
2200 	struct vcpu_vmx *vmx = to_vmx(vcpu);
2201 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2202 
2203 	u64 l1_scaled_tsc = kvm_read_l1_tsc(vcpu, rdtsc()) >>
2204 			    VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
2205 
2206 	if (!vmx->nested.has_preemption_timer_deadline) {
2207 		vmx->nested.preemption_timer_deadline =
2208 			vmcs12->vmx_preemption_timer_value + l1_scaled_tsc;
2209 		vmx->nested.has_preemption_timer_deadline = true;
2210 	}
2211 	return vmx->nested.preemption_timer_deadline - l1_scaled_tsc;
2212 }
2213 
2214 static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu,
2215 					u64 preemption_timeout)
2216 {
2217 	struct vcpu_vmx *vmx = to_vmx(vcpu);
2218 
2219 	/*
2220 	 * A timer value of zero is architecturally guaranteed to cause
2221 	 * a VMExit prior to executing any instructions in the guest.
2222 	 */
2223 	if (preemption_timeout == 0) {
2224 		vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
2225 		return;
2226 	}
2227 
2228 	if (vcpu->arch.virtual_tsc_khz == 0)
2229 		return;
2230 
2231 	preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
2232 	preemption_timeout *= 1000000;
2233 	do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
2234 	hrtimer_start(&vmx->nested.preemption_timer,
2235 		      ktime_add_ns(ktime_get(), preemption_timeout),
2236 		      HRTIMER_MODE_ABS_PINNED);
2237 }
2238 
2239 static u64 nested_vmx_calc_efer(struct vcpu_vmx *vmx, struct vmcs12 *vmcs12)
2240 {
2241 	if (vmx->nested.nested_run_pending &&
2242 	    (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
2243 		return vmcs12->guest_ia32_efer;
2244 	else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
2245 		return vmx->vcpu.arch.efer | (EFER_LMA | EFER_LME);
2246 	else
2247 		return vmx->vcpu.arch.efer & ~(EFER_LMA | EFER_LME);
2248 }
2249 
2250 static void prepare_vmcs02_constant_state(struct vcpu_vmx *vmx)
2251 {
2252 	struct kvm *kvm = vmx->vcpu.kvm;
2253 
2254 	/*
2255 	 * If vmcs02 hasn't been initialized, set the constant vmcs02 state
2256 	 * according to L0's settings (vmcs12 is irrelevant here).  Host
2257 	 * fields that come from L0 and are not constant, e.g. HOST_CR3,
2258 	 * will be set as needed prior to VMLAUNCH/VMRESUME.
2259 	 */
2260 	if (vmx->nested.vmcs02_initialized)
2261 		return;
2262 	vmx->nested.vmcs02_initialized = true;
2263 
2264 	/*
2265 	 * We don't care what the EPTP value is we just need to guarantee
2266 	 * it's valid so we don't get a false positive when doing early
2267 	 * consistency checks.
2268 	 */
2269 	if (enable_ept && nested_early_check)
2270 		vmcs_write64(EPT_POINTER,
2271 			     construct_eptp(&vmx->vcpu, 0, PT64_ROOT_4LEVEL));
2272 
2273 	if (vmx->ve_info)
2274 		vmcs_write64(VE_INFORMATION_ADDRESS, __pa(vmx->ve_info));
2275 
2276 	/* All VMFUNCs are currently emulated through L0 vmexits.  */
2277 	if (cpu_has_vmx_vmfunc())
2278 		vmcs_write64(VM_FUNCTION_CONTROL, 0);
2279 
2280 	if (cpu_has_vmx_posted_intr())
2281 		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_NESTED_VECTOR);
2282 
2283 	if (cpu_has_vmx_msr_bitmap())
2284 		vmcs_write64(MSR_BITMAP, __pa(vmx->nested.vmcs02.msr_bitmap));
2285 
2286 	/*
2287 	 * PML is emulated for L2, but never enabled in hardware as the MMU
2288 	 * handles A/D emulation.  Disabling PML for L2 also avoids having to
2289 	 * deal with filtering out L2 GPAs from the buffer.
2290 	 */
2291 	if (enable_pml) {
2292 		vmcs_write64(PML_ADDRESS, 0);
2293 		vmcs_write16(GUEST_PML_INDEX, -1);
2294 	}
2295 
2296 	if (cpu_has_vmx_encls_vmexit())
2297 		vmcs_write64(ENCLS_EXITING_BITMAP, INVALID_GPA);
2298 
2299 	if (kvm_notify_vmexit_enabled(kvm))
2300 		vmcs_write32(NOTIFY_WINDOW, kvm->arch.notify_window);
2301 
2302 	/*
2303 	 * Set the MSR load/store lists to match L0's settings.  Only the
2304 	 * addresses are constant (for vmcs02), the counts can change based
2305 	 * on L2's behavior, e.g. switching to/from long mode.
2306 	 */
2307 	vmcs_write64(VM_EXIT_MSR_STORE_ADDR, __pa(vmx->msr_autostore.guest.val));
2308 	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
2309 	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
2310 
2311 	vmx_set_constant_host_state(vmx);
2312 }
2313 
2314 static void prepare_vmcs02_early_rare(struct vcpu_vmx *vmx,
2315 				      struct vmcs12 *vmcs12)
2316 {
2317 	prepare_vmcs02_constant_state(vmx);
2318 
2319 	vmcs_write64(VMCS_LINK_POINTER, INVALID_GPA);
2320 
2321 	/*
2322 	 * If VPID is disabled, then guest TLB accesses use VPID=0, i.e. the
2323 	 * same VPID as the host.  Emulate this behavior by using vpid01 for L2
2324 	 * if VPID is disabled in vmcs12.  Note, if VPID is disabled, VM-Enter
2325 	 * and VM-Exit are architecturally required to flush VPID=0, but *only*
2326 	 * VPID=0.  I.e. using vpid02 would be ok (so long as KVM emulates the
2327 	 * required flushes), but doing so would cause KVM to over-flush.  E.g.
2328 	 * if L1 runs L2 X with VPID12=1, then runs L2 Y with VPID12 disabled,
2329 	 * and then runs L2 X again, then KVM can and should retain TLB entries
2330 	 * for VPID12=1.
2331 	 */
2332 	if (enable_vpid) {
2333 		if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02)
2334 			vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
2335 		else
2336 			vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
2337 	}
2338 }
2339 
2340 static void prepare_vmcs02_early(struct vcpu_vmx *vmx, struct loaded_vmcs *vmcs01,
2341 				 struct vmcs12 *vmcs12)
2342 {
2343 	u32 exec_control;
2344 	u64 guest_efer = nested_vmx_calc_efer(vmx, vmcs12);
2345 
2346 	if (vmx->nested.dirty_vmcs12 || nested_vmx_is_evmptr12_valid(vmx))
2347 		prepare_vmcs02_early_rare(vmx, vmcs12);
2348 
2349 	/*
2350 	 * PIN CONTROLS
2351 	 */
2352 	exec_control = __pin_controls_get(vmcs01);
2353 	exec_control |= (vmcs12->pin_based_vm_exec_control &
2354 			 ~PIN_BASED_VMX_PREEMPTION_TIMER);
2355 
2356 	/* Posted interrupts setting is only taken from vmcs12.  */
2357 	vmx->nested.pi_pending = false;
2358 	if (nested_cpu_has_posted_intr(vmcs12)) {
2359 		vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
2360 	} else {
2361 		vmx->nested.posted_intr_nv = -1;
2362 		exec_control &= ~PIN_BASED_POSTED_INTR;
2363 	}
2364 	pin_controls_set(vmx, exec_control);
2365 
2366 	/*
2367 	 * EXEC CONTROLS
2368 	 */
2369 	exec_control = __exec_controls_get(vmcs01); /* L0's desires */
2370 	exec_control &= ~CPU_BASED_INTR_WINDOW_EXITING;
2371 	exec_control &= ~CPU_BASED_NMI_WINDOW_EXITING;
2372 	exec_control &= ~CPU_BASED_TPR_SHADOW;
2373 	exec_control |= vmcs12->cpu_based_vm_exec_control;
2374 
2375 	vmx->nested.l1_tpr_threshold = -1;
2376 	if (exec_control & CPU_BASED_TPR_SHADOW)
2377 		vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
2378 #ifdef CONFIG_X86_64
2379 	else
2380 		exec_control |= CPU_BASED_CR8_LOAD_EXITING |
2381 				CPU_BASED_CR8_STORE_EXITING;
2382 #endif
2383 
2384 	/*
2385 	 * A vmexit (to either L1 hypervisor or L0 userspace) is always needed
2386 	 * for I/O port accesses.
2387 	 */
2388 	exec_control |= CPU_BASED_UNCOND_IO_EXITING;
2389 	exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
2390 
2391 	/*
2392 	 * This bit will be computed in nested_get_vmcs12_pages, because
2393 	 * we do not have access to L1's MSR bitmap yet.  For now, keep
2394 	 * the same bit as before, hoping to avoid multiple VMWRITEs that
2395 	 * only set/clear this bit.
2396 	 */
2397 	exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
2398 	exec_control |= exec_controls_get(vmx) & CPU_BASED_USE_MSR_BITMAPS;
2399 
2400 	exec_controls_set(vmx, exec_control);
2401 
2402 	/*
2403 	 * SECONDARY EXEC CONTROLS
2404 	 */
2405 	if (cpu_has_secondary_exec_ctrls()) {
2406 		exec_control = __secondary_exec_controls_get(vmcs01);
2407 
2408 		/* Take the following fields only from vmcs12 */
2409 		exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2410 				  SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2411 				  SECONDARY_EXEC_ENABLE_INVPCID |
2412 				  SECONDARY_EXEC_ENABLE_RDTSCP |
2413 				  SECONDARY_EXEC_ENABLE_XSAVES |
2414 				  SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
2415 				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2416 				  SECONDARY_EXEC_APIC_REGISTER_VIRT |
2417 				  SECONDARY_EXEC_ENABLE_VMFUNC |
2418 				  SECONDARY_EXEC_DESC);
2419 
2420 		if (nested_cpu_has(vmcs12,
2421 				   CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
2422 			exec_control |= vmcs12->secondary_vm_exec_control;
2423 
2424 		/* PML is emulated and never enabled in hardware for L2. */
2425 		exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
2426 
2427 		/* VMCS shadowing for L2 is emulated for now */
2428 		exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
2429 
2430 		/*
2431 		 * Preset *DT exiting when emulating UMIP, so that vmx_set_cr4()
2432 		 * will not have to rewrite the controls just for this bit.
2433 		 */
2434 		if (vmx_umip_emulated() && (vmcs12->guest_cr4 & X86_CR4_UMIP))
2435 			exec_control |= SECONDARY_EXEC_DESC;
2436 
2437 		if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
2438 			vmcs_write16(GUEST_INTR_STATUS,
2439 				vmcs12->guest_intr_status);
2440 
2441 		if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
2442 		    exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
2443 
2444 		if (exec_control & SECONDARY_EXEC_ENCLS_EXITING)
2445 			vmx_write_encls_bitmap(&vmx->vcpu, vmcs12);
2446 
2447 		secondary_exec_controls_set(vmx, exec_control);
2448 	}
2449 
2450 	/*
2451 	 * ENTRY CONTROLS
2452 	 *
2453 	 * vmcs12's VM_{ENTRY,EXIT}_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE
2454 	 * are emulated by vmx_set_efer() in prepare_vmcs02(), but speculate
2455 	 * on the related bits (if supported by the CPU) in the hope that
2456 	 * we can avoid VMWrites during vmx_set_efer().
2457 	 *
2458 	 * Similarly, take vmcs01's PERF_GLOBAL_CTRL in the hope that if KVM is
2459 	 * loading PERF_GLOBAL_CTRL via the VMCS for L1, then KVM will want to
2460 	 * do the same for L2.
2461 	 */
2462 	exec_control = __vm_entry_controls_get(vmcs01);
2463 	exec_control |= (vmcs12->vm_entry_controls &
2464 			 ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL);
2465 	exec_control &= ~(VM_ENTRY_IA32E_MODE | VM_ENTRY_LOAD_IA32_EFER);
2466 	if (cpu_has_load_ia32_efer()) {
2467 		if (guest_efer & EFER_LMA)
2468 			exec_control |= VM_ENTRY_IA32E_MODE;
2469 		if (guest_efer != kvm_host.efer)
2470 			exec_control |= VM_ENTRY_LOAD_IA32_EFER;
2471 	}
2472 	vm_entry_controls_set(vmx, exec_control);
2473 
2474 	/*
2475 	 * EXIT CONTROLS
2476 	 *
2477 	 * L2->L1 exit controls are emulated - the hardware exit is to L0 so
2478 	 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
2479 	 * bits may be modified by vmx_set_efer() in prepare_vmcs02().
2480 	 */
2481 	exec_control = __vm_exit_controls_get(vmcs01);
2482 	if (cpu_has_load_ia32_efer() && guest_efer != kvm_host.efer)
2483 		exec_control |= VM_EXIT_LOAD_IA32_EFER;
2484 	else
2485 		exec_control &= ~VM_EXIT_LOAD_IA32_EFER;
2486 	vm_exit_controls_set(vmx, exec_control);
2487 
2488 	/*
2489 	 * Interrupt/Exception Fields
2490 	 */
2491 	if (vmx->nested.nested_run_pending) {
2492 		vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
2493 			     vmcs12->vm_entry_intr_info_field);
2494 		vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
2495 			     vmcs12->vm_entry_exception_error_code);
2496 		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2497 			     vmcs12->vm_entry_instruction_len);
2498 		vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
2499 			     vmcs12->guest_interruptibility_info);
2500 		vmx->loaded_vmcs->nmi_known_unmasked =
2501 			!(vmcs12->guest_interruptibility_info & GUEST_INTR_STATE_NMI);
2502 	} else {
2503 		vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
2504 	}
2505 }
2506 
2507 static void prepare_vmcs02_rare(struct vcpu_vmx *vmx, struct vmcs12 *vmcs12)
2508 {
2509 	struct hv_enlightened_vmcs *hv_evmcs = nested_vmx_evmcs(vmx);
2510 
2511 	if (!hv_evmcs || !(hv_evmcs->hv_clean_fields &
2512 			   HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_GRP2)) {
2513 
2514 		vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
2515 		vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
2516 		vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
2517 		vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
2518 		vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
2519 		vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
2520 		vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
2521 		vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
2522 		vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
2523 		vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
2524 		vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
2525 		vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
2526 		vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
2527 		vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
2528 		vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
2529 		vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
2530 		vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
2531 		vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
2532 		vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
2533 		vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
2534 		vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
2535 		vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
2536 		vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
2537 		vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
2538 		vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
2539 		vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
2540 		vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
2541 		vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
2542 		vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
2543 		vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
2544 		vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
2545 		vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
2546 		vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
2547 		vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
2548 		vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
2549 		vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
2550 
2551 		vmx_segment_cache_clear(vmx);
2552 	}
2553 
2554 	if (!hv_evmcs || !(hv_evmcs->hv_clean_fields &
2555 			   HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_GRP1)) {
2556 		vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
2557 		vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
2558 			    vmcs12->guest_pending_dbg_exceptions);
2559 		vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
2560 		vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
2561 
2562 		/*
2563 		 * L1 may access the L2's PDPTR, so save them to construct
2564 		 * vmcs12
2565 		 */
2566 		if (enable_ept) {
2567 			vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
2568 			vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
2569 			vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
2570 			vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
2571 		}
2572 
2573 		if (kvm_mpx_supported() && vmx->nested.nested_run_pending &&
2574 		    (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS))
2575 			vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
2576 	}
2577 
2578 	if (nested_cpu_has_xsaves(vmcs12))
2579 		vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
2580 
2581 	/*
2582 	 * Whether page-faults are trapped is determined by a combination of
2583 	 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.  If L0
2584 	 * doesn't care about page faults then we should set all of these to
2585 	 * L1's desires. However, if L0 does care about (some) page faults, it
2586 	 * is not easy (if at all possible?) to merge L0 and L1's desires, we
2587 	 * simply ask to exit on each and every L2 page fault. This is done by
2588 	 * setting MASK=MATCH=0 and (see below) EB.PF=1.
2589 	 * Note that below we don't need special code to set EB.PF beyond the
2590 	 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
2591 	 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
2592 	 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
2593 	 */
2594 	if (vmx_need_pf_intercept(&vmx->vcpu)) {
2595 		/*
2596 		 * TODO: if both L0 and L1 need the same MASK and MATCH,
2597 		 * go ahead and use it?
2598 		 */
2599 		vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
2600 		vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
2601 	} else {
2602 		vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, vmcs12->page_fault_error_code_mask);
2603 		vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, vmcs12->page_fault_error_code_match);
2604 	}
2605 
2606 	if (cpu_has_vmx_apicv()) {
2607 		vmcs_write64(EOI_EXIT_BITMAP0, vmcs12->eoi_exit_bitmap0);
2608 		vmcs_write64(EOI_EXIT_BITMAP1, vmcs12->eoi_exit_bitmap1);
2609 		vmcs_write64(EOI_EXIT_BITMAP2, vmcs12->eoi_exit_bitmap2);
2610 		vmcs_write64(EOI_EXIT_BITMAP3, vmcs12->eoi_exit_bitmap3);
2611 	}
2612 
2613 	/*
2614 	 * Make sure the msr_autostore list is up to date before we set the
2615 	 * count in the vmcs02.
2616 	 */
2617 	prepare_vmx_msr_autostore_list(&vmx->vcpu, MSR_IA32_TSC);
2618 
2619 	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, vmx->msr_autostore.guest.nr);
2620 	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.host.nr);
2621 	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.guest.nr);
2622 
2623 	set_cr4_guest_host_mask(vmx);
2624 }
2625 
2626 /*
2627  * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
2628  * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
2629  * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
2630  * guest in a way that will both be appropriate to L1's requests, and our
2631  * needs. In addition to modifying the active vmcs (which is vmcs02), this
2632  * function also has additional necessary side-effects, like setting various
2633  * vcpu->arch fields.
2634  * Returns 0 on success, 1 on failure. Invalid state exit qualification code
2635  * is assigned to entry_failure_code on failure.
2636  */
2637 static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
2638 			  bool from_vmentry,
2639 			  enum vm_entry_failure_code *entry_failure_code)
2640 {
2641 	struct vcpu_vmx *vmx = to_vmx(vcpu);
2642 	struct hv_enlightened_vmcs *evmcs = nested_vmx_evmcs(vmx);
2643 	bool load_guest_pdptrs_vmcs12 = false;
2644 
2645 	if (vmx->nested.dirty_vmcs12 || nested_vmx_is_evmptr12_valid(vmx)) {
2646 		prepare_vmcs02_rare(vmx, vmcs12);
2647 		vmx->nested.dirty_vmcs12 = false;
2648 
2649 		load_guest_pdptrs_vmcs12 = !nested_vmx_is_evmptr12_valid(vmx) ||
2650 			!(evmcs->hv_clean_fields & HV_VMX_ENLIGHTENED_CLEAN_FIELD_GUEST_GRP1);
2651 	}
2652 
2653 	if (vmx->nested.nested_run_pending &&
2654 	    (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
2655 		kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
2656 		vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
2657 	} else {
2658 		kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
2659 		vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.pre_vmenter_debugctl);
2660 	}
2661 	if (kvm_mpx_supported() && (!vmx->nested.nested_run_pending ||
2662 	    !(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)))
2663 		vmcs_write64(GUEST_BNDCFGS, vmx->nested.pre_vmenter_bndcfgs);
2664 	vmx_set_rflags(vcpu, vmcs12->guest_rflags);
2665 
2666 	/* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
2667 	 * bitwise-or of what L1 wants to trap for L2, and what we want to
2668 	 * trap. Note that CR0.TS also needs updating - we do this later.
2669 	 */
2670 	vmx_update_exception_bitmap(vcpu);
2671 	vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
2672 	vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
2673 
2674 	if (vmx->nested.nested_run_pending &&
2675 	    (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
2676 		vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
2677 		vcpu->arch.pat = vmcs12->guest_ia32_pat;
2678 	} else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2679 		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
2680 	}
2681 
2682 	vcpu->arch.tsc_offset = kvm_calc_nested_tsc_offset(
2683 			vcpu->arch.l1_tsc_offset,
2684 			vmx_get_l2_tsc_offset(vcpu),
2685 			vmx_get_l2_tsc_multiplier(vcpu));
2686 
2687 	vcpu->arch.tsc_scaling_ratio = kvm_calc_nested_tsc_multiplier(
2688 			vcpu->arch.l1_tsc_scaling_ratio,
2689 			vmx_get_l2_tsc_multiplier(vcpu));
2690 
2691 	vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
2692 	if (kvm_caps.has_tsc_control)
2693 		vmcs_write64(TSC_MULTIPLIER, vcpu->arch.tsc_scaling_ratio);
2694 
2695 	nested_vmx_transition_tlb_flush(vcpu, vmcs12, true);
2696 
2697 	if (nested_cpu_has_ept(vmcs12))
2698 		nested_ept_init_mmu_context(vcpu);
2699 
2700 	/*
2701 	 * Override the CR0/CR4 read shadows after setting the effective guest
2702 	 * CR0/CR4.  The common helpers also set the shadows, but they don't
2703 	 * account for vmcs12's cr0/4_guest_host_mask.
2704 	 */
2705 	vmx_set_cr0(vcpu, vmcs12->guest_cr0);
2706 	vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2707 
2708 	vmx_set_cr4(vcpu, vmcs12->guest_cr4);
2709 	vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
2710 
2711 	vcpu->arch.efer = nested_vmx_calc_efer(vmx, vmcs12);
2712 	/* Note: may modify VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
2713 	vmx_set_efer(vcpu, vcpu->arch.efer);
2714 
2715 	/*
2716 	 * Guest state is invalid and unrestricted guest is disabled,
2717 	 * which means L1 attempted VMEntry to L2 with invalid state.
2718 	 * Fail the VMEntry.
2719 	 *
2720 	 * However when force loading the guest state (SMM exit or
2721 	 * loading nested state after migration, it is possible to
2722 	 * have invalid guest state now, which will be later fixed by
2723 	 * restoring L2 register state
2724 	 */
2725 	if (CC(from_vmentry && !vmx_guest_state_valid(vcpu))) {
2726 		*entry_failure_code = ENTRY_FAIL_DEFAULT;
2727 		return -EINVAL;
2728 	}
2729 
2730 	/* Shadow page tables on either EPT or shadow page tables. */
2731 	if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
2732 				from_vmentry, entry_failure_code))
2733 		return -EINVAL;
2734 
2735 	/*
2736 	 * Immediately write vmcs02.GUEST_CR3.  It will be propagated to vmcs12
2737 	 * on nested VM-Exit, which can occur without actually running L2 and
2738 	 * thus without hitting vmx_load_mmu_pgd(), e.g. if L1 is entering L2 with
2739 	 * vmcs12.GUEST_ACTIVITYSTATE=HLT, in which case KVM will intercept the
2740 	 * transition to HLT instead of running L2.
2741 	 */
2742 	if (enable_ept)
2743 		vmcs_writel(GUEST_CR3, vmcs12->guest_cr3);
2744 
2745 	/* Late preparation of GUEST_PDPTRs now that EFER and CRs are set. */
2746 	if (load_guest_pdptrs_vmcs12 && nested_cpu_has_ept(vmcs12) &&
2747 	    is_pae_paging(vcpu)) {
2748 		vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
2749 		vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
2750 		vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
2751 		vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
2752 	}
2753 
2754 	if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL) &&
2755 	    kvm_pmu_has_perf_global_ctrl(vcpu_to_pmu(vcpu)) &&
2756 	    WARN_ON_ONCE(kvm_set_msr(vcpu, MSR_CORE_PERF_GLOBAL_CTRL,
2757 				     vmcs12->guest_ia32_perf_global_ctrl))) {
2758 		*entry_failure_code = ENTRY_FAIL_DEFAULT;
2759 		return -EINVAL;
2760 	}
2761 
2762 	kvm_rsp_write(vcpu, vmcs12->guest_rsp);
2763 	kvm_rip_write(vcpu, vmcs12->guest_rip);
2764 
2765 	/*
2766 	 * It was observed that genuine Hyper-V running in L1 doesn't reset
2767 	 * 'hv_clean_fields' by itself, it only sets the corresponding dirty
2768 	 * bits when it changes a field in eVMCS. Mark all fields as clean
2769 	 * here.
2770 	 */
2771 	if (nested_vmx_is_evmptr12_valid(vmx))
2772 		evmcs->hv_clean_fields |= HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
2773 
2774 	return 0;
2775 }
2776 
2777 static int nested_vmx_check_nmi_controls(struct vmcs12 *vmcs12)
2778 {
2779 	if (CC(!nested_cpu_has_nmi_exiting(vmcs12) &&
2780 	       nested_cpu_has_virtual_nmis(vmcs12)))
2781 		return -EINVAL;
2782 
2783 	if (CC(!nested_cpu_has_virtual_nmis(vmcs12) &&
2784 	       nested_cpu_has(vmcs12, CPU_BASED_NMI_WINDOW_EXITING)))
2785 		return -EINVAL;
2786 
2787 	return 0;
2788 }
2789 
2790 static bool nested_vmx_check_eptp(struct kvm_vcpu *vcpu, u64 new_eptp)
2791 {
2792 	struct vcpu_vmx *vmx = to_vmx(vcpu);
2793 
2794 	/* Check for memory type validity */
2795 	switch (new_eptp & VMX_EPTP_MT_MASK) {
2796 	case VMX_EPTP_MT_UC:
2797 		if (CC(!(vmx->nested.msrs.ept_caps & VMX_EPTP_UC_BIT)))
2798 			return false;
2799 		break;
2800 	case VMX_EPTP_MT_WB:
2801 		if (CC(!(vmx->nested.msrs.ept_caps & VMX_EPTP_WB_BIT)))
2802 			return false;
2803 		break;
2804 	default:
2805 		return false;
2806 	}
2807 
2808 	/* Page-walk levels validity. */
2809 	switch (new_eptp & VMX_EPTP_PWL_MASK) {
2810 	case VMX_EPTP_PWL_5:
2811 		if (CC(!(vmx->nested.msrs.ept_caps & VMX_EPT_PAGE_WALK_5_BIT)))
2812 			return false;
2813 		break;
2814 	case VMX_EPTP_PWL_4:
2815 		if (CC(!(vmx->nested.msrs.ept_caps & VMX_EPT_PAGE_WALK_4_BIT)))
2816 			return false;
2817 		break;
2818 	default:
2819 		return false;
2820 	}
2821 
2822 	/* Reserved bits should not be set */
2823 	if (CC(!kvm_vcpu_is_legal_gpa(vcpu, new_eptp) || ((new_eptp >> 7) & 0x1f)))
2824 		return false;
2825 
2826 	/* AD, if set, should be supported */
2827 	if (new_eptp & VMX_EPTP_AD_ENABLE_BIT) {
2828 		if (CC(!(vmx->nested.msrs.ept_caps & VMX_EPT_AD_BIT)))
2829 			return false;
2830 	}
2831 
2832 	return true;
2833 }
2834 
2835 /*
2836  * Checks related to VM-Execution Control Fields
2837  */
2838 static int nested_check_vm_execution_controls(struct kvm_vcpu *vcpu,
2839                                               struct vmcs12 *vmcs12)
2840 {
2841 	struct vcpu_vmx *vmx = to_vmx(vcpu);
2842 
2843 	if (CC(!vmx_control_verify(vmcs12->pin_based_vm_exec_control,
2844 				   vmx->nested.msrs.pinbased_ctls_low,
2845 				   vmx->nested.msrs.pinbased_ctls_high)) ||
2846 	    CC(!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
2847 				   vmx->nested.msrs.procbased_ctls_low,
2848 				   vmx->nested.msrs.procbased_ctls_high)))
2849 		return -EINVAL;
2850 
2851 	if (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
2852 	    CC(!vmx_control_verify(vmcs12->secondary_vm_exec_control,
2853 				   vmx->nested.msrs.secondary_ctls_low,
2854 				   vmx->nested.msrs.secondary_ctls_high)))
2855 		return -EINVAL;
2856 
2857 	if (CC(vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu)) ||
2858 	    nested_vmx_check_io_bitmap_controls(vcpu, vmcs12) ||
2859 	    nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12) ||
2860 	    nested_vmx_check_tpr_shadow_controls(vcpu, vmcs12) ||
2861 	    nested_vmx_check_apic_access_controls(vcpu, vmcs12) ||
2862 	    nested_vmx_check_apicv_controls(vcpu, vmcs12) ||
2863 	    nested_vmx_check_nmi_controls(vmcs12) ||
2864 	    nested_vmx_check_pml_controls(vcpu, vmcs12) ||
2865 	    nested_vmx_check_unrestricted_guest_controls(vcpu, vmcs12) ||
2866 	    nested_vmx_check_mode_based_ept_exec_controls(vcpu, vmcs12) ||
2867 	    nested_vmx_check_shadow_vmcs_controls(vcpu, vmcs12) ||
2868 	    CC(nested_cpu_has_vpid(vmcs12) && !vmcs12->virtual_processor_id))
2869 		return -EINVAL;
2870 
2871 	if (!nested_cpu_has_preemption_timer(vmcs12) &&
2872 	    nested_cpu_has_save_preemption_timer(vmcs12))
2873 		return -EINVAL;
2874 
2875 	if (nested_cpu_has_ept(vmcs12) &&
2876 	    CC(!nested_vmx_check_eptp(vcpu, vmcs12->ept_pointer)))
2877 		return -EINVAL;
2878 
2879 	if (nested_cpu_has_vmfunc(vmcs12)) {
2880 		if (CC(vmcs12->vm_function_control &
2881 		       ~vmx->nested.msrs.vmfunc_controls))
2882 			return -EINVAL;
2883 
2884 		if (nested_cpu_has_eptp_switching(vmcs12)) {
2885 			if (CC(!nested_cpu_has_ept(vmcs12)) ||
2886 			    CC(!page_address_valid(vcpu, vmcs12->eptp_list_address)))
2887 				return -EINVAL;
2888 		}
2889 	}
2890 
2891 	return 0;
2892 }
2893 
2894 /*
2895  * Checks related to VM-Exit Control Fields
2896  */
2897 static int nested_check_vm_exit_controls(struct kvm_vcpu *vcpu,
2898                                          struct vmcs12 *vmcs12)
2899 {
2900 	struct vcpu_vmx *vmx = to_vmx(vcpu);
2901 
2902 	if (CC(!vmx_control_verify(vmcs12->vm_exit_controls,
2903 				    vmx->nested.msrs.exit_ctls_low,
2904 				    vmx->nested.msrs.exit_ctls_high)) ||
2905 	    CC(nested_vmx_check_exit_msr_switch_controls(vcpu, vmcs12)))
2906 		return -EINVAL;
2907 
2908 	return 0;
2909 }
2910 
2911 /*
2912  * Checks related to VM-Entry Control Fields
2913  */
2914 static int nested_check_vm_entry_controls(struct kvm_vcpu *vcpu,
2915 					  struct vmcs12 *vmcs12)
2916 {
2917 	struct vcpu_vmx *vmx = to_vmx(vcpu);
2918 
2919 	if (CC(!vmx_control_verify(vmcs12->vm_entry_controls,
2920 				    vmx->nested.msrs.entry_ctls_low,
2921 				    vmx->nested.msrs.entry_ctls_high)))
2922 		return -EINVAL;
2923 
2924 	/*
2925 	 * From the Intel SDM, volume 3:
2926 	 * Fields relevant to VM-entry event injection must be set properly.
2927 	 * These fields are the VM-entry interruption-information field, the
2928 	 * VM-entry exception error code, and the VM-entry instruction length.
2929 	 */
2930 	if (vmcs12->vm_entry_intr_info_field & INTR_INFO_VALID_MASK) {
2931 		u32 intr_info = vmcs12->vm_entry_intr_info_field;
2932 		u8 vector = intr_info & INTR_INFO_VECTOR_MASK;
2933 		u32 intr_type = intr_info & INTR_INFO_INTR_TYPE_MASK;
2934 		bool has_error_code = intr_info & INTR_INFO_DELIVER_CODE_MASK;
2935 		bool should_have_error_code;
2936 		bool urg = nested_cpu_has2(vmcs12,
2937 					   SECONDARY_EXEC_UNRESTRICTED_GUEST);
2938 		bool prot_mode = !urg || vmcs12->guest_cr0 & X86_CR0_PE;
2939 
2940 		/* VM-entry interruption-info field: interruption type */
2941 		if (CC(intr_type == INTR_TYPE_RESERVED) ||
2942 		    CC(intr_type == INTR_TYPE_OTHER_EVENT &&
2943 		       !nested_cpu_supports_monitor_trap_flag(vcpu)))
2944 			return -EINVAL;
2945 
2946 		/* VM-entry interruption-info field: vector */
2947 		if (CC(intr_type == INTR_TYPE_NMI_INTR && vector != NMI_VECTOR) ||
2948 		    CC(intr_type == INTR_TYPE_HARD_EXCEPTION && vector > 31) ||
2949 		    CC(intr_type == INTR_TYPE_OTHER_EVENT && vector != 0))
2950 			return -EINVAL;
2951 
2952 		/* VM-entry interruption-info field: deliver error code */
2953 		should_have_error_code =
2954 			intr_type == INTR_TYPE_HARD_EXCEPTION && prot_mode &&
2955 			x86_exception_has_error_code(vector);
2956 		if (CC(has_error_code != should_have_error_code))
2957 			return -EINVAL;
2958 
2959 		/* VM-entry exception error code */
2960 		if (CC(has_error_code &&
2961 		       vmcs12->vm_entry_exception_error_code & GENMASK(31, 16)))
2962 			return -EINVAL;
2963 
2964 		/* VM-entry interruption-info field: reserved bits */
2965 		if (CC(intr_info & INTR_INFO_RESVD_BITS_MASK))
2966 			return -EINVAL;
2967 
2968 		/* VM-entry instruction length */
2969 		switch (intr_type) {
2970 		case INTR_TYPE_SOFT_EXCEPTION:
2971 		case INTR_TYPE_SOFT_INTR:
2972 		case INTR_TYPE_PRIV_SW_EXCEPTION:
2973 			if (CC(vmcs12->vm_entry_instruction_len > 15) ||
2974 			    CC(vmcs12->vm_entry_instruction_len == 0 &&
2975 			    CC(!nested_cpu_has_zero_length_injection(vcpu))))
2976 				return -EINVAL;
2977 		}
2978 	}
2979 
2980 	if (nested_vmx_check_entry_msr_switch_controls(vcpu, vmcs12))
2981 		return -EINVAL;
2982 
2983 	return 0;
2984 }
2985 
2986 static int nested_vmx_check_controls(struct kvm_vcpu *vcpu,
2987 				     struct vmcs12 *vmcs12)
2988 {
2989 	if (nested_check_vm_execution_controls(vcpu, vmcs12) ||
2990 	    nested_check_vm_exit_controls(vcpu, vmcs12) ||
2991 	    nested_check_vm_entry_controls(vcpu, vmcs12))
2992 		return -EINVAL;
2993 
2994 #ifdef CONFIG_KVM_HYPERV
2995 	if (guest_cpu_cap_has_evmcs(vcpu))
2996 		return nested_evmcs_check_controls(vmcs12);
2997 #endif
2998 
2999 	return 0;
3000 }
3001 
3002 static int nested_vmx_check_address_space_size(struct kvm_vcpu *vcpu,
3003 				       struct vmcs12 *vmcs12)
3004 {
3005 #ifdef CONFIG_X86_64
3006 	if (CC(!!(vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE) !=
3007 		!!(vcpu->arch.efer & EFER_LMA)))
3008 		return -EINVAL;
3009 #endif
3010 	return 0;
3011 }
3012 
3013 static bool is_l1_noncanonical_address_on_vmexit(u64 la, struct vmcs12 *vmcs12)
3014 {
3015 	/*
3016 	 * Check that the given linear address is canonical after a VM exit
3017 	 * from L2, based on HOST_CR4.LA57 value that will be loaded for L1.
3018 	 */
3019 	u8 l1_address_bits_on_exit = (vmcs12->host_cr4 & X86_CR4_LA57) ? 57 : 48;
3020 
3021 	return !__is_canonical_address(la, l1_address_bits_on_exit);
3022 }
3023 
3024 static int nested_vmx_check_host_state(struct kvm_vcpu *vcpu,
3025 				       struct vmcs12 *vmcs12)
3026 {
3027 	bool ia32e = !!(vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE);
3028 
3029 	if (CC(!nested_host_cr0_valid(vcpu, vmcs12->host_cr0)) ||
3030 	    CC(!nested_host_cr4_valid(vcpu, vmcs12->host_cr4)) ||
3031 	    CC(!kvm_vcpu_is_legal_cr3(vcpu, vmcs12->host_cr3)))
3032 		return -EINVAL;
3033 
3034 	if (CC(is_noncanonical_msr_address(vmcs12->host_ia32_sysenter_esp, vcpu)) ||
3035 	    CC(is_noncanonical_msr_address(vmcs12->host_ia32_sysenter_eip, vcpu)))
3036 		return -EINVAL;
3037 
3038 	if ((vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) &&
3039 	    CC(!kvm_pat_valid(vmcs12->host_ia32_pat)))
3040 		return -EINVAL;
3041 
3042 	if ((vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL) &&
3043 	    CC(!kvm_valid_perf_global_ctrl(vcpu_to_pmu(vcpu),
3044 					   vmcs12->host_ia32_perf_global_ctrl)))
3045 		return -EINVAL;
3046 
3047 	if (ia32e) {
3048 		if (CC(!(vmcs12->host_cr4 & X86_CR4_PAE)))
3049 			return -EINVAL;
3050 	} else {
3051 		if (CC(vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) ||
3052 		    CC(vmcs12->host_cr4 & X86_CR4_PCIDE) ||
3053 		    CC((vmcs12->host_rip) >> 32))
3054 			return -EINVAL;
3055 	}
3056 
3057 	if (CC(vmcs12->host_cs_selector & (SEGMENT_RPL_MASK | SEGMENT_TI_MASK)) ||
3058 	    CC(vmcs12->host_ss_selector & (SEGMENT_RPL_MASK | SEGMENT_TI_MASK)) ||
3059 	    CC(vmcs12->host_ds_selector & (SEGMENT_RPL_MASK | SEGMENT_TI_MASK)) ||
3060 	    CC(vmcs12->host_es_selector & (SEGMENT_RPL_MASK | SEGMENT_TI_MASK)) ||
3061 	    CC(vmcs12->host_fs_selector & (SEGMENT_RPL_MASK | SEGMENT_TI_MASK)) ||
3062 	    CC(vmcs12->host_gs_selector & (SEGMENT_RPL_MASK | SEGMENT_TI_MASK)) ||
3063 	    CC(vmcs12->host_tr_selector & (SEGMENT_RPL_MASK | SEGMENT_TI_MASK)) ||
3064 	    CC(vmcs12->host_cs_selector == 0) ||
3065 	    CC(vmcs12->host_tr_selector == 0) ||
3066 	    CC(vmcs12->host_ss_selector == 0 && !ia32e))
3067 		return -EINVAL;
3068 
3069 	if (CC(is_noncanonical_base_address(vmcs12->host_fs_base, vcpu)) ||
3070 	    CC(is_noncanonical_base_address(vmcs12->host_gs_base, vcpu)) ||
3071 	    CC(is_noncanonical_base_address(vmcs12->host_gdtr_base, vcpu)) ||
3072 	    CC(is_noncanonical_base_address(vmcs12->host_idtr_base, vcpu)) ||
3073 	    CC(is_noncanonical_base_address(vmcs12->host_tr_base, vcpu)) ||
3074 	    CC(is_l1_noncanonical_address_on_vmexit(vmcs12->host_rip, vmcs12)))
3075 		return -EINVAL;
3076 
3077 	/*
3078 	 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
3079 	 * IA32_EFER MSR must be 0 in the field for that register. In addition,
3080 	 * the values of the LMA and LME bits in the field must each be that of
3081 	 * the host address-space size VM-exit control.
3082 	 */
3083 	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
3084 		if (CC(!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer)) ||
3085 		    CC(ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA)) ||
3086 		    CC(ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)))
3087 			return -EINVAL;
3088 	}
3089 
3090 	return 0;
3091 }
3092 
3093 static int nested_vmx_check_vmcs_link_ptr(struct kvm_vcpu *vcpu,
3094 					  struct vmcs12 *vmcs12)
3095 {
3096 	struct vcpu_vmx *vmx = to_vmx(vcpu);
3097 	struct gfn_to_hva_cache *ghc = &vmx->nested.shadow_vmcs12_cache;
3098 	struct vmcs_hdr hdr;
3099 
3100 	if (vmcs12->vmcs_link_pointer == INVALID_GPA)
3101 		return 0;
3102 
3103 	if (CC(!page_address_valid(vcpu, vmcs12->vmcs_link_pointer)))
3104 		return -EINVAL;
3105 
3106 	if (ghc->gpa != vmcs12->vmcs_link_pointer &&
3107 	    CC(kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc,
3108 					 vmcs12->vmcs_link_pointer, VMCS12_SIZE)))
3109                 return -EINVAL;
3110 
3111 	if (CC(kvm_read_guest_offset_cached(vcpu->kvm, ghc, &hdr,
3112 					    offsetof(struct vmcs12, hdr),
3113 					    sizeof(hdr))))
3114 		return -EINVAL;
3115 
3116 	if (CC(hdr.revision_id != VMCS12_REVISION) ||
3117 	    CC(hdr.shadow_vmcs != nested_cpu_has_shadow_vmcs(vmcs12)))
3118 		return -EINVAL;
3119 
3120 	return 0;
3121 }
3122 
3123 /*
3124  * Checks related to Guest Non-register State
3125  */
3126 static int nested_check_guest_non_reg_state(struct vmcs12 *vmcs12)
3127 {
3128 	if (CC(vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
3129 	       vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT &&
3130 	       vmcs12->guest_activity_state != GUEST_ACTIVITY_WAIT_SIPI))
3131 		return -EINVAL;
3132 
3133 	return 0;
3134 }
3135 
3136 static int nested_vmx_check_guest_state(struct kvm_vcpu *vcpu,
3137 					struct vmcs12 *vmcs12,
3138 					enum vm_entry_failure_code *entry_failure_code)
3139 {
3140 	bool ia32e = !!(vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE);
3141 
3142 	*entry_failure_code = ENTRY_FAIL_DEFAULT;
3143 
3144 	if (CC(!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0)) ||
3145 	    CC(!nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4)))
3146 		return -EINVAL;
3147 
3148 	if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) &&
3149 	    CC(!kvm_dr7_valid(vmcs12->guest_dr7)))
3150 		return -EINVAL;
3151 
3152 	if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) &&
3153 	    CC(!kvm_pat_valid(vmcs12->guest_ia32_pat)))
3154 		return -EINVAL;
3155 
3156 	if (nested_vmx_check_vmcs_link_ptr(vcpu, vmcs12)) {
3157 		*entry_failure_code = ENTRY_FAIL_VMCS_LINK_PTR;
3158 		return -EINVAL;
3159 	}
3160 
3161 	if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL) &&
3162 	    CC(!kvm_valid_perf_global_ctrl(vcpu_to_pmu(vcpu),
3163 					   vmcs12->guest_ia32_perf_global_ctrl)))
3164 		return -EINVAL;
3165 
3166 	if (CC((vmcs12->guest_cr0 & (X86_CR0_PG | X86_CR0_PE)) == X86_CR0_PG))
3167 		return -EINVAL;
3168 
3169 	if (CC(ia32e && !(vmcs12->guest_cr4 & X86_CR4_PAE)) ||
3170 	    CC(ia32e && !(vmcs12->guest_cr0 & X86_CR0_PG)))
3171 		return -EINVAL;
3172 
3173 	/*
3174 	 * If the load IA32_EFER VM-entry control is 1, the following checks
3175 	 * are performed on the field for the IA32_EFER MSR:
3176 	 * - Bits reserved in the IA32_EFER MSR must be 0.
3177 	 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
3178 	 *   the IA-32e mode guest VM-exit control. It must also be identical
3179 	 *   to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
3180 	 *   CR0.PG) is 1.
3181 	 */
3182 	if (to_vmx(vcpu)->nested.nested_run_pending &&
3183 	    (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
3184 		if (CC(!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer)) ||
3185 		    CC(ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA)) ||
3186 		    CC(((vmcs12->guest_cr0 & X86_CR0_PG) &&
3187 		     ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))))
3188 			return -EINVAL;
3189 	}
3190 
3191 	if ((vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS) &&
3192 	    (CC(is_noncanonical_msr_address(vmcs12->guest_bndcfgs & PAGE_MASK, vcpu)) ||
3193 	     CC((vmcs12->guest_bndcfgs & MSR_IA32_BNDCFGS_RSVD))))
3194 		return -EINVAL;
3195 
3196 	if (nested_check_guest_non_reg_state(vmcs12))
3197 		return -EINVAL;
3198 
3199 	return 0;
3200 }
3201 
3202 static int nested_vmx_check_vmentry_hw(struct kvm_vcpu *vcpu)
3203 {
3204 	struct vcpu_vmx *vmx = to_vmx(vcpu);
3205 	unsigned long cr3, cr4;
3206 	bool vm_fail;
3207 
3208 	if (!nested_early_check)
3209 		return 0;
3210 
3211 	if (vmx->msr_autoload.host.nr)
3212 		vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
3213 	if (vmx->msr_autoload.guest.nr)
3214 		vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
3215 
3216 	preempt_disable();
3217 
3218 	vmx_prepare_switch_to_guest(vcpu);
3219 
3220 	/*
3221 	 * Induce a consistency check VMExit by clearing bit 1 in GUEST_RFLAGS,
3222 	 * which is reserved to '1' by hardware.  GUEST_RFLAGS is guaranteed to
3223 	 * be written (by prepare_vmcs02()) before the "real" VMEnter, i.e.
3224 	 * there is no need to preserve other bits or save/restore the field.
3225 	 */
3226 	vmcs_writel(GUEST_RFLAGS, 0);
3227 
3228 	cr3 = __get_current_cr3_fast();
3229 	if (unlikely(cr3 != vmx->loaded_vmcs->host_state.cr3)) {
3230 		vmcs_writel(HOST_CR3, cr3);
3231 		vmx->loaded_vmcs->host_state.cr3 = cr3;
3232 	}
3233 
3234 	cr4 = cr4_read_shadow();
3235 	if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
3236 		vmcs_writel(HOST_CR4, cr4);
3237 		vmx->loaded_vmcs->host_state.cr4 = cr4;
3238 	}
3239 
3240 	vm_fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
3241 				 __vmx_vcpu_run_flags(vmx));
3242 
3243 	if (vmx->msr_autoload.host.nr)
3244 		vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.host.nr);
3245 	if (vmx->msr_autoload.guest.nr)
3246 		vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.guest.nr);
3247 
3248 	if (vm_fail) {
3249 		u32 error = vmcs_read32(VM_INSTRUCTION_ERROR);
3250 
3251 		preempt_enable();
3252 
3253 		trace_kvm_nested_vmenter_failed(
3254 			"early hardware check VM-instruction error: ", error);
3255 		WARN_ON_ONCE(error != VMXERR_ENTRY_INVALID_CONTROL_FIELD);
3256 		return 1;
3257 	}
3258 
3259 	/*
3260 	 * VMExit clears RFLAGS.IF and DR7, even on a consistency check.
3261 	 */
3262 	if (hw_breakpoint_active())
3263 		set_debugreg(__this_cpu_read(cpu_dr7), 7);
3264 	local_irq_enable();
3265 	preempt_enable();
3266 
3267 	/*
3268 	 * A non-failing VMEntry means we somehow entered guest mode with
3269 	 * an illegal RIP, and that's just the tip of the iceberg.  There
3270 	 * is no telling what memory has been modified or what state has
3271 	 * been exposed to unknown code.  Hitting this all but guarantees
3272 	 * a (very critical) hardware issue.
3273 	 */
3274 	WARN_ON(!(vmcs_read32(VM_EXIT_REASON) &
3275 		VMX_EXIT_REASONS_FAILED_VMENTRY));
3276 
3277 	return 0;
3278 }
3279 
3280 #ifdef CONFIG_KVM_HYPERV
3281 static bool nested_get_evmcs_page(struct kvm_vcpu *vcpu)
3282 {
3283 	struct vcpu_vmx *vmx = to_vmx(vcpu);
3284 
3285 	/*
3286 	 * hv_evmcs may end up being not mapped after migration (when
3287 	 * L2 was running), map it here to make sure vmcs12 changes are
3288 	 * properly reflected.
3289 	 */
3290 	if (guest_cpu_cap_has_evmcs(vcpu) &&
3291 	    vmx->nested.hv_evmcs_vmptr == EVMPTR_MAP_PENDING) {
3292 		enum nested_evmptrld_status evmptrld_status =
3293 			nested_vmx_handle_enlightened_vmptrld(vcpu, false);
3294 
3295 		if (evmptrld_status == EVMPTRLD_VMFAIL ||
3296 		    evmptrld_status == EVMPTRLD_ERROR)
3297 			return false;
3298 
3299 		/*
3300 		 * Post migration VMCS12 always provides the most actual
3301 		 * information, copy it to eVMCS upon entry.
3302 		 */
3303 		vmx->nested.need_vmcs12_to_shadow_sync = true;
3304 	}
3305 
3306 	return true;
3307 }
3308 #endif
3309 
3310 static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu)
3311 {
3312 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
3313 	struct vcpu_vmx *vmx = to_vmx(vcpu);
3314 	struct kvm_host_map *map;
3315 
3316 	if (!vcpu->arch.pdptrs_from_userspace &&
3317 	    !nested_cpu_has_ept(vmcs12) && is_pae_paging(vcpu)) {
3318 		/*
3319 		 * Reload the guest's PDPTRs since after a migration
3320 		 * the guest CR3 might be restored prior to setting the nested
3321 		 * state which can lead to a load of wrong PDPTRs.
3322 		 */
3323 		if (CC(!load_pdptrs(vcpu, vcpu->arch.cr3)))
3324 			return false;
3325 	}
3326 
3327 
3328 	if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
3329 		map = &vmx->nested.apic_access_page_map;
3330 
3331 		if (!kvm_vcpu_map(vcpu, gpa_to_gfn(vmcs12->apic_access_addr), map)) {
3332 			vmcs_write64(APIC_ACCESS_ADDR, pfn_to_hpa(map->pfn));
3333 		} else {
3334 			pr_debug_ratelimited("%s: no backing for APIC-access address in vmcs12\n",
3335 					     __func__);
3336 			vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
3337 			vcpu->run->internal.suberror =
3338 				KVM_INTERNAL_ERROR_EMULATION;
3339 			vcpu->run->internal.ndata = 0;
3340 			return false;
3341 		}
3342 	}
3343 
3344 	if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
3345 		map = &vmx->nested.virtual_apic_map;
3346 
3347 		if (!kvm_vcpu_map(vcpu, gpa_to_gfn(vmcs12->virtual_apic_page_addr), map)) {
3348 			vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, pfn_to_hpa(map->pfn));
3349 		} else if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING) &&
3350 		           nested_cpu_has(vmcs12, CPU_BASED_CR8_STORE_EXITING) &&
3351 			   !nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
3352 			/*
3353 			 * The processor will never use the TPR shadow, simply
3354 			 * clear the bit from the execution control.  Such a
3355 			 * configuration is useless, but it happens in tests.
3356 			 * For any other configuration, failing the vm entry is
3357 			 * _not_ what the processor does but it's basically the
3358 			 * only possibility we have.
3359 			 */
3360 			exec_controls_clearbit(vmx, CPU_BASED_TPR_SHADOW);
3361 		} else {
3362 			/*
3363 			 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR to
3364 			 * force VM-Entry to fail.
3365 			 */
3366 			vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, INVALID_GPA);
3367 		}
3368 	}
3369 
3370 	if (nested_cpu_has_posted_intr(vmcs12)) {
3371 		map = &vmx->nested.pi_desc_map;
3372 
3373 		if (!kvm_vcpu_map(vcpu, gpa_to_gfn(vmcs12->posted_intr_desc_addr), map)) {
3374 			vmx->nested.pi_desc =
3375 				(struct pi_desc *)(((void *)map->hva) +
3376 				offset_in_page(vmcs12->posted_intr_desc_addr));
3377 			vmcs_write64(POSTED_INTR_DESC_ADDR,
3378 				     pfn_to_hpa(map->pfn) + offset_in_page(vmcs12->posted_intr_desc_addr));
3379 		} else {
3380 			/*
3381 			 * Defer the KVM_INTERNAL_EXIT until KVM tries to
3382 			 * access the contents of the VMCS12 posted interrupt
3383 			 * descriptor. (Note that KVM may do this when it
3384 			 * should not, per the architectural specification.)
3385 			 */
3386 			vmx->nested.pi_desc = NULL;
3387 			pin_controls_clearbit(vmx, PIN_BASED_POSTED_INTR);
3388 		}
3389 	}
3390 	if (nested_vmx_prepare_msr_bitmap(vcpu, vmcs12))
3391 		exec_controls_setbit(vmx, CPU_BASED_USE_MSR_BITMAPS);
3392 	else
3393 		exec_controls_clearbit(vmx, CPU_BASED_USE_MSR_BITMAPS);
3394 
3395 	return true;
3396 }
3397 
3398 static bool vmx_get_nested_state_pages(struct kvm_vcpu *vcpu)
3399 {
3400 #ifdef CONFIG_KVM_HYPERV
3401 	/*
3402 	 * Note: nested_get_evmcs_page() also updates 'vp_assist_page' copy
3403 	 * in 'struct kvm_vcpu_hv' in case eVMCS is in use, this is mandatory
3404 	 * to make nested_evmcs_l2_tlb_flush_enabled() work correctly post
3405 	 * migration.
3406 	 */
3407 	if (!nested_get_evmcs_page(vcpu)) {
3408 		pr_debug_ratelimited("%s: enlightened vmptrld failed\n",
3409 				     __func__);
3410 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
3411 		vcpu->run->internal.suberror =
3412 			KVM_INTERNAL_ERROR_EMULATION;
3413 		vcpu->run->internal.ndata = 0;
3414 
3415 		return false;
3416 	}
3417 #endif
3418 
3419 	if (is_guest_mode(vcpu) && !nested_get_vmcs12_pages(vcpu))
3420 		return false;
3421 
3422 	return true;
3423 }
3424 
3425 static int nested_vmx_write_pml_buffer(struct kvm_vcpu *vcpu, gpa_t gpa)
3426 {
3427 	struct vmcs12 *vmcs12;
3428 	struct vcpu_vmx *vmx = to_vmx(vcpu);
3429 	gpa_t dst;
3430 
3431 	if (WARN_ON_ONCE(!is_guest_mode(vcpu)))
3432 		return 0;
3433 
3434 	if (WARN_ON_ONCE(vmx->nested.pml_full))
3435 		return 1;
3436 
3437 	/*
3438 	 * Check if PML is enabled for the nested guest. Whether eptp bit 6 is
3439 	 * set is already checked as part of A/D emulation.
3440 	 */
3441 	vmcs12 = get_vmcs12(vcpu);
3442 	if (!nested_cpu_has_pml(vmcs12))
3443 		return 0;
3444 
3445 	if (vmcs12->guest_pml_index >= PML_LOG_NR_ENTRIES) {
3446 		vmx->nested.pml_full = true;
3447 		return 1;
3448 	}
3449 
3450 	gpa &= ~0xFFFull;
3451 	dst = vmcs12->pml_address + sizeof(u64) * vmcs12->guest_pml_index;
3452 
3453 	if (kvm_write_guest_page(vcpu->kvm, gpa_to_gfn(dst), &gpa,
3454 				 offset_in_page(dst), sizeof(gpa)))
3455 		return 0;
3456 
3457 	vmcs12->guest_pml_index--;
3458 
3459 	return 0;
3460 }
3461 
3462 /*
3463  * Intel's VMX Instruction Reference specifies a common set of prerequisites
3464  * for running VMX instructions (except VMXON, whose prerequisites are
3465  * slightly different). It also specifies what exception to inject otherwise.
3466  * Note that many of these exceptions have priority over VM exits, so they
3467  * don't have to be checked again here.
3468  */
3469 static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
3470 {
3471 	if (!to_vmx(vcpu)->nested.vmxon) {
3472 		kvm_queue_exception(vcpu, UD_VECTOR);
3473 		return 0;
3474 	}
3475 
3476 	if (vmx_get_cpl(vcpu)) {
3477 		kvm_inject_gp(vcpu, 0);
3478 		return 0;
3479 	}
3480 
3481 	return 1;
3482 }
3483 
3484 static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
3485 				   struct vmcs12 *vmcs12);
3486 
3487 /*
3488  * If from_vmentry is false, this is being called from state restore (either RSM
3489  * or KVM_SET_NESTED_STATE).  Otherwise it's called from vmlaunch/vmresume.
3490  *
3491  * Returns:
3492  *	NVMX_VMENTRY_SUCCESS: Entered VMX non-root mode
3493  *	NVMX_VMENTRY_VMFAIL:  Consistency check VMFail
3494  *	NVMX_VMENTRY_VMEXIT:  Consistency check VMExit
3495  *	NVMX_VMENTRY_KVM_INTERNAL_ERROR: KVM internal error
3496  */
3497 enum nvmx_vmentry_status nested_vmx_enter_non_root_mode(struct kvm_vcpu *vcpu,
3498 							bool from_vmentry)
3499 {
3500 	struct vcpu_vmx *vmx = to_vmx(vcpu);
3501 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
3502 	enum vm_entry_failure_code entry_failure_code;
3503 	union vmx_exit_reason exit_reason = {
3504 		.basic = EXIT_REASON_INVALID_STATE,
3505 		.failed_vmentry = 1,
3506 	};
3507 	u32 failed_index;
3508 
3509 	trace_kvm_nested_vmenter(kvm_rip_read(vcpu),
3510 				 vmx->nested.current_vmptr,
3511 				 vmcs12->guest_rip,
3512 				 vmcs12->guest_intr_status,
3513 				 vmcs12->vm_entry_intr_info_field,
3514 				 vmcs12->secondary_vm_exec_control & SECONDARY_EXEC_ENABLE_EPT,
3515 				 vmcs12->ept_pointer,
3516 				 vmcs12->guest_cr3,
3517 				 KVM_ISA_VMX);
3518 
3519 	kvm_service_local_tlb_flush_requests(vcpu);
3520 
3521 	if (!vmx->nested.nested_run_pending ||
3522 	    !(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
3523 		vmx->nested.pre_vmenter_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
3524 	if (kvm_mpx_supported() &&
3525 	    (!vmx->nested.nested_run_pending ||
3526 	     !(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)))
3527 		vmx->nested.pre_vmenter_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
3528 
3529 	/*
3530 	 * Overwrite vmcs01.GUEST_CR3 with L1's CR3 if EPT is disabled *and*
3531 	 * nested early checks are disabled.  In the event of a "late" VM-Fail,
3532 	 * i.e. a VM-Fail detected by hardware but not KVM, KVM must unwind its
3533 	 * software model to the pre-VMEntry host state.  When EPT is disabled,
3534 	 * GUEST_CR3 holds KVM's shadow CR3, not L1's "real" CR3, which causes
3535 	 * nested_vmx_restore_host_state() to corrupt vcpu->arch.cr3.  Stuffing
3536 	 * vmcs01.GUEST_CR3 results in the unwind naturally setting arch.cr3 to
3537 	 * the correct value.  Smashing vmcs01.GUEST_CR3 is safe because nested
3538 	 * VM-Exits, and the unwind, reset KVM's MMU, i.e. vmcs01.GUEST_CR3 is
3539 	 * guaranteed to be overwritten with a shadow CR3 prior to re-entering
3540 	 * L1.  Don't stuff vmcs01.GUEST_CR3 when using nested early checks as
3541 	 * KVM modifies vcpu->arch.cr3 if and only if the early hardware checks
3542 	 * pass, and early VM-Fails do not reset KVM's MMU, i.e. the VM-Fail
3543 	 * path would need to manually save/restore vmcs01.GUEST_CR3.
3544 	 */
3545 	if (!enable_ept && !nested_early_check)
3546 		vmcs_writel(GUEST_CR3, vcpu->arch.cr3);
3547 
3548 	vmx_switch_vmcs(vcpu, &vmx->nested.vmcs02);
3549 
3550 	prepare_vmcs02_early(vmx, &vmx->vmcs01, vmcs12);
3551 
3552 	if (from_vmentry) {
3553 		if (unlikely(!nested_get_vmcs12_pages(vcpu))) {
3554 			vmx_switch_vmcs(vcpu, &vmx->vmcs01);
3555 			return NVMX_VMENTRY_KVM_INTERNAL_ERROR;
3556 		}
3557 
3558 		if (nested_vmx_check_vmentry_hw(vcpu)) {
3559 			vmx_switch_vmcs(vcpu, &vmx->vmcs01);
3560 			return NVMX_VMENTRY_VMFAIL;
3561 		}
3562 
3563 		if (nested_vmx_check_guest_state(vcpu, vmcs12,
3564 						 &entry_failure_code)) {
3565 			exit_reason.basic = EXIT_REASON_INVALID_STATE;
3566 			vmcs12->exit_qualification = entry_failure_code;
3567 			goto vmentry_fail_vmexit;
3568 		}
3569 	}
3570 
3571 	enter_guest_mode(vcpu);
3572 
3573 	if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &entry_failure_code)) {
3574 		exit_reason.basic = EXIT_REASON_INVALID_STATE;
3575 		vmcs12->exit_qualification = entry_failure_code;
3576 		goto vmentry_fail_vmexit_guest_mode;
3577 	}
3578 
3579 	if (from_vmentry) {
3580 		failed_index = nested_vmx_load_msr(vcpu,
3581 						   vmcs12->vm_entry_msr_load_addr,
3582 						   vmcs12->vm_entry_msr_load_count);
3583 		if (failed_index) {
3584 			exit_reason.basic = EXIT_REASON_MSR_LOAD_FAIL;
3585 			vmcs12->exit_qualification = failed_index;
3586 			goto vmentry_fail_vmexit_guest_mode;
3587 		}
3588 	} else {
3589 		/*
3590 		 * The MMU is not initialized to point at the right entities yet and
3591 		 * "get pages" would need to read data from the guest (i.e. we will
3592 		 * need to perform gpa to hpa translation). Request a call
3593 		 * to nested_get_vmcs12_pages before the next VM-entry.  The MSRs
3594 		 * have already been set at vmentry time and should not be reset.
3595 		 */
3596 		kvm_make_request(KVM_REQ_GET_NESTED_STATE_PAGES, vcpu);
3597 	}
3598 
3599 	/*
3600 	 * Re-evaluate pending events if L1 had a pending IRQ/NMI/INIT/SIPI
3601 	 * when it executed VMLAUNCH/VMRESUME, as entering non-root mode can
3602 	 * effectively unblock various events, e.g. INIT/SIPI cause VM-Exit
3603 	 * unconditionally.  Take care to pull data from vmcs01 as appropriate,
3604 	 * e.g. when checking for interrupt windows, as vmcs02 is now loaded.
3605 	 */
3606 	if ((__exec_controls_get(&vmx->vmcs01) & (CPU_BASED_INTR_WINDOW_EXITING |
3607 						  CPU_BASED_NMI_WINDOW_EXITING)) ||
3608 	    kvm_apic_has_pending_init_or_sipi(vcpu) ||
3609 	    kvm_apic_has_interrupt(vcpu))
3610 		kvm_make_request(KVM_REQ_EVENT, vcpu);
3611 
3612 	/*
3613 	 * Do not start the preemption timer hrtimer until after we know
3614 	 * we are successful, so that only nested_vmx_vmexit needs to cancel
3615 	 * the timer.
3616 	 */
3617 	vmx->nested.preemption_timer_expired = false;
3618 	if (nested_cpu_has_preemption_timer(vmcs12)) {
3619 		u64 timer_value = vmx_calc_preemption_timer_value(vcpu);
3620 		vmx_start_preemption_timer(vcpu, timer_value);
3621 	}
3622 
3623 	/*
3624 	 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
3625 	 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
3626 	 * returned as far as L1 is concerned. It will only return (and set
3627 	 * the success flag) when L2 exits (see nested_vmx_vmexit()).
3628 	 */
3629 	return NVMX_VMENTRY_SUCCESS;
3630 
3631 	/*
3632 	 * A failed consistency check that leads to a VMExit during L1's
3633 	 * VMEnter to L2 is a variation of a normal VMexit, as explained in
3634 	 * 26.7 "VM-entry failures during or after loading guest state".
3635 	 */
3636 vmentry_fail_vmexit_guest_mode:
3637 	if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETTING)
3638 		vcpu->arch.tsc_offset -= vmcs12->tsc_offset;
3639 	leave_guest_mode(vcpu);
3640 
3641 vmentry_fail_vmexit:
3642 	vmx_switch_vmcs(vcpu, &vmx->vmcs01);
3643 
3644 	if (!from_vmentry)
3645 		return NVMX_VMENTRY_VMEXIT;
3646 
3647 	load_vmcs12_host_state(vcpu, vmcs12);
3648 	vmcs12->vm_exit_reason = exit_reason.full;
3649 	if (enable_shadow_vmcs || nested_vmx_is_evmptr12_valid(vmx))
3650 		vmx->nested.need_vmcs12_to_shadow_sync = true;
3651 	return NVMX_VMENTRY_VMEXIT;
3652 }
3653 
3654 /*
3655  * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
3656  * for running an L2 nested guest.
3657  */
3658 static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
3659 {
3660 	struct vmcs12 *vmcs12;
3661 	enum nvmx_vmentry_status status;
3662 	struct vcpu_vmx *vmx = to_vmx(vcpu);
3663 	u32 interrupt_shadow = vmx_get_interrupt_shadow(vcpu);
3664 	enum nested_evmptrld_status evmptrld_status;
3665 
3666 	if (!nested_vmx_check_permission(vcpu))
3667 		return 1;
3668 
3669 	evmptrld_status = nested_vmx_handle_enlightened_vmptrld(vcpu, launch);
3670 	if (evmptrld_status == EVMPTRLD_ERROR) {
3671 		kvm_queue_exception(vcpu, UD_VECTOR);
3672 		return 1;
3673 	}
3674 
3675 	kvm_pmu_trigger_event(vcpu, kvm_pmu_eventsel.BRANCH_INSTRUCTIONS_RETIRED);
3676 
3677 	if (CC(evmptrld_status == EVMPTRLD_VMFAIL))
3678 		return nested_vmx_failInvalid(vcpu);
3679 
3680 	if (CC(!nested_vmx_is_evmptr12_valid(vmx) &&
3681 	       vmx->nested.current_vmptr == INVALID_GPA))
3682 		return nested_vmx_failInvalid(vcpu);
3683 
3684 	vmcs12 = get_vmcs12(vcpu);
3685 
3686 	/*
3687 	 * Can't VMLAUNCH or VMRESUME a shadow VMCS. Despite the fact
3688 	 * that there *is* a valid VMCS pointer, RFLAGS.CF is set
3689 	 * rather than RFLAGS.ZF, and no error number is stored to the
3690 	 * VM-instruction error field.
3691 	 */
3692 	if (CC(vmcs12->hdr.shadow_vmcs))
3693 		return nested_vmx_failInvalid(vcpu);
3694 
3695 	if (nested_vmx_is_evmptr12_valid(vmx)) {
3696 		struct hv_enlightened_vmcs *evmcs = nested_vmx_evmcs(vmx);
3697 
3698 		copy_enlightened_to_vmcs12(vmx, evmcs->hv_clean_fields);
3699 		/* Enlightened VMCS doesn't have launch state */
3700 		vmcs12->launch_state = !launch;
3701 	} else if (enable_shadow_vmcs) {
3702 		copy_shadow_to_vmcs12(vmx);
3703 	}
3704 
3705 	/*
3706 	 * The nested entry process starts with enforcing various prerequisites
3707 	 * on vmcs12 as required by the Intel SDM, and act appropriately when
3708 	 * they fail: As the SDM explains, some conditions should cause the
3709 	 * instruction to fail, while others will cause the instruction to seem
3710 	 * to succeed, but return an EXIT_REASON_INVALID_STATE.
3711 	 * To speed up the normal (success) code path, we should avoid checking
3712 	 * for misconfigurations which will anyway be caught by the processor
3713 	 * when using the merged vmcs02.
3714 	 */
3715 	if (CC(interrupt_shadow & KVM_X86_SHADOW_INT_MOV_SS))
3716 		return nested_vmx_fail(vcpu, VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS);
3717 
3718 	if (CC(vmcs12->launch_state == launch))
3719 		return nested_vmx_fail(vcpu,
3720 			launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
3721 			       : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
3722 
3723 	if (nested_vmx_check_controls(vcpu, vmcs12))
3724 		return nested_vmx_fail(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
3725 
3726 	if (nested_vmx_check_address_space_size(vcpu, vmcs12))
3727 		return nested_vmx_fail(vcpu, VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
3728 
3729 	if (nested_vmx_check_host_state(vcpu, vmcs12))
3730 		return nested_vmx_fail(vcpu, VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
3731 
3732 	/*
3733 	 * We're finally done with prerequisite checking, and can start with
3734 	 * the nested entry.
3735 	 */
3736 	vmx->nested.nested_run_pending = 1;
3737 	vmx->nested.has_preemption_timer_deadline = false;
3738 	status = nested_vmx_enter_non_root_mode(vcpu, true);
3739 	if (unlikely(status != NVMX_VMENTRY_SUCCESS))
3740 		goto vmentry_failed;
3741 
3742 	/* Hide L1D cache contents from the nested guest.  */
3743 	vmx->vcpu.arch.l1tf_flush_l1d = true;
3744 
3745 	/*
3746 	 * Must happen outside of nested_vmx_enter_non_root_mode() as it will
3747 	 * also be used as part of restoring nVMX state for
3748 	 * snapshot restore (migration).
3749 	 *
3750 	 * In this flow, it is assumed that vmcs12 cache was
3751 	 * transferred as part of captured nVMX state and should
3752 	 * therefore not be read from guest memory (which may not
3753 	 * exist on destination host yet).
3754 	 */
3755 	nested_cache_shadow_vmcs12(vcpu, vmcs12);
3756 
3757 	switch (vmcs12->guest_activity_state) {
3758 	case GUEST_ACTIVITY_HLT:
3759 		/*
3760 		 * If we're entering a halted L2 vcpu and the L2 vcpu won't be
3761 		 * awakened by event injection or by an NMI-window VM-exit or
3762 		 * by an interrupt-window VM-exit, halt the vcpu.
3763 		 */
3764 		if (!(vmcs12->vm_entry_intr_info_field & INTR_INFO_VALID_MASK) &&
3765 		    !nested_cpu_has(vmcs12, CPU_BASED_NMI_WINDOW_EXITING) &&
3766 		    !(nested_cpu_has(vmcs12, CPU_BASED_INTR_WINDOW_EXITING) &&
3767 		      (vmcs12->guest_rflags & X86_EFLAGS_IF))) {
3768 			vmx->nested.nested_run_pending = 0;
3769 			return kvm_emulate_halt_noskip(vcpu);
3770 		}
3771 		break;
3772 	case GUEST_ACTIVITY_WAIT_SIPI:
3773 		vmx->nested.nested_run_pending = 0;
3774 		vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
3775 		break;
3776 	default:
3777 		break;
3778 	}
3779 
3780 	return 1;
3781 
3782 vmentry_failed:
3783 	vmx->nested.nested_run_pending = 0;
3784 	if (status == NVMX_VMENTRY_KVM_INTERNAL_ERROR)
3785 		return 0;
3786 	if (status == NVMX_VMENTRY_VMEXIT)
3787 		return 1;
3788 	WARN_ON_ONCE(status != NVMX_VMENTRY_VMFAIL);
3789 	return nested_vmx_fail(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
3790 }
3791 
3792 /*
3793  * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
3794  * because L2 may have changed some cr0 bits directly (CR0_GUEST_HOST_MASK).
3795  * This function returns the new value we should put in vmcs12.guest_cr0.
3796  * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
3797  *  1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
3798  *     available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
3799  *     didn't trap the bit, because if L1 did, so would L0).
3800  *  2. Bits that L1 asked to trap (and therefore L0 also did) could not have
3801  *     been modified by L2, and L1 knows it. So just leave the old value of
3802  *     the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
3803  *     isn't relevant, because if L0 traps this bit it can set it to anything.
3804  *  3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
3805  *     changed these bits, and therefore they need to be updated, but L0
3806  *     didn't necessarily allow them to be changed in GUEST_CR0 - and rather
3807  *     put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
3808  */
3809 static inline unsigned long
3810 vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
3811 {
3812 	return
3813 	/*1*/	(vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
3814 	/*2*/	(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
3815 	/*3*/	(vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
3816 			vcpu->arch.cr0_guest_owned_bits));
3817 }
3818 
3819 static inline unsigned long
3820 vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
3821 {
3822 	return
3823 	/*1*/	(vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
3824 	/*2*/	(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
3825 	/*3*/	(vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
3826 			vcpu->arch.cr4_guest_owned_bits));
3827 }
3828 
3829 static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
3830 				      struct vmcs12 *vmcs12,
3831 				      u32 vm_exit_reason, u32 exit_intr_info)
3832 {
3833 	u32 idt_vectoring;
3834 	unsigned int nr;
3835 
3836 	/*
3837 	 * Per the SDM, VM-Exits due to double and triple faults are never
3838 	 * considered to occur during event delivery, even if the double/triple
3839 	 * fault is the result of an escalating vectoring issue.
3840 	 *
3841 	 * Note, the SDM qualifies the double fault behavior with "The original
3842 	 * event results in a double-fault exception".  It's unclear why the
3843 	 * qualification exists since exits due to double fault can occur only
3844 	 * while vectoring a different exception (injected events are never
3845 	 * subject to interception), i.e. there's _always_ an original event.
3846 	 *
3847 	 * The SDM also uses NMI as a confusing example for the "original event
3848 	 * causes the VM exit directly" clause.  NMI isn't special in any way,
3849 	 * the same rule applies to all events that cause an exit directly.
3850 	 * NMI is an odd choice for the example because NMIs can only occur on
3851 	 * instruction boundaries, i.e. they _can't_ occur during vectoring.
3852 	 */
3853 	if ((u16)vm_exit_reason == EXIT_REASON_TRIPLE_FAULT ||
3854 	    ((u16)vm_exit_reason == EXIT_REASON_EXCEPTION_NMI &&
3855 	     is_double_fault(exit_intr_info))) {
3856 		vmcs12->idt_vectoring_info_field = 0;
3857 	} else if (vcpu->arch.exception.injected) {
3858 		nr = vcpu->arch.exception.vector;
3859 		idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
3860 
3861 		if (kvm_exception_is_soft(nr)) {
3862 			vmcs12->vm_exit_instruction_len =
3863 				vcpu->arch.event_exit_inst_len;
3864 			idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
3865 		} else
3866 			idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
3867 
3868 		if (vcpu->arch.exception.has_error_code) {
3869 			idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
3870 			vmcs12->idt_vectoring_error_code =
3871 				vcpu->arch.exception.error_code;
3872 		}
3873 
3874 		vmcs12->idt_vectoring_info_field = idt_vectoring;
3875 	} else if (vcpu->arch.nmi_injected) {
3876 		vmcs12->idt_vectoring_info_field =
3877 			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
3878 	} else if (vcpu->arch.interrupt.injected) {
3879 		nr = vcpu->arch.interrupt.nr;
3880 		idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
3881 
3882 		if (vcpu->arch.interrupt.soft) {
3883 			idt_vectoring |= INTR_TYPE_SOFT_INTR;
3884 			vmcs12->vm_entry_instruction_len =
3885 				vcpu->arch.event_exit_inst_len;
3886 		} else
3887 			idt_vectoring |= INTR_TYPE_EXT_INTR;
3888 
3889 		vmcs12->idt_vectoring_info_field = idt_vectoring;
3890 	} else {
3891 		vmcs12->idt_vectoring_info_field = 0;
3892 	}
3893 }
3894 
3895 
3896 void nested_mark_vmcs12_pages_dirty(struct kvm_vcpu *vcpu)
3897 {
3898 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
3899 	gfn_t gfn;
3900 
3901 	/*
3902 	 * Don't need to mark the APIC access page dirty; it is never
3903 	 * written to by the CPU during APIC virtualization.
3904 	 */
3905 
3906 	if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
3907 		gfn = vmcs12->virtual_apic_page_addr >> PAGE_SHIFT;
3908 		kvm_vcpu_mark_page_dirty(vcpu, gfn);
3909 	}
3910 
3911 	if (nested_cpu_has_posted_intr(vmcs12)) {
3912 		gfn = vmcs12->posted_intr_desc_addr >> PAGE_SHIFT;
3913 		kvm_vcpu_mark_page_dirty(vcpu, gfn);
3914 	}
3915 }
3916 
3917 static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
3918 {
3919 	struct vcpu_vmx *vmx = to_vmx(vcpu);
3920 	int max_irr;
3921 	void *vapic_page;
3922 	u16 status;
3923 
3924 	if (!vmx->nested.pi_pending)
3925 		return 0;
3926 
3927 	if (!vmx->nested.pi_desc)
3928 		goto mmio_needed;
3929 
3930 	vmx->nested.pi_pending = false;
3931 
3932 	if (!pi_test_and_clear_on(vmx->nested.pi_desc))
3933 		return 0;
3934 
3935 	max_irr = pi_find_highest_vector(vmx->nested.pi_desc);
3936 	if (max_irr > 0) {
3937 		vapic_page = vmx->nested.virtual_apic_map.hva;
3938 		if (!vapic_page)
3939 			goto mmio_needed;
3940 
3941 		__kvm_apic_update_irr(vmx->nested.pi_desc->pir,
3942 			vapic_page, &max_irr);
3943 		status = vmcs_read16(GUEST_INTR_STATUS);
3944 		if ((u8)max_irr > ((u8)status & 0xff)) {
3945 			status &= ~0xff;
3946 			status |= (u8)max_irr;
3947 			vmcs_write16(GUEST_INTR_STATUS, status);
3948 		}
3949 	}
3950 
3951 	nested_mark_vmcs12_pages_dirty(vcpu);
3952 	return 0;
3953 
3954 mmio_needed:
3955 	kvm_handle_memory_failure(vcpu, X86EMUL_IO_NEEDED, NULL);
3956 	return -ENXIO;
3957 }
3958 
3959 static void nested_vmx_inject_exception_vmexit(struct kvm_vcpu *vcpu)
3960 {
3961 	struct kvm_queued_exception *ex = &vcpu->arch.exception_vmexit;
3962 	u32 intr_info = ex->vector | INTR_INFO_VALID_MASK;
3963 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
3964 	unsigned long exit_qual;
3965 
3966 	if (ex->has_payload) {
3967 		exit_qual = ex->payload;
3968 	} else if (ex->vector == PF_VECTOR) {
3969 		exit_qual = vcpu->arch.cr2;
3970 	} else if (ex->vector == DB_VECTOR) {
3971 		exit_qual = vcpu->arch.dr6;
3972 		exit_qual &= ~DR6_BT;
3973 		exit_qual ^= DR6_ACTIVE_LOW;
3974 	} else {
3975 		exit_qual = 0;
3976 	}
3977 
3978 	/*
3979 	 * Unlike AMD's Paged Real Mode, which reports an error code on #PF
3980 	 * VM-Exits even if the CPU is in Real Mode, Intel VMX never sets the
3981 	 * "has error code" flags on VM-Exit if the CPU is in Real Mode.
3982 	 */
3983 	if (ex->has_error_code && is_protmode(vcpu)) {
3984 		/*
3985 		 * Intel CPUs do not generate error codes with bits 31:16 set,
3986 		 * and more importantly VMX disallows setting bits 31:16 in the
3987 		 * injected error code for VM-Entry.  Drop the bits to mimic
3988 		 * hardware and avoid inducing failure on nested VM-Entry if L1
3989 		 * chooses to inject the exception back to L2.  AMD CPUs _do_
3990 		 * generate "full" 32-bit error codes, so KVM allows userspace
3991 		 * to inject exception error codes with bits 31:16 set.
3992 		 */
3993 		vmcs12->vm_exit_intr_error_code = (u16)ex->error_code;
3994 		intr_info |= INTR_INFO_DELIVER_CODE_MASK;
3995 	}
3996 
3997 	if (kvm_exception_is_soft(ex->vector))
3998 		intr_info |= INTR_TYPE_SOFT_EXCEPTION;
3999 	else
4000 		intr_info |= INTR_TYPE_HARD_EXCEPTION;
4001 
4002 	if (!(vmcs12->idt_vectoring_info_field & VECTORING_INFO_VALID_MASK) &&
4003 	    vmx_get_nmi_mask(vcpu))
4004 		intr_info |= INTR_INFO_UNBLOCK_NMI;
4005 
4006 	nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI, intr_info, exit_qual);
4007 }
4008 
4009 /*
4010  * Returns true if a debug trap is (likely) pending delivery.  Infer the class
4011  * of a #DB (trap-like vs. fault-like) from the exception payload (to-be-DR6).
4012  * Using the payload is flawed because code breakpoints (fault-like) and data
4013  * breakpoints (trap-like) set the same bits in DR6 (breakpoint detected), i.e.
4014  * this will return false positives if a to-be-injected code breakpoint #DB is
4015  * pending (from KVM's perspective, but not "pending" across an instruction
4016  * boundary).  ICEBP, a.k.a. INT1, is also not reflected here even though it
4017  * too is trap-like.
4018  *
4019  * KVM "works" despite these flaws as ICEBP isn't currently supported by the
4020  * emulator, Monitor Trap Flag is not marked pending on intercepted #DBs (the
4021  * #DB has already happened), and MTF isn't marked pending on code breakpoints
4022  * from the emulator (because such #DBs are fault-like and thus don't trigger
4023  * actions that fire on instruction retire).
4024  */
4025 static unsigned long vmx_get_pending_dbg_trap(struct kvm_queued_exception *ex)
4026 {
4027 	if (!ex->pending || ex->vector != DB_VECTOR)
4028 		return 0;
4029 
4030 	/* General Detect #DBs are always fault-like. */
4031 	return ex->payload & ~DR6_BD;
4032 }
4033 
4034 /*
4035  * Returns true if there's a pending #DB exception that is lower priority than
4036  * a pending Monitor Trap Flag VM-Exit.  TSS T-flag #DBs are not emulated by
4037  * KVM, but could theoretically be injected by userspace.  Note, this code is
4038  * imperfect, see above.
4039  */
4040 static bool vmx_is_low_priority_db_trap(struct kvm_queued_exception *ex)
4041 {
4042 	return vmx_get_pending_dbg_trap(ex) & ~DR6_BT;
4043 }
4044 
4045 /*
4046  * Certain VM-exits set the 'pending debug exceptions' field to indicate a
4047  * recognized #DB (data or single-step) that has yet to be delivered. Since KVM
4048  * represents these debug traps with a payload that is said to be compatible
4049  * with the 'pending debug exceptions' field, write the payload to the VMCS
4050  * field if a VM-exit is delivered before the debug trap.
4051  */
4052 static void nested_vmx_update_pending_dbg(struct kvm_vcpu *vcpu)
4053 {
4054 	unsigned long pending_dbg;
4055 
4056 	pending_dbg = vmx_get_pending_dbg_trap(&vcpu->arch.exception);
4057 	if (pending_dbg)
4058 		vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, pending_dbg);
4059 }
4060 
4061 static bool nested_vmx_preemption_timer_pending(struct kvm_vcpu *vcpu)
4062 {
4063 	return nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
4064 	       to_vmx(vcpu)->nested.preemption_timer_expired;
4065 }
4066 
4067 static bool vmx_has_nested_events(struct kvm_vcpu *vcpu, bool for_injection)
4068 {
4069 	struct vcpu_vmx *vmx = to_vmx(vcpu);
4070 	void *vapic = vmx->nested.virtual_apic_map.hva;
4071 	int max_irr, vppr;
4072 
4073 	if (nested_vmx_preemption_timer_pending(vcpu) ||
4074 	    vmx->nested.mtf_pending)
4075 		return true;
4076 
4077 	/*
4078 	 * Virtual Interrupt Delivery doesn't require manual injection.  Either
4079 	 * the interrupt is already in GUEST_RVI and will be recognized by CPU
4080 	 * at VM-Entry, or there is a KVM_REQ_EVENT pending and KVM will move
4081 	 * the interrupt from the PIR to RVI prior to entering the guest.
4082 	 */
4083 	if (for_injection)
4084 		return false;
4085 
4086 	if (!nested_cpu_has_vid(get_vmcs12(vcpu)) ||
4087 	    __vmx_interrupt_blocked(vcpu))
4088 		return false;
4089 
4090 	if (!vapic)
4091 		return false;
4092 
4093 	vppr = *((u32 *)(vapic + APIC_PROCPRI));
4094 
4095 	max_irr = vmx_get_rvi();
4096 	if ((max_irr & 0xf0) > (vppr & 0xf0))
4097 		return true;
4098 
4099 	if (vmx->nested.pi_pending && vmx->nested.pi_desc &&
4100 	    pi_test_on(vmx->nested.pi_desc)) {
4101 		max_irr = pi_find_highest_vector(vmx->nested.pi_desc);
4102 		if (max_irr > 0 && (max_irr & 0xf0) > (vppr & 0xf0))
4103 			return true;
4104 	}
4105 
4106 	return false;
4107 }
4108 
4109 /*
4110  * Per the Intel SDM's table "Priority Among Concurrent Events", with minor
4111  * edits to fill in missing examples, e.g. #DB due to split-lock accesses,
4112  * and less minor edits to splice in the priority of VMX Non-Root specific
4113  * events, e.g. MTF and NMI/INTR-window exiting.
4114  *
4115  * 1 Hardware Reset and Machine Checks
4116  *	- RESET
4117  *	- Machine Check
4118  *
4119  * 2 Trap on Task Switch
4120  *	- T flag in TSS is set (on task switch)
4121  *
4122  * 3 External Hardware Interventions
4123  *	- FLUSH
4124  *	- STOPCLK
4125  *	- SMI
4126  *	- INIT
4127  *
4128  * 3.5 Monitor Trap Flag (MTF) VM-exit[1]
4129  *
4130  * 4 Traps on Previous Instruction
4131  *	- Breakpoints
4132  *	- Trap-class Debug Exceptions (#DB due to TF flag set, data/I-O
4133  *	  breakpoint, or #DB due to a split-lock access)
4134  *
4135  * 4.3	VMX-preemption timer expired VM-exit
4136  *
4137  * 4.6	NMI-window exiting VM-exit[2]
4138  *
4139  * 5 Nonmaskable Interrupts (NMI)
4140  *
4141  * 5.5 Interrupt-window exiting VM-exit and Virtual-interrupt delivery
4142  *
4143  * 6 Maskable Hardware Interrupts
4144  *
4145  * 7 Code Breakpoint Fault
4146  *
4147  * 8 Faults from Fetching Next Instruction
4148  *	- Code-Segment Limit Violation
4149  *	- Code Page Fault
4150  *	- Control protection exception (missing ENDBRANCH at target of indirect
4151  *					call or jump)
4152  *
4153  * 9 Faults from Decoding Next Instruction
4154  *	- Instruction length > 15 bytes
4155  *	- Invalid Opcode
4156  *	- Coprocessor Not Available
4157  *
4158  *10 Faults on Executing Instruction
4159  *	- Overflow
4160  *	- Bound error
4161  *	- Invalid TSS
4162  *	- Segment Not Present
4163  *	- Stack fault
4164  *	- General Protection
4165  *	- Data Page Fault
4166  *	- Alignment Check
4167  *	- x86 FPU Floating-point exception
4168  *	- SIMD floating-point exception
4169  *	- Virtualization exception
4170  *	- Control protection exception
4171  *
4172  * [1] Per the "Monitor Trap Flag" section: System-management interrupts (SMIs),
4173  *     INIT signals, and higher priority events take priority over MTF VM exits.
4174  *     MTF VM exits take priority over debug-trap exceptions and lower priority
4175  *     events.
4176  *
4177  * [2] Debug-trap exceptions and higher priority events take priority over VM exits
4178  *     caused by the VMX-preemption timer.  VM exits caused by the VMX-preemption
4179  *     timer take priority over VM exits caused by the "NMI-window exiting"
4180  *     VM-execution control and lower priority events.
4181  *
4182  * [3] Debug-trap exceptions and higher priority events take priority over VM exits
4183  *     caused by "NMI-window exiting".  VM exits caused by this control take
4184  *     priority over non-maskable interrupts (NMIs) and lower priority events.
4185  *
4186  * [4] Virtual-interrupt delivery has the same priority as that of VM exits due to
4187  *     the 1-setting of the "interrupt-window exiting" VM-execution control.  Thus,
4188  *     non-maskable interrupts (NMIs) and higher priority events take priority over
4189  *     delivery of a virtual interrupt; delivery of a virtual interrupt takes
4190  *     priority over external interrupts and lower priority events.
4191  */
4192 static int vmx_check_nested_events(struct kvm_vcpu *vcpu)
4193 {
4194 	struct kvm_lapic *apic = vcpu->arch.apic;
4195 	struct vcpu_vmx *vmx = to_vmx(vcpu);
4196 	/*
4197 	 * Only a pending nested run blocks a pending exception.  If there is a
4198 	 * previously injected event, the pending exception occurred while said
4199 	 * event was being delivered and thus needs to be handled.
4200 	 */
4201 	bool block_nested_exceptions = vmx->nested.nested_run_pending;
4202 	/*
4203 	 * Events that don't require injection, i.e. that are virtualized by
4204 	 * hardware, aren't blocked by a pending VM-Enter as KVM doesn't need
4205 	 * to regain control in order to deliver the event, and hardware will
4206 	 * handle event ordering, e.g. with respect to injected exceptions.
4207 	 *
4208 	 * But, new events (not exceptions) are only recognized at instruction
4209 	 * boundaries.  If an event needs reinjection, then KVM is handling a
4210 	 * VM-Exit that occurred _during_ instruction execution; new events,
4211 	 * irrespective of whether or not they're injected, are blocked until
4212 	 * the instruction completes.
4213 	 */
4214 	bool block_non_injected_events = kvm_event_needs_reinjection(vcpu);
4215 	/*
4216 	 * Inject events are blocked by nested VM-Enter, as KVM is responsible
4217 	 * for managing priority between concurrent events, i.e. KVM needs to
4218 	 * wait until after VM-Enter completes to deliver injected events.
4219 	 */
4220 	bool block_nested_events = block_nested_exceptions ||
4221 				   block_non_injected_events;
4222 
4223 	if (lapic_in_kernel(vcpu) &&
4224 		test_bit(KVM_APIC_INIT, &apic->pending_events)) {
4225 		if (block_nested_events)
4226 			return -EBUSY;
4227 		nested_vmx_update_pending_dbg(vcpu);
4228 		clear_bit(KVM_APIC_INIT, &apic->pending_events);
4229 		if (vcpu->arch.mp_state != KVM_MP_STATE_INIT_RECEIVED)
4230 			nested_vmx_vmexit(vcpu, EXIT_REASON_INIT_SIGNAL, 0, 0);
4231 
4232 		/* MTF is discarded if the vCPU is in WFS. */
4233 		vmx->nested.mtf_pending = false;
4234 		return 0;
4235 	}
4236 
4237 	if (lapic_in_kernel(vcpu) &&
4238 	    test_bit(KVM_APIC_SIPI, &apic->pending_events)) {
4239 		if (block_nested_events)
4240 			return -EBUSY;
4241 
4242 		clear_bit(KVM_APIC_SIPI, &apic->pending_events);
4243 		if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
4244 			nested_vmx_vmexit(vcpu, EXIT_REASON_SIPI_SIGNAL, 0,
4245 						apic->sipi_vector & 0xFFUL);
4246 			return 0;
4247 		}
4248 		/* Fallthrough, the SIPI is completely ignored. */
4249 	}
4250 
4251 	/*
4252 	 * Process exceptions that are higher priority than Monitor Trap Flag:
4253 	 * fault-like exceptions, TSS T flag #DB (not emulated by KVM, but
4254 	 * could theoretically come in from userspace), and ICEBP (INT1).
4255 	 *
4256 	 * TODO: SMIs have higher priority than MTF and trap-like #DBs (except
4257 	 * for TSS T flag #DBs).  KVM also doesn't save/restore pending MTF
4258 	 * across SMI/RSM as it should; that needs to be addressed in order to
4259 	 * prioritize SMI over MTF and trap-like #DBs.
4260 	 */
4261 	if (vcpu->arch.exception_vmexit.pending &&
4262 	    !vmx_is_low_priority_db_trap(&vcpu->arch.exception_vmexit)) {
4263 		if (block_nested_exceptions)
4264 			return -EBUSY;
4265 
4266 		nested_vmx_inject_exception_vmexit(vcpu);
4267 		return 0;
4268 	}
4269 
4270 	if (vcpu->arch.exception.pending &&
4271 	    !vmx_is_low_priority_db_trap(&vcpu->arch.exception)) {
4272 		if (block_nested_exceptions)
4273 			return -EBUSY;
4274 		goto no_vmexit;
4275 	}
4276 
4277 	if (vmx->nested.mtf_pending) {
4278 		if (block_nested_events)
4279 			return -EBUSY;
4280 		nested_vmx_update_pending_dbg(vcpu);
4281 		nested_vmx_vmexit(vcpu, EXIT_REASON_MONITOR_TRAP_FLAG, 0, 0);
4282 		return 0;
4283 	}
4284 
4285 	if (vcpu->arch.exception_vmexit.pending) {
4286 		if (block_nested_exceptions)
4287 			return -EBUSY;
4288 
4289 		nested_vmx_inject_exception_vmexit(vcpu);
4290 		return 0;
4291 	}
4292 
4293 	if (vcpu->arch.exception.pending) {
4294 		if (block_nested_exceptions)
4295 			return -EBUSY;
4296 		goto no_vmexit;
4297 	}
4298 
4299 	if (nested_vmx_preemption_timer_pending(vcpu)) {
4300 		if (block_nested_events)
4301 			return -EBUSY;
4302 		nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
4303 		return 0;
4304 	}
4305 
4306 	if (vcpu->arch.smi_pending && !is_smm(vcpu)) {
4307 		if (block_nested_events)
4308 			return -EBUSY;
4309 		goto no_vmexit;
4310 	}
4311 
4312 	if (vcpu->arch.nmi_pending && !vmx_nmi_blocked(vcpu)) {
4313 		if (block_nested_events)
4314 			return -EBUSY;
4315 		if (!nested_exit_on_nmi(vcpu))
4316 			goto no_vmexit;
4317 
4318 		nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
4319 				  NMI_VECTOR | INTR_TYPE_NMI_INTR |
4320 				  INTR_INFO_VALID_MASK, 0);
4321 		/*
4322 		 * The NMI-triggered VM exit counts as injection:
4323 		 * clear this one and block further NMIs.
4324 		 */
4325 		vcpu->arch.nmi_pending = 0;
4326 		vmx_set_nmi_mask(vcpu, true);
4327 		return 0;
4328 	}
4329 
4330 	if (kvm_cpu_has_interrupt(vcpu) && !vmx_interrupt_blocked(vcpu)) {
4331 		int irq;
4332 
4333 		if (!nested_exit_on_intr(vcpu)) {
4334 			if (block_nested_events)
4335 				return -EBUSY;
4336 
4337 			goto no_vmexit;
4338 		}
4339 
4340 		if (!nested_exit_intr_ack_set(vcpu)) {
4341 			if (block_nested_events)
4342 				return -EBUSY;
4343 
4344 			nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
4345 			return 0;
4346 		}
4347 
4348 		irq = kvm_cpu_get_extint(vcpu);
4349 		if (irq != -1) {
4350 			if (block_nested_events)
4351 				return -EBUSY;
4352 
4353 			nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT,
4354 					  INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR | irq, 0);
4355 			return 0;
4356 		}
4357 
4358 		irq = kvm_apic_has_interrupt(vcpu);
4359 		if (WARN_ON_ONCE(irq < 0))
4360 			goto no_vmexit;
4361 
4362 		/*
4363 		 * If the IRQ is L2's PI notification vector, process posted
4364 		 * interrupts for L2 instead of injecting VM-Exit, as the
4365 		 * detection/morphing architecturally occurs when the IRQ is
4366 		 * delivered to the CPU.  Note, only interrupts that are routed
4367 		 * through the local APIC trigger posted interrupt processing,
4368 		 * and enabling posted interrupts requires ACK-on-exit.
4369 		 */
4370 		if (irq == vmx->nested.posted_intr_nv) {
4371 			/*
4372 			 * Nested posted interrupts are delivered via RVI, i.e.
4373 			 * aren't injected by KVM, and so can be queued even if
4374 			 * manual event injection is disallowed.
4375 			 */
4376 			if (block_non_injected_events)
4377 				return -EBUSY;
4378 
4379 			vmx->nested.pi_pending = true;
4380 			kvm_apic_clear_irr(vcpu, irq);
4381 			goto no_vmexit;
4382 		}
4383 
4384 		if (block_nested_events)
4385 			return -EBUSY;
4386 
4387 		nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT,
4388 				  INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR | irq, 0);
4389 
4390 		/*
4391 		 * ACK the interrupt _after_ emulating VM-Exit, as the IRQ must
4392 		 * be marked as in-service in vmcs01.GUEST_INTERRUPT_STATUS.SVI
4393 		 * if APICv is active.
4394 		 */
4395 		kvm_apic_ack_interrupt(vcpu, irq);
4396 		return 0;
4397 	}
4398 
4399 no_vmexit:
4400 	return vmx_complete_nested_posted_interrupt(vcpu);
4401 }
4402 
4403 static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
4404 {
4405 	ktime_t remaining =
4406 		hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
4407 	u64 value;
4408 
4409 	if (ktime_to_ns(remaining) <= 0)
4410 		return 0;
4411 
4412 	value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
4413 	do_div(value, 1000000);
4414 	return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
4415 }
4416 
4417 static bool is_vmcs12_ext_field(unsigned long field)
4418 {
4419 	switch (field) {
4420 	case GUEST_ES_SELECTOR:
4421 	case GUEST_CS_SELECTOR:
4422 	case GUEST_SS_SELECTOR:
4423 	case GUEST_DS_SELECTOR:
4424 	case GUEST_FS_SELECTOR:
4425 	case GUEST_GS_SELECTOR:
4426 	case GUEST_LDTR_SELECTOR:
4427 	case GUEST_TR_SELECTOR:
4428 	case GUEST_ES_LIMIT:
4429 	case GUEST_CS_LIMIT:
4430 	case GUEST_SS_LIMIT:
4431 	case GUEST_DS_LIMIT:
4432 	case GUEST_FS_LIMIT:
4433 	case GUEST_GS_LIMIT:
4434 	case GUEST_LDTR_LIMIT:
4435 	case GUEST_TR_LIMIT:
4436 	case GUEST_GDTR_LIMIT:
4437 	case GUEST_IDTR_LIMIT:
4438 	case GUEST_ES_AR_BYTES:
4439 	case GUEST_DS_AR_BYTES:
4440 	case GUEST_FS_AR_BYTES:
4441 	case GUEST_GS_AR_BYTES:
4442 	case GUEST_LDTR_AR_BYTES:
4443 	case GUEST_TR_AR_BYTES:
4444 	case GUEST_ES_BASE:
4445 	case GUEST_CS_BASE:
4446 	case GUEST_SS_BASE:
4447 	case GUEST_DS_BASE:
4448 	case GUEST_FS_BASE:
4449 	case GUEST_GS_BASE:
4450 	case GUEST_LDTR_BASE:
4451 	case GUEST_TR_BASE:
4452 	case GUEST_GDTR_BASE:
4453 	case GUEST_IDTR_BASE:
4454 	case GUEST_PENDING_DBG_EXCEPTIONS:
4455 	case GUEST_BNDCFGS:
4456 		return true;
4457 	default:
4458 		break;
4459 	}
4460 
4461 	return false;
4462 }
4463 
4464 static void sync_vmcs02_to_vmcs12_rare(struct kvm_vcpu *vcpu,
4465 				       struct vmcs12 *vmcs12)
4466 {
4467 	struct vcpu_vmx *vmx = to_vmx(vcpu);
4468 
4469 	vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
4470 	vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
4471 	vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
4472 	vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
4473 	vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
4474 	vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
4475 	vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
4476 	vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
4477 	vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
4478 	vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
4479 	vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
4480 	vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
4481 	vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
4482 	vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
4483 	vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
4484 	vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
4485 	vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
4486 	vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
4487 	vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
4488 	vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
4489 	vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
4490 	vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
4491 	vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
4492 	vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
4493 	vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
4494 	vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
4495 	vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
4496 	vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
4497 	vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
4498 	vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
4499 	vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
4500 	vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
4501 	vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
4502 	vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
4503 	vmcs12->guest_pending_dbg_exceptions =
4504 		vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
4505 
4506 	vmx->nested.need_sync_vmcs02_to_vmcs12_rare = false;
4507 }
4508 
4509 static void copy_vmcs02_to_vmcs12_rare(struct kvm_vcpu *vcpu,
4510 				       struct vmcs12 *vmcs12)
4511 {
4512 	struct vcpu_vmx *vmx = to_vmx(vcpu);
4513 	int cpu;
4514 
4515 	if (!vmx->nested.need_sync_vmcs02_to_vmcs12_rare)
4516 		return;
4517 
4518 
4519 	WARN_ON_ONCE(vmx->loaded_vmcs != &vmx->vmcs01);
4520 
4521 	cpu = get_cpu();
4522 	vmx->loaded_vmcs = &vmx->nested.vmcs02;
4523 	vmx_vcpu_load_vmcs(vcpu, cpu, &vmx->vmcs01);
4524 
4525 	sync_vmcs02_to_vmcs12_rare(vcpu, vmcs12);
4526 
4527 	vmx->loaded_vmcs = &vmx->vmcs01;
4528 	vmx_vcpu_load_vmcs(vcpu, cpu, &vmx->nested.vmcs02);
4529 	put_cpu();
4530 }
4531 
4532 /*
4533  * Update the guest state fields of vmcs12 to reflect changes that
4534  * occurred while L2 was running. (The "IA-32e mode guest" bit of the
4535  * VM-entry controls is also updated, since this is really a guest
4536  * state bit.)
4537  */
4538 static void sync_vmcs02_to_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
4539 {
4540 	struct vcpu_vmx *vmx = to_vmx(vcpu);
4541 
4542 	if (nested_vmx_is_evmptr12_valid(vmx))
4543 		sync_vmcs02_to_vmcs12_rare(vcpu, vmcs12);
4544 
4545 	vmx->nested.need_sync_vmcs02_to_vmcs12_rare =
4546 		!nested_vmx_is_evmptr12_valid(vmx);
4547 
4548 	vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
4549 	vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
4550 
4551 	vmcs12->guest_rsp = kvm_rsp_read(vcpu);
4552 	vmcs12->guest_rip = kvm_rip_read(vcpu);
4553 	vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
4554 
4555 	vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
4556 	vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
4557 
4558 	vmcs12->guest_interruptibility_info =
4559 		vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
4560 
4561 	if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
4562 		vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
4563 	else if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED)
4564 		vmcs12->guest_activity_state = GUEST_ACTIVITY_WAIT_SIPI;
4565 	else
4566 		vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
4567 
4568 	if (nested_cpu_has_preemption_timer(vmcs12) &&
4569 	    vmcs12->vm_exit_controls & VM_EXIT_SAVE_VMX_PREEMPTION_TIMER &&
4570 	    !vmx->nested.nested_run_pending)
4571 		vmcs12->vmx_preemption_timer_value =
4572 			vmx_get_preemption_timer_value(vcpu);
4573 
4574 	/*
4575 	 * In some cases (usually, nested EPT), L2 is allowed to change its
4576 	 * own CR3 without exiting. If it has changed it, we must keep it.
4577 	 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
4578 	 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
4579 	 *
4580 	 * Additionally, restore L2's PDPTR to vmcs12.
4581 	 */
4582 	if (enable_ept) {
4583 		vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
4584 		if (nested_cpu_has_ept(vmcs12) && is_pae_paging(vcpu)) {
4585 			vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
4586 			vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
4587 			vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
4588 			vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
4589 		}
4590 	}
4591 
4592 	vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
4593 
4594 	if (nested_cpu_has_vid(vmcs12))
4595 		vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
4596 
4597 	vmcs12->vm_entry_controls =
4598 		(vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
4599 		(vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
4600 
4601 	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS)
4602 		vmcs12->guest_dr7 = vcpu->arch.dr7;
4603 
4604 	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
4605 		vmcs12->guest_ia32_efer = vcpu->arch.efer;
4606 }
4607 
4608 /*
4609  * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
4610  * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
4611  * and this function updates it to reflect the changes to the guest state while
4612  * L2 was running (and perhaps made some exits which were handled directly by L0
4613  * without going back to L1), and to reflect the exit reason.
4614  * Note that we do not have to copy here all VMCS fields, just those that
4615  * could have changed by the L2 guest or the exit - i.e., the guest-state and
4616  * exit-information fields only. Other fields are modified by L1 with VMWRITE,
4617  * which already writes to vmcs12 directly.
4618  */
4619 static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
4620 			   u32 vm_exit_reason, u32 exit_intr_info,
4621 			   unsigned long exit_qualification)
4622 {
4623 	/* update exit information fields: */
4624 	vmcs12->vm_exit_reason = vm_exit_reason;
4625 	if (to_vmx(vcpu)->exit_reason.enclave_mode)
4626 		vmcs12->vm_exit_reason |= VMX_EXIT_REASONS_SGX_ENCLAVE_MODE;
4627 	vmcs12->exit_qualification = exit_qualification;
4628 
4629 	/*
4630 	 * On VM-Exit due to a failed VM-Entry, the VMCS isn't marked launched
4631 	 * and only EXIT_REASON and EXIT_QUALIFICATION are updated, all other
4632 	 * exit info fields are unmodified.
4633 	 */
4634 	if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
4635 		vmcs12->launch_state = 1;
4636 
4637 		/* vm_entry_intr_info_field is cleared on exit. Emulate this
4638 		 * instead of reading the real value. */
4639 		vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
4640 
4641 		/*
4642 		 * Transfer the event that L0 or L1 may wanted to inject into
4643 		 * L2 to IDT_VECTORING_INFO_FIELD.
4644 		 */
4645 		vmcs12_save_pending_event(vcpu, vmcs12,
4646 					  vm_exit_reason, exit_intr_info);
4647 
4648 		vmcs12->vm_exit_intr_info = exit_intr_info;
4649 		vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
4650 		vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
4651 
4652 		/*
4653 		 * According to spec, there's no need to store the guest's
4654 		 * MSRs if the exit is due to a VM-entry failure that occurs
4655 		 * during or after loading the guest state. Since this exit
4656 		 * does not fall in that category, we need to save the MSRs.
4657 		 */
4658 		if (nested_vmx_store_msr(vcpu,
4659 					 vmcs12->vm_exit_msr_store_addr,
4660 					 vmcs12->vm_exit_msr_store_count))
4661 			nested_vmx_abort(vcpu,
4662 					 VMX_ABORT_SAVE_GUEST_MSR_FAIL);
4663 	}
4664 }
4665 
4666 /*
4667  * A part of what we need to when the nested L2 guest exits and we want to
4668  * run its L1 parent, is to reset L1's guest state to the host state specified
4669  * in vmcs12.
4670  * This function is to be called not only on normal nested exit, but also on
4671  * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
4672  * Failures During or After Loading Guest State").
4673  * This function should be called when the active VMCS is L1's (vmcs01).
4674  */
4675 static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
4676 				   struct vmcs12 *vmcs12)
4677 {
4678 	enum vm_entry_failure_code ignored;
4679 	struct kvm_segment seg;
4680 
4681 	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
4682 		vcpu->arch.efer = vmcs12->host_ia32_efer;
4683 	else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
4684 		vcpu->arch.efer |= (EFER_LMA | EFER_LME);
4685 	else
4686 		vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
4687 	vmx_set_efer(vcpu, vcpu->arch.efer);
4688 
4689 	kvm_rsp_write(vcpu, vmcs12->host_rsp);
4690 	kvm_rip_write(vcpu, vmcs12->host_rip);
4691 	vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
4692 	vmx_set_interrupt_shadow(vcpu, 0);
4693 
4694 	/*
4695 	 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
4696 	 * actually changed, because vmx_set_cr0 refers to efer set above.
4697 	 *
4698 	 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
4699 	 * (KVM doesn't change it);
4700 	 */
4701 	vcpu->arch.cr0_guest_owned_bits = vmx_l1_guest_owned_cr0_bits();
4702 	vmx_set_cr0(vcpu, vmcs12->host_cr0);
4703 
4704 	/* Same as above - no reason to call set_cr4_guest_host_mask().  */
4705 	vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
4706 	vmx_set_cr4(vcpu, vmcs12->host_cr4);
4707 
4708 	nested_ept_uninit_mmu_context(vcpu);
4709 
4710 	/*
4711 	 * Only PDPTE load can fail as the value of cr3 was checked on entry and
4712 	 * couldn't have changed.
4713 	 */
4714 	if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, true, &ignored))
4715 		nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
4716 
4717 	nested_vmx_transition_tlb_flush(vcpu, vmcs12, false);
4718 
4719 	vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
4720 	vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
4721 	vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
4722 	vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
4723 	vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
4724 	vmcs_write32(GUEST_IDTR_LIMIT, 0xFFFF);
4725 	vmcs_write32(GUEST_GDTR_LIMIT, 0xFFFF);
4726 
4727 	/* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1.  */
4728 	if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
4729 		vmcs_write64(GUEST_BNDCFGS, 0);
4730 
4731 	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
4732 		vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
4733 		vcpu->arch.pat = vmcs12->host_ia32_pat;
4734 	}
4735 	if ((vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL) &&
4736 	    kvm_pmu_has_perf_global_ctrl(vcpu_to_pmu(vcpu)))
4737 		WARN_ON_ONCE(kvm_set_msr(vcpu, MSR_CORE_PERF_GLOBAL_CTRL,
4738 					 vmcs12->host_ia32_perf_global_ctrl));
4739 
4740 	/* Set L1 segment info according to Intel SDM
4741 	    27.5.2 Loading Host Segment and Descriptor-Table Registers */
4742 	seg = (struct kvm_segment) {
4743 		.base = 0,
4744 		.limit = 0xFFFFFFFF,
4745 		.selector = vmcs12->host_cs_selector,
4746 		.type = 11,
4747 		.present = 1,
4748 		.s = 1,
4749 		.g = 1
4750 	};
4751 	if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
4752 		seg.l = 1;
4753 	else
4754 		seg.db = 1;
4755 	__vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
4756 	seg = (struct kvm_segment) {
4757 		.base = 0,
4758 		.limit = 0xFFFFFFFF,
4759 		.type = 3,
4760 		.present = 1,
4761 		.s = 1,
4762 		.db = 1,
4763 		.g = 1
4764 	};
4765 	seg.selector = vmcs12->host_ds_selector;
4766 	__vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
4767 	seg.selector = vmcs12->host_es_selector;
4768 	__vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
4769 	seg.selector = vmcs12->host_ss_selector;
4770 	__vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
4771 	seg.selector = vmcs12->host_fs_selector;
4772 	seg.base = vmcs12->host_fs_base;
4773 	__vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
4774 	seg.selector = vmcs12->host_gs_selector;
4775 	seg.base = vmcs12->host_gs_base;
4776 	__vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
4777 	seg = (struct kvm_segment) {
4778 		.base = vmcs12->host_tr_base,
4779 		.limit = 0x67,
4780 		.selector = vmcs12->host_tr_selector,
4781 		.type = 11,
4782 		.present = 1
4783 	};
4784 	__vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
4785 
4786 	memset(&seg, 0, sizeof(seg));
4787 	seg.unusable = 1;
4788 	__vmx_set_segment(vcpu, &seg, VCPU_SREG_LDTR);
4789 
4790 	kvm_set_dr(vcpu, 7, 0x400);
4791 	vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4792 
4793 	if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
4794 				vmcs12->vm_exit_msr_load_count))
4795 		nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
4796 
4797 	to_vmx(vcpu)->emulation_required = vmx_emulation_required(vcpu);
4798 }
4799 
4800 static inline u64 nested_vmx_get_vmcs01_guest_efer(struct vcpu_vmx *vmx)
4801 {
4802 	struct vmx_uret_msr *efer_msr;
4803 	unsigned int i;
4804 
4805 	if (vm_entry_controls_get(vmx) & VM_ENTRY_LOAD_IA32_EFER)
4806 		return vmcs_read64(GUEST_IA32_EFER);
4807 
4808 	if (cpu_has_load_ia32_efer())
4809 		return kvm_host.efer;
4810 
4811 	for (i = 0; i < vmx->msr_autoload.guest.nr; ++i) {
4812 		if (vmx->msr_autoload.guest.val[i].index == MSR_EFER)
4813 			return vmx->msr_autoload.guest.val[i].value;
4814 	}
4815 
4816 	efer_msr = vmx_find_uret_msr(vmx, MSR_EFER);
4817 	if (efer_msr)
4818 		return efer_msr->data;
4819 
4820 	return kvm_host.efer;
4821 }
4822 
4823 static void nested_vmx_restore_host_state(struct kvm_vcpu *vcpu)
4824 {
4825 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4826 	struct vcpu_vmx *vmx = to_vmx(vcpu);
4827 	struct vmx_msr_entry g, h;
4828 	gpa_t gpa;
4829 	u32 i, j;
4830 
4831 	vcpu->arch.pat = vmcs_read64(GUEST_IA32_PAT);
4832 
4833 	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
4834 		/*
4835 		 * L1's host DR7 is lost if KVM_GUESTDBG_USE_HW_BP is set
4836 		 * as vmcs01.GUEST_DR7 contains a userspace defined value
4837 		 * and vcpu->arch.dr7 is not squirreled away before the
4838 		 * nested VMENTER (not worth adding a variable in nested_vmx).
4839 		 */
4840 		if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
4841 			kvm_set_dr(vcpu, 7, DR7_FIXED_1);
4842 		else
4843 			WARN_ON(kvm_set_dr(vcpu, 7, vmcs_readl(GUEST_DR7)));
4844 	}
4845 
4846 	/*
4847 	 * Note that calling vmx_set_{efer,cr0,cr4} is important as they
4848 	 * handle a variety of side effects to KVM's software model.
4849 	 */
4850 	vmx_set_efer(vcpu, nested_vmx_get_vmcs01_guest_efer(vmx));
4851 
4852 	vcpu->arch.cr0_guest_owned_bits = vmx_l1_guest_owned_cr0_bits();
4853 	vmx_set_cr0(vcpu, vmcs_readl(CR0_READ_SHADOW));
4854 
4855 	vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
4856 	vmx_set_cr4(vcpu, vmcs_readl(CR4_READ_SHADOW));
4857 
4858 	nested_ept_uninit_mmu_context(vcpu);
4859 	vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4860 	kvm_register_mark_available(vcpu, VCPU_EXREG_CR3);
4861 
4862 	/*
4863 	 * Use ept_save_pdptrs(vcpu) to load the MMU's cached PDPTRs
4864 	 * from vmcs01 (if necessary).  The PDPTRs are not loaded on
4865 	 * VMFail, like everything else we just need to ensure our
4866 	 * software model is up-to-date.
4867 	 */
4868 	if (enable_ept && is_pae_paging(vcpu))
4869 		ept_save_pdptrs(vcpu);
4870 
4871 	kvm_mmu_reset_context(vcpu);
4872 
4873 	/*
4874 	 * This nasty bit of open coding is a compromise between blindly
4875 	 * loading L1's MSRs using the exit load lists (incorrect emulation
4876 	 * of VMFail), leaving the nested VM's MSRs in the software model
4877 	 * (incorrect behavior) and snapshotting the modified MSRs (too
4878 	 * expensive since the lists are unbound by hardware).  For each
4879 	 * MSR that was (prematurely) loaded from the nested VMEntry load
4880 	 * list, reload it from the exit load list if it exists and differs
4881 	 * from the guest value.  The intent is to stuff host state as
4882 	 * silently as possible, not to fully process the exit load list.
4883 	 */
4884 	for (i = 0; i < vmcs12->vm_entry_msr_load_count; i++) {
4885 		gpa = vmcs12->vm_entry_msr_load_addr + (i * sizeof(g));
4886 		if (kvm_vcpu_read_guest(vcpu, gpa, &g, sizeof(g))) {
4887 			pr_debug_ratelimited(
4888 				"%s read MSR index failed (%u, 0x%08llx)\n",
4889 				__func__, i, gpa);
4890 			goto vmabort;
4891 		}
4892 
4893 		for (j = 0; j < vmcs12->vm_exit_msr_load_count; j++) {
4894 			gpa = vmcs12->vm_exit_msr_load_addr + (j * sizeof(h));
4895 			if (kvm_vcpu_read_guest(vcpu, gpa, &h, sizeof(h))) {
4896 				pr_debug_ratelimited(
4897 					"%s read MSR failed (%u, 0x%08llx)\n",
4898 					__func__, j, gpa);
4899 				goto vmabort;
4900 			}
4901 			if (h.index != g.index)
4902 				continue;
4903 			if (h.value == g.value)
4904 				break;
4905 
4906 			if (nested_vmx_load_msr_check(vcpu, &h)) {
4907 				pr_debug_ratelimited(
4908 					"%s check failed (%u, 0x%x, 0x%x)\n",
4909 					__func__, j, h.index, h.reserved);
4910 				goto vmabort;
4911 			}
4912 
4913 			if (kvm_set_msr_with_filter(vcpu, h.index, h.value)) {
4914 				pr_debug_ratelimited(
4915 					"%s WRMSR failed (%u, 0x%x, 0x%llx)\n",
4916 					__func__, j, h.index, h.value);
4917 				goto vmabort;
4918 			}
4919 		}
4920 	}
4921 
4922 	return;
4923 
4924 vmabort:
4925 	nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
4926 }
4927 
4928 /*
4929  * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
4930  * and modify vmcs12 to make it see what it would expect to see there if
4931  * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
4932  */
4933 void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 vm_exit_reason,
4934 		       u32 exit_intr_info, unsigned long exit_qualification)
4935 {
4936 	struct vcpu_vmx *vmx = to_vmx(vcpu);
4937 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4938 
4939 	/* Pending MTF traps are discarded on VM-Exit. */
4940 	vmx->nested.mtf_pending = false;
4941 
4942 	/* trying to cancel vmlaunch/vmresume is a bug */
4943 	WARN_ON_ONCE(vmx->nested.nested_run_pending);
4944 
4945 #ifdef CONFIG_KVM_HYPERV
4946 	if (kvm_check_request(KVM_REQ_GET_NESTED_STATE_PAGES, vcpu)) {
4947 		/*
4948 		 * KVM_REQ_GET_NESTED_STATE_PAGES is also used to map
4949 		 * Enlightened VMCS after migration and we still need to
4950 		 * do that when something is forcing L2->L1 exit prior to
4951 		 * the first L2 run.
4952 		 */
4953 		(void)nested_get_evmcs_page(vcpu);
4954 	}
4955 #endif
4956 
4957 	/* Service pending TLB flush requests for L2 before switching to L1. */
4958 	kvm_service_local_tlb_flush_requests(vcpu);
4959 
4960 	/*
4961 	 * VCPU_EXREG_PDPTR will be clobbered in arch/x86/kvm/vmx/vmx.h between
4962 	 * now and the new vmentry.  Ensure that the VMCS02 PDPTR fields are
4963 	 * up-to-date before switching to L1.
4964 	 */
4965 	if (enable_ept && is_pae_paging(vcpu))
4966 		vmx_ept_load_pdptrs(vcpu);
4967 
4968 	leave_guest_mode(vcpu);
4969 
4970 	if (nested_cpu_has_preemption_timer(vmcs12))
4971 		hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
4972 
4973 	if (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETTING)) {
4974 		vcpu->arch.tsc_offset = vcpu->arch.l1_tsc_offset;
4975 		if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_TSC_SCALING))
4976 			vcpu->arch.tsc_scaling_ratio = vcpu->arch.l1_tsc_scaling_ratio;
4977 	}
4978 
4979 	if (likely(!vmx->fail)) {
4980 		sync_vmcs02_to_vmcs12(vcpu, vmcs12);
4981 
4982 		if (vm_exit_reason != -1)
4983 			prepare_vmcs12(vcpu, vmcs12, vm_exit_reason,
4984 				       exit_intr_info, exit_qualification);
4985 
4986 		/*
4987 		 * Must happen outside of sync_vmcs02_to_vmcs12() as it will
4988 		 * also be used to capture vmcs12 cache as part of
4989 		 * capturing nVMX state for snapshot (migration).
4990 		 *
4991 		 * Otherwise, this flush will dirty guest memory at a
4992 		 * point it is already assumed by user-space to be
4993 		 * immutable.
4994 		 */
4995 		nested_flush_cached_shadow_vmcs12(vcpu, vmcs12);
4996 	} else {
4997 		/*
4998 		 * The only expected VM-instruction error is "VM entry with
4999 		 * invalid control field(s)." Anything else indicates a
5000 		 * problem with L0.  And we should never get here with a
5001 		 * VMFail of any type if early consistency checks are enabled.
5002 		 */
5003 		WARN_ON_ONCE(vmcs_read32(VM_INSTRUCTION_ERROR) !=
5004 			     VMXERR_ENTRY_INVALID_CONTROL_FIELD);
5005 		WARN_ON_ONCE(nested_early_check);
5006 	}
5007 
5008 	/*
5009 	 * Drop events/exceptions that were queued for re-injection to L2
5010 	 * (picked up via vmx_complete_interrupts()), as well as exceptions
5011 	 * that were pending for L2.  Note, this must NOT be hoisted above
5012 	 * prepare_vmcs12(), events/exceptions queued for re-injection need to
5013 	 * be captured in vmcs12 (see vmcs12_save_pending_event()).
5014 	 */
5015 	vcpu->arch.nmi_injected = false;
5016 	kvm_clear_exception_queue(vcpu);
5017 	kvm_clear_interrupt_queue(vcpu);
5018 
5019 	vmx_switch_vmcs(vcpu, &vmx->vmcs01);
5020 
5021 	/*
5022 	 * If IBRS is advertised to the vCPU, KVM must flush the indirect
5023 	 * branch predictors when transitioning from L2 to L1, as L1 expects
5024 	 * hardware (KVM in this case) to provide separate predictor modes.
5025 	 * Bare metal isolates VMX root (host) from VMX non-root (guest), but
5026 	 * doesn't isolate different VMCSs, i.e. in this case, doesn't provide
5027 	 * separate modes for L2 vs L1.
5028 	 */
5029 	if (guest_cpu_cap_has(vcpu, X86_FEATURE_SPEC_CTRL))
5030 		indirect_branch_prediction_barrier();
5031 
5032 	/* Update any VMCS fields that might have changed while L2 ran */
5033 	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.host.nr);
5034 	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.guest.nr);
5035 	vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
5036 	if (kvm_caps.has_tsc_control)
5037 		vmcs_write64(TSC_MULTIPLIER, vcpu->arch.tsc_scaling_ratio);
5038 
5039 	if (vmx->nested.l1_tpr_threshold != -1)
5040 		vmcs_write32(TPR_THRESHOLD, vmx->nested.l1_tpr_threshold);
5041 
5042 	if (vmx->nested.change_vmcs01_virtual_apic_mode) {
5043 		vmx->nested.change_vmcs01_virtual_apic_mode = false;
5044 		vmx_set_virtual_apic_mode(vcpu);
5045 	}
5046 
5047 	if (vmx->nested.update_vmcs01_cpu_dirty_logging) {
5048 		vmx->nested.update_vmcs01_cpu_dirty_logging = false;
5049 		vmx_update_cpu_dirty_logging(vcpu);
5050 	}
5051 
5052 	nested_put_vmcs12_pages(vcpu);
5053 
5054 	if (vmx->nested.reload_vmcs01_apic_access_page) {
5055 		vmx->nested.reload_vmcs01_apic_access_page = false;
5056 		kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
5057 	}
5058 
5059 	if (vmx->nested.update_vmcs01_apicv_status) {
5060 		vmx->nested.update_vmcs01_apicv_status = false;
5061 		kvm_make_request(KVM_REQ_APICV_UPDATE, vcpu);
5062 	}
5063 
5064 	if (vmx->nested.update_vmcs01_hwapic_isr) {
5065 		vmx->nested.update_vmcs01_hwapic_isr = false;
5066 		kvm_apic_update_hwapic_isr(vcpu);
5067 	}
5068 
5069 	if ((vm_exit_reason != -1) &&
5070 	    (enable_shadow_vmcs || nested_vmx_is_evmptr12_valid(vmx)))
5071 		vmx->nested.need_vmcs12_to_shadow_sync = true;
5072 
5073 	/* in case we halted in L2 */
5074 	vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
5075 
5076 	if (likely(!vmx->fail)) {
5077 		if (vm_exit_reason != -1)
5078 			trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
5079 						       vmcs12->exit_qualification,
5080 						       vmcs12->idt_vectoring_info_field,
5081 						       vmcs12->vm_exit_intr_info,
5082 						       vmcs12->vm_exit_intr_error_code,
5083 						       KVM_ISA_VMX);
5084 
5085 		load_vmcs12_host_state(vcpu, vmcs12);
5086 
5087 		return;
5088 	}
5089 
5090 	/*
5091 	 * After an early L2 VM-entry failure, we're now back
5092 	 * in L1 which thinks it just finished a VMLAUNCH or
5093 	 * VMRESUME instruction, so we need to set the failure
5094 	 * flag and the VM-instruction error field of the VMCS
5095 	 * accordingly, and skip the emulated instruction.
5096 	 */
5097 	(void)nested_vmx_fail(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
5098 
5099 	/*
5100 	 * Restore L1's host state to KVM's software model.  We're here
5101 	 * because a consistency check was caught by hardware, which
5102 	 * means some amount of guest state has been propagated to KVM's
5103 	 * model and needs to be unwound to the host's state.
5104 	 */
5105 	nested_vmx_restore_host_state(vcpu);
5106 
5107 	vmx->fail = 0;
5108 }
5109 
5110 static void nested_vmx_triple_fault(struct kvm_vcpu *vcpu)
5111 {
5112 	kvm_clear_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5113 	nested_vmx_vmexit(vcpu, EXIT_REASON_TRIPLE_FAULT, 0, 0);
5114 }
5115 
5116 /*
5117  * Decode the memory-address operand of a vmx instruction, as recorded on an
5118  * exit caused by such an instruction (run by a guest hypervisor).
5119  * On success, returns 0. When the operand is invalid, returns 1 and throws
5120  * #UD, #GP, or #SS.
5121  */
5122 int get_vmx_mem_address(struct kvm_vcpu *vcpu, unsigned long exit_qualification,
5123 			u32 vmx_instruction_info, bool wr, int len, gva_t *ret)
5124 {
5125 	gva_t off;
5126 	bool exn;
5127 	struct kvm_segment s;
5128 
5129 	/*
5130 	 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5131 	 * Execution", on an exit, vmx_instruction_info holds most of the
5132 	 * addressing components of the operand. Only the displacement part
5133 	 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5134 	 * For how an actual address is calculated from all these components,
5135 	 * refer to Vol. 1, "Operand Addressing".
5136 	 */
5137 	int  scaling = vmx_instruction_info & 3;
5138 	int  addr_size = (vmx_instruction_info >> 7) & 7;
5139 	bool is_reg = vmx_instruction_info & (1u << 10);
5140 	int  seg_reg = (vmx_instruction_info >> 15) & 7;
5141 	int  index_reg = (vmx_instruction_info >> 18) & 0xf;
5142 	bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5143 	int  base_reg       = (vmx_instruction_info >> 23) & 0xf;
5144 	bool base_is_valid  = !(vmx_instruction_info & (1u << 27));
5145 
5146 	if (is_reg) {
5147 		kvm_queue_exception(vcpu, UD_VECTOR);
5148 		return 1;
5149 	}
5150 
5151 	/* Addr = segment_base + offset */
5152 	/* offset = base + [index * scale] + displacement */
5153 	off = exit_qualification; /* holds the displacement */
5154 	if (addr_size == 1)
5155 		off = (gva_t)sign_extend64(off, 31);
5156 	else if (addr_size == 0)
5157 		off = (gva_t)sign_extend64(off, 15);
5158 	if (base_is_valid)
5159 		off += kvm_register_read(vcpu, base_reg);
5160 	if (index_is_valid)
5161 		off += kvm_register_read(vcpu, index_reg) << scaling;
5162 	vmx_get_segment(vcpu, &s, seg_reg);
5163 
5164 	/*
5165 	 * The effective address, i.e. @off, of a memory operand is truncated
5166 	 * based on the address size of the instruction.  Note that this is
5167 	 * the *effective address*, i.e. the address prior to accounting for
5168 	 * the segment's base.
5169 	 */
5170 	if (addr_size == 1) /* 32 bit */
5171 		off &= 0xffffffff;
5172 	else if (addr_size == 0) /* 16 bit */
5173 		off &= 0xffff;
5174 
5175 	/* Checks for #GP/#SS exceptions. */
5176 	exn = false;
5177 	if (is_long_mode(vcpu)) {
5178 		/*
5179 		 * The virtual/linear address is never truncated in 64-bit
5180 		 * mode, e.g. a 32-bit address size can yield a 64-bit virtual
5181 		 * address when using FS/GS with a non-zero base.
5182 		 */
5183 		if (seg_reg == VCPU_SREG_FS || seg_reg == VCPU_SREG_GS)
5184 			*ret = s.base + off;
5185 		else
5186 			*ret = off;
5187 
5188 		*ret = vmx_get_untagged_addr(vcpu, *ret, 0);
5189 		/* Long mode: #GP(0)/#SS(0) if the memory address is in a
5190 		 * non-canonical form. This is the only check on the memory
5191 		 * destination for long mode!
5192 		 */
5193 		exn = is_noncanonical_address(*ret, vcpu, 0);
5194 	} else {
5195 		/*
5196 		 * When not in long mode, the virtual/linear address is
5197 		 * unconditionally truncated to 32 bits regardless of the
5198 		 * address size.
5199 		 */
5200 		*ret = (s.base + off) & 0xffffffff;
5201 
5202 		/* Protected mode: apply checks for segment validity in the
5203 		 * following order:
5204 		 * - segment type check (#GP(0) may be thrown)
5205 		 * - usability check (#GP(0)/#SS(0))
5206 		 * - limit check (#GP(0)/#SS(0))
5207 		 */
5208 		if (wr)
5209 			/* #GP(0) if the destination operand is located in a
5210 			 * read-only data segment or any code segment.
5211 			 */
5212 			exn = ((s.type & 0xa) == 0 || (s.type & 8));
5213 		else
5214 			/* #GP(0) if the source operand is located in an
5215 			 * execute-only code segment
5216 			 */
5217 			exn = ((s.type & 0xa) == 8);
5218 		if (exn) {
5219 			kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
5220 			return 1;
5221 		}
5222 		/* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
5223 		 */
5224 		exn = (s.unusable != 0);
5225 
5226 		/*
5227 		 * Protected mode: #GP(0)/#SS(0) if the memory operand is
5228 		 * outside the segment limit.  All CPUs that support VMX ignore
5229 		 * limit checks for flat segments, i.e. segments with base==0,
5230 		 * limit==0xffffffff and of type expand-up data or code.
5231 		 */
5232 		if (!(s.base == 0 && s.limit == 0xffffffff &&
5233 		     ((s.type & 8) || !(s.type & 4))))
5234 			exn = exn || ((u64)off + len - 1 > s.limit);
5235 	}
5236 	if (exn) {
5237 		kvm_queue_exception_e(vcpu,
5238 				      seg_reg == VCPU_SREG_SS ?
5239 						SS_VECTOR : GP_VECTOR,
5240 				      0);
5241 		return 1;
5242 	}
5243 
5244 	return 0;
5245 }
5246 
5247 static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer,
5248 				int *ret)
5249 {
5250 	gva_t gva;
5251 	struct x86_exception e;
5252 	int r;
5253 
5254 	if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
5255 				vmcs_read32(VMX_INSTRUCTION_INFO), false,
5256 				sizeof(*vmpointer), &gva)) {
5257 		*ret = 1;
5258 		return -EINVAL;
5259 	}
5260 
5261 	r = kvm_read_guest_virt(vcpu, gva, vmpointer, sizeof(*vmpointer), &e);
5262 	if (r != X86EMUL_CONTINUE) {
5263 		*ret = kvm_handle_memory_failure(vcpu, r, &e);
5264 		return -EINVAL;
5265 	}
5266 
5267 	return 0;
5268 }
5269 
5270 /*
5271  * Allocate a shadow VMCS and associate it with the currently loaded
5272  * VMCS, unless such a shadow VMCS already exists. The newly allocated
5273  * VMCS is also VMCLEARed, so that it is ready for use.
5274  */
5275 static struct vmcs *alloc_shadow_vmcs(struct kvm_vcpu *vcpu)
5276 {
5277 	struct vcpu_vmx *vmx = to_vmx(vcpu);
5278 	struct loaded_vmcs *loaded_vmcs = vmx->loaded_vmcs;
5279 
5280 	/*
5281 	 * KVM allocates a shadow VMCS only when L1 executes VMXON and frees it
5282 	 * when L1 executes VMXOFF or the vCPU is forced out of nested
5283 	 * operation.  VMXON faults if the CPU is already post-VMXON, so it
5284 	 * should be impossible to already have an allocated shadow VMCS.  KVM
5285 	 * doesn't support virtualization of VMCS shadowing, so vmcs01 should
5286 	 * always be the loaded VMCS.
5287 	 */
5288 	if (WARN_ON(loaded_vmcs != &vmx->vmcs01 || loaded_vmcs->shadow_vmcs))
5289 		return loaded_vmcs->shadow_vmcs;
5290 
5291 	loaded_vmcs->shadow_vmcs = alloc_vmcs(true);
5292 	if (loaded_vmcs->shadow_vmcs)
5293 		vmcs_clear(loaded_vmcs->shadow_vmcs);
5294 
5295 	return loaded_vmcs->shadow_vmcs;
5296 }
5297 
5298 static int enter_vmx_operation(struct kvm_vcpu *vcpu)
5299 {
5300 	struct vcpu_vmx *vmx = to_vmx(vcpu);
5301 	int r;
5302 
5303 	r = alloc_loaded_vmcs(&vmx->nested.vmcs02);
5304 	if (r < 0)
5305 		goto out_vmcs02;
5306 
5307 	vmx->nested.cached_vmcs12 = kzalloc(VMCS12_SIZE, GFP_KERNEL_ACCOUNT);
5308 	if (!vmx->nested.cached_vmcs12)
5309 		goto out_cached_vmcs12;
5310 
5311 	vmx->nested.shadow_vmcs12_cache.gpa = INVALID_GPA;
5312 	vmx->nested.cached_shadow_vmcs12 = kzalloc(VMCS12_SIZE, GFP_KERNEL_ACCOUNT);
5313 	if (!vmx->nested.cached_shadow_vmcs12)
5314 		goto out_cached_shadow_vmcs12;
5315 
5316 	if (enable_shadow_vmcs && !alloc_shadow_vmcs(vcpu))
5317 		goto out_shadow_vmcs;
5318 
5319 	hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
5320 		     HRTIMER_MODE_ABS_PINNED);
5321 	vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
5322 
5323 	vmx->nested.vpid02 = allocate_vpid();
5324 
5325 	vmx->nested.vmcs02_initialized = false;
5326 	vmx->nested.vmxon = true;
5327 
5328 	if (vmx_pt_mode_is_host_guest()) {
5329 		vmx->pt_desc.guest.ctl = 0;
5330 		pt_update_intercept_for_msr(vcpu);
5331 	}
5332 
5333 	return 0;
5334 
5335 out_shadow_vmcs:
5336 	kfree(vmx->nested.cached_shadow_vmcs12);
5337 
5338 out_cached_shadow_vmcs12:
5339 	kfree(vmx->nested.cached_vmcs12);
5340 
5341 out_cached_vmcs12:
5342 	free_loaded_vmcs(&vmx->nested.vmcs02);
5343 
5344 out_vmcs02:
5345 	return -ENOMEM;
5346 }
5347 
5348 /* Emulate the VMXON instruction. */
5349 static int handle_vmxon(struct kvm_vcpu *vcpu)
5350 {
5351 	int ret;
5352 	gpa_t vmptr;
5353 	uint32_t revision;
5354 	struct vcpu_vmx *vmx = to_vmx(vcpu);
5355 	const u64 VMXON_NEEDED_FEATURES = FEAT_CTL_LOCKED
5356 		| FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
5357 
5358 	/*
5359 	 * Manually check CR4.VMXE checks, KVM must force CR4.VMXE=1 to enter
5360 	 * the guest and so cannot rely on hardware to perform the check,
5361 	 * which has higher priority than VM-Exit (see Intel SDM's pseudocode
5362 	 * for VMXON).
5363 	 *
5364 	 * Rely on hardware for the other pre-VM-Exit checks, CR0.PE=1, !VM86
5365 	 * and !COMPATIBILITY modes.  For an unrestricted guest, KVM doesn't
5366 	 * force any of the relevant guest state.  For a restricted guest, KVM
5367 	 * does force CR0.PE=1, but only to also force VM86 in order to emulate
5368 	 * Real Mode, and so there's no need to check CR0.PE manually.
5369 	 */
5370 	if (!kvm_is_cr4_bit_set(vcpu, X86_CR4_VMXE)) {
5371 		kvm_queue_exception(vcpu, UD_VECTOR);
5372 		return 1;
5373 	}
5374 
5375 	/*
5376 	 * The CPL is checked for "not in VMX operation" and for "in VMX root",
5377 	 * and has higher priority than the VM-Fail due to being post-VMXON,
5378 	 * i.e. VMXON #GPs outside of VMX non-root if CPL!=0.  In VMX non-root,
5379 	 * VMXON causes VM-Exit and KVM unconditionally forwards VMXON VM-Exits
5380 	 * from L2 to L1, i.e. there's no need to check for the vCPU being in
5381 	 * VMX non-root.
5382 	 *
5383 	 * Forwarding the VM-Exit unconditionally, i.e. without performing the
5384 	 * #UD checks (see above), is functionally ok because KVM doesn't allow
5385 	 * L1 to run L2 without CR4.VMXE=0, and because KVM never modifies L2's
5386 	 * CR0 or CR4, i.e. it's L2's responsibility to emulate #UDs that are
5387 	 * missed by hardware due to shadowing CR0 and/or CR4.
5388 	 */
5389 	if (vmx_get_cpl(vcpu)) {
5390 		kvm_inject_gp(vcpu, 0);
5391 		return 1;
5392 	}
5393 
5394 	if (vmx->nested.vmxon)
5395 		return nested_vmx_fail(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
5396 
5397 	/*
5398 	 * Invalid CR0/CR4 generates #GP.  These checks are performed if and
5399 	 * only if the vCPU isn't already in VMX operation, i.e. effectively
5400 	 * have lower priority than the VM-Fail above.
5401 	 */
5402 	if (!nested_host_cr0_valid(vcpu, kvm_read_cr0(vcpu)) ||
5403 	    !nested_host_cr4_valid(vcpu, kvm_read_cr4(vcpu))) {
5404 		kvm_inject_gp(vcpu, 0);
5405 		return 1;
5406 	}
5407 
5408 	if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
5409 			!= VMXON_NEEDED_FEATURES) {
5410 		kvm_inject_gp(vcpu, 0);
5411 		return 1;
5412 	}
5413 
5414 	if (nested_vmx_get_vmptr(vcpu, &vmptr, &ret))
5415 		return ret;
5416 
5417 	/*
5418 	 * SDM 3: 24.11.5
5419 	 * The first 4 bytes of VMXON region contain the supported
5420 	 * VMCS revision identifier
5421 	 *
5422 	 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
5423 	 * which replaces physical address width with 32
5424 	 */
5425 	if (!page_address_valid(vcpu, vmptr))
5426 		return nested_vmx_failInvalid(vcpu);
5427 
5428 	if (kvm_read_guest(vcpu->kvm, vmptr, &revision, sizeof(revision)) ||
5429 	    revision != VMCS12_REVISION)
5430 		return nested_vmx_failInvalid(vcpu);
5431 
5432 	vmx->nested.vmxon_ptr = vmptr;
5433 	ret = enter_vmx_operation(vcpu);
5434 	if (ret)
5435 		return ret;
5436 
5437 	return nested_vmx_succeed(vcpu);
5438 }
5439 
5440 static inline void nested_release_vmcs12(struct kvm_vcpu *vcpu)
5441 {
5442 	struct vcpu_vmx *vmx = to_vmx(vcpu);
5443 
5444 	if (vmx->nested.current_vmptr == INVALID_GPA)
5445 		return;
5446 
5447 	copy_vmcs02_to_vmcs12_rare(vcpu, get_vmcs12(vcpu));
5448 
5449 	if (enable_shadow_vmcs) {
5450 		/* copy to memory all shadowed fields in case
5451 		   they were modified */
5452 		copy_shadow_to_vmcs12(vmx);
5453 		vmx_disable_shadow_vmcs(vmx);
5454 	}
5455 	vmx->nested.posted_intr_nv = -1;
5456 
5457 	/* Flush VMCS12 to guest memory */
5458 	kvm_vcpu_write_guest_page(vcpu,
5459 				  vmx->nested.current_vmptr >> PAGE_SHIFT,
5460 				  vmx->nested.cached_vmcs12, 0, VMCS12_SIZE);
5461 
5462 	kvm_mmu_free_roots(vcpu->kvm, &vcpu->arch.guest_mmu, KVM_MMU_ROOTS_ALL);
5463 
5464 	vmx->nested.current_vmptr = INVALID_GPA;
5465 }
5466 
5467 /* Emulate the VMXOFF instruction */
5468 static int handle_vmxoff(struct kvm_vcpu *vcpu)
5469 {
5470 	if (!nested_vmx_check_permission(vcpu))
5471 		return 1;
5472 
5473 	free_nested(vcpu);
5474 
5475 	if (kvm_apic_has_pending_init_or_sipi(vcpu))
5476 		kvm_make_request(KVM_REQ_EVENT, vcpu);
5477 
5478 	return nested_vmx_succeed(vcpu);
5479 }
5480 
5481 /* Emulate the VMCLEAR instruction */
5482 static int handle_vmclear(struct kvm_vcpu *vcpu)
5483 {
5484 	struct vcpu_vmx *vmx = to_vmx(vcpu);
5485 	u32 zero = 0;
5486 	gpa_t vmptr;
5487 	int r;
5488 
5489 	if (!nested_vmx_check_permission(vcpu))
5490 		return 1;
5491 
5492 	if (nested_vmx_get_vmptr(vcpu, &vmptr, &r))
5493 		return r;
5494 
5495 	if (!page_address_valid(vcpu, vmptr))
5496 		return nested_vmx_fail(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5497 
5498 	if (vmptr == vmx->nested.vmxon_ptr)
5499 		return nested_vmx_fail(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
5500 
5501 	if (likely(!nested_evmcs_handle_vmclear(vcpu, vmptr))) {
5502 		if (vmptr == vmx->nested.current_vmptr)
5503 			nested_release_vmcs12(vcpu);
5504 
5505 		/*
5506 		 * Silently ignore memory errors on VMCLEAR, Intel's pseudocode
5507 		 * for VMCLEAR includes a "ensure that data for VMCS referenced
5508 		 * by the operand is in memory" clause that guards writes to
5509 		 * memory, i.e. doing nothing for I/O is architecturally valid.
5510 		 *
5511 		 * FIXME: Suppress failures if and only if no memslot is found,
5512 		 * i.e. exit to userspace if __copy_to_user() fails.
5513 		 */
5514 		(void)kvm_vcpu_write_guest(vcpu,
5515 					   vmptr + offsetof(struct vmcs12,
5516 							    launch_state),
5517 					   &zero, sizeof(zero));
5518 	}
5519 
5520 	return nested_vmx_succeed(vcpu);
5521 }
5522 
5523 /* Emulate the VMLAUNCH instruction */
5524 static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5525 {
5526 	return nested_vmx_run(vcpu, true);
5527 }
5528 
5529 /* Emulate the VMRESUME instruction */
5530 static int handle_vmresume(struct kvm_vcpu *vcpu)
5531 {
5532 
5533 	return nested_vmx_run(vcpu, false);
5534 }
5535 
5536 static int handle_vmread(struct kvm_vcpu *vcpu)
5537 {
5538 	struct vmcs12 *vmcs12 = is_guest_mode(vcpu) ? get_shadow_vmcs12(vcpu)
5539 						    : get_vmcs12(vcpu);
5540 	unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
5541 	u32 instr_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5542 	struct vcpu_vmx *vmx = to_vmx(vcpu);
5543 	struct x86_exception e;
5544 	unsigned long field;
5545 	u64 value;
5546 	gva_t gva = 0;
5547 	short offset;
5548 	int len, r;
5549 
5550 	if (!nested_vmx_check_permission(vcpu))
5551 		return 1;
5552 
5553 	/* Decode instruction info and find the field to read */
5554 	field = kvm_register_read(vcpu, (((instr_info) >> 28) & 0xf));
5555 
5556 	if (!nested_vmx_is_evmptr12_valid(vmx)) {
5557 		/*
5558 		 * In VMX non-root operation, when the VMCS-link pointer is INVALID_GPA,
5559 		 * any VMREAD sets the ALU flags for VMfailInvalid.
5560 		 */
5561 		if (vmx->nested.current_vmptr == INVALID_GPA ||
5562 		    (is_guest_mode(vcpu) &&
5563 		     get_vmcs12(vcpu)->vmcs_link_pointer == INVALID_GPA))
5564 			return nested_vmx_failInvalid(vcpu);
5565 
5566 		offset = get_vmcs12_field_offset(field);
5567 		if (offset < 0)
5568 			return nested_vmx_fail(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5569 
5570 		if (!is_guest_mode(vcpu) && is_vmcs12_ext_field(field))
5571 			copy_vmcs02_to_vmcs12_rare(vcpu, vmcs12);
5572 
5573 		/* Read the field, zero-extended to a u64 value */
5574 		value = vmcs12_read_any(vmcs12, field, offset);
5575 	} else {
5576 		/*
5577 		 * Hyper-V TLFS (as of 6.0b) explicitly states, that while an
5578 		 * enlightened VMCS is active VMREAD/VMWRITE instructions are
5579 		 * unsupported. Unfortunately, certain versions of Windows 11
5580 		 * don't comply with this requirement which is not enforced in
5581 		 * genuine Hyper-V. Allow VMREAD from an enlightened VMCS as a
5582 		 * workaround, as misbehaving guests will panic on VM-Fail.
5583 		 * Note, enlightened VMCS is incompatible with shadow VMCS so
5584 		 * all VMREADs from L2 should go to L1.
5585 		 */
5586 		if (WARN_ON_ONCE(is_guest_mode(vcpu)))
5587 			return nested_vmx_failInvalid(vcpu);
5588 
5589 		offset = evmcs_field_offset(field, NULL);
5590 		if (offset < 0)
5591 			return nested_vmx_fail(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5592 
5593 		/* Read the field, zero-extended to a u64 value */
5594 		value = evmcs_read_any(nested_vmx_evmcs(vmx), field, offset);
5595 	}
5596 
5597 	/*
5598 	 * Now copy part of this value to register or memory, as requested.
5599 	 * Note that the number of bits actually copied is 32 or 64 depending
5600 	 * on the guest's mode (32 or 64 bit), not on the given field's length.
5601 	 */
5602 	if (instr_info & BIT(10)) {
5603 		kvm_register_write(vcpu, (((instr_info) >> 3) & 0xf), value);
5604 	} else {
5605 		len = is_64_bit_mode(vcpu) ? 8 : 4;
5606 		if (get_vmx_mem_address(vcpu, exit_qualification,
5607 					instr_info, true, len, &gva))
5608 			return 1;
5609 		/* _system ok, nested_vmx_check_permission has verified cpl=0 */
5610 		r = kvm_write_guest_virt_system(vcpu, gva, &value, len, &e);
5611 		if (r != X86EMUL_CONTINUE)
5612 			return kvm_handle_memory_failure(vcpu, r, &e);
5613 	}
5614 
5615 	return nested_vmx_succeed(vcpu);
5616 }
5617 
5618 static bool is_shadow_field_rw(unsigned long field)
5619 {
5620 	switch (field) {
5621 #define SHADOW_FIELD_RW(x, y) case x:
5622 #include "vmcs_shadow_fields.h"
5623 		return true;
5624 	default:
5625 		break;
5626 	}
5627 	return false;
5628 }
5629 
5630 static bool is_shadow_field_ro(unsigned long field)
5631 {
5632 	switch (field) {
5633 #define SHADOW_FIELD_RO(x, y) case x:
5634 #include "vmcs_shadow_fields.h"
5635 		return true;
5636 	default:
5637 		break;
5638 	}
5639 	return false;
5640 }
5641 
5642 static int handle_vmwrite(struct kvm_vcpu *vcpu)
5643 {
5644 	struct vmcs12 *vmcs12 = is_guest_mode(vcpu) ? get_shadow_vmcs12(vcpu)
5645 						    : get_vmcs12(vcpu);
5646 	unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
5647 	u32 instr_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5648 	struct vcpu_vmx *vmx = to_vmx(vcpu);
5649 	struct x86_exception e;
5650 	unsigned long field;
5651 	short offset;
5652 	gva_t gva;
5653 	int len, r;
5654 
5655 	/*
5656 	 * The value to write might be 32 or 64 bits, depending on L1's long
5657 	 * mode, and eventually we need to write that into a field of several
5658 	 * possible lengths. The code below first zero-extends the value to 64
5659 	 * bit (value), and then copies only the appropriate number of
5660 	 * bits into the vmcs12 field.
5661 	 */
5662 	u64 value = 0;
5663 
5664 	if (!nested_vmx_check_permission(vcpu))
5665 		return 1;
5666 
5667 	/*
5668 	 * In VMX non-root operation, when the VMCS-link pointer is INVALID_GPA,
5669 	 * any VMWRITE sets the ALU flags for VMfailInvalid.
5670 	 */
5671 	if (vmx->nested.current_vmptr == INVALID_GPA ||
5672 	    (is_guest_mode(vcpu) &&
5673 	     get_vmcs12(vcpu)->vmcs_link_pointer == INVALID_GPA))
5674 		return nested_vmx_failInvalid(vcpu);
5675 
5676 	if (instr_info & BIT(10))
5677 		value = kvm_register_read(vcpu, (((instr_info) >> 3) & 0xf));
5678 	else {
5679 		len = is_64_bit_mode(vcpu) ? 8 : 4;
5680 		if (get_vmx_mem_address(vcpu, exit_qualification,
5681 					instr_info, false, len, &gva))
5682 			return 1;
5683 		r = kvm_read_guest_virt(vcpu, gva, &value, len, &e);
5684 		if (r != X86EMUL_CONTINUE)
5685 			return kvm_handle_memory_failure(vcpu, r, &e);
5686 	}
5687 
5688 	field = kvm_register_read(vcpu, (((instr_info) >> 28) & 0xf));
5689 
5690 	offset = get_vmcs12_field_offset(field);
5691 	if (offset < 0)
5692 		return nested_vmx_fail(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5693 
5694 	/*
5695 	 * If the vCPU supports "VMWRITE to any supported field in the
5696 	 * VMCS," then the "read-only" fields are actually read/write.
5697 	 */
5698 	if (vmcs_field_readonly(field) &&
5699 	    !nested_cpu_has_vmwrite_any_field(vcpu))
5700 		return nested_vmx_fail(vcpu, VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5701 
5702 	/*
5703 	 * Ensure vmcs12 is up-to-date before any VMWRITE that dirties
5704 	 * vmcs12, else we may crush a field or consume a stale value.
5705 	 */
5706 	if (!is_guest_mode(vcpu) && !is_shadow_field_rw(field))
5707 		copy_vmcs02_to_vmcs12_rare(vcpu, vmcs12);
5708 
5709 	/*
5710 	 * Some Intel CPUs intentionally drop the reserved bits of the AR byte
5711 	 * fields on VMWRITE.  Emulate this behavior to ensure consistent KVM
5712 	 * behavior regardless of the underlying hardware, e.g. if an AR_BYTE
5713 	 * field is intercepted for VMWRITE but not VMREAD (in L1), then VMREAD
5714 	 * from L1 will return a different value than VMREAD from L2 (L1 sees
5715 	 * the stripped down value, L2 sees the full value as stored by KVM).
5716 	 */
5717 	if (field >= GUEST_ES_AR_BYTES && field <= GUEST_TR_AR_BYTES)
5718 		value &= 0x1f0ff;
5719 
5720 	vmcs12_write_any(vmcs12, field, offset, value);
5721 
5722 	/*
5723 	 * Do not track vmcs12 dirty-state if in guest-mode as we actually
5724 	 * dirty shadow vmcs12 instead of vmcs12.  Fields that can be updated
5725 	 * by L1 without a vmexit are always updated in the vmcs02, i.e. don't
5726 	 * "dirty" vmcs12, all others go down the prepare_vmcs02() slow path.
5727 	 */
5728 	if (!is_guest_mode(vcpu) && !is_shadow_field_rw(field)) {
5729 		/*
5730 		 * L1 can read these fields without exiting, ensure the
5731 		 * shadow VMCS is up-to-date.
5732 		 */
5733 		if (enable_shadow_vmcs && is_shadow_field_ro(field)) {
5734 			preempt_disable();
5735 			vmcs_load(vmx->vmcs01.shadow_vmcs);
5736 
5737 			__vmcs_writel(field, value);
5738 
5739 			vmcs_clear(vmx->vmcs01.shadow_vmcs);
5740 			vmcs_load(vmx->loaded_vmcs->vmcs);
5741 			preempt_enable();
5742 		}
5743 		vmx->nested.dirty_vmcs12 = true;
5744 	}
5745 
5746 	return nested_vmx_succeed(vcpu);
5747 }
5748 
5749 static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
5750 {
5751 	vmx->nested.current_vmptr = vmptr;
5752 	if (enable_shadow_vmcs) {
5753 		secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_SHADOW_VMCS);
5754 		vmcs_write64(VMCS_LINK_POINTER,
5755 			     __pa(vmx->vmcs01.shadow_vmcs));
5756 		vmx->nested.need_vmcs12_to_shadow_sync = true;
5757 	}
5758 	vmx->nested.dirty_vmcs12 = true;
5759 	vmx->nested.force_msr_bitmap_recalc = true;
5760 }
5761 
5762 /* Emulate the VMPTRLD instruction */
5763 static int handle_vmptrld(struct kvm_vcpu *vcpu)
5764 {
5765 	struct vcpu_vmx *vmx = to_vmx(vcpu);
5766 	gpa_t vmptr;
5767 	int r;
5768 
5769 	if (!nested_vmx_check_permission(vcpu))
5770 		return 1;
5771 
5772 	if (nested_vmx_get_vmptr(vcpu, &vmptr, &r))
5773 		return r;
5774 
5775 	if (!page_address_valid(vcpu, vmptr))
5776 		return nested_vmx_fail(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5777 
5778 	if (vmptr == vmx->nested.vmxon_ptr)
5779 		return nested_vmx_fail(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
5780 
5781 	/* Forbid normal VMPTRLD if Enlightened version was used */
5782 	if (nested_vmx_is_evmptr12_valid(vmx))
5783 		return 1;
5784 
5785 	if (vmx->nested.current_vmptr != vmptr) {
5786 		struct gfn_to_hva_cache *ghc = &vmx->nested.vmcs12_cache;
5787 		struct vmcs_hdr hdr;
5788 
5789 		if (kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, vmptr, VMCS12_SIZE)) {
5790 			/*
5791 			 * Reads from an unbacked page return all 1s,
5792 			 * which means that the 32 bits located at the
5793 			 * given physical address won't match the required
5794 			 * VMCS12_REVISION identifier.
5795 			 */
5796 			return nested_vmx_fail(vcpu,
5797 				VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5798 		}
5799 
5800 		if (kvm_read_guest_offset_cached(vcpu->kvm, ghc, &hdr,
5801 						 offsetof(struct vmcs12, hdr),
5802 						 sizeof(hdr))) {
5803 			return nested_vmx_fail(vcpu,
5804 				VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5805 		}
5806 
5807 		if (hdr.revision_id != VMCS12_REVISION ||
5808 		    (hdr.shadow_vmcs &&
5809 		     !nested_cpu_has_vmx_shadow_vmcs(vcpu))) {
5810 			return nested_vmx_fail(vcpu,
5811 				VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5812 		}
5813 
5814 		nested_release_vmcs12(vcpu);
5815 
5816 		/*
5817 		 * Load VMCS12 from guest memory since it is not already
5818 		 * cached.
5819 		 */
5820 		if (kvm_read_guest_cached(vcpu->kvm, ghc, vmx->nested.cached_vmcs12,
5821 					  VMCS12_SIZE)) {
5822 			return nested_vmx_fail(vcpu,
5823 				VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5824 		}
5825 
5826 		set_current_vmptr(vmx, vmptr);
5827 	}
5828 
5829 	return nested_vmx_succeed(vcpu);
5830 }
5831 
5832 /* Emulate the VMPTRST instruction */
5833 static int handle_vmptrst(struct kvm_vcpu *vcpu)
5834 {
5835 	unsigned long exit_qual = vmx_get_exit_qual(vcpu);
5836 	u32 instr_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5837 	gpa_t current_vmptr = to_vmx(vcpu)->nested.current_vmptr;
5838 	struct x86_exception e;
5839 	gva_t gva;
5840 	int r;
5841 
5842 	if (!nested_vmx_check_permission(vcpu))
5843 		return 1;
5844 
5845 	if (unlikely(nested_vmx_is_evmptr12_valid(to_vmx(vcpu))))
5846 		return 1;
5847 
5848 	if (get_vmx_mem_address(vcpu, exit_qual, instr_info,
5849 				true, sizeof(gpa_t), &gva))
5850 		return 1;
5851 	/* *_system ok, nested_vmx_check_permission has verified cpl=0 */
5852 	r = kvm_write_guest_virt_system(vcpu, gva, (void *)&current_vmptr,
5853 					sizeof(gpa_t), &e);
5854 	if (r != X86EMUL_CONTINUE)
5855 		return kvm_handle_memory_failure(vcpu, r, &e);
5856 
5857 	return nested_vmx_succeed(vcpu);
5858 }
5859 
5860 /* Emulate the INVEPT instruction */
5861 static int handle_invept(struct kvm_vcpu *vcpu)
5862 {
5863 	struct vcpu_vmx *vmx = to_vmx(vcpu);
5864 	u32 vmx_instruction_info, types;
5865 	unsigned long type, roots_to_free;
5866 	struct kvm_mmu *mmu;
5867 	gva_t gva;
5868 	struct x86_exception e;
5869 	struct {
5870 		u64 eptp, gpa;
5871 	} operand;
5872 	int i, r, gpr_index;
5873 
5874 	if (!(vmx->nested.msrs.secondary_ctls_high &
5875 	      SECONDARY_EXEC_ENABLE_EPT) ||
5876 	    !(vmx->nested.msrs.ept_caps & VMX_EPT_INVEPT_BIT)) {
5877 		kvm_queue_exception(vcpu, UD_VECTOR);
5878 		return 1;
5879 	}
5880 
5881 	if (!nested_vmx_check_permission(vcpu))
5882 		return 1;
5883 
5884 	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5885 	gpr_index = vmx_get_instr_info_reg2(vmx_instruction_info);
5886 	type = kvm_register_read(vcpu, gpr_index);
5887 
5888 	types = (vmx->nested.msrs.ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
5889 
5890 	if (type >= 32 || !(types & (1 << type)))
5891 		return nested_vmx_fail(vcpu, VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
5892 
5893 	/* According to the Intel VMX instruction reference, the memory
5894 	 * operand is read even if it isn't needed (e.g., for type==global)
5895 	 */
5896 	if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
5897 			vmx_instruction_info, false, sizeof(operand), &gva))
5898 		return 1;
5899 	r = kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e);
5900 	if (r != X86EMUL_CONTINUE)
5901 		return kvm_handle_memory_failure(vcpu, r, &e);
5902 
5903 	/*
5904 	 * Nested EPT roots are always held through guest_mmu,
5905 	 * not root_mmu.
5906 	 */
5907 	mmu = &vcpu->arch.guest_mmu;
5908 
5909 	switch (type) {
5910 	case VMX_EPT_EXTENT_CONTEXT:
5911 		if (!nested_vmx_check_eptp(vcpu, operand.eptp))
5912 			return nested_vmx_fail(vcpu,
5913 				VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
5914 
5915 		roots_to_free = 0;
5916 		if (nested_ept_root_matches(mmu->root.hpa, mmu->root.pgd,
5917 					    operand.eptp))
5918 			roots_to_free |= KVM_MMU_ROOT_CURRENT;
5919 
5920 		for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
5921 			if (nested_ept_root_matches(mmu->prev_roots[i].hpa,
5922 						    mmu->prev_roots[i].pgd,
5923 						    operand.eptp))
5924 				roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i);
5925 		}
5926 		break;
5927 	case VMX_EPT_EXTENT_GLOBAL:
5928 		roots_to_free = KVM_MMU_ROOTS_ALL;
5929 		break;
5930 	default:
5931 		BUG();
5932 		break;
5933 	}
5934 
5935 	if (roots_to_free)
5936 		kvm_mmu_free_roots(vcpu->kvm, mmu, roots_to_free);
5937 
5938 	return nested_vmx_succeed(vcpu);
5939 }
5940 
5941 static int handle_invvpid(struct kvm_vcpu *vcpu)
5942 {
5943 	struct vcpu_vmx *vmx = to_vmx(vcpu);
5944 	u32 vmx_instruction_info;
5945 	unsigned long type, types;
5946 	gva_t gva;
5947 	struct x86_exception e;
5948 	struct {
5949 		u64 vpid;
5950 		u64 gla;
5951 	} operand;
5952 	u16 vpid02;
5953 	int r, gpr_index;
5954 
5955 	if (!(vmx->nested.msrs.secondary_ctls_high &
5956 	      SECONDARY_EXEC_ENABLE_VPID) ||
5957 			!(vmx->nested.msrs.vpid_caps & VMX_VPID_INVVPID_BIT)) {
5958 		kvm_queue_exception(vcpu, UD_VECTOR);
5959 		return 1;
5960 	}
5961 
5962 	if (!nested_vmx_check_permission(vcpu))
5963 		return 1;
5964 
5965 	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5966 	gpr_index = vmx_get_instr_info_reg2(vmx_instruction_info);
5967 	type = kvm_register_read(vcpu, gpr_index);
5968 
5969 	types = (vmx->nested.msrs.vpid_caps &
5970 			VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
5971 
5972 	if (type >= 32 || !(types & (1 << type)))
5973 		return nested_vmx_fail(vcpu,
5974 			VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
5975 
5976 	/* according to the intel vmx instruction reference, the memory
5977 	 * operand is read even if it isn't needed (e.g., for type==global)
5978 	 */
5979 	if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
5980 			vmx_instruction_info, false, sizeof(operand), &gva))
5981 		return 1;
5982 	r = kvm_read_guest_virt(vcpu, gva, &operand, sizeof(operand), &e);
5983 	if (r != X86EMUL_CONTINUE)
5984 		return kvm_handle_memory_failure(vcpu, r, &e);
5985 
5986 	if (operand.vpid >> 16)
5987 		return nested_vmx_fail(vcpu,
5988 			VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
5989 
5990 	/*
5991 	 * Always flush the effective vpid02, i.e. never flush the current VPID
5992 	 * and never explicitly flush vpid01.  INVVPID targets a VPID, not a
5993 	 * VMCS, and so whether or not the current vmcs12 has VPID enabled is
5994 	 * irrelevant (and there may not be a loaded vmcs12).
5995 	 */
5996 	vpid02 = nested_get_vpid02(vcpu);
5997 	switch (type) {
5998 	case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
5999 		/*
6000 		 * LAM doesn't apply to addresses that are inputs to TLB
6001 		 * invalidation.
6002 		 */
6003 		if (!operand.vpid ||
6004 		    is_noncanonical_invlpg_address(operand.gla, vcpu))
6005 			return nested_vmx_fail(vcpu,
6006 				VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6007 		vpid_sync_vcpu_addr(vpid02, operand.gla);
6008 		break;
6009 	case VMX_VPID_EXTENT_SINGLE_CONTEXT:
6010 	case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
6011 		if (!operand.vpid)
6012 			return nested_vmx_fail(vcpu,
6013 				VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6014 		vpid_sync_context(vpid02);
6015 		break;
6016 	case VMX_VPID_EXTENT_ALL_CONTEXT:
6017 		vpid_sync_context(vpid02);
6018 		break;
6019 	default:
6020 		WARN_ON_ONCE(1);
6021 		return kvm_skip_emulated_instruction(vcpu);
6022 	}
6023 
6024 	/*
6025 	 * Sync the shadow page tables if EPT is disabled, L1 is invalidating
6026 	 * linear mappings for L2 (tagged with L2's VPID).  Free all guest
6027 	 * roots as VPIDs are not tracked in the MMU role.
6028 	 *
6029 	 * Note, this operates on root_mmu, not guest_mmu, as L1 and L2 share
6030 	 * an MMU when EPT is disabled.
6031 	 *
6032 	 * TODO: sync only the affected SPTEs for INVDIVIDUAL_ADDR.
6033 	 */
6034 	if (!enable_ept)
6035 		kvm_mmu_free_guest_mode_roots(vcpu->kvm, &vcpu->arch.root_mmu);
6036 
6037 	return nested_vmx_succeed(vcpu);
6038 }
6039 
6040 static int nested_vmx_eptp_switching(struct kvm_vcpu *vcpu,
6041 				     struct vmcs12 *vmcs12)
6042 {
6043 	u32 index = kvm_rcx_read(vcpu);
6044 	u64 new_eptp;
6045 
6046 	if (WARN_ON_ONCE(!nested_cpu_has_ept(vmcs12)))
6047 		return 1;
6048 	if (index >= VMFUNC_EPTP_ENTRIES)
6049 		return 1;
6050 
6051 	if (kvm_vcpu_read_guest_page(vcpu, vmcs12->eptp_list_address >> PAGE_SHIFT,
6052 				     &new_eptp, index * 8, 8))
6053 		return 1;
6054 
6055 	/*
6056 	 * If the (L2) guest does a vmfunc to the currently
6057 	 * active ept pointer, we don't have to do anything else
6058 	 */
6059 	if (vmcs12->ept_pointer != new_eptp) {
6060 		if (!nested_vmx_check_eptp(vcpu, new_eptp))
6061 			return 1;
6062 
6063 		vmcs12->ept_pointer = new_eptp;
6064 		nested_ept_new_eptp(vcpu);
6065 
6066 		if (!nested_cpu_has_vpid(vmcs12))
6067 			kvm_make_request(KVM_REQ_TLB_FLUSH_GUEST, vcpu);
6068 	}
6069 
6070 	return 0;
6071 }
6072 
6073 static int handle_vmfunc(struct kvm_vcpu *vcpu)
6074 {
6075 	struct vcpu_vmx *vmx = to_vmx(vcpu);
6076 	struct vmcs12 *vmcs12;
6077 	u32 function = kvm_rax_read(vcpu);
6078 
6079 	/*
6080 	 * VMFUNC should never execute cleanly while L1 is active; KVM supports
6081 	 * VMFUNC for nested VMs, but not for L1.
6082 	 */
6083 	if (WARN_ON_ONCE(!is_guest_mode(vcpu))) {
6084 		kvm_queue_exception(vcpu, UD_VECTOR);
6085 		return 1;
6086 	}
6087 
6088 	vmcs12 = get_vmcs12(vcpu);
6089 
6090 	/*
6091 	 * #UD on out-of-bounds function has priority over VM-Exit, and VMFUNC
6092 	 * is enabled in vmcs02 if and only if it's enabled in vmcs12.
6093 	 */
6094 	if (WARN_ON_ONCE((function > 63) || !nested_cpu_has_vmfunc(vmcs12))) {
6095 		kvm_queue_exception(vcpu, UD_VECTOR);
6096 		return 1;
6097 	}
6098 
6099 	if (!(vmcs12->vm_function_control & BIT_ULL(function)))
6100 		goto fail;
6101 
6102 	switch (function) {
6103 	case 0:
6104 		if (nested_vmx_eptp_switching(vcpu, vmcs12))
6105 			goto fail;
6106 		break;
6107 	default:
6108 		goto fail;
6109 	}
6110 	return kvm_skip_emulated_instruction(vcpu);
6111 
6112 fail:
6113 	/*
6114 	 * This is effectively a reflected VM-Exit, as opposed to a synthesized
6115 	 * nested VM-Exit.  Pass the original exit reason, i.e. don't hardcode
6116 	 * EXIT_REASON_VMFUNC as the exit reason.
6117 	 */
6118 	nested_vmx_vmexit(vcpu, vmx->exit_reason.full,
6119 			  vmx_get_intr_info(vcpu),
6120 			  vmx_get_exit_qual(vcpu));
6121 	return 1;
6122 }
6123 
6124 /*
6125  * Return true if an IO instruction with the specified port and size should cause
6126  * a VM-exit into L1.
6127  */
6128 bool nested_vmx_check_io_bitmaps(struct kvm_vcpu *vcpu, unsigned int port,
6129 				 int size)
6130 {
6131 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6132 	gpa_t bitmap, last_bitmap;
6133 	u8 b;
6134 
6135 	last_bitmap = INVALID_GPA;
6136 	b = -1;
6137 
6138 	while (size > 0) {
6139 		if (port < 0x8000)
6140 			bitmap = vmcs12->io_bitmap_a;
6141 		else if (port < 0x10000)
6142 			bitmap = vmcs12->io_bitmap_b;
6143 		else
6144 			return true;
6145 		bitmap += (port & 0x7fff) / 8;
6146 
6147 		if (last_bitmap != bitmap)
6148 			if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
6149 				return true;
6150 		if (b & (1 << (port & 7)))
6151 			return true;
6152 
6153 		port++;
6154 		size--;
6155 		last_bitmap = bitmap;
6156 	}
6157 
6158 	return false;
6159 }
6160 
6161 static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6162 				       struct vmcs12 *vmcs12)
6163 {
6164 	unsigned long exit_qualification;
6165 	unsigned short port;
6166 	int size;
6167 
6168 	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
6169 		return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
6170 
6171 	exit_qualification = vmx_get_exit_qual(vcpu);
6172 
6173 	port = exit_qualification >> 16;
6174 	size = (exit_qualification & 7) + 1;
6175 
6176 	return nested_vmx_check_io_bitmaps(vcpu, port, size);
6177 }
6178 
6179 /*
6180  * Return 1 if we should exit from L2 to L1 to handle an MSR access,
6181  * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6182  * disinterest in the current event (read or write a specific MSR) by using an
6183  * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6184  */
6185 static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6186 					struct vmcs12 *vmcs12,
6187 					union vmx_exit_reason exit_reason)
6188 {
6189 	u32 msr_index = kvm_rcx_read(vcpu);
6190 	gpa_t bitmap;
6191 
6192 	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
6193 		return true;
6194 
6195 	/*
6196 	 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6197 	 * for the four combinations of read/write and low/high MSR numbers.
6198 	 * First we need to figure out which of the four to use:
6199 	 */
6200 	bitmap = vmcs12->msr_bitmap;
6201 	if (exit_reason.basic == EXIT_REASON_MSR_WRITE)
6202 		bitmap += 2048;
6203 	if (msr_index >= 0xc0000000) {
6204 		msr_index -= 0xc0000000;
6205 		bitmap += 1024;
6206 	}
6207 
6208 	/* Then read the msr_index'th bit from this bitmap: */
6209 	if (msr_index < 1024*8) {
6210 		unsigned char b;
6211 		if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
6212 			return true;
6213 		return 1 & (b >> (msr_index & 7));
6214 	} else
6215 		return true; /* let L1 handle the wrong parameter */
6216 }
6217 
6218 /*
6219  * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6220  * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6221  * intercept (via guest_host_mask etc.) the current event.
6222  */
6223 static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6224 	struct vmcs12 *vmcs12)
6225 {
6226 	unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
6227 	int cr = exit_qualification & 15;
6228 	int reg;
6229 	unsigned long val;
6230 
6231 	switch ((exit_qualification >> 4) & 3) {
6232 	case 0: /* mov to cr */
6233 		reg = (exit_qualification >> 8) & 15;
6234 		val = kvm_register_read(vcpu, reg);
6235 		switch (cr) {
6236 		case 0:
6237 			if (vmcs12->cr0_guest_host_mask &
6238 			    (val ^ vmcs12->cr0_read_shadow))
6239 				return true;
6240 			break;
6241 		case 3:
6242 			if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6243 				return true;
6244 			break;
6245 		case 4:
6246 			if (vmcs12->cr4_guest_host_mask &
6247 			    (vmcs12->cr4_read_shadow ^ val))
6248 				return true;
6249 			break;
6250 		case 8:
6251 			if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6252 				return true;
6253 			break;
6254 		}
6255 		break;
6256 	case 2: /* clts */
6257 		if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6258 		    (vmcs12->cr0_read_shadow & X86_CR0_TS))
6259 			return true;
6260 		break;
6261 	case 1: /* mov from cr */
6262 		switch (cr) {
6263 		case 3:
6264 			if (vmcs12->cpu_based_vm_exec_control &
6265 			    CPU_BASED_CR3_STORE_EXITING)
6266 				return true;
6267 			break;
6268 		case 8:
6269 			if (vmcs12->cpu_based_vm_exec_control &
6270 			    CPU_BASED_CR8_STORE_EXITING)
6271 				return true;
6272 			break;
6273 		}
6274 		break;
6275 	case 3: /* lmsw */
6276 		/*
6277 		 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6278 		 * cr0. Other attempted changes are ignored, with no exit.
6279 		 */
6280 		val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
6281 		if (vmcs12->cr0_guest_host_mask & 0xe &
6282 		    (val ^ vmcs12->cr0_read_shadow))
6283 			return true;
6284 		if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6285 		    !(vmcs12->cr0_read_shadow & 0x1) &&
6286 		    (val & 0x1))
6287 			return true;
6288 		break;
6289 	}
6290 	return false;
6291 }
6292 
6293 static bool nested_vmx_exit_handled_encls(struct kvm_vcpu *vcpu,
6294 					  struct vmcs12 *vmcs12)
6295 {
6296 	u32 encls_leaf;
6297 
6298 	if (!guest_cpu_cap_has(vcpu, X86_FEATURE_SGX) ||
6299 	    !nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENCLS_EXITING))
6300 		return false;
6301 
6302 	encls_leaf = kvm_rax_read(vcpu);
6303 	if (encls_leaf > 62)
6304 		encls_leaf = 63;
6305 	return vmcs12->encls_exiting_bitmap & BIT_ULL(encls_leaf);
6306 }
6307 
6308 static bool nested_vmx_exit_handled_vmcs_access(struct kvm_vcpu *vcpu,
6309 	struct vmcs12 *vmcs12, gpa_t bitmap)
6310 {
6311 	u32 vmx_instruction_info;
6312 	unsigned long field;
6313 	u8 b;
6314 
6315 	if (!nested_cpu_has_shadow_vmcs(vmcs12))
6316 		return true;
6317 
6318 	/* Decode instruction info and find the field to access */
6319 	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6320 	field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6321 
6322 	/* Out-of-range fields always cause a VM exit from L2 to L1 */
6323 	if (field >> 15)
6324 		return true;
6325 
6326 	if (kvm_vcpu_read_guest(vcpu, bitmap + field/8, &b, 1))
6327 		return true;
6328 
6329 	return 1 & (b >> (field & 7));
6330 }
6331 
6332 static bool nested_vmx_exit_handled_mtf(struct vmcs12 *vmcs12)
6333 {
6334 	u32 entry_intr_info = vmcs12->vm_entry_intr_info_field;
6335 
6336 	if (nested_cpu_has_mtf(vmcs12))
6337 		return true;
6338 
6339 	/*
6340 	 * An MTF VM-exit may be injected into the guest by setting the
6341 	 * interruption-type to 7 (other event) and the vector field to 0. Such
6342 	 * is the case regardless of the 'monitor trap flag' VM-execution
6343 	 * control.
6344 	 */
6345 	return entry_intr_info == (INTR_INFO_VALID_MASK
6346 				   | INTR_TYPE_OTHER_EVENT);
6347 }
6348 
6349 /*
6350  * Return true if L0 wants to handle an exit from L2 regardless of whether or not
6351  * L1 wants the exit.  Only call this when in is_guest_mode (L2).
6352  */
6353 static bool nested_vmx_l0_wants_exit(struct kvm_vcpu *vcpu,
6354 				     union vmx_exit_reason exit_reason)
6355 {
6356 	u32 intr_info;
6357 
6358 	switch ((u16)exit_reason.basic) {
6359 	case EXIT_REASON_EXCEPTION_NMI:
6360 		intr_info = vmx_get_intr_info(vcpu);
6361 		if (is_nmi(intr_info))
6362 			return true;
6363 		else if (is_page_fault(intr_info))
6364 			return vcpu->arch.apf.host_apf_flags ||
6365 			       vmx_need_pf_intercept(vcpu);
6366 		else if (is_debug(intr_info) &&
6367 			 vcpu->guest_debug &
6368 			 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
6369 			return true;
6370 		else if (is_breakpoint(intr_info) &&
6371 			 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
6372 			return true;
6373 		else if (is_alignment_check(intr_info) &&
6374 			 !vmx_guest_inject_ac(vcpu))
6375 			return true;
6376 		else if (is_ve_fault(intr_info))
6377 			return true;
6378 		return false;
6379 	case EXIT_REASON_EXTERNAL_INTERRUPT:
6380 		return true;
6381 	case EXIT_REASON_MCE_DURING_VMENTRY:
6382 		return true;
6383 	case EXIT_REASON_EPT_VIOLATION:
6384 		/*
6385 		 * L0 always deals with the EPT violation. If nested EPT is
6386 		 * used, and the nested mmu code discovers that the address is
6387 		 * missing in the guest EPT table (EPT12), the EPT violation
6388 		 * will be injected with nested_ept_inject_page_fault()
6389 		 */
6390 		return true;
6391 	case EXIT_REASON_EPT_MISCONFIG:
6392 		/*
6393 		 * L2 never uses directly L1's EPT, but rather L0's own EPT
6394 		 * table (shadow on EPT) or a merged EPT table that L0 built
6395 		 * (EPT on EPT). So any problems with the structure of the
6396 		 * table is L0's fault.
6397 		 */
6398 		return true;
6399 	case EXIT_REASON_PREEMPTION_TIMER:
6400 		return true;
6401 	case EXIT_REASON_PML_FULL:
6402 		/*
6403 		 * PML is emulated for an L1 VMM and should never be enabled in
6404 		 * vmcs02, always "handle" PML_FULL by exiting to userspace.
6405 		 */
6406 		return true;
6407 	case EXIT_REASON_VMFUNC:
6408 		/* VM functions are emulated through L2->L0 vmexits. */
6409 		return true;
6410 	case EXIT_REASON_BUS_LOCK:
6411 		/*
6412 		 * At present, bus lock VM exit is never exposed to L1.
6413 		 * Handle L2's bus locks in L0 directly.
6414 		 */
6415 		return true;
6416 #ifdef CONFIG_KVM_HYPERV
6417 	case EXIT_REASON_VMCALL:
6418 		/* Hyper-V L2 TLB flush hypercall is handled by L0 */
6419 		return guest_hv_cpuid_has_l2_tlb_flush(vcpu) &&
6420 			nested_evmcs_l2_tlb_flush_enabled(vcpu) &&
6421 			kvm_hv_is_tlb_flush_hcall(vcpu);
6422 #endif
6423 	default:
6424 		break;
6425 	}
6426 	return false;
6427 }
6428 
6429 /*
6430  * Return 1 if L1 wants to intercept an exit from L2.  Only call this when in
6431  * is_guest_mode (L2).
6432  */
6433 static bool nested_vmx_l1_wants_exit(struct kvm_vcpu *vcpu,
6434 				     union vmx_exit_reason exit_reason)
6435 {
6436 	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6437 	u32 intr_info;
6438 
6439 	switch ((u16)exit_reason.basic) {
6440 	case EXIT_REASON_EXCEPTION_NMI:
6441 		intr_info = vmx_get_intr_info(vcpu);
6442 		if (is_nmi(intr_info))
6443 			return true;
6444 		else if (is_page_fault(intr_info))
6445 			return true;
6446 		return vmcs12->exception_bitmap &
6447 				(1u << (intr_info & INTR_INFO_VECTOR_MASK));
6448 	case EXIT_REASON_EXTERNAL_INTERRUPT:
6449 		return nested_exit_on_intr(vcpu);
6450 	case EXIT_REASON_TRIPLE_FAULT:
6451 		return true;
6452 	case EXIT_REASON_INTERRUPT_WINDOW:
6453 		return nested_cpu_has(vmcs12, CPU_BASED_INTR_WINDOW_EXITING);
6454 	case EXIT_REASON_NMI_WINDOW:
6455 		return nested_cpu_has(vmcs12, CPU_BASED_NMI_WINDOW_EXITING);
6456 	case EXIT_REASON_TASK_SWITCH:
6457 		return true;
6458 	case EXIT_REASON_CPUID:
6459 		return true;
6460 	case EXIT_REASON_HLT:
6461 		return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6462 	case EXIT_REASON_INVD:
6463 		return true;
6464 	case EXIT_REASON_INVLPG:
6465 		return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6466 	case EXIT_REASON_RDPMC:
6467 		return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6468 	case EXIT_REASON_RDRAND:
6469 		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND_EXITING);
6470 	case EXIT_REASON_RDSEED:
6471 		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED_EXITING);
6472 	case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
6473 		return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6474 	case EXIT_REASON_VMREAD:
6475 		return nested_vmx_exit_handled_vmcs_access(vcpu, vmcs12,
6476 			vmcs12->vmread_bitmap);
6477 	case EXIT_REASON_VMWRITE:
6478 		return nested_vmx_exit_handled_vmcs_access(vcpu, vmcs12,
6479 			vmcs12->vmwrite_bitmap);
6480 	case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6481 	case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6482 	case EXIT_REASON_VMPTRST: case EXIT_REASON_VMRESUME:
6483 	case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
6484 	case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
6485 		/*
6486 		 * VMX instructions trap unconditionally. This allows L1 to
6487 		 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6488 		 */
6489 		return true;
6490 	case EXIT_REASON_CR_ACCESS:
6491 		return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6492 	case EXIT_REASON_DR_ACCESS:
6493 		return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6494 	case EXIT_REASON_IO_INSTRUCTION:
6495 		return nested_vmx_exit_handled_io(vcpu, vmcs12);
6496 	case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
6497 		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
6498 	case EXIT_REASON_MSR_READ:
6499 	case EXIT_REASON_MSR_WRITE:
6500 		return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6501 	case EXIT_REASON_INVALID_STATE:
6502 		return true;
6503 	case EXIT_REASON_MWAIT_INSTRUCTION:
6504 		return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6505 	case EXIT_REASON_MONITOR_TRAP_FLAG:
6506 		return nested_vmx_exit_handled_mtf(vmcs12);
6507 	case EXIT_REASON_MONITOR_INSTRUCTION:
6508 		return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6509 	case EXIT_REASON_PAUSE_INSTRUCTION:
6510 		return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6511 			nested_cpu_has2(vmcs12,
6512 				SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6513 	case EXIT_REASON_MCE_DURING_VMENTRY:
6514 		return true;
6515 	case EXIT_REASON_TPR_BELOW_THRESHOLD:
6516 		return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
6517 	case EXIT_REASON_APIC_ACCESS:
6518 	case EXIT_REASON_APIC_WRITE:
6519 	case EXIT_REASON_EOI_INDUCED:
6520 		/*
6521 		 * The controls for "virtualize APIC accesses," "APIC-
6522 		 * register virtualization," and "virtual-interrupt
6523 		 * delivery" only come from vmcs12.
6524 		 */
6525 		return true;
6526 	case EXIT_REASON_INVPCID:
6527 		return
6528 			nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_INVPCID) &&
6529 			nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6530 	case EXIT_REASON_WBINVD:
6531 		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6532 	case EXIT_REASON_XSETBV:
6533 		return true;
6534 	case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
6535 		/*
6536 		 * This should never happen, since it is not possible to
6537 		 * set XSS to a non-zero value---neither in L1 nor in L2.
6538 		 * If if it were, XSS would have to be checked against
6539 		 * the XSS exit bitmap in vmcs12.
6540 		 */
6541 		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_XSAVES);
6542 	case EXIT_REASON_UMWAIT:
6543 	case EXIT_REASON_TPAUSE:
6544 		return nested_cpu_has2(vmcs12,
6545 			SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE);
6546 	case EXIT_REASON_ENCLS:
6547 		return nested_vmx_exit_handled_encls(vcpu, vmcs12);
6548 	case EXIT_REASON_NOTIFY:
6549 		/* Notify VM exit is not exposed to L1 */
6550 		return false;
6551 	default:
6552 		return true;
6553 	}
6554 }
6555 
6556 /*
6557  * Conditionally reflect a VM-Exit into L1.  Returns %true if the VM-Exit was
6558  * reflected into L1.
6559  */
6560 bool nested_vmx_reflect_vmexit(struct kvm_vcpu *vcpu)
6561 {
6562 	struct vcpu_vmx *vmx = to_vmx(vcpu);
6563 	union vmx_exit_reason exit_reason = vmx->exit_reason;
6564 	unsigned long exit_qual;
6565 	u32 exit_intr_info;
6566 
6567 	WARN_ON_ONCE(vmx->nested.nested_run_pending);
6568 
6569 	/*
6570 	 * Late nested VM-Fail shares the same flow as nested VM-Exit since KVM
6571 	 * has already loaded L2's state.
6572 	 */
6573 	if (unlikely(vmx->fail)) {
6574 		trace_kvm_nested_vmenter_failed(
6575 			"hardware VM-instruction error: ",
6576 			vmcs_read32(VM_INSTRUCTION_ERROR));
6577 		exit_intr_info = 0;
6578 		exit_qual = 0;
6579 		goto reflect_vmexit;
6580 	}
6581 
6582 	trace_kvm_nested_vmexit(vcpu, KVM_ISA_VMX);
6583 
6584 	/* If L0 (KVM) wants the exit, it trumps L1's desires. */
6585 	if (nested_vmx_l0_wants_exit(vcpu, exit_reason))
6586 		return false;
6587 
6588 	/* If L1 doesn't want the exit, handle it in L0. */
6589 	if (!nested_vmx_l1_wants_exit(vcpu, exit_reason))
6590 		return false;
6591 
6592 	/*
6593 	 * vmcs.VM_EXIT_INTR_INFO is only valid for EXCEPTION_NMI exits.  For
6594 	 * EXTERNAL_INTERRUPT, the value for vmcs12->vm_exit_intr_info would
6595 	 * need to be synthesized by querying the in-kernel LAPIC, but external
6596 	 * interrupts are never reflected to L1 so it's a non-issue.
6597 	 */
6598 	exit_intr_info = vmx_get_intr_info(vcpu);
6599 	if (is_exception_with_error_code(exit_intr_info)) {
6600 		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6601 
6602 		vmcs12->vm_exit_intr_error_code =
6603 			vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
6604 	}
6605 	exit_qual = vmx_get_exit_qual(vcpu);
6606 
6607 reflect_vmexit:
6608 	nested_vmx_vmexit(vcpu, exit_reason.full, exit_intr_info, exit_qual);
6609 	return true;
6610 }
6611 
6612 static int vmx_get_nested_state(struct kvm_vcpu *vcpu,
6613 				struct kvm_nested_state __user *user_kvm_nested_state,
6614 				u32 user_data_size)
6615 {
6616 	struct vcpu_vmx *vmx;
6617 	struct vmcs12 *vmcs12;
6618 	struct kvm_nested_state kvm_state = {
6619 		.flags = 0,
6620 		.format = KVM_STATE_NESTED_FORMAT_VMX,
6621 		.size = sizeof(kvm_state),
6622 		.hdr.vmx.flags = 0,
6623 		.hdr.vmx.vmxon_pa = INVALID_GPA,
6624 		.hdr.vmx.vmcs12_pa = INVALID_GPA,
6625 		.hdr.vmx.preemption_timer_deadline = 0,
6626 	};
6627 	struct kvm_vmx_nested_state_data __user *user_vmx_nested_state =
6628 		&user_kvm_nested_state->data.vmx[0];
6629 
6630 	if (!vcpu)
6631 		return kvm_state.size + sizeof(*user_vmx_nested_state);
6632 
6633 	vmx = to_vmx(vcpu);
6634 	vmcs12 = get_vmcs12(vcpu);
6635 
6636 	if (guest_cpu_cap_has(vcpu, X86_FEATURE_VMX) &&
6637 	    (vmx->nested.vmxon || vmx->nested.smm.vmxon)) {
6638 		kvm_state.hdr.vmx.vmxon_pa = vmx->nested.vmxon_ptr;
6639 		kvm_state.hdr.vmx.vmcs12_pa = vmx->nested.current_vmptr;
6640 
6641 		if (vmx_has_valid_vmcs12(vcpu)) {
6642 			kvm_state.size += sizeof(user_vmx_nested_state->vmcs12);
6643 
6644 			/* 'hv_evmcs_vmptr' can also be EVMPTR_MAP_PENDING here */
6645 			if (nested_vmx_is_evmptr12_set(vmx))
6646 				kvm_state.flags |= KVM_STATE_NESTED_EVMCS;
6647 
6648 			if (is_guest_mode(vcpu) &&
6649 			    nested_cpu_has_shadow_vmcs(vmcs12) &&
6650 			    vmcs12->vmcs_link_pointer != INVALID_GPA)
6651 				kvm_state.size += sizeof(user_vmx_nested_state->shadow_vmcs12);
6652 		}
6653 
6654 		if (vmx->nested.smm.vmxon)
6655 			kvm_state.hdr.vmx.smm.flags |= KVM_STATE_NESTED_SMM_VMXON;
6656 
6657 		if (vmx->nested.smm.guest_mode)
6658 			kvm_state.hdr.vmx.smm.flags |= KVM_STATE_NESTED_SMM_GUEST_MODE;
6659 
6660 		if (is_guest_mode(vcpu)) {
6661 			kvm_state.flags |= KVM_STATE_NESTED_GUEST_MODE;
6662 
6663 			if (vmx->nested.nested_run_pending)
6664 				kvm_state.flags |= KVM_STATE_NESTED_RUN_PENDING;
6665 
6666 			if (vmx->nested.mtf_pending)
6667 				kvm_state.flags |= KVM_STATE_NESTED_MTF_PENDING;
6668 
6669 			if (nested_cpu_has_preemption_timer(vmcs12) &&
6670 			    vmx->nested.has_preemption_timer_deadline) {
6671 				kvm_state.hdr.vmx.flags |=
6672 					KVM_STATE_VMX_PREEMPTION_TIMER_DEADLINE;
6673 				kvm_state.hdr.vmx.preemption_timer_deadline =
6674 					vmx->nested.preemption_timer_deadline;
6675 			}
6676 		}
6677 	}
6678 
6679 	if (user_data_size < kvm_state.size)
6680 		goto out;
6681 
6682 	if (copy_to_user(user_kvm_nested_state, &kvm_state, sizeof(kvm_state)))
6683 		return -EFAULT;
6684 
6685 	if (!vmx_has_valid_vmcs12(vcpu))
6686 		goto out;
6687 
6688 	/*
6689 	 * When running L2, the authoritative vmcs12 state is in the
6690 	 * vmcs02. When running L1, the authoritative vmcs12 state is
6691 	 * in the shadow or enlightened vmcs linked to vmcs01, unless
6692 	 * need_vmcs12_to_shadow_sync is set, in which case, the authoritative
6693 	 * vmcs12 state is in the vmcs12 already.
6694 	 */
6695 	if (is_guest_mode(vcpu)) {
6696 		sync_vmcs02_to_vmcs12(vcpu, vmcs12);
6697 		sync_vmcs02_to_vmcs12_rare(vcpu, vmcs12);
6698 	} else  {
6699 		copy_vmcs02_to_vmcs12_rare(vcpu, get_vmcs12(vcpu));
6700 		if (!vmx->nested.need_vmcs12_to_shadow_sync) {
6701 			if (nested_vmx_is_evmptr12_valid(vmx))
6702 				/*
6703 				 * L1 hypervisor is not obliged to keep eVMCS
6704 				 * clean fields data always up-to-date while
6705 				 * not in guest mode, 'hv_clean_fields' is only
6706 				 * supposed to be actual upon vmentry so we need
6707 				 * to ignore it here and do full copy.
6708 				 */
6709 				copy_enlightened_to_vmcs12(vmx, 0);
6710 			else if (enable_shadow_vmcs)
6711 				copy_shadow_to_vmcs12(vmx);
6712 		}
6713 	}
6714 
6715 	BUILD_BUG_ON(sizeof(user_vmx_nested_state->vmcs12) < VMCS12_SIZE);
6716 	BUILD_BUG_ON(sizeof(user_vmx_nested_state->shadow_vmcs12) < VMCS12_SIZE);
6717 
6718 	/*
6719 	 * Copy over the full allocated size of vmcs12 rather than just the size
6720 	 * of the struct.
6721 	 */
6722 	if (copy_to_user(user_vmx_nested_state->vmcs12, vmcs12, VMCS12_SIZE))
6723 		return -EFAULT;
6724 
6725 	if (nested_cpu_has_shadow_vmcs(vmcs12) &&
6726 	    vmcs12->vmcs_link_pointer != INVALID_GPA) {
6727 		if (copy_to_user(user_vmx_nested_state->shadow_vmcs12,
6728 				 get_shadow_vmcs12(vcpu), VMCS12_SIZE))
6729 			return -EFAULT;
6730 	}
6731 out:
6732 	return kvm_state.size;
6733 }
6734 
6735 void vmx_leave_nested(struct kvm_vcpu *vcpu)
6736 {
6737 	if (is_guest_mode(vcpu)) {
6738 		to_vmx(vcpu)->nested.nested_run_pending = 0;
6739 		nested_vmx_vmexit(vcpu, -1, 0, 0);
6740 	}
6741 	free_nested(vcpu);
6742 }
6743 
6744 static int vmx_set_nested_state(struct kvm_vcpu *vcpu,
6745 				struct kvm_nested_state __user *user_kvm_nested_state,
6746 				struct kvm_nested_state *kvm_state)
6747 {
6748 	struct vcpu_vmx *vmx = to_vmx(vcpu);
6749 	struct vmcs12 *vmcs12;
6750 	enum vm_entry_failure_code ignored;
6751 	struct kvm_vmx_nested_state_data __user *user_vmx_nested_state =
6752 		&user_kvm_nested_state->data.vmx[0];
6753 	int ret;
6754 
6755 	if (kvm_state->format != KVM_STATE_NESTED_FORMAT_VMX)
6756 		return -EINVAL;
6757 
6758 	if (kvm_state->hdr.vmx.vmxon_pa == INVALID_GPA) {
6759 		if (kvm_state->hdr.vmx.smm.flags)
6760 			return -EINVAL;
6761 
6762 		if (kvm_state->hdr.vmx.vmcs12_pa != INVALID_GPA)
6763 			return -EINVAL;
6764 
6765 		/*
6766 		 * KVM_STATE_NESTED_EVMCS used to signal that KVM should
6767 		 * enable eVMCS capability on vCPU. However, since then
6768 		 * code was changed such that flag signals vmcs12 should
6769 		 * be copied into eVMCS in guest memory.
6770 		 *
6771 		 * To preserve backwards compatibility, allow user
6772 		 * to set this flag even when there is no VMXON region.
6773 		 */
6774 		if (kvm_state->flags & ~KVM_STATE_NESTED_EVMCS)
6775 			return -EINVAL;
6776 	} else {
6777 		if (!guest_cpu_cap_has(vcpu, X86_FEATURE_VMX))
6778 			return -EINVAL;
6779 
6780 		if (!page_address_valid(vcpu, kvm_state->hdr.vmx.vmxon_pa))
6781 			return -EINVAL;
6782 	}
6783 
6784 	if ((kvm_state->hdr.vmx.smm.flags & KVM_STATE_NESTED_SMM_GUEST_MODE) &&
6785 	    (kvm_state->flags & KVM_STATE_NESTED_GUEST_MODE))
6786 		return -EINVAL;
6787 
6788 	if (kvm_state->hdr.vmx.smm.flags &
6789 	    ~(KVM_STATE_NESTED_SMM_GUEST_MODE | KVM_STATE_NESTED_SMM_VMXON))
6790 		return -EINVAL;
6791 
6792 	if (kvm_state->hdr.vmx.flags & ~KVM_STATE_VMX_PREEMPTION_TIMER_DEADLINE)
6793 		return -EINVAL;
6794 
6795 	/*
6796 	 * SMM temporarily disables VMX, so we cannot be in guest mode,
6797 	 * nor can VMLAUNCH/VMRESUME be pending.  Outside SMM, SMM flags
6798 	 * must be zero.
6799 	 */
6800 	if (is_smm(vcpu) ?
6801 		(kvm_state->flags &
6802 		 (KVM_STATE_NESTED_GUEST_MODE | KVM_STATE_NESTED_RUN_PENDING))
6803 		: kvm_state->hdr.vmx.smm.flags)
6804 		return -EINVAL;
6805 
6806 	if ((kvm_state->hdr.vmx.smm.flags & KVM_STATE_NESTED_SMM_GUEST_MODE) &&
6807 	    !(kvm_state->hdr.vmx.smm.flags & KVM_STATE_NESTED_SMM_VMXON))
6808 		return -EINVAL;
6809 
6810 	if ((kvm_state->flags & KVM_STATE_NESTED_EVMCS) &&
6811 	    (!guest_cpu_cap_has(vcpu, X86_FEATURE_VMX) ||
6812 	     !vmx->nested.enlightened_vmcs_enabled))
6813 			return -EINVAL;
6814 
6815 	vmx_leave_nested(vcpu);
6816 
6817 	if (kvm_state->hdr.vmx.vmxon_pa == INVALID_GPA)
6818 		return 0;
6819 
6820 	vmx->nested.vmxon_ptr = kvm_state->hdr.vmx.vmxon_pa;
6821 	ret = enter_vmx_operation(vcpu);
6822 	if (ret)
6823 		return ret;
6824 
6825 	/* Empty 'VMXON' state is permitted if no VMCS loaded */
6826 	if (kvm_state->size < sizeof(*kvm_state) + sizeof(*vmcs12)) {
6827 		/* See vmx_has_valid_vmcs12.  */
6828 		if ((kvm_state->flags & KVM_STATE_NESTED_GUEST_MODE) ||
6829 		    (kvm_state->flags & KVM_STATE_NESTED_EVMCS) ||
6830 		    (kvm_state->hdr.vmx.vmcs12_pa != INVALID_GPA))
6831 			return -EINVAL;
6832 		else
6833 			return 0;
6834 	}
6835 
6836 	if (kvm_state->hdr.vmx.vmcs12_pa != INVALID_GPA) {
6837 		if (kvm_state->hdr.vmx.vmcs12_pa == kvm_state->hdr.vmx.vmxon_pa ||
6838 		    !page_address_valid(vcpu, kvm_state->hdr.vmx.vmcs12_pa))
6839 			return -EINVAL;
6840 
6841 		set_current_vmptr(vmx, kvm_state->hdr.vmx.vmcs12_pa);
6842 #ifdef CONFIG_KVM_HYPERV
6843 	} else if (kvm_state->flags & KVM_STATE_NESTED_EVMCS) {
6844 		/*
6845 		 * nested_vmx_handle_enlightened_vmptrld() cannot be called
6846 		 * directly from here as HV_X64_MSR_VP_ASSIST_PAGE may not be
6847 		 * restored yet. EVMCS will be mapped from
6848 		 * nested_get_vmcs12_pages().
6849 		 */
6850 		vmx->nested.hv_evmcs_vmptr = EVMPTR_MAP_PENDING;
6851 		kvm_make_request(KVM_REQ_GET_NESTED_STATE_PAGES, vcpu);
6852 #endif
6853 	} else {
6854 		return -EINVAL;
6855 	}
6856 
6857 	if (kvm_state->hdr.vmx.smm.flags & KVM_STATE_NESTED_SMM_VMXON) {
6858 		vmx->nested.smm.vmxon = true;
6859 		vmx->nested.vmxon = false;
6860 
6861 		if (kvm_state->hdr.vmx.smm.flags & KVM_STATE_NESTED_SMM_GUEST_MODE)
6862 			vmx->nested.smm.guest_mode = true;
6863 	}
6864 
6865 	vmcs12 = get_vmcs12(vcpu);
6866 	if (copy_from_user(vmcs12, user_vmx_nested_state->vmcs12, sizeof(*vmcs12)))
6867 		return -EFAULT;
6868 
6869 	if (vmcs12->hdr.revision_id != VMCS12_REVISION)
6870 		return -EINVAL;
6871 
6872 	if (!(kvm_state->flags & KVM_STATE_NESTED_GUEST_MODE))
6873 		return 0;
6874 
6875 	vmx->nested.nested_run_pending =
6876 		!!(kvm_state->flags & KVM_STATE_NESTED_RUN_PENDING);
6877 
6878 	vmx->nested.mtf_pending =
6879 		!!(kvm_state->flags & KVM_STATE_NESTED_MTF_PENDING);
6880 
6881 	ret = -EINVAL;
6882 	if (nested_cpu_has_shadow_vmcs(vmcs12) &&
6883 	    vmcs12->vmcs_link_pointer != INVALID_GPA) {
6884 		struct vmcs12 *shadow_vmcs12 = get_shadow_vmcs12(vcpu);
6885 
6886 		if (kvm_state->size <
6887 		    sizeof(*kvm_state) +
6888 		    sizeof(user_vmx_nested_state->vmcs12) + sizeof(*shadow_vmcs12))
6889 			goto error_guest_mode;
6890 
6891 		if (copy_from_user(shadow_vmcs12,
6892 				   user_vmx_nested_state->shadow_vmcs12,
6893 				   sizeof(*shadow_vmcs12))) {
6894 			ret = -EFAULT;
6895 			goto error_guest_mode;
6896 		}
6897 
6898 		if (shadow_vmcs12->hdr.revision_id != VMCS12_REVISION ||
6899 		    !shadow_vmcs12->hdr.shadow_vmcs)
6900 			goto error_guest_mode;
6901 	}
6902 
6903 	vmx->nested.has_preemption_timer_deadline = false;
6904 	if (kvm_state->hdr.vmx.flags & KVM_STATE_VMX_PREEMPTION_TIMER_DEADLINE) {
6905 		vmx->nested.has_preemption_timer_deadline = true;
6906 		vmx->nested.preemption_timer_deadline =
6907 			kvm_state->hdr.vmx.preemption_timer_deadline;
6908 	}
6909 
6910 	if (nested_vmx_check_controls(vcpu, vmcs12) ||
6911 	    nested_vmx_check_host_state(vcpu, vmcs12) ||
6912 	    nested_vmx_check_guest_state(vcpu, vmcs12, &ignored))
6913 		goto error_guest_mode;
6914 
6915 	vmx->nested.dirty_vmcs12 = true;
6916 	vmx->nested.force_msr_bitmap_recalc = true;
6917 	ret = nested_vmx_enter_non_root_mode(vcpu, false);
6918 	if (ret)
6919 		goto error_guest_mode;
6920 
6921 	if (vmx->nested.mtf_pending)
6922 		kvm_make_request(KVM_REQ_EVENT, vcpu);
6923 
6924 	return 0;
6925 
6926 error_guest_mode:
6927 	vmx->nested.nested_run_pending = 0;
6928 	return ret;
6929 }
6930 
6931 void nested_vmx_set_vmcs_shadowing_bitmap(void)
6932 {
6933 	if (enable_shadow_vmcs) {
6934 		vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
6935 		vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
6936 	}
6937 }
6938 
6939 /*
6940  * Indexing into the vmcs12 uses the VMCS encoding rotated left by 6.  Undo
6941  * that madness to get the encoding for comparison.
6942  */
6943 #define VMCS12_IDX_TO_ENC(idx) ((u16)(((u16)(idx) >> 6) | ((u16)(idx) << 10)))
6944 
6945 static u64 nested_vmx_calc_vmcs_enum_msr(void)
6946 {
6947 	/*
6948 	 * Note these are the so called "index" of the VMCS field encoding, not
6949 	 * the index into vmcs12.
6950 	 */
6951 	unsigned int max_idx, idx;
6952 	int i;
6953 
6954 	/*
6955 	 * For better or worse, KVM allows VMREAD/VMWRITE to all fields in
6956 	 * vmcs12, regardless of whether or not the associated feature is
6957 	 * exposed to L1.  Simply find the field with the highest index.
6958 	 */
6959 	max_idx = 0;
6960 	for (i = 0; i < nr_vmcs12_fields; i++) {
6961 		/* The vmcs12 table is very, very sparsely populated. */
6962 		if (!vmcs12_field_offsets[i])
6963 			continue;
6964 
6965 		idx = vmcs_field_index(VMCS12_IDX_TO_ENC(i));
6966 		if (idx > max_idx)
6967 			max_idx = idx;
6968 	}
6969 
6970 	return (u64)max_idx << VMCS_FIELD_INDEX_SHIFT;
6971 }
6972 
6973 static void nested_vmx_setup_pinbased_ctls(struct vmcs_config *vmcs_conf,
6974 					   struct nested_vmx_msrs *msrs)
6975 {
6976 	msrs->pinbased_ctls_low =
6977 		PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
6978 
6979 	msrs->pinbased_ctls_high = vmcs_conf->pin_based_exec_ctrl;
6980 	msrs->pinbased_ctls_high &=
6981 		PIN_BASED_EXT_INTR_MASK |
6982 		PIN_BASED_NMI_EXITING |
6983 		PIN_BASED_VIRTUAL_NMIS |
6984 		(enable_apicv ? PIN_BASED_POSTED_INTR : 0);
6985 	msrs->pinbased_ctls_high |=
6986 		PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
6987 		PIN_BASED_VMX_PREEMPTION_TIMER;
6988 }
6989 
6990 static void nested_vmx_setup_exit_ctls(struct vmcs_config *vmcs_conf,
6991 				       struct nested_vmx_msrs *msrs)
6992 {
6993 	msrs->exit_ctls_low =
6994 		VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
6995 
6996 	msrs->exit_ctls_high = vmcs_conf->vmexit_ctrl;
6997 	msrs->exit_ctls_high &=
6998 #ifdef CONFIG_X86_64
6999 		VM_EXIT_HOST_ADDR_SPACE_SIZE |
7000 #endif
7001 		VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT |
7002 		VM_EXIT_CLEAR_BNDCFGS;
7003 	msrs->exit_ctls_high |=
7004 		VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
7005 		VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
7006 		VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT |
7007 		VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
7008 
7009 	/* We support free control of debug control saving. */
7010 	msrs->exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
7011 }
7012 
7013 static void nested_vmx_setup_entry_ctls(struct vmcs_config *vmcs_conf,
7014 					struct nested_vmx_msrs *msrs)
7015 {
7016 	msrs->entry_ctls_low =
7017 		VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
7018 
7019 	msrs->entry_ctls_high = vmcs_conf->vmentry_ctrl;
7020 	msrs->entry_ctls_high &=
7021 #ifdef CONFIG_X86_64
7022 		VM_ENTRY_IA32E_MODE |
7023 #endif
7024 		VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
7025 	msrs->entry_ctls_high |=
7026 		(VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER |
7027 		 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL);
7028 
7029 	/* We support free control of debug control loading. */
7030 	msrs->entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
7031 }
7032 
7033 static void nested_vmx_setup_cpubased_ctls(struct vmcs_config *vmcs_conf,
7034 					   struct nested_vmx_msrs *msrs)
7035 {
7036 	msrs->procbased_ctls_low =
7037 		CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
7038 
7039 	msrs->procbased_ctls_high = vmcs_conf->cpu_based_exec_ctrl;
7040 	msrs->procbased_ctls_high &=
7041 		CPU_BASED_INTR_WINDOW_EXITING |
7042 		CPU_BASED_NMI_WINDOW_EXITING | CPU_BASED_USE_TSC_OFFSETTING |
7043 		CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
7044 		CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
7045 		CPU_BASED_CR3_STORE_EXITING |
7046 #ifdef CONFIG_X86_64
7047 		CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
7048 #endif
7049 		CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
7050 		CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
7051 		CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
7052 		CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
7053 		CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
7054 	/*
7055 	 * We can allow some features even when not supported by the
7056 	 * hardware. For example, L1 can specify an MSR bitmap - and we
7057 	 * can use it to avoid exits to L1 - even when L0 runs L2
7058 	 * without MSR bitmaps.
7059 	 */
7060 	msrs->procbased_ctls_high |=
7061 		CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
7062 		CPU_BASED_USE_MSR_BITMAPS;
7063 
7064 	/* We support free control of CR3 access interception. */
7065 	msrs->procbased_ctls_low &=
7066 		~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
7067 }
7068 
7069 static void nested_vmx_setup_secondary_ctls(u32 ept_caps,
7070 					    struct vmcs_config *vmcs_conf,
7071 					    struct nested_vmx_msrs *msrs)
7072 {
7073 	msrs->secondary_ctls_low = 0;
7074 
7075 	msrs->secondary_ctls_high = vmcs_conf->cpu_based_2nd_exec_ctrl;
7076 	msrs->secondary_ctls_high &=
7077 		SECONDARY_EXEC_DESC |
7078 		SECONDARY_EXEC_ENABLE_RDTSCP |
7079 		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
7080 		SECONDARY_EXEC_WBINVD_EXITING |
7081 		SECONDARY_EXEC_APIC_REGISTER_VIRT |
7082 		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
7083 		SECONDARY_EXEC_RDRAND_EXITING |
7084 		SECONDARY_EXEC_ENABLE_INVPCID |
7085 		SECONDARY_EXEC_ENABLE_VMFUNC |
7086 		SECONDARY_EXEC_RDSEED_EXITING |
7087 		SECONDARY_EXEC_ENABLE_XSAVES |
7088 		SECONDARY_EXEC_TSC_SCALING |
7089 		SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE;
7090 
7091 	/*
7092 	 * We can emulate "VMCS shadowing," even if the hardware
7093 	 * doesn't support it.
7094 	 */
7095 	msrs->secondary_ctls_high |=
7096 		SECONDARY_EXEC_SHADOW_VMCS;
7097 
7098 	if (enable_ept) {
7099 		/* nested EPT: emulate EPT also to L1 */
7100 		msrs->secondary_ctls_high |=
7101 			SECONDARY_EXEC_ENABLE_EPT;
7102 		msrs->ept_caps =
7103 			VMX_EPT_PAGE_WALK_4_BIT |
7104 			VMX_EPT_PAGE_WALK_5_BIT |
7105 			VMX_EPTP_WB_BIT |
7106 			VMX_EPT_INVEPT_BIT |
7107 			VMX_EPT_EXECUTE_ONLY_BIT;
7108 
7109 		msrs->ept_caps &= ept_caps;
7110 		msrs->ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
7111 			VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
7112 			VMX_EPT_1GB_PAGE_BIT;
7113 		if (enable_ept_ad_bits) {
7114 			msrs->secondary_ctls_high |=
7115 				SECONDARY_EXEC_ENABLE_PML;
7116 			msrs->ept_caps |= VMX_EPT_AD_BIT;
7117 		}
7118 
7119 		/*
7120 		 * Advertise EPTP switching irrespective of hardware support,
7121 		 * KVM emulates it in software so long as VMFUNC is supported.
7122 		 */
7123 		if (cpu_has_vmx_vmfunc())
7124 			msrs->vmfunc_controls = VMX_VMFUNC_EPTP_SWITCHING;
7125 	}
7126 
7127 	/*
7128 	 * Old versions of KVM use the single-context version without
7129 	 * checking for support, so declare that it is supported even
7130 	 * though it is treated as global context.  The alternative is
7131 	 * not failing the single-context invvpid, and it is worse.
7132 	 */
7133 	if (enable_vpid) {
7134 		msrs->secondary_ctls_high |=
7135 			SECONDARY_EXEC_ENABLE_VPID;
7136 		msrs->vpid_caps = VMX_VPID_INVVPID_BIT |
7137 			VMX_VPID_EXTENT_SUPPORTED_MASK;
7138 	}
7139 
7140 	if (enable_unrestricted_guest)
7141 		msrs->secondary_ctls_high |=
7142 			SECONDARY_EXEC_UNRESTRICTED_GUEST;
7143 
7144 	if (flexpriority_enabled)
7145 		msrs->secondary_ctls_high |=
7146 			SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7147 
7148 	if (enable_sgx)
7149 		msrs->secondary_ctls_high |= SECONDARY_EXEC_ENCLS_EXITING;
7150 }
7151 
7152 static void nested_vmx_setup_misc_data(struct vmcs_config *vmcs_conf,
7153 				       struct nested_vmx_msrs *msrs)
7154 {
7155 	msrs->misc_low = (u32)vmcs_conf->misc & VMX_MISC_SAVE_EFER_LMA;
7156 	msrs->misc_low |=
7157 		VMX_MISC_VMWRITE_SHADOW_RO_FIELDS |
7158 		VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
7159 		VMX_MISC_ACTIVITY_HLT |
7160 		VMX_MISC_ACTIVITY_WAIT_SIPI;
7161 	msrs->misc_high = 0;
7162 }
7163 
7164 static void nested_vmx_setup_basic(struct nested_vmx_msrs *msrs)
7165 {
7166 	/*
7167 	 * This MSR reports some information about VMX support. We
7168 	 * should return information about the VMX we emulate for the
7169 	 * guest, and the VMCS structure we give it - not about the
7170 	 * VMX support of the underlying hardware.
7171 	 */
7172 	msrs->basic = vmx_basic_encode_vmcs_info(VMCS12_REVISION, VMCS12_SIZE,
7173 						 X86_MEMTYPE_WB);
7174 
7175 	msrs->basic |= VMX_BASIC_TRUE_CTLS;
7176 	if (cpu_has_vmx_basic_inout())
7177 		msrs->basic |= VMX_BASIC_INOUT;
7178 }
7179 
7180 static void nested_vmx_setup_cr_fixed(struct nested_vmx_msrs *msrs)
7181 {
7182 	/*
7183 	 * These MSRs specify bits which the guest must keep fixed on
7184 	 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
7185 	 * We picked the standard core2 setting.
7186 	 */
7187 #define VMXON_CR0_ALWAYSON     (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
7188 #define VMXON_CR4_ALWAYSON     X86_CR4_VMXE
7189 	msrs->cr0_fixed0 = VMXON_CR0_ALWAYSON;
7190 	msrs->cr4_fixed0 = VMXON_CR4_ALWAYSON;
7191 
7192 	/* These MSRs specify bits which the guest must keep fixed off. */
7193 	rdmsrl(MSR_IA32_VMX_CR0_FIXED1, msrs->cr0_fixed1);
7194 	rdmsrl(MSR_IA32_VMX_CR4_FIXED1, msrs->cr4_fixed1);
7195 
7196 	if (vmx_umip_emulated())
7197 		msrs->cr4_fixed1 |= X86_CR4_UMIP;
7198 }
7199 
7200 /*
7201  * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
7202  * returned for the various VMX controls MSRs when nested VMX is enabled.
7203  * The same values should also be used to verify that vmcs12 control fields are
7204  * valid during nested entry from L1 to L2.
7205  * Each of these control msrs has a low and high 32-bit half: A low bit is on
7206  * if the corresponding bit in the (32-bit) control field *must* be on, and a
7207  * bit in the high half is on if the corresponding bit in the control field
7208  * may be on. See also vmx_control_verify().
7209  */
7210 void nested_vmx_setup_ctls_msrs(struct vmcs_config *vmcs_conf, u32 ept_caps)
7211 {
7212 	struct nested_vmx_msrs *msrs = &vmcs_conf->nested;
7213 
7214 	/*
7215 	 * Note that as a general rule, the high half of the MSRs (bits in
7216 	 * the control fields which may be 1) should be initialized by the
7217 	 * intersection of the underlying hardware's MSR (i.e., features which
7218 	 * can be supported) and the list of features we want to expose -
7219 	 * because they are known to be properly supported in our code.
7220 	 * Also, usually, the low half of the MSRs (bits which must be 1) can
7221 	 * be set to 0, meaning that L1 may turn off any of these bits. The
7222 	 * reason is that if one of these bits is necessary, it will appear
7223 	 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
7224 	 * fields of vmcs01 and vmcs02, will turn these bits off - and
7225 	 * nested_vmx_l1_wants_exit() will not pass related exits to L1.
7226 	 * These rules have exceptions below.
7227 	 */
7228 	nested_vmx_setup_pinbased_ctls(vmcs_conf, msrs);
7229 
7230 	nested_vmx_setup_exit_ctls(vmcs_conf, msrs);
7231 
7232 	nested_vmx_setup_entry_ctls(vmcs_conf, msrs);
7233 
7234 	nested_vmx_setup_cpubased_ctls(vmcs_conf, msrs);
7235 
7236 	nested_vmx_setup_secondary_ctls(ept_caps, vmcs_conf, msrs);
7237 
7238 	nested_vmx_setup_misc_data(vmcs_conf, msrs);
7239 
7240 	nested_vmx_setup_basic(msrs);
7241 
7242 	nested_vmx_setup_cr_fixed(msrs);
7243 
7244 	msrs->vmcs_enum = nested_vmx_calc_vmcs_enum_msr();
7245 }
7246 
7247 void nested_vmx_hardware_unsetup(void)
7248 {
7249 	int i;
7250 
7251 	if (enable_shadow_vmcs) {
7252 		for (i = 0; i < VMX_BITMAP_NR; i++)
7253 			free_page((unsigned long)vmx_bitmap[i]);
7254 	}
7255 }
7256 
7257 __init int nested_vmx_hardware_setup(int (*exit_handlers[])(struct kvm_vcpu *))
7258 {
7259 	int i;
7260 
7261 	if (!cpu_has_vmx_shadow_vmcs())
7262 		enable_shadow_vmcs = 0;
7263 	if (enable_shadow_vmcs) {
7264 		for (i = 0; i < VMX_BITMAP_NR; i++) {
7265 			/*
7266 			 * The vmx_bitmap is not tied to a VM and so should
7267 			 * not be charged to a memcg.
7268 			 */
7269 			vmx_bitmap[i] = (unsigned long *)
7270 				__get_free_page(GFP_KERNEL);
7271 			if (!vmx_bitmap[i]) {
7272 				nested_vmx_hardware_unsetup();
7273 				return -ENOMEM;
7274 			}
7275 		}
7276 
7277 		init_vmcs_shadow_fields();
7278 	}
7279 
7280 	exit_handlers[EXIT_REASON_VMCLEAR]	= handle_vmclear;
7281 	exit_handlers[EXIT_REASON_VMLAUNCH]	= handle_vmlaunch;
7282 	exit_handlers[EXIT_REASON_VMPTRLD]	= handle_vmptrld;
7283 	exit_handlers[EXIT_REASON_VMPTRST]	= handle_vmptrst;
7284 	exit_handlers[EXIT_REASON_VMREAD]	= handle_vmread;
7285 	exit_handlers[EXIT_REASON_VMRESUME]	= handle_vmresume;
7286 	exit_handlers[EXIT_REASON_VMWRITE]	= handle_vmwrite;
7287 	exit_handlers[EXIT_REASON_VMOFF]	= handle_vmxoff;
7288 	exit_handlers[EXIT_REASON_VMON]		= handle_vmxon;
7289 	exit_handlers[EXIT_REASON_INVEPT]	= handle_invept;
7290 	exit_handlers[EXIT_REASON_INVVPID]	= handle_invvpid;
7291 	exit_handlers[EXIT_REASON_VMFUNC]	= handle_vmfunc;
7292 
7293 	return 0;
7294 }
7295 
7296 struct kvm_x86_nested_ops vmx_nested_ops = {
7297 	.leave_nested = vmx_leave_nested,
7298 	.is_exception_vmexit = nested_vmx_is_exception_vmexit,
7299 	.check_events = vmx_check_nested_events,
7300 	.has_events = vmx_has_nested_events,
7301 	.triple_fault = nested_vmx_triple_fault,
7302 	.get_state = vmx_get_nested_state,
7303 	.set_state = vmx_set_nested_state,
7304 	.get_nested_state_pages = vmx_get_nested_state_pages,
7305 	.write_log_dirty = nested_vmx_write_pml_buffer,
7306 #ifdef CONFIG_KVM_HYPERV
7307 	.enable_evmcs = nested_enable_evmcs,
7308 	.get_evmcs_version = nested_get_evmcs_version,
7309 	.hv_inject_synthetic_vmexit_post_tlb_flush = vmx_hv_inject_synthetic_vmexit_post_tlb_flush,
7310 #endif
7311 };
7312