1c50d8ae3SPaolo Bonzini // SPDX-License-Identifier: GPL-2.0-only 2c50d8ae3SPaolo Bonzini /* 3c50d8ae3SPaolo Bonzini * Kernel-based Virtual Machine driver for Linux 4c50d8ae3SPaolo Bonzini * 5c50d8ae3SPaolo Bonzini * This module enables machines with Intel VT-x extensions to run virtual 6c50d8ae3SPaolo Bonzini * machines without emulation or binary translation. 7c50d8ae3SPaolo Bonzini * 8c50d8ae3SPaolo Bonzini * MMU support 9c50d8ae3SPaolo Bonzini * 10c50d8ae3SPaolo Bonzini * Copyright (C) 2006 Qumranet, Inc. 11c50d8ae3SPaolo Bonzini * Copyright 2010 Red Hat, Inc. and/or its affiliates. 12c50d8ae3SPaolo Bonzini * 13c50d8ae3SPaolo Bonzini * Authors: 14c50d8ae3SPaolo Bonzini * Yaniv Kamay <yaniv@qumranet.com> 15c50d8ae3SPaolo Bonzini * Avi Kivity <avi@qumranet.com> 16c50d8ae3SPaolo Bonzini */ 17c50d8ae3SPaolo Bonzini 18c50d8ae3SPaolo Bonzini #include "irq.h" 1988197e6aS彭浩(Richard) #include "ioapic.h" 20c50d8ae3SPaolo Bonzini #include "mmu.h" 216ca9a6f3SSean Christopherson #include "mmu_internal.h" 22fe5db27dSBen Gardon #include "tdp_mmu.h" 23c50d8ae3SPaolo Bonzini #include "x86.h" 24c50d8ae3SPaolo Bonzini #include "kvm_cache_regs.h" 252f728d66SSean Christopherson #include "kvm_emulate.h" 26c50d8ae3SPaolo Bonzini #include "cpuid.h" 275a9624afSPaolo Bonzini #include "spte.h" 28c50d8ae3SPaolo Bonzini 29c50d8ae3SPaolo Bonzini #include <linux/kvm_host.h> 30c50d8ae3SPaolo Bonzini #include <linux/types.h> 31c50d8ae3SPaolo Bonzini #include <linux/string.h> 32c50d8ae3SPaolo Bonzini #include <linux/mm.h> 33c50d8ae3SPaolo Bonzini #include <linux/highmem.h> 34c50d8ae3SPaolo Bonzini #include <linux/moduleparam.h> 35c50d8ae3SPaolo Bonzini #include <linux/export.h> 36c50d8ae3SPaolo Bonzini #include <linux/swap.h> 37c50d8ae3SPaolo Bonzini #include <linux/hugetlb.h> 38c50d8ae3SPaolo Bonzini #include <linux/compiler.h> 39c50d8ae3SPaolo Bonzini #include <linux/srcu.h> 40c50d8ae3SPaolo Bonzini #include <linux/slab.h> 41c50d8ae3SPaolo Bonzini #include <linux/sched/signal.h> 42c50d8ae3SPaolo Bonzini #include <linux/uaccess.h> 43c50d8ae3SPaolo Bonzini #include <linux/hash.h> 44c50d8ae3SPaolo Bonzini #include <linux/kern_levels.h> 45c50d8ae3SPaolo Bonzini #include <linux/kthread.h> 46c50d8ae3SPaolo Bonzini 47c50d8ae3SPaolo Bonzini #include <asm/page.h> 48eb243d1dSIngo Molnar #include <asm/memtype.h> 49c50d8ae3SPaolo Bonzini #include <asm/cmpxchg.h> 50c50d8ae3SPaolo Bonzini #include <asm/io.h> 514a98623dSSean Christopherson #include <asm/set_memory.h> 52c50d8ae3SPaolo Bonzini #include <asm/vmx.h> 53c50d8ae3SPaolo Bonzini #include <asm/kvm_page_track.h> 54c50d8ae3SPaolo Bonzini #include "trace.h" 55c50d8ae3SPaolo Bonzini 56fc9bf2e0SSean Christopherson #include "paging.h" 57fc9bf2e0SSean Christopherson 58c50d8ae3SPaolo Bonzini extern bool itlb_multihit_kvm_mitigation; 59c50d8ae3SPaolo Bonzini 60a9d6496dSShaokun Zhang int __read_mostly nx_huge_pages = -1; 61c50d8ae3SPaolo Bonzini #ifdef CONFIG_PREEMPT_RT 62c50d8ae3SPaolo Bonzini /* Recovery can cause latency spikes, disable it for PREEMPT_RT. */ 63c50d8ae3SPaolo Bonzini static uint __read_mostly nx_huge_pages_recovery_ratio = 0; 64c50d8ae3SPaolo Bonzini #else 65c50d8ae3SPaolo Bonzini static uint __read_mostly nx_huge_pages_recovery_ratio = 60; 66c50d8ae3SPaolo Bonzini #endif 67c50d8ae3SPaolo Bonzini 68c50d8ae3SPaolo Bonzini static int set_nx_huge_pages(const char *val, const struct kernel_param *kp); 69c50d8ae3SPaolo Bonzini static int set_nx_huge_pages_recovery_ratio(const char *val, const struct kernel_param *kp); 70c50d8ae3SPaolo Bonzini 71d5d6c18dSJoe Perches static const struct kernel_param_ops nx_huge_pages_ops = { 72c50d8ae3SPaolo Bonzini .set = set_nx_huge_pages, 73c50d8ae3SPaolo Bonzini .get = param_get_bool, 74c50d8ae3SPaolo Bonzini }; 75c50d8ae3SPaolo Bonzini 76d5d6c18dSJoe Perches static const struct kernel_param_ops nx_huge_pages_recovery_ratio_ops = { 77c50d8ae3SPaolo Bonzini .set = set_nx_huge_pages_recovery_ratio, 78c50d8ae3SPaolo Bonzini .get = param_get_uint, 79c50d8ae3SPaolo Bonzini }; 80c50d8ae3SPaolo Bonzini 81c50d8ae3SPaolo Bonzini module_param_cb(nx_huge_pages, &nx_huge_pages_ops, &nx_huge_pages, 0644); 82c50d8ae3SPaolo Bonzini __MODULE_PARM_TYPE(nx_huge_pages, "bool"); 83c50d8ae3SPaolo Bonzini module_param_cb(nx_huge_pages_recovery_ratio, &nx_huge_pages_recovery_ratio_ops, 84c50d8ae3SPaolo Bonzini &nx_huge_pages_recovery_ratio, 0644); 85c50d8ae3SPaolo Bonzini __MODULE_PARM_TYPE(nx_huge_pages_recovery_ratio, "uint"); 86c50d8ae3SPaolo Bonzini 8771fe7013SSean Christopherson static bool __read_mostly force_flush_and_sync_on_reuse; 8871fe7013SSean Christopherson module_param_named(flush_on_reuse, force_flush_and_sync_on_reuse, bool, 0644); 8971fe7013SSean Christopherson 90c50d8ae3SPaolo Bonzini /* 91c50d8ae3SPaolo Bonzini * When setting this variable to true it enables Two-Dimensional-Paging 92c50d8ae3SPaolo Bonzini * where the hardware walks 2 page tables: 93c50d8ae3SPaolo Bonzini * 1. the guest-virtual to guest-physical 94c50d8ae3SPaolo Bonzini * 2. while doing 1. it walks guest-physical to host-physical 95c50d8ae3SPaolo Bonzini * If the hardware supports that we don't need to do shadow paging. 96c50d8ae3SPaolo Bonzini */ 97c50d8ae3SPaolo Bonzini bool tdp_enabled = false; 98c50d8ae3SPaolo Bonzini 991d92d2e8SSean Christopherson static int max_huge_page_level __read_mostly; 100746700d2SWei Huang static int tdp_root_level __read_mostly; 10183013059SSean Christopherson static int max_tdp_level __read_mostly; 102703c335dSSean Christopherson 103c50d8ae3SPaolo Bonzini enum { 104c50d8ae3SPaolo Bonzini AUDIT_PRE_PAGE_FAULT, 105c50d8ae3SPaolo Bonzini AUDIT_POST_PAGE_FAULT, 106c50d8ae3SPaolo Bonzini AUDIT_PRE_PTE_WRITE, 107c50d8ae3SPaolo Bonzini AUDIT_POST_PTE_WRITE, 108c50d8ae3SPaolo Bonzini AUDIT_PRE_SYNC, 109c50d8ae3SPaolo Bonzini AUDIT_POST_SYNC 110c50d8ae3SPaolo Bonzini }; 111c50d8ae3SPaolo Bonzini 112c50d8ae3SPaolo Bonzini #ifdef MMU_DEBUG 1135a9624afSPaolo Bonzini bool dbg = 0; 114c50d8ae3SPaolo Bonzini module_param(dbg, bool, 0644); 115c50d8ae3SPaolo Bonzini #endif 116c50d8ae3SPaolo Bonzini 117c50d8ae3SPaolo Bonzini #define PTE_PREFETCH_NUM 8 118c50d8ae3SPaolo Bonzini 119c50d8ae3SPaolo Bonzini #define PT32_LEVEL_BITS 10 120c50d8ae3SPaolo Bonzini 121c50d8ae3SPaolo Bonzini #define PT32_LEVEL_SHIFT(level) \ 122c50d8ae3SPaolo Bonzini (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS) 123c50d8ae3SPaolo Bonzini 124c50d8ae3SPaolo Bonzini #define PT32_LVL_OFFSET_MASK(level) \ 125c50d8ae3SPaolo Bonzini (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \ 126c50d8ae3SPaolo Bonzini * PT32_LEVEL_BITS))) - 1)) 127c50d8ae3SPaolo Bonzini 128c50d8ae3SPaolo Bonzini #define PT32_INDEX(address, level)\ 129c50d8ae3SPaolo Bonzini (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1)) 130c50d8ae3SPaolo Bonzini 131c50d8ae3SPaolo Bonzini 132c50d8ae3SPaolo Bonzini #define PT32_BASE_ADDR_MASK PAGE_MASK 133c50d8ae3SPaolo Bonzini #define PT32_DIR_BASE_ADDR_MASK \ 134c50d8ae3SPaolo Bonzini (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1)) 135c50d8ae3SPaolo Bonzini #define PT32_LVL_ADDR_MASK(level) \ 136c50d8ae3SPaolo Bonzini (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \ 137c50d8ae3SPaolo Bonzini * PT32_LEVEL_BITS))) - 1)) 138c50d8ae3SPaolo Bonzini 139c50d8ae3SPaolo Bonzini #include <trace/events/kvm.h> 140c50d8ae3SPaolo Bonzini 141dc1cff96SPeter Xu /* make pte_list_desc fit well in cache lines */ 14213236e25SPeter Xu #define PTE_LIST_EXT 14 143c50d8ae3SPaolo Bonzini 14413236e25SPeter Xu /* 14513236e25SPeter Xu * Slight optimization of cacheline layout, by putting `more' and `spte_count' 14613236e25SPeter Xu * at the start; then accessing it will only use one single cacheline for 14713236e25SPeter Xu * either full (entries==PTE_LIST_EXT) case or entries<=6. 14813236e25SPeter Xu */ 149c50d8ae3SPaolo Bonzini struct pte_list_desc { 150c50d8ae3SPaolo Bonzini struct pte_list_desc *more; 15113236e25SPeter Xu /* 15213236e25SPeter Xu * Stores number of entries stored in the pte_list_desc. No need to be 15313236e25SPeter Xu * u64 but just for easier alignment. When PTE_LIST_EXT, means full. 15413236e25SPeter Xu */ 15513236e25SPeter Xu u64 spte_count; 15613236e25SPeter Xu u64 *sptes[PTE_LIST_EXT]; 157c50d8ae3SPaolo Bonzini }; 158c50d8ae3SPaolo Bonzini 159c50d8ae3SPaolo Bonzini struct kvm_shadow_walk_iterator { 160c50d8ae3SPaolo Bonzini u64 addr; 161c50d8ae3SPaolo Bonzini hpa_t shadow_addr; 162c50d8ae3SPaolo Bonzini u64 *sptep; 163c50d8ae3SPaolo Bonzini int level; 164c50d8ae3SPaolo Bonzini unsigned index; 165c50d8ae3SPaolo Bonzini }; 166c50d8ae3SPaolo Bonzini 167c50d8ae3SPaolo Bonzini #define for_each_shadow_entry_using_root(_vcpu, _root, _addr, _walker) \ 168c50d8ae3SPaolo Bonzini for (shadow_walk_init_using_root(&(_walker), (_vcpu), \ 169c50d8ae3SPaolo Bonzini (_root), (_addr)); \ 170c50d8ae3SPaolo Bonzini shadow_walk_okay(&(_walker)); \ 171c50d8ae3SPaolo Bonzini shadow_walk_next(&(_walker))) 172c50d8ae3SPaolo Bonzini 173c50d8ae3SPaolo Bonzini #define for_each_shadow_entry(_vcpu, _addr, _walker) \ 174c50d8ae3SPaolo Bonzini for (shadow_walk_init(&(_walker), _vcpu, _addr); \ 175c50d8ae3SPaolo Bonzini shadow_walk_okay(&(_walker)); \ 176c50d8ae3SPaolo Bonzini shadow_walk_next(&(_walker))) 177c50d8ae3SPaolo Bonzini 178c50d8ae3SPaolo Bonzini #define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \ 179c50d8ae3SPaolo Bonzini for (shadow_walk_init(&(_walker), _vcpu, _addr); \ 180c50d8ae3SPaolo Bonzini shadow_walk_okay(&(_walker)) && \ 181c50d8ae3SPaolo Bonzini ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \ 182c50d8ae3SPaolo Bonzini __shadow_walk_next(&(_walker), spte)) 183c50d8ae3SPaolo Bonzini 184c50d8ae3SPaolo Bonzini static struct kmem_cache *pte_list_desc_cache; 18502c00b3aSBen Gardon struct kmem_cache *mmu_page_header_cache; 186c50d8ae3SPaolo Bonzini static struct percpu_counter kvm_total_used_mmu_pages; 187c50d8ae3SPaolo Bonzini 188c50d8ae3SPaolo Bonzini static void mmu_spte_set(u64 *sptep, u64 spte); 189c50d8ae3SPaolo Bonzini static union kvm_mmu_page_role 190c50d8ae3SPaolo Bonzini kvm_mmu_calc_root_page_role(struct kvm_vcpu *vcpu); 191c50d8ae3SPaolo Bonzini 192594e91a1SSean Christopherson struct kvm_mmu_role_regs { 193594e91a1SSean Christopherson const unsigned long cr0; 194594e91a1SSean Christopherson const unsigned long cr4; 195594e91a1SSean Christopherson const u64 efer; 196594e91a1SSean Christopherson }; 197594e91a1SSean Christopherson 198c50d8ae3SPaolo Bonzini #define CREATE_TRACE_POINTS 199c50d8ae3SPaolo Bonzini #include "mmutrace.h" 200c50d8ae3SPaolo Bonzini 201594e91a1SSean Christopherson /* 202594e91a1SSean Christopherson * Yes, lot's of underscores. They're a hint that you probably shouldn't be 203594e91a1SSean Christopherson * reading from the role_regs. Once the mmu_role is constructed, it becomes 204594e91a1SSean Christopherson * the single source of truth for the MMU's state. 205594e91a1SSean Christopherson */ 206594e91a1SSean Christopherson #define BUILD_MMU_ROLE_REGS_ACCESSOR(reg, name, flag) \ 2074ac21457SPaolo Bonzini static inline bool __maybe_unused ____is_##reg##_##name(struct kvm_mmu_role_regs *regs)\ 208594e91a1SSean Christopherson { \ 209594e91a1SSean Christopherson return !!(regs->reg & flag); \ 210594e91a1SSean Christopherson } 211594e91a1SSean Christopherson BUILD_MMU_ROLE_REGS_ACCESSOR(cr0, pg, X86_CR0_PG); 212594e91a1SSean Christopherson BUILD_MMU_ROLE_REGS_ACCESSOR(cr0, wp, X86_CR0_WP); 213594e91a1SSean Christopherson BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, pse, X86_CR4_PSE); 214594e91a1SSean Christopherson BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, pae, X86_CR4_PAE); 215594e91a1SSean Christopherson BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, smep, X86_CR4_SMEP); 216594e91a1SSean Christopherson BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, smap, X86_CR4_SMAP); 217594e91a1SSean Christopherson BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, pke, X86_CR4_PKE); 218594e91a1SSean Christopherson BUILD_MMU_ROLE_REGS_ACCESSOR(cr4, la57, X86_CR4_LA57); 219594e91a1SSean Christopherson BUILD_MMU_ROLE_REGS_ACCESSOR(efer, nx, EFER_NX); 220594e91a1SSean Christopherson BUILD_MMU_ROLE_REGS_ACCESSOR(efer, lma, EFER_LMA); 221594e91a1SSean Christopherson 22260667724SSean Christopherson /* 22360667724SSean Christopherson * The MMU itself (with a valid role) is the single source of truth for the 22460667724SSean Christopherson * MMU. Do not use the regs used to build the MMU/role, nor the vCPU. The 22560667724SSean Christopherson * regs don't account for dependencies, e.g. clearing CR4 bits if CR0.PG=1, 22660667724SSean Christopherson * and the vCPU may be incorrect/irrelevant. 22760667724SSean Christopherson */ 22860667724SSean Christopherson #define BUILD_MMU_ROLE_ACCESSOR(base_or_ext, reg, name) \ 2294ac21457SPaolo Bonzini static inline bool __maybe_unused is_##reg##_##name(struct kvm_mmu *mmu) \ 23060667724SSean Christopherson { \ 23160667724SSean Christopherson return !!(mmu->mmu_role. base_or_ext . reg##_##name); \ 23260667724SSean Christopherson } 23360667724SSean Christopherson BUILD_MMU_ROLE_ACCESSOR(ext, cr0, pg); 23460667724SSean Christopherson BUILD_MMU_ROLE_ACCESSOR(base, cr0, wp); 23560667724SSean Christopherson BUILD_MMU_ROLE_ACCESSOR(ext, cr4, pse); 23660667724SSean Christopherson BUILD_MMU_ROLE_ACCESSOR(ext, cr4, pae); 23760667724SSean Christopherson BUILD_MMU_ROLE_ACCESSOR(ext, cr4, smep); 23860667724SSean Christopherson BUILD_MMU_ROLE_ACCESSOR(ext, cr4, smap); 23960667724SSean Christopherson BUILD_MMU_ROLE_ACCESSOR(ext, cr4, pke); 24060667724SSean Christopherson BUILD_MMU_ROLE_ACCESSOR(ext, cr4, la57); 24160667724SSean Christopherson BUILD_MMU_ROLE_ACCESSOR(base, efer, nx); 24260667724SSean Christopherson 243594e91a1SSean Christopherson static struct kvm_mmu_role_regs vcpu_to_role_regs(struct kvm_vcpu *vcpu) 244594e91a1SSean Christopherson { 245594e91a1SSean Christopherson struct kvm_mmu_role_regs regs = { 246594e91a1SSean Christopherson .cr0 = kvm_read_cr0_bits(vcpu, KVM_MMU_CR0_ROLE_BITS), 247594e91a1SSean Christopherson .cr4 = kvm_read_cr4_bits(vcpu, KVM_MMU_CR4_ROLE_BITS), 248594e91a1SSean Christopherson .efer = vcpu->arch.efer, 249594e91a1SSean Christopherson }; 250594e91a1SSean Christopherson 251594e91a1SSean Christopherson return regs; 252594e91a1SSean Christopherson } 253c50d8ae3SPaolo Bonzini 254f4bd6f73SSean Christopherson static int role_regs_to_root_level(struct kvm_mmu_role_regs *regs) 255f4bd6f73SSean Christopherson { 256f4bd6f73SSean Christopherson if (!____is_cr0_pg(regs)) 257f4bd6f73SSean Christopherson return 0; 258f4bd6f73SSean Christopherson else if (____is_efer_lma(regs)) 259f4bd6f73SSean Christopherson return ____is_cr4_la57(regs) ? PT64_ROOT_5LEVEL : 260f4bd6f73SSean Christopherson PT64_ROOT_4LEVEL; 261f4bd6f73SSean Christopherson else if (____is_cr4_pae(regs)) 262f4bd6f73SSean Christopherson return PT32E_ROOT_LEVEL; 263f4bd6f73SSean Christopherson else 264f4bd6f73SSean Christopherson return PT32_ROOT_LEVEL; 265f4bd6f73SSean Christopherson } 266c50d8ae3SPaolo Bonzini 267c50d8ae3SPaolo Bonzini static inline bool kvm_available_flush_tlb_with_range(void) 268c50d8ae3SPaolo Bonzini { 269afaf0b2fSSean Christopherson return kvm_x86_ops.tlb_remote_flush_with_range; 270c50d8ae3SPaolo Bonzini } 271c50d8ae3SPaolo Bonzini 272c50d8ae3SPaolo Bonzini static void kvm_flush_remote_tlbs_with_range(struct kvm *kvm, 273c50d8ae3SPaolo Bonzini struct kvm_tlb_range *range) 274c50d8ae3SPaolo Bonzini { 275c50d8ae3SPaolo Bonzini int ret = -ENOTSUPP; 276c50d8ae3SPaolo Bonzini 277afaf0b2fSSean Christopherson if (range && kvm_x86_ops.tlb_remote_flush_with_range) 278b3646477SJason Baron ret = static_call(kvm_x86_tlb_remote_flush_with_range)(kvm, range); 279c50d8ae3SPaolo Bonzini 280c50d8ae3SPaolo Bonzini if (ret) 281c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs(kvm); 282c50d8ae3SPaolo Bonzini } 283c50d8ae3SPaolo Bonzini 2842f2fad08SBen Gardon void kvm_flush_remote_tlbs_with_address(struct kvm *kvm, 285c50d8ae3SPaolo Bonzini u64 start_gfn, u64 pages) 286c50d8ae3SPaolo Bonzini { 287c50d8ae3SPaolo Bonzini struct kvm_tlb_range range; 288c50d8ae3SPaolo Bonzini 289c50d8ae3SPaolo Bonzini range.start_gfn = start_gfn; 290c50d8ae3SPaolo Bonzini range.pages = pages; 291c50d8ae3SPaolo Bonzini 292c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_range(kvm, &range); 293c50d8ae3SPaolo Bonzini } 294c50d8ae3SPaolo Bonzini 2958f79b064SBen Gardon static void mark_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 gfn, 2968f79b064SBen Gardon unsigned int access) 2978f79b064SBen Gardon { 298c236d962SSean Christopherson u64 spte = make_mmio_spte(vcpu, gfn, access); 2998f79b064SBen Gardon 300c236d962SSean Christopherson trace_mark_mmio_spte(sptep, gfn, spte); 301c236d962SSean Christopherson mmu_spte_set(sptep, spte); 302c50d8ae3SPaolo Bonzini } 303c50d8ae3SPaolo Bonzini 304c50d8ae3SPaolo Bonzini static gfn_t get_mmio_spte_gfn(u64 spte) 305c50d8ae3SPaolo Bonzini { 306c50d8ae3SPaolo Bonzini u64 gpa = spte & shadow_nonpresent_or_rsvd_lower_gfn_mask; 307c50d8ae3SPaolo Bonzini 3088a967d65SPaolo Bonzini gpa |= (spte >> SHADOW_NONPRESENT_OR_RSVD_MASK_LEN) 309c50d8ae3SPaolo Bonzini & shadow_nonpresent_or_rsvd_mask; 310c50d8ae3SPaolo Bonzini 311c50d8ae3SPaolo Bonzini return gpa >> PAGE_SHIFT; 312c50d8ae3SPaolo Bonzini } 313c50d8ae3SPaolo Bonzini 314c50d8ae3SPaolo Bonzini static unsigned get_mmio_spte_access(u64 spte) 315c50d8ae3SPaolo Bonzini { 316c50d8ae3SPaolo Bonzini return spte & shadow_mmio_access_mask; 317c50d8ae3SPaolo Bonzini } 318c50d8ae3SPaolo Bonzini 319c50d8ae3SPaolo Bonzini static bool check_mmio_spte(struct kvm_vcpu *vcpu, u64 spte) 320c50d8ae3SPaolo Bonzini { 321c50d8ae3SPaolo Bonzini u64 kvm_gen, spte_gen, gen; 322c50d8ae3SPaolo Bonzini 323c50d8ae3SPaolo Bonzini gen = kvm_vcpu_memslots(vcpu)->generation; 324c50d8ae3SPaolo Bonzini if (unlikely(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS)) 325c50d8ae3SPaolo Bonzini return false; 326c50d8ae3SPaolo Bonzini 327c50d8ae3SPaolo Bonzini kvm_gen = gen & MMIO_SPTE_GEN_MASK; 328c50d8ae3SPaolo Bonzini spte_gen = get_mmio_spte_generation(spte); 329c50d8ae3SPaolo Bonzini 330c50d8ae3SPaolo Bonzini trace_check_mmio_spte(spte, kvm_gen, spte_gen); 331c50d8ae3SPaolo Bonzini return likely(kvm_gen == spte_gen); 332c50d8ae3SPaolo Bonzini } 333c50d8ae3SPaolo Bonzini 334cd313569SMohammed Gamal static gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access, 335cd313569SMohammed Gamal struct x86_exception *exception) 336cd313569SMohammed Gamal { 337cd313569SMohammed Gamal return gpa; 338cd313569SMohammed Gamal } 339cd313569SMohammed Gamal 340c50d8ae3SPaolo Bonzini static int is_cpuid_PSE36(void) 341c50d8ae3SPaolo Bonzini { 342c50d8ae3SPaolo Bonzini return 1; 343c50d8ae3SPaolo Bonzini } 344c50d8ae3SPaolo Bonzini 345c50d8ae3SPaolo Bonzini static gfn_t pse36_gfn_delta(u32 gpte) 346c50d8ae3SPaolo Bonzini { 347c50d8ae3SPaolo Bonzini int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT; 348c50d8ae3SPaolo Bonzini 349c50d8ae3SPaolo Bonzini return (gpte & PT32_DIR_PSE36_MASK) << shift; 350c50d8ae3SPaolo Bonzini } 351c50d8ae3SPaolo Bonzini 352c50d8ae3SPaolo Bonzini #ifdef CONFIG_X86_64 353c50d8ae3SPaolo Bonzini static void __set_spte(u64 *sptep, u64 spte) 354c50d8ae3SPaolo Bonzini { 355c50d8ae3SPaolo Bonzini WRITE_ONCE(*sptep, spte); 356c50d8ae3SPaolo Bonzini } 357c50d8ae3SPaolo Bonzini 358c50d8ae3SPaolo Bonzini static void __update_clear_spte_fast(u64 *sptep, u64 spte) 359c50d8ae3SPaolo Bonzini { 360c50d8ae3SPaolo Bonzini WRITE_ONCE(*sptep, spte); 361c50d8ae3SPaolo Bonzini } 362c50d8ae3SPaolo Bonzini 363c50d8ae3SPaolo Bonzini static u64 __update_clear_spte_slow(u64 *sptep, u64 spte) 364c50d8ae3SPaolo Bonzini { 365c50d8ae3SPaolo Bonzini return xchg(sptep, spte); 366c50d8ae3SPaolo Bonzini } 367c50d8ae3SPaolo Bonzini 368c50d8ae3SPaolo Bonzini static u64 __get_spte_lockless(u64 *sptep) 369c50d8ae3SPaolo Bonzini { 370c50d8ae3SPaolo Bonzini return READ_ONCE(*sptep); 371c50d8ae3SPaolo Bonzini } 372c50d8ae3SPaolo Bonzini #else 373c50d8ae3SPaolo Bonzini union split_spte { 374c50d8ae3SPaolo Bonzini struct { 375c50d8ae3SPaolo Bonzini u32 spte_low; 376c50d8ae3SPaolo Bonzini u32 spte_high; 377c50d8ae3SPaolo Bonzini }; 378c50d8ae3SPaolo Bonzini u64 spte; 379c50d8ae3SPaolo Bonzini }; 380c50d8ae3SPaolo Bonzini 381c50d8ae3SPaolo Bonzini static void count_spte_clear(u64 *sptep, u64 spte) 382c50d8ae3SPaolo Bonzini { 38357354682SSean Christopherson struct kvm_mmu_page *sp = sptep_to_sp(sptep); 384c50d8ae3SPaolo Bonzini 385c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(spte)) 386c50d8ae3SPaolo Bonzini return; 387c50d8ae3SPaolo Bonzini 388c50d8ae3SPaolo Bonzini /* Ensure the spte is completely set before we increase the count */ 389c50d8ae3SPaolo Bonzini smp_wmb(); 390c50d8ae3SPaolo Bonzini sp->clear_spte_count++; 391c50d8ae3SPaolo Bonzini } 392c50d8ae3SPaolo Bonzini 393c50d8ae3SPaolo Bonzini static void __set_spte(u64 *sptep, u64 spte) 394c50d8ae3SPaolo Bonzini { 395c50d8ae3SPaolo Bonzini union split_spte *ssptep, sspte; 396c50d8ae3SPaolo Bonzini 397c50d8ae3SPaolo Bonzini ssptep = (union split_spte *)sptep; 398c50d8ae3SPaolo Bonzini sspte = (union split_spte)spte; 399c50d8ae3SPaolo Bonzini 400c50d8ae3SPaolo Bonzini ssptep->spte_high = sspte.spte_high; 401c50d8ae3SPaolo Bonzini 402c50d8ae3SPaolo Bonzini /* 403c50d8ae3SPaolo Bonzini * If we map the spte from nonpresent to present, We should store 404c50d8ae3SPaolo Bonzini * the high bits firstly, then set present bit, so cpu can not 405c50d8ae3SPaolo Bonzini * fetch this spte while we are setting the spte. 406c50d8ae3SPaolo Bonzini */ 407c50d8ae3SPaolo Bonzini smp_wmb(); 408c50d8ae3SPaolo Bonzini 409c50d8ae3SPaolo Bonzini WRITE_ONCE(ssptep->spte_low, sspte.spte_low); 410c50d8ae3SPaolo Bonzini } 411c50d8ae3SPaolo Bonzini 412c50d8ae3SPaolo Bonzini static void __update_clear_spte_fast(u64 *sptep, u64 spte) 413c50d8ae3SPaolo Bonzini { 414c50d8ae3SPaolo Bonzini union split_spte *ssptep, sspte; 415c50d8ae3SPaolo Bonzini 416c50d8ae3SPaolo Bonzini ssptep = (union split_spte *)sptep; 417c50d8ae3SPaolo Bonzini sspte = (union split_spte)spte; 418c50d8ae3SPaolo Bonzini 419c50d8ae3SPaolo Bonzini WRITE_ONCE(ssptep->spte_low, sspte.spte_low); 420c50d8ae3SPaolo Bonzini 421c50d8ae3SPaolo Bonzini /* 422c50d8ae3SPaolo Bonzini * If we map the spte from present to nonpresent, we should clear 423c50d8ae3SPaolo Bonzini * present bit firstly to avoid vcpu fetch the old high bits. 424c50d8ae3SPaolo Bonzini */ 425c50d8ae3SPaolo Bonzini smp_wmb(); 426c50d8ae3SPaolo Bonzini 427c50d8ae3SPaolo Bonzini ssptep->spte_high = sspte.spte_high; 428c50d8ae3SPaolo Bonzini count_spte_clear(sptep, spte); 429c50d8ae3SPaolo Bonzini } 430c50d8ae3SPaolo Bonzini 431c50d8ae3SPaolo Bonzini static u64 __update_clear_spte_slow(u64 *sptep, u64 spte) 432c50d8ae3SPaolo Bonzini { 433c50d8ae3SPaolo Bonzini union split_spte *ssptep, sspte, orig; 434c50d8ae3SPaolo Bonzini 435c50d8ae3SPaolo Bonzini ssptep = (union split_spte *)sptep; 436c50d8ae3SPaolo Bonzini sspte = (union split_spte)spte; 437c50d8ae3SPaolo Bonzini 438c50d8ae3SPaolo Bonzini /* xchg acts as a barrier before the setting of the high bits */ 439c50d8ae3SPaolo Bonzini orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low); 440c50d8ae3SPaolo Bonzini orig.spte_high = ssptep->spte_high; 441c50d8ae3SPaolo Bonzini ssptep->spte_high = sspte.spte_high; 442c50d8ae3SPaolo Bonzini count_spte_clear(sptep, spte); 443c50d8ae3SPaolo Bonzini 444c50d8ae3SPaolo Bonzini return orig.spte; 445c50d8ae3SPaolo Bonzini } 446c50d8ae3SPaolo Bonzini 447c50d8ae3SPaolo Bonzini /* 448c50d8ae3SPaolo Bonzini * The idea using the light way get the spte on x86_32 guest is from 449c50d8ae3SPaolo Bonzini * gup_get_pte (mm/gup.c). 450c50d8ae3SPaolo Bonzini * 451c50d8ae3SPaolo Bonzini * An spte tlb flush may be pending, because kvm_set_pte_rmapp 452c50d8ae3SPaolo Bonzini * coalesces them and we are running out of the MMU lock. Therefore 453c50d8ae3SPaolo Bonzini * we need to protect against in-progress updates of the spte. 454c50d8ae3SPaolo Bonzini * 455c50d8ae3SPaolo Bonzini * Reading the spte while an update is in progress may get the old value 456c50d8ae3SPaolo Bonzini * for the high part of the spte. The race is fine for a present->non-present 457c50d8ae3SPaolo Bonzini * change (because the high part of the spte is ignored for non-present spte), 458c50d8ae3SPaolo Bonzini * but for a present->present change we must reread the spte. 459c50d8ae3SPaolo Bonzini * 460c50d8ae3SPaolo Bonzini * All such changes are done in two steps (present->non-present and 461c50d8ae3SPaolo Bonzini * non-present->present), hence it is enough to count the number of 462c50d8ae3SPaolo Bonzini * present->non-present updates: if it changed while reading the spte, 463c50d8ae3SPaolo Bonzini * we might have hit the race. This is done using clear_spte_count. 464c50d8ae3SPaolo Bonzini */ 465c50d8ae3SPaolo Bonzini static u64 __get_spte_lockless(u64 *sptep) 466c50d8ae3SPaolo Bonzini { 46757354682SSean Christopherson struct kvm_mmu_page *sp = sptep_to_sp(sptep); 468c50d8ae3SPaolo Bonzini union split_spte spte, *orig = (union split_spte *)sptep; 469c50d8ae3SPaolo Bonzini int count; 470c50d8ae3SPaolo Bonzini 471c50d8ae3SPaolo Bonzini retry: 472c50d8ae3SPaolo Bonzini count = sp->clear_spte_count; 473c50d8ae3SPaolo Bonzini smp_rmb(); 474c50d8ae3SPaolo Bonzini 475c50d8ae3SPaolo Bonzini spte.spte_low = orig->spte_low; 476c50d8ae3SPaolo Bonzini smp_rmb(); 477c50d8ae3SPaolo Bonzini 478c50d8ae3SPaolo Bonzini spte.spte_high = orig->spte_high; 479c50d8ae3SPaolo Bonzini smp_rmb(); 480c50d8ae3SPaolo Bonzini 481c50d8ae3SPaolo Bonzini if (unlikely(spte.spte_low != orig->spte_low || 482c50d8ae3SPaolo Bonzini count != sp->clear_spte_count)) 483c50d8ae3SPaolo Bonzini goto retry; 484c50d8ae3SPaolo Bonzini 485c50d8ae3SPaolo Bonzini return spte.spte; 486c50d8ae3SPaolo Bonzini } 487c50d8ae3SPaolo Bonzini #endif 488c50d8ae3SPaolo Bonzini 489c50d8ae3SPaolo Bonzini static bool spte_has_volatile_bits(u64 spte) 490c50d8ae3SPaolo Bonzini { 491c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(spte)) 492c50d8ae3SPaolo Bonzini return false; 493c50d8ae3SPaolo Bonzini 494c50d8ae3SPaolo Bonzini /* 495c50d8ae3SPaolo Bonzini * Always atomically update spte if it can be updated 496c50d8ae3SPaolo Bonzini * out of mmu-lock, it can ensure dirty bit is not lost, 497c50d8ae3SPaolo Bonzini * also, it can help us to get a stable is_writable_pte() 498c50d8ae3SPaolo Bonzini * to ensure tlb flush is not missed. 499c50d8ae3SPaolo Bonzini */ 500c50d8ae3SPaolo Bonzini if (spte_can_locklessly_be_made_writable(spte) || 501c50d8ae3SPaolo Bonzini is_access_track_spte(spte)) 502c50d8ae3SPaolo Bonzini return true; 503c50d8ae3SPaolo Bonzini 504c50d8ae3SPaolo Bonzini if (spte_ad_enabled(spte)) { 505c50d8ae3SPaolo Bonzini if ((spte & shadow_accessed_mask) == 0 || 506c50d8ae3SPaolo Bonzini (is_writable_pte(spte) && (spte & shadow_dirty_mask) == 0)) 507c50d8ae3SPaolo Bonzini return true; 508c50d8ae3SPaolo Bonzini } 509c50d8ae3SPaolo Bonzini 510c50d8ae3SPaolo Bonzini return false; 511c50d8ae3SPaolo Bonzini } 512c50d8ae3SPaolo Bonzini 513c50d8ae3SPaolo Bonzini /* Rules for using mmu_spte_set: 514c50d8ae3SPaolo Bonzini * Set the sptep from nonpresent to present. 515c50d8ae3SPaolo Bonzini * Note: the sptep being assigned *must* be either not present 516c50d8ae3SPaolo Bonzini * or in a state where the hardware will not attempt to update 517c50d8ae3SPaolo Bonzini * the spte. 518c50d8ae3SPaolo Bonzini */ 519c50d8ae3SPaolo Bonzini static void mmu_spte_set(u64 *sptep, u64 new_spte) 520c50d8ae3SPaolo Bonzini { 521c50d8ae3SPaolo Bonzini WARN_ON(is_shadow_present_pte(*sptep)); 522c50d8ae3SPaolo Bonzini __set_spte(sptep, new_spte); 523c50d8ae3SPaolo Bonzini } 524c50d8ae3SPaolo Bonzini 525c50d8ae3SPaolo Bonzini /* 526c50d8ae3SPaolo Bonzini * Update the SPTE (excluding the PFN), but do not track changes in its 527c50d8ae3SPaolo Bonzini * accessed/dirty status. 528c50d8ae3SPaolo Bonzini */ 529c50d8ae3SPaolo Bonzini static u64 mmu_spte_update_no_track(u64 *sptep, u64 new_spte) 530c50d8ae3SPaolo Bonzini { 531c50d8ae3SPaolo Bonzini u64 old_spte = *sptep; 532c50d8ae3SPaolo Bonzini 533c50d8ae3SPaolo Bonzini WARN_ON(!is_shadow_present_pte(new_spte)); 534c50d8ae3SPaolo Bonzini 535c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(old_spte)) { 536c50d8ae3SPaolo Bonzini mmu_spte_set(sptep, new_spte); 537c50d8ae3SPaolo Bonzini return old_spte; 538c50d8ae3SPaolo Bonzini } 539c50d8ae3SPaolo Bonzini 540c50d8ae3SPaolo Bonzini if (!spte_has_volatile_bits(old_spte)) 541c50d8ae3SPaolo Bonzini __update_clear_spte_fast(sptep, new_spte); 542c50d8ae3SPaolo Bonzini else 543c50d8ae3SPaolo Bonzini old_spte = __update_clear_spte_slow(sptep, new_spte); 544c50d8ae3SPaolo Bonzini 545c50d8ae3SPaolo Bonzini WARN_ON(spte_to_pfn(old_spte) != spte_to_pfn(new_spte)); 546c50d8ae3SPaolo Bonzini 547c50d8ae3SPaolo Bonzini return old_spte; 548c50d8ae3SPaolo Bonzini } 549c50d8ae3SPaolo Bonzini 550c50d8ae3SPaolo Bonzini /* Rules for using mmu_spte_update: 551c50d8ae3SPaolo Bonzini * Update the state bits, it means the mapped pfn is not changed. 552c50d8ae3SPaolo Bonzini * 553c50d8ae3SPaolo Bonzini * Whenever we overwrite a writable spte with a read-only one we 554c50d8ae3SPaolo Bonzini * should flush remote TLBs. Otherwise rmap_write_protect 555c50d8ae3SPaolo Bonzini * will find a read-only spte, even though the writable spte 556c50d8ae3SPaolo Bonzini * might be cached on a CPU's TLB, the return value indicates this 557c50d8ae3SPaolo Bonzini * case. 558c50d8ae3SPaolo Bonzini * 559c50d8ae3SPaolo Bonzini * Returns true if the TLB needs to be flushed 560c50d8ae3SPaolo Bonzini */ 561c50d8ae3SPaolo Bonzini static bool mmu_spte_update(u64 *sptep, u64 new_spte) 562c50d8ae3SPaolo Bonzini { 563c50d8ae3SPaolo Bonzini bool flush = false; 564c50d8ae3SPaolo Bonzini u64 old_spte = mmu_spte_update_no_track(sptep, new_spte); 565c50d8ae3SPaolo Bonzini 566c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(old_spte)) 567c50d8ae3SPaolo Bonzini return false; 568c50d8ae3SPaolo Bonzini 569c50d8ae3SPaolo Bonzini /* 570c50d8ae3SPaolo Bonzini * For the spte updated out of mmu-lock is safe, since 571c50d8ae3SPaolo Bonzini * we always atomically update it, see the comments in 572c50d8ae3SPaolo Bonzini * spte_has_volatile_bits(). 573c50d8ae3SPaolo Bonzini */ 574c50d8ae3SPaolo Bonzini if (spte_can_locklessly_be_made_writable(old_spte) && 575c50d8ae3SPaolo Bonzini !is_writable_pte(new_spte)) 576c50d8ae3SPaolo Bonzini flush = true; 577c50d8ae3SPaolo Bonzini 578c50d8ae3SPaolo Bonzini /* 579c50d8ae3SPaolo Bonzini * Flush TLB when accessed/dirty states are changed in the page tables, 580c50d8ae3SPaolo Bonzini * to guarantee consistency between TLB and page tables. 581c50d8ae3SPaolo Bonzini */ 582c50d8ae3SPaolo Bonzini 583c50d8ae3SPaolo Bonzini if (is_accessed_spte(old_spte) && !is_accessed_spte(new_spte)) { 584c50d8ae3SPaolo Bonzini flush = true; 585c50d8ae3SPaolo Bonzini kvm_set_pfn_accessed(spte_to_pfn(old_spte)); 586c50d8ae3SPaolo Bonzini } 587c50d8ae3SPaolo Bonzini 588c50d8ae3SPaolo Bonzini if (is_dirty_spte(old_spte) && !is_dirty_spte(new_spte)) { 589c50d8ae3SPaolo Bonzini flush = true; 590c50d8ae3SPaolo Bonzini kvm_set_pfn_dirty(spte_to_pfn(old_spte)); 591c50d8ae3SPaolo Bonzini } 592c50d8ae3SPaolo Bonzini 593c50d8ae3SPaolo Bonzini return flush; 594c50d8ae3SPaolo Bonzini } 595c50d8ae3SPaolo Bonzini 596c50d8ae3SPaolo Bonzini /* 597c50d8ae3SPaolo Bonzini * Rules for using mmu_spte_clear_track_bits: 598c50d8ae3SPaolo Bonzini * It sets the sptep from present to nonpresent, and track the 599c50d8ae3SPaolo Bonzini * state bits, it is used to clear the last level sptep. 6007fa2a347SSean Christopherson * Returns the old PTE. 601c50d8ae3SPaolo Bonzini */ 60271f51d2cSMingwei Zhang static int mmu_spte_clear_track_bits(struct kvm *kvm, u64 *sptep) 603c50d8ae3SPaolo Bonzini { 604c50d8ae3SPaolo Bonzini kvm_pfn_t pfn; 605c50d8ae3SPaolo Bonzini u64 old_spte = *sptep; 60671f51d2cSMingwei Zhang int level = sptep_to_sp(sptep)->role.level; 607c50d8ae3SPaolo Bonzini 608c50d8ae3SPaolo Bonzini if (!spte_has_volatile_bits(old_spte)) 609c50d8ae3SPaolo Bonzini __update_clear_spte_fast(sptep, 0ull); 610c50d8ae3SPaolo Bonzini else 611c50d8ae3SPaolo Bonzini old_spte = __update_clear_spte_slow(sptep, 0ull); 612c50d8ae3SPaolo Bonzini 613c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(old_spte)) 6147fa2a347SSean Christopherson return old_spte; 615c50d8ae3SPaolo Bonzini 61671f51d2cSMingwei Zhang kvm_update_page_stats(kvm, level, -1); 61771f51d2cSMingwei Zhang 618c50d8ae3SPaolo Bonzini pfn = spte_to_pfn(old_spte); 619c50d8ae3SPaolo Bonzini 620c50d8ae3SPaolo Bonzini /* 621c50d8ae3SPaolo Bonzini * KVM does not hold the refcount of the page used by 622c50d8ae3SPaolo Bonzini * kvm mmu, before reclaiming the page, we should 623c50d8ae3SPaolo Bonzini * unmap it from mmu first. 624c50d8ae3SPaolo Bonzini */ 625c50d8ae3SPaolo Bonzini WARN_ON(!kvm_is_reserved_pfn(pfn) && !page_count(pfn_to_page(pfn))); 626c50d8ae3SPaolo Bonzini 627c50d8ae3SPaolo Bonzini if (is_accessed_spte(old_spte)) 628c50d8ae3SPaolo Bonzini kvm_set_pfn_accessed(pfn); 629c50d8ae3SPaolo Bonzini 630c50d8ae3SPaolo Bonzini if (is_dirty_spte(old_spte)) 631c50d8ae3SPaolo Bonzini kvm_set_pfn_dirty(pfn); 632c50d8ae3SPaolo Bonzini 6337fa2a347SSean Christopherson return old_spte; 634c50d8ae3SPaolo Bonzini } 635c50d8ae3SPaolo Bonzini 636c50d8ae3SPaolo Bonzini /* 637c50d8ae3SPaolo Bonzini * Rules for using mmu_spte_clear_no_track: 638c50d8ae3SPaolo Bonzini * Directly clear spte without caring the state bits of sptep, 639c50d8ae3SPaolo Bonzini * it is used to set the upper level spte. 640c50d8ae3SPaolo Bonzini */ 641c50d8ae3SPaolo Bonzini static void mmu_spte_clear_no_track(u64 *sptep) 642c50d8ae3SPaolo Bonzini { 643c50d8ae3SPaolo Bonzini __update_clear_spte_fast(sptep, 0ull); 644c50d8ae3SPaolo Bonzini } 645c50d8ae3SPaolo Bonzini 646c50d8ae3SPaolo Bonzini static u64 mmu_spte_get_lockless(u64 *sptep) 647c50d8ae3SPaolo Bonzini { 648c50d8ae3SPaolo Bonzini return __get_spte_lockless(sptep); 649c50d8ae3SPaolo Bonzini } 650c50d8ae3SPaolo Bonzini 651c50d8ae3SPaolo Bonzini /* Restore an acc-track PTE back to a regular PTE */ 652c50d8ae3SPaolo Bonzini static u64 restore_acc_track_spte(u64 spte) 653c50d8ae3SPaolo Bonzini { 654c50d8ae3SPaolo Bonzini u64 new_spte = spte; 6558a967d65SPaolo Bonzini u64 saved_bits = (spte >> SHADOW_ACC_TRACK_SAVED_BITS_SHIFT) 6568a967d65SPaolo Bonzini & SHADOW_ACC_TRACK_SAVED_BITS_MASK; 657c50d8ae3SPaolo Bonzini 658c50d8ae3SPaolo Bonzini WARN_ON_ONCE(spte_ad_enabled(spte)); 659c50d8ae3SPaolo Bonzini WARN_ON_ONCE(!is_access_track_spte(spte)); 660c50d8ae3SPaolo Bonzini 661c50d8ae3SPaolo Bonzini new_spte &= ~shadow_acc_track_mask; 6628a967d65SPaolo Bonzini new_spte &= ~(SHADOW_ACC_TRACK_SAVED_BITS_MASK << 6638a967d65SPaolo Bonzini SHADOW_ACC_TRACK_SAVED_BITS_SHIFT); 664c50d8ae3SPaolo Bonzini new_spte |= saved_bits; 665c50d8ae3SPaolo Bonzini 666c50d8ae3SPaolo Bonzini return new_spte; 667c50d8ae3SPaolo Bonzini } 668c50d8ae3SPaolo Bonzini 669c50d8ae3SPaolo Bonzini /* Returns the Accessed status of the PTE and resets it at the same time. */ 670c50d8ae3SPaolo Bonzini static bool mmu_spte_age(u64 *sptep) 671c50d8ae3SPaolo Bonzini { 672c50d8ae3SPaolo Bonzini u64 spte = mmu_spte_get_lockless(sptep); 673c50d8ae3SPaolo Bonzini 674c50d8ae3SPaolo Bonzini if (!is_accessed_spte(spte)) 675c50d8ae3SPaolo Bonzini return false; 676c50d8ae3SPaolo Bonzini 677c50d8ae3SPaolo Bonzini if (spte_ad_enabled(spte)) { 678c50d8ae3SPaolo Bonzini clear_bit((ffs(shadow_accessed_mask) - 1), 679c50d8ae3SPaolo Bonzini (unsigned long *)sptep); 680c50d8ae3SPaolo Bonzini } else { 681c50d8ae3SPaolo Bonzini /* 682c50d8ae3SPaolo Bonzini * Capture the dirty status of the page, so that it doesn't get 683c50d8ae3SPaolo Bonzini * lost when the SPTE is marked for access tracking. 684c50d8ae3SPaolo Bonzini */ 685c50d8ae3SPaolo Bonzini if (is_writable_pte(spte)) 686c50d8ae3SPaolo Bonzini kvm_set_pfn_dirty(spte_to_pfn(spte)); 687c50d8ae3SPaolo Bonzini 688c50d8ae3SPaolo Bonzini spte = mark_spte_for_access_track(spte); 689c50d8ae3SPaolo Bonzini mmu_spte_update_no_track(sptep, spte); 690c50d8ae3SPaolo Bonzini } 691c50d8ae3SPaolo Bonzini 692c50d8ae3SPaolo Bonzini return true; 693c50d8ae3SPaolo Bonzini } 694c50d8ae3SPaolo Bonzini 695c50d8ae3SPaolo Bonzini static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu) 696c50d8ae3SPaolo Bonzini { 697c5c8c7c5SDavid Matlack if (is_tdp_mmu(vcpu->arch.mmu)) { 698c5c8c7c5SDavid Matlack kvm_tdp_mmu_walk_lockless_begin(); 699c5c8c7c5SDavid Matlack } else { 700c50d8ae3SPaolo Bonzini /* 701c50d8ae3SPaolo Bonzini * Prevent page table teardown by making any free-er wait during 702c50d8ae3SPaolo Bonzini * kvm_flush_remote_tlbs() IPI to all active vcpus. 703c50d8ae3SPaolo Bonzini */ 704c50d8ae3SPaolo Bonzini local_irq_disable(); 705c50d8ae3SPaolo Bonzini 706c50d8ae3SPaolo Bonzini /* 707c50d8ae3SPaolo Bonzini * Make sure a following spte read is not reordered ahead of the write 708c50d8ae3SPaolo Bonzini * to vcpu->mode. 709c50d8ae3SPaolo Bonzini */ 710c50d8ae3SPaolo Bonzini smp_store_mb(vcpu->mode, READING_SHADOW_PAGE_TABLES); 711c50d8ae3SPaolo Bonzini } 712c5c8c7c5SDavid Matlack } 713c50d8ae3SPaolo Bonzini 714c50d8ae3SPaolo Bonzini static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu) 715c50d8ae3SPaolo Bonzini { 716c5c8c7c5SDavid Matlack if (is_tdp_mmu(vcpu->arch.mmu)) { 717c5c8c7c5SDavid Matlack kvm_tdp_mmu_walk_lockless_end(); 718c5c8c7c5SDavid Matlack } else { 719c50d8ae3SPaolo Bonzini /* 720c50d8ae3SPaolo Bonzini * Make sure the write to vcpu->mode is not reordered in front of 721c50d8ae3SPaolo Bonzini * reads to sptes. If it does, kvm_mmu_commit_zap_page() can see us 722c50d8ae3SPaolo Bonzini * OUTSIDE_GUEST_MODE and proceed to free the shadow page table. 723c50d8ae3SPaolo Bonzini */ 724c50d8ae3SPaolo Bonzini smp_store_release(&vcpu->mode, OUTSIDE_GUEST_MODE); 725c50d8ae3SPaolo Bonzini local_irq_enable(); 726c50d8ae3SPaolo Bonzini } 727c5c8c7c5SDavid Matlack } 728c50d8ae3SPaolo Bonzini 729378f5cd6SSean Christopherson static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu, bool maybe_indirect) 730c50d8ae3SPaolo Bonzini { 731c50d8ae3SPaolo Bonzini int r; 732c50d8ae3SPaolo Bonzini 733531281adSSean Christopherson /* 1 rmap, 1 parent PTE per level, and the prefetched rmaps. */ 73494ce87efSSean Christopherson r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache, 735531281adSSean Christopherson 1 + PT64_ROOT_MAX_LEVEL + PTE_PREFETCH_NUM); 736c50d8ae3SPaolo Bonzini if (r) 737c50d8ae3SPaolo Bonzini return r; 73894ce87efSSean Christopherson r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_shadow_page_cache, 739171a90d7SSean Christopherson PT64_ROOT_MAX_LEVEL); 740171a90d7SSean Christopherson if (r) 741171a90d7SSean Christopherson return r; 742378f5cd6SSean Christopherson if (maybe_indirect) { 74394ce87efSSean Christopherson r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_gfn_array_cache, 744171a90d7SSean Christopherson PT64_ROOT_MAX_LEVEL); 745c50d8ae3SPaolo Bonzini if (r) 746c50d8ae3SPaolo Bonzini return r; 747378f5cd6SSean Christopherson } 74894ce87efSSean Christopherson return kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache, 749531281adSSean Christopherson PT64_ROOT_MAX_LEVEL); 750c50d8ae3SPaolo Bonzini } 751c50d8ae3SPaolo Bonzini 752c50d8ae3SPaolo Bonzini static void mmu_free_memory_caches(struct kvm_vcpu *vcpu) 753c50d8ae3SPaolo Bonzini { 75494ce87efSSean Christopherson kvm_mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache); 75594ce87efSSean Christopherson kvm_mmu_free_memory_cache(&vcpu->arch.mmu_shadow_page_cache); 75694ce87efSSean Christopherson kvm_mmu_free_memory_cache(&vcpu->arch.mmu_gfn_array_cache); 75794ce87efSSean Christopherson kvm_mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache); 758c50d8ae3SPaolo Bonzini } 759c50d8ae3SPaolo Bonzini 760c50d8ae3SPaolo Bonzini static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu) 761c50d8ae3SPaolo Bonzini { 76294ce87efSSean Christopherson return kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache); 763c50d8ae3SPaolo Bonzini } 764c50d8ae3SPaolo Bonzini 765c50d8ae3SPaolo Bonzini static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc) 766c50d8ae3SPaolo Bonzini { 767c50d8ae3SPaolo Bonzini kmem_cache_free(pte_list_desc_cache, pte_list_desc); 768c50d8ae3SPaolo Bonzini } 769c50d8ae3SPaolo Bonzini 770c50d8ae3SPaolo Bonzini static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index) 771c50d8ae3SPaolo Bonzini { 772c50d8ae3SPaolo Bonzini if (!sp->role.direct) 773c50d8ae3SPaolo Bonzini return sp->gfns[index]; 774c50d8ae3SPaolo Bonzini 775c50d8ae3SPaolo Bonzini return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS)); 776c50d8ae3SPaolo Bonzini } 777c50d8ae3SPaolo Bonzini 778c50d8ae3SPaolo Bonzini static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn) 779c50d8ae3SPaolo Bonzini { 780c50d8ae3SPaolo Bonzini if (!sp->role.direct) { 781c50d8ae3SPaolo Bonzini sp->gfns[index] = gfn; 782c50d8ae3SPaolo Bonzini return; 783c50d8ae3SPaolo Bonzini } 784c50d8ae3SPaolo Bonzini 785c50d8ae3SPaolo Bonzini if (WARN_ON(gfn != kvm_mmu_page_get_gfn(sp, index))) 786c50d8ae3SPaolo Bonzini pr_err_ratelimited("gfn mismatch under direct page %llx " 787c50d8ae3SPaolo Bonzini "(expected %llx, got %llx)\n", 788c50d8ae3SPaolo Bonzini sp->gfn, 789c50d8ae3SPaolo Bonzini kvm_mmu_page_get_gfn(sp, index), gfn); 790c50d8ae3SPaolo Bonzini } 791c50d8ae3SPaolo Bonzini 792c50d8ae3SPaolo Bonzini /* 793c50d8ae3SPaolo Bonzini * Return the pointer to the large page information for a given gfn, 794c50d8ae3SPaolo Bonzini * handling slots that are not large page aligned. 795c50d8ae3SPaolo Bonzini */ 796c50d8ae3SPaolo Bonzini static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn, 7978ca6f063SBen Gardon const struct kvm_memory_slot *slot, int level) 798c50d8ae3SPaolo Bonzini { 799c50d8ae3SPaolo Bonzini unsigned long idx; 800c50d8ae3SPaolo Bonzini 801c50d8ae3SPaolo Bonzini idx = gfn_to_index(gfn, slot->base_gfn, level); 802c50d8ae3SPaolo Bonzini return &slot->arch.lpage_info[level - 2][idx]; 803c50d8ae3SPaolo Bonzini } 804c50d8ae3SPaolo Bonzini 805269e9552SHamza Mahfooz static void update_gfn_disallow_lpage_count(const struct kvm_memory_slot *slot, 806c50d8ae3SPaolo Bonzini gfn_t gfn, int count) 807c50d8ae3SPaolo Bonzini { 808c50d8ae3SPaolo Bonzini struct kvm_lpage_info *linfo; 809c50d8ae3SPaolo Bonzini int i; 810c50d8ae3SPaolo Bonzini 8113bae0459SSean Christopherson for (i = PG_LEVEL_2M; i <= KVM_MAX_HUGEPAGE_LEVEL; ++i) { 812c50d8ae3SPaolo Bonzini linfo = lpage_info_slot(gfn, slot, i); 813c50d8ae3SPaolo Bonzini linfo->disallow_lpage += count; 814c50d8ae3SPaolo Bonzini WARN_ON(linfo->disallow_lpage < 0); 815c50d8ae3SPaolo Bonzini } 816c50d8ae3SPaolo Bonzini } 817c50d8ae3SPaolo Bonzini 818269e9552SHamza Mahfooz void kvm_mmu_gfn_disallow_lpage(const struct kvm_memory_slot *slot, gfn_t gfn) 819c50d8ae3SPaolo Bonzini { 820c50d8ae3SPaolo Bonzini update_gfn_disallow_lpage_count(slot, gfn, 1); 821c50d8ae3SPaolo Bonzini } 822c50d8ae3SPaolo Bonzini 823269e9552SHamza Mahfooz void kvm_mmu_gfn_allow_lpage(const struct kvm_memory_slot *slot, gfn_t gfn) 824c50d8ae3SPaolo Bonzini { 825c50d8ae3SPaolo Bonzini update_gfn_disallow_lpage_count(slot, gfn, -1); 826c50d8ae3SPaolo Bonzini } 827c50d8ae3SPaolo Bonzini 828c50d8ae3SPaolo Bonzini static void account_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp) 829c50d8ae3SPaolo Bonzini { 830c50d8ae3SPaolo Bonzini struct kvm_memslots *slots; 831c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 832c50d8ae3SPaolo Bonzini gfn_t gfn; 833c50d8ae3SPaolo Bonzini 834c50d8ae3SPaolo Bonzini kvm->arch.indirect_shadow_pages++; 835c50d8ae3SPaolo Bonzini gfn = sp->gfn; 836c50d8ae3SPaolo Bonzini slots = kvm_memslots_for_spte_role(kvm, sp->role); 837c50d8ae3SPaolo Bonzini slot = __gfn_to_memslot(slots, gfn); 838c50d8ae3SPaolo Bonzini 839c50d8ae3SPaolo Bonzini /* the non-leaf shadow pages are keeping readonly. */ 8403bae0459SSean Christopherson if (sp->role.level > PG_LEVEL_4K) 841c50d8ae3SPaolo Bonzini return kvm_slot_page_track_add_page(kvm, slot, gfn, 842c50d8ae3SPaolo Bonzini KVM_PAGE_TRACK_WRITE); 843c50d8ae3SPaolo Bonzini 844c50d8ae3SPaolo Bonzini kvm_mmu_gfn_disallow_lpage(slot, gfn); 845c50d8ae3SPaolo Bonzini } 846c50d8ae3SPaolo Bonzini 84729cf0f50SBen Gardon void account_huge_nx_page(struct kvm *kvm, struct kvm_mmu_page *sp) 848c50d8ae3SPaolo Bonzini { 849c50d8ae3SPaolo Bonzini if (sp->lpage_disallowed) 850c50d8ae3SPaolo Bonzini return; 851c50d8ae3SPaolo Bonzini 852c50d8ae3SPaolo Bonzini ++kvm->stat.nx_lpage_splits; 853c50d8ae3SPaolo Bonzini list_add_tail(&sp->lpage_disallowed_link, 854c50d8ae3SPaolo Bonzini &kvm->arch.lpage_disallowed_mmu_pages); 855c50d8ae3SPaolo Bonzini sp->lpage_disallowed = true; 856c50d8ae3SPaolo Bonzini } 857c50d8ae3SPaolo Bonzini 858c50d8ae3SPaolo Bonzini static void unaccount_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp) 859c50d8ae3SPaolo Bonzini { 860c50d8ae3SPaolo Bonzini struct kvm_memslots *slots; 861c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 862c50d8ae3SPaolo Bonzini gfn_t gfn; 863c50d8ae3SPaolo Bonzini 864c50d8ae3SPaolo Bonzini kvm->arch.indirect_shadow_pages--; 865c50d8ae3SPaolo Bonzini gfn = sp->gfn; 866c50d8ae3SPaolo Bonzini slots = kvm_memslots_for_spte_role(kvm, sp->role); 867c50d8ae3SPaolo Bonzini slot = __gfn_to_memslot(slots, gfn); 8683bae0459SSean Christopherson if (sp->role.level > PG_LEVEL_4K) 869c50d8ae3SPaolo Bonzini return kvm_slot_page_track_remove_page(kvm, slot, gfn, 870c50d8ae3SPaolo Bonzini KVM_PAGE_TRACK_WRITE); 871c50d8ae3SPaolo Bonzini 872c50d8ae3SPaolo Bonzini kvm_mmu_gfn_allow_lpage(slot, gfn); 873c50d8ae3SPaolo Bonzini } 874c50d8ae3SPaolo Bonzini 87529cf0f50SBen Gardon void unaccount_huge_nx_page(struct kvm *kvm, struct kvm_mmu_page *sp) 876c50d8ae3SPaolo Bonzini { 877c50d8ae3SPaolo Bonzini --kvm->stat.nx_lpage_splits; 878c50d8ae3SPaolo Bonzini sp->lpage_disallowed = false; 879c50d8ae3SPaolo Bonzini list_del(&sp->lpage_disallowed_link); 880c50d8ae3SPaolo Bonzini } 881c50d8ae3SPaolo Bonzini 882c50d8ae3SPaolo Bonzini static struct kvm_memory_slot * 883c50d8ae3SPaolo Bonzini gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn, 884c50d8ae3SPaolo Bonzini bool no_dirty_log) 885c50d8ae3SPaolo Bonzini { 886c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 887c50d8ae3SPaolo Bonzini 888c50d8ae3SPaolo Bonzini slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn); 88991b0d268SPaolo Bonzini if (!slot || slot->flags & KVM_MEMSLOT_INVALID) 89091b0d268SPaolo Bonzini return NULL; 891044c59c4SPeter Xu if (no_dirty_log && kvm_slot_dirty_track_enabled(slot)) 89291b0d268SPaolo Bonzini return NULL; 893c50d8ae3SPaolo Bonzini 894c50d8ae3SPaolo Bonzini return slot; 895c50d8ae3SPaolo Bonzini } 896c50d8ae3SPaolo Bonzini 897c50d8ae3SPaolo Bonzini /* 898c50d8ae3SPaolo Bonzini * About rmap_head encoding: 899c50d8ae3SPaolo Bonzini * 900c50d8ae3SPaolo Bonzini * If the bit zero of rmap_head->val is clear, then it points to the only spte 901c50d8ae3SPaolo Bonzini * in this rmap chain. Otherwise, (rmap_head->val & ~1) points to a struct 902c50d8ae3SPaolo Bonzini * pte_list_desc containing more mappings. 903c50d8ae3SPaolo Bonzini */ 904c50d8ae3SPaolo Bonzini 905c50d8ae3SPaolo Bonzini /* 906c50d8ae3SPaolo Bonzini * Returns the number of pointers in the rmap chain, not counting the new one. 907c50d8ae3SPaolo Bonzini */ 908c50d8ae3SPaolo Bonzini static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte, 909c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head) 910c50d8ae3SPaolo Bonzini { 911c50d8ae3SPaolo Bonzini struct pte_list_desc *desc; 91213236e25SPeter Xu int count = 0; 913c50d8ae3SPaolo Bonzini 914c50d8ae3SPaolo Bonzini if (!rmap_head->val) { 915805a0f83SStephen Zhang rmap_printk("%p %llx 0->1\n", spte, *spte); 916c50d8ae3SPaolo Bonzini rmap_head->val = (unsigned long)spte; 917c50d8ae3SPaolo Bonzini } else if (!(rmap_head->val & 1)) { 918805a0f83SStephen Zhang rmap_printk("%p %llx 1->many\n", spte, *spte); 919c50d8ae3SPaolo Bonzini desc = mmu_alloc_pte_list_desc(vcpu); 920c50d8ae3SPaolo Bonzini desc->sptes[0] = (u64 *)rmap_head->val; 921c50d8ae3SPaolo Bonzini desc->sptes[1] = spte; 92213236e25SPeter Xu desc->spte_count = 2; 923c50d8ae3SPaolo Bonzini rmap_head->val = (unsigned long)desc | 1; 924c50d8ae3SPaolo Bonzini ++count; 925c50d8ae3SPaolo Bonzini } else { 926805a0f83SStephen Zhang rmap_printk("%p %llx many->many\n", spte, *spte); 927c50d8ae3SPaolo Bonzini desc = (struct pte_list_desc *)(rmap_head->val & ~1ul); 92813236e25SPeter Xu while (desc->spte_count == PTE_LIST_EXT) { 929c50d8ae3SPaolo Bonzini count += PTE_LIST_EXT; 930c6c4f961SLi RongQing if (!desc->more) { 931c50d8ae3SPaolo Bonzini desc->more = mmu_alloc_pte_list_desc(vcpu); 932c50d8ae3SPaolo Bonzini desc = desc->more; 93313236e25SPeter Xu desc->spte_count = 0; 934c6c4f961SLi RongQing break; 935c6c4f961SLi RongQing } 936c6c4f961SLi RongQing desc = desc->more; 937c50d8ae3SPaolo Bonzini } 93813236e25SPeter Xu count += desc->spte_count; 93913236e25SPeter Xu desc->sptes[desc->spte_count++] = spte; 940c50d8ae3SPaolo Bonzini } 941c50d8ae3SPaolo Bonzini return count; 942c50d8ae3SPaolo Bonzini } 943c50d8ae3SPaolo Bonzini 944c50d8ae3SPaolo Bonzini static void 945c50d8ae3SPaolo Bonzini pte_list_desc_remove_entry(struct kvm_rmap_head *rmap_head, 946c50d8ae3SPaolo Bonzini struct pte_list_desc *desc, int i, 947c50d8ae3SPaolo Bonzini struct pte_list_desc *prev_desc) 948c50d8ae3SPaolo Bonzini { 94913236e25SPeter Xu int j = desc->spte_count - 1; 950c50d8ae3SPaolo Bonzini 951c50d8ae3SPaolo Bonzini desc->sptes[i] = desc->sptes[j]; 952c50d8ae3SPaolo Bonzini desc->sptes[j] = NULL; 95313236e25SPeter Xu desc->spte_count--; 95413236e25SPeter Xu if (desc->spte_count) 955c50d8ae3SPaolo Bonzini return; 956c50d8ae3SPaolo Bonzini if (!prev_desc && !desc->more) 957fe3c2b4cSMiaohe Lin rmap_head->val = 0; 958c50d8ae3SPaolo Bonzini else 959c50d8ae3SPaolo Bonzini if (prev_desc) 960c50d8ae3SPaolo Bonzini prev_desc->more = desc->more; 961c50d8ae3SPaolo Bonzini else 962c50d8ae3SPaolo Bonzini rmap_head->val = (unsigned long)desc->more | 1; 963c50d8ae3SPaolo Bonzini mmu_free_pte_list_desc(desc); 964c50d8ae3SPaolo Bonzini } 965c50d8ae3SPaolo Bonzini 966c50d8ae3SPaolo Bonzini static void __pte_list_remove(u64 *spte, struct kvm_rmap_head *rmap_head) 967c50d8ae3SPaolo Bonzini { 968c50d8ae3SPaolo Bonzini struct pte_list_desc *desc; 969c50d8ae3SPaolo Bonzini struct pte_list_desc *prev_desc; 970c50d8ae3SPaolo Bonzini int i; 971c50d8ae3SPaolo Bonzini 972c50d8ae3SPaolo Bonzini if (!rmap_head->val) { 973c50d8ae3SPaolo Bonzini pr_err("%s: %p 0->BUG\n", __func__, spte); 974c50d8ae3SPaolo Bonzini BUG(); 975c50d8ae3SPaolo Bonzini } else if (!(rmap_head->val & 1)) { 976805a0f83SStephen Zhang rmap_printk("%p 1->0\n", spte); 977c50d8ae3SPaolo Bonzini if ((u64 *)rmap_head->val != spte) { 978c50d8ae3SPaolo Bonzini pr_err("%s: %p 1->BUG\n", __func__, spte); 979c50d8ae3SPaolo Bonzini BUG(); 980c50d8ae3SPaolo Bonzini } 981c50d8ae3SPaolo Bonzini rmap_head->val = 0; 982c50d8ae3SPaolo Bonzini } else { 983805a0f83SStephen Zhang rmap_printk("%p many->many\n", spte); 984c50d8ae3SPaolo Bonzini desc = (struct pte_list_desc *)(rmap_head->val & ~1ul); 985c50d8ae3SPaolo Bonzini prev_desc = NULL; 986c50d8ae3SPaolo Bonzini while (desc) { 98713236e25SPeter Xu for (i = 0; i < desc->spte_count; ++i) { 988c50d8ae3SPaolo Bonzini if (desc->sptes[i] == spte) { 989c50d8ae3SPaolo Bonzini pte_list_desc_remove_entry(rmap_head, 990c50d8ae3SPaolo Bonzini desc, i, prev_desc); 991c50d8ae3SPaolo Bonzini return; 992c50d8ae3SPaolo Bonzini } 993c50d8ae3SPaolo Bonzini } 994c50d8ae3SPaolo Bonzini prev_desc = desc; 995c50d8ae3SPaolo Bonzini desc = desc->more; 996c50d8ae3SPaolo Bonzini } 997c50d8ae3SPaolo Bonzini pr_err("%s: %p many->many\n", __func__, spte); 998c50d8ae3SPaolo Bonzini BUG(); 999c50d8ae3SPaolo Bonzini } 1000c50d8ae3SPaolo Bonzini } 1001c50d8ae3SPaolo Bonzini 100271f51d2cSMingwei Zhang static void pte_list_remove(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 100371f51d2cSMingwei Zhang u64 *sptep) 1004c50d8ae3SPaolo Bonzini { 100571f51d2cSMingwei Zhang mmu_spte_clear_track_bits(kvm, sptep); 1006c50d8ae3SPaolo Bonzini __pte_list_remove(sptep, rmap_head); 1007c50d8ae3SPaolo Bonzini } 1008c50d8ae3SPaolo Bonzini 1009a75b5404SPeter Xu /* Return true if rmap existed, false otherwise */ 101071f51d2cSMingwei Zhang static bool pte_list_destroy(struct kvm *kvm, struct kvm_rmap_head *rmap_head) 1011a75b5404SPeter Xu { 1012a75b5404SPeter Xu struct pte_list_desc *desc, *next; 1013a75b5404SPeter Xu int i; 1014a75b5404SPeter Xu 1015a75b5404SPeter Xu if (!rmap_head->val) 1016a75b5404SPeter Xu return false; 1017a75b5404SPeter Xu 1018a75b5404SPeter Xu if (!(rmap_head->val & 1)) { 101971f51d2cSMingwei Zhang mmu_spte_clear_track_bits(kvm, (u64 *)rmap_head->val); 1020a75b5404SPeter Xu goto out; 1021a75b5404SPeter Xu } 1022a75b5404SPeter Xu 1023a75b5404SPeter Xu desc = (struct pte_list_desc *)(rmap_head->val & ~1ul); 1024a75b5404SPeter Xu 1025a75b5404SPeter Xu for (; desc; desc = next) { 1026a75b5404SPeter Xu for (i = 0; i < desc->spte_count; i++) 102771f51d2cSMingwei Zhang mmu_spte_clear_track_bits(kvm, desc->sptes[i]); 1028a75b5404SPeter Xu next = desc->more; 1029a75b5404SPeter Xu mmu_free_pte_list_desc(desc); 1030a75b5404SPeter Xu } 1031a75b5404SPeter Xu out: 1032a75b5404SPeter Xu /* rmap_head is meaningless now, remember to reset it */ 1033a75b5404SPeter Xu rmap_head->val = 0; 1034a75b5404SPeter Xu return true; 1035a75b5404SPeter Xu } 1036a75b5404SPeter Xu 10373bcd0662SPeter Xu unsigned int pte_list_count(struct kvm_rmap_head *rmap_head) 10383bcd0662SPeter Xu { 10393bcd0662SPeter Xu struct pte_list_desc *desc; 10403bcd0662SPeter Xu unsigned int count = 0; 10413bcd0662SPeter Xu 10423bcd0662SPeter Xu if (!rmap_head->val) 10433bcd0662SPeter Xu return 0; 10443bcd0662SPeter Xu else if (!(rmap_head->val & 1)) 10453bcd0662SPeter Xu return 1; 10463bcd0662SPeter Xu 10473bcd0662SPeter Xu desc = (struct pte_list_desc *)(rmap_head->val & ~1ul); 10483bcd0662SPeter Xu 10493bcd0662SPeter Xu while (desc) { 10503bcd0662SPeter Xu count += desc->spte_count; 10513bcd0662SPeter Xu desc = desc->more; 10523bcd0662SPeter Xu } 10533bcd0662SPeter Xu 10543bcd0662SPeter Xu return count; 10553bcd0662SPeter Xu } 10563bcd0662SPeter Xu 105793e083d4SDavid Matlack static struct kvm_rmap_head *gfn_to_rmap(gfn_t gfn, int level, 1058269e9552SHamza Mahfooz const struct kvm_memory_slot *slot) 1059c50d8ae3SPaolo Bonzini { 1060c50d8ae3SPaolo Bonzini unsigned long idx; 1061c50d8ae3SPaolo Bonzini 1062c50d8ae3SPaolo Bonzini idx = gfn_to_index(gfn, slot->base_gfn, level); 10633bae0459SSean Christopherson return &slot->arch.rmap[level - PG_LEVEL_4K][idx]; 1064c50d8ae3SPaolo Bonzini } 1065c50d8ae3SPaolo Bonzini 1066c50d8ae3SPaolo Bonzini static bool rmap_can_add(struct kvm_vcpu *vcpu) 1067c50d8ae3SPaolo Bonzini { 1068356ec69aSSean Christopherson struct kvm_mmu_memory_cache *mc; 1069c50d8ae3SPaolo Bonzini 1070356ec69aSSean Christopherson mc = &vcpu->arch.mmu_pte_list_desc_cache; 107194ce87efSSean Christopherson return kvm_mmu_memory_cache_nr_free_objects(mc); 1072c50d8ae3SPaolo Bonzini } 1073c50d8ae3SPaolo Bonzini 1074c50d8ae3SPaolo Bonzini static void rmap_remove(struct kvm *kvm, u64 *spte) 1075c50d8ae3SPaolo Bonzini { 1076601f8af0SDavid Matlack struct kvm_memslots *slots; 1077601f8af0SDavid Matlack struct kvm_memory_slot *slot; 1078c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1079c50d8ae3SPaolo Bonzini gfn_t gfn; 1080c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head; 1081c50d8ae3SPaolo Bonzini 108257354682SSean Christopherson sp = sptep_to_sp(spte); 1083c50d8ae3SPaolo Bonzini gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt); 1084601f8af0SDavid Matlack 1085601f8af0SDavid Matlack /* 108668be1306SDavid Matlack * Unlike rmap_add, rmap_remove does not run in the context of a vCPU 108768be1306SDavid Matlack * so we have to determine which memslots to use based on context 108868be1306SDavid Matlack * information in sp->role. 1089601f8af0SDavid Matlack */ 1090601f8af0SDavid Matlack slots = kvm_memslots_for_spte_role(kvm, sp->role); 1091601f8af0SDavid Matlack 1092601f8af0SDavid Matlack slot = __gfn_to_memslot(slots, gfn); 109393e083d4SDavid Matlack rmap_head = gfn_to_rmap(gfn, sp->role.level, slot); 1094601f8af0SDavid Matlack 1095c50d8ae3SPaolo Bonzini __pte_list_remove(spte, rmap_head); 1096c50d8ae3SPaolo Bonzini } 1097c50d8ae3SPaolo Bonzini 1098c50d8ae3SPaolo Bonzini /* 1099c50d8ae3SPaolo Bonzini * Used by the following functions to iterate through the sptes linked by a 1100c50d8ae3SPaolo Bonzini * rmap. All fields are private and not assumed to be used outside. 1101c50d8ae3SPaolo Bonzini */ 1102c50d8ae3SPaolo Bonzini struct rmap_iterator { 1103c50d8ae3SPaolo Bonzini /* private fields */ 1104c50d8ae3SPaolo Bonzini struct pte_list_desc *desc; /* holds the sptep if not NULL */ 1105c50d8ae3SPaolo Bonzini int pos; /* index of the sptep */ 1106c50d8ae3SPaolo Bonzini }; 1107c50d8ae3SPaolo Bonzini 1108c50d8ae3SPaolo Bonzini /* 1109c50d8ae3SPaolo Bonzini * Iteration must be started by this function. This should also be used after 1110c50d8ae3SPaolo Bonzini * removing/dropping sptes from the rmap link because in such cases the 11110a03cbdaSMiaohe Lin * information in the iterator may not be valid. 1112c50d8ae3SPaolo Bonzini * 1113c50d8ae3SPaolo Bonzini * Returns sptep if found, NULL otherwise. 1114c50d8ae3SPaolo Bonzini */ 1115c50d8ae3SPaolo Bonzini static u64 *rmap_get_first(struct kvm_rmap_head *rmap_head, 1116c50d8ae3SPaolo Bonzini struct rmap_iterator *iter) 1117c50d8ae3SPaolo Bonzini { 1118c50d8ae3SPaolo Bonzini u64 *sptep; 1119c50d8ae3SPaolo Bonzini 1120c50d8ae3SPaolo Bonzini if (!rmap_head->val) 1121c50d8ae3SPaolo Bonzini return NULL; 1122c50d8ae3SPaolo Bonzini 1123c50d8ae3SPaolo Bonzini if (!(rmap_head->val & 1)) { 1124c50d8ae3SPaolo Bonzini iter->desc = NULL; 1125c50d8ae3SPaolo Bonzini sptep = (u64 *)rmap_head->val; 1126c50d8ae3SPaolo Bonzini goto out; 1127c50d8ae3SPaolo Bonzini } 1128c50d8ae3SPaolo Bonzini 1129c50d8ae3SPaolo Bonzini iter->desc = (struct pte_list_desc *)(rmap_head->val & ~1ul); 1130c50d8ae3SPaolo Bonzini iter->pos = 0; 1131c50d8ae3SPaolo Bonzini sptep = iter->desc->sptes[iter->pos]; 1132c50d8ae3SPaolo Bonzini out: 1133c50d8ae3SPaolo Bonzini BUG_ON(!is_shadow_present_pte(*sptep)); 1134c50d8ae3SPaolo Bonzini return sptep; 1135c50d8ae3SPaolo Bonzini } 1136c50d8ae3SPaolo Bonzini 1137c50d8ae3SPaolo Bonzini /* 1138c50d8ae3SPaolo Bonzini * Must be used with a valid iterator: e.g. after rmap_get_first(). 1139c50d8ae3SPaolo Bonzini * 1140c50d8ae3SPaolo Bonzini * Returns sptep if found, NULL otherwise. 1141c50d8ae3SPaolo Bonzini */ 1142c50d8ae3SPaolo Bonzini static u64 *rmap_get_next(struct rmap_iterator *iter) 1143c50d8ae3SPaolo Bonzini { 1144c50d8ae3SPaolo Bonzini u64 *sptep; 1145c50d8ae3SPaolo Bonzini 1146c50d8ae3SPaolo Bonzini if (iter->desc) { 1147c50d8ae3SPaolo Bonzini if (iter->pos < PTE_LIST_EXT - 1) { 1148c50d8ae3SPaolo Bonzini ++iter->pos; 1149c50d8ae3SPaolo Bonzini sptep = iter->desc->sptes[iter->pos]; 1150c50d8ae3SPaolo Bonzini if (sptep) 1151c50d8ae3SPaolo Bonzini goto out; 1152c50d8ae3SPaolo Bonzini } 1153c50d8ae3SPaolo Bonzini 1154c50d8ae3SPaolo Bonzini iter->desc = iter->desc->more; 1155c50d8ae3SPaolo Bonzini 1156c50d8ae3SPaolo Bonzini if (iter->desc) { 1157c50d8ae3SPaolo Bonzini iter->pos = 0; 1158c50d8ae3SPaolo Bonzini /* desc->sptes[0] cannot be NULL */ 1159c50d8ae3SPaolo Bonzini sptep = iter->desc->sptes[iter->pos]; 1160c50d8ae3SPaolo Bonzini goto out; 1161c50d8ae3SPaolo Bonzini } 1162c50d8ae3SPaolo Bonzini } 1163c50d8ae3SPaolo Bonzini 1164c50d8ae3SPaolo Bonzini return NULL; 1165c50d8ae3SPaolo Bonzini out: 1166c50d8ae3SPaolo Bonzini BUG_ON(!is_shadow_present_pte(*sptep)); 1167c50d8ae3SPaolo Bonzini return sptep; 1168c50d8ae3SPaolo Bonzini } 1169c50d8ae3SPaolo Bonzini 1170c50d8ae3SPaolo Bonzini #define for_each_rmap_spte(_rmap_head_, _iter_, _spte_) \ 1171c50d8ae3SPaolo Bonzini for (_spte_ = rmap_get_first(_rmap_head_, _iter_); \ 1172c50d8ae3SPaolo Bonzini _spte_; _spte_ = rmap_get_next(_iter_)) 1173c50d8ae3SPaolo Bonzini 1174c50d8ae3SPaolo Bonzini static void drop_spte(struct kvm *kvm, u64 *sptep) 1175c50d8ae3SPaolo Bonzini { 117671f51d2cSMingwei Zhang u64 old_spte = mmu_spte_clear_track_bits(kvm, sptep); 11777fa2a347SSean Christopherson 11787fa2a347SSean Christopherson if (is_shadow_present_pte(old_spte)) 1179c50d8ae3SPaolo Bonzini rmap_remove(kvm, sptep); 1180c50d8ae3SPaolo Bonzini } 1181c50d8ae3SPaolo Bonzini 1182c50d8ae3SPaolo Bonzini 1183c50d8ae3SPaolo Bonzini static bool __drop_large_spte(struct kvm *kvm, u64 *sptep) 1184c50d8ae3SPaolo Bonzini { 1185c50d8ae3SPaolo Bonzini if (is_large_pte(*sptep)) { 118657354682SSean Christopherson WARN_ON(sptep_to_sp(sptep)->role.level == PG_LEVEL_4K); 1187c50d8ae3SPaolo Bonzini drop_spte(kvm, sptep); 1188c50d8ae3SPaolo Bonzini return true; 1189c50d8ae3SPaolo Bonzini } 1190c50d8ae3SPaolo Bonzini 1191c50d8ae3SPaolo Bonzini return false; 1192c50d8ae3SPaolo Bonzini } 1193c50d8ae3SPaolo Bonzini 1194c50d8ae3SPaolo Bonzini static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep) 1195c50d8ae3SPaolo Bonzini { 1196c50d8ae3SPaolo Bonzini if (__drop_large_spte(vcpu->kvm, sptep)) { 119757354682SSean Christopherson struct kvm_mmu_page *sp = sptep_to_sp(sptep); 1198c50d8ae3SPaolo Bonzini 1199c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(vcpu->kvm, sp->gfn, 1200c50d8ae3SPaolo Bonzini KVM_PAGES_PER_HPAGE(sp->role.level)); 1201c50d8ae3SPaolo Bonzini } 1202c50d8ae3SPaolo Bonzini } 1203c50d8ae3SPaolo Bonzini 1204c50d8ae3SPaolo Bonzini /* 1205c50d8ae3SPaolo Bonzini * Write-protect on the specified @sptep, @pt_protect indicates whether 1206c50d8ae3SPaolo Bonzini * spte write-protection is caused by protecting shadow page table. 1207c50d8ae3SPaolo Bonzini * 1208c50d8ae3SPaolo Bonzini * Note: write protection is difference between dirty logging and spte 1209c50d8ae3SPaolo Bonzini * protection: 1210c50d8ae3SPaolo Bonzini * - for dirty logging, the spte can be set to writable at anytime if 1211c50d8ae3SPaolo Bonzini * its dirty bitmap is properly set. 1212c50d8ae3SPaolo Bonzini * - for spte protection, the spte can be writable only after unsync-ing 1213c50d8ae3SPaolo Bonzini * shadow page. 1214c50d8ae3SPaolo Bonzini * 1215c50d8ae3SPaolo Bonzini * Return true if tlb need be flushed. 1216c50d8ae3SPaolo Bonzini */ 1217c50d8ae3SPaolo Bonzini static bool spte_write_protect(u64 *sptep, bool pt_protect) 1218c50d8ae3SPaolo Bonzini { 1219c50d8ae3SPaolo Bonzini u64 spte = *sptep; 1220c50d8ae3SPaolo Bonzini 1221c50d8ae3SPaolo Bonzini if (!is_writable_pte(spte) && 1222c50d8ae3SPaolo Bonzini !(pt_protect && spte_can_locklessly_be_made_writable(spte))) 1223c50d8ae3SPaolo Bonzini return false; 1224c50d8ae3SPaolo Bonzini 1225805a0f83SStephen Zhang rmap_printk("spte %p %llx\n", sptep, *sptep); 1226c50d8ae3SPaolo Bonzini 1227c50d8ae3SPaolo Bonzini if (pt_protect) 12285fc3424fSSean Christopherson spte &= ~shadow_mmu_writable_mask; 1229c50d8ae3SPaolo Bonzini spte = spte & ~PT_WRITABLE_MASK; 1230c50d8ae3SPaolo Bonzini 1231c50d8ae3SPaolo Bonzini return mmu_spte_update(sptep, spte); 1232c50d8ae3SPaolo Bonzini } 1233c50d8ae3SPaolo Bonzini 1234c50d8ae3SPaolo Bonzini static bool __rmap_write_protect(struct kvm *kvm, 1235c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head, 1236c50d8ae3SPaolo Bonzini bool pt_protect) 1237c50d8ae3SPaolo Bonzini { 1238c50d8ae3SPaolo Bonzini u64 *sptep; 1239c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1240c50d8ae3SPaolo Bonzini bool flush = false; 1241c50d8ae3SPaolo Bonzini 1242c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) 1243c50d8ae3SPaolo Bonzini flush |= spte_write_protect(sptep, pt_protect); 1244c50d8ae3SPaolo Bonzini 1245c50d8ae3SPaolo Bonzini return flush; 1246c50d8ae3SPaolo Bonzini } 1247c50d8ae3SPaolo Bonzini 1248c50d8ae3SPaolo Bonzini static bool spte_clear_dirty(u64 *sptep) 1249c50d8ae3SPaolo Bonzini { 1250c50d8ae3SPaolo Bonzini u64 spte = *sptep; 1251c50d8ae3SPaolo Bonzini 1252805a0f83SStephen Zhang rmap_printk("spte %p %llx\n", sptep, *sptep); 1253c50d8ae3SPaolo Bonzini 1254c50d8ae3SPaolo Bonzini MMU_WARN_ON(!spte_ad_enabled(spte)); 1255c50d8ae3SPaolo Bonzini spte &= ~shadow_dirty_mask; 1256c50d8ae3SPaolo Bonzini return mmu_spte_update(sptep, spte); 1257c50d8ae3SPaolo Bonzini } 1258c50d8ae3SPaolo Bonzini 1259c50d8ae3SPaolo Bonzini static bool spte_wrprot_for_clear_dirty(u64 *sptep) 1260c50d8ae3SPaolo Bonzini { 1261c50d8ae3SPaolo Bonzini bool was_writable = test_and_clear_bit(PT_WRITABLE_SHIFT, 1262c50d8ae3SPaolo Bonzini (unsigned long *)sptep); 1263c50d8ae3SPaolo Bonzini if (was_writable && !spte_ad_enabled(*sptep)) 1264c50d8ae3SPaolo Bonzini kvm_set_pfn_dirty(spte_to_pfn(*sptep)); 1265c50d8ae3SPaolo Bonzini 1266c50d8ae3SPaolo Bonzini return was_writable; 1267c50d8ae3SPaolo Bonzini } 1268c50d8ae3SPaolo Bonzini 1269c50d8ae3SPaolo Bonzini /* 1270c50d8ae3SPaolo Bonzini * Gets the GFN ready for another round of dirty logging by clearing the 1271c50d8ae3SPaolo Bonzini * - D bit on ad-enabled SPTEs, and 1272c50d8ae3SPaolo Bonzini * - W bit on ad-disabled SPTEs. 1273c50d8ae3SPaolo Bonzini * Returns true iff any D or W bits were cleared. 1274c50d8ae3SPaolo Bonzini */ 12750a234f5dSSean Christopherson static bool __rmap_clear_dirty(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1276269e9552SHamza Mahfooz const struct kvm_memory_slot *slot) 1277c50d8ae3SPaolo Bonzini { 1278c50d8ae3SPaolo Bonzini u64 *sptep; 1279c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1280c50d8ae3SPaolo Bonzini bool flush = false; 1281c50d8ae3SPaolo Bonzini 1282c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) 1283c50d8ae3SPaolo Bonzini if (spte_ad_need_write_protect(*sptep)) 1284c50d8ae3SPaolo Bonzini flush |= spte_wrprot_for_clear_dirty(sptep); 1285c50d8ae3SPaolo Bonzini else 1286c50d8ae3SPaolo Bonzini flush |= spte_clear_dirty(sptep); 1287c50d8ae3SPaolo Bonzini 1288c50d8ae3SPaolo Bonzini return flush; 1289c50d8ae3SPaolo Bonzini } 1290c50d8ae3SPaolo Bonzini 1291c50d8ae3SPaolo Bonzini /** 1292c50d8ae3SPaolo Bonzini * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages 1293c50d8ae3SPaolo Bonzini * @kvm: kvm instance 1294c50d8ae3SPaolo Bonzini * @slot: slot to protect 1295c50d8ae3SPaolo Bonzini * @gfn_offset: start of the BITS_PER_LONG pages we care about 1296c50d8ae3SPaolo Bonzini * @mask: indicates which pages we should protect 1297c50d8ae3SPaolo Bonzini * 129889212919SKeqian Zhu * Used when we do not need to care about huge page mappings. 1299c50d8ae3SPaolo Bonzini */ 1300c50d8ae3SPaolo Bonzini static void kvm_mmu_write_protect_pt_masked(struct kvm *kvm, 1301c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 1302c50d8ae3SPaolo Bonzini gfn_t gfn_offset, unsigned long mask) 1303c50d8ae3SPaolo Bonzini { 1304c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head; 1305c50d8ae3SPaolo Bonzini 1306897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 1307a6a0b05dSBen Gardon kvm_tdp_mmu_clear_dirty_pt_masked(kvm, slot, 1308a6a0b05dSBen Gardon slot->base_gfn + gfn_offset, mask, true); 1309e2209710SBen Gardon 1310e2209710SBen Gardon if (!kvm_memslots_have_rmaps(kvm)) 1311e2209710SBen Gardon return; 1312e2209710SBen Gardon 1313c50d8ae3SPaolo Bonzini while (mask) { 131493e083d4SDavid Matlack rmap_head = gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask), 13153bae0459SSean Christopherson PG_LEVEL_4K, slot); 1316c50d8ae3SPaolo Bonzini __rmap_write_protect(kvm, rmap_head, false); 1317c50d8ae3SPaolo Bonzini 1318c50d8ae3SPaolo Bonzini /* clear the first set bit */ 1319c50d8ae3SPaolo Bonzini mask &= mask - 1; 1320c50d8ae3SPaolo Bonzini } 1321c50d8ae3SPaolo Bonzini } 1322c50d8ae3SPaolo Bonzini 1323c50d8ae3SPaolo Bonzini /** 1324c50d8ae3SPaolo Bonzini * kvm_mmu_clear_dirty_pt_masked - clear MMU D-bit for PT level pages, or write 1325c50d8ae3SPaolo Bonzini * protect the page if the D-bit isn't supported. 1326c50d8ae3SPaolo Bonzini * @kvm: kvm instance 1327c50d8ae3SPaolo Bonzini * @slot: slot to clear D-bit 1328c50d8ae3SPaolo Bonzini * @gfn_offset: start of the BITS_PER_LONG pages we care about 1329c50d8ae3SPaolo Bonzini * @mask: indicates which pages we should clear D-bit 1330c50d8ae3SPaolo Bonzini * 1331c50d8ae3SPaolo Bonzini * Used for PML to re-log the dirty GPAs after userspace querying dirty_bitmap. 1332c50d8ae3SPaolo Bonzini */ 1333a018eba5SSean Christopherson static void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm, 1334c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 1335c50d8ae3SPaolo Bonzini gfn_t gfn_offset, unsigned long mask) 1336c50d8ae3SPaolo Bonzini { 1337c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head; 1338c50d8ae3SPaolo Bonzini 1339897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 1340a6a0b05dSBen Gardon kvm_tdp_mmu_clear_dirty_pt_masked(kvm, slot, 1341a6a0b05dSBen Gardon slot->base_gfn + gfn_offset, mask, false); 1342e2209710SBen Gardon 1343e2209710SBen Gardon if (!kvm_memslots_have_rmaps(kvm)) 1344e2209710SBen Gardon return; 1345e2209710SBen Gardon 1346c50d8ae3SPaolo Bonzini while (mask) { 134793e083d4SDavid Matlack rmap_head = gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask), 13483bae0459SSean Christopherson PG_LEVEL_4K, slot); 13490a234f5dSSean Christopherson __rmap_clear_dirty(kvm, rmap_head, slot); 1350c50d8ae3SPaolo Bonzini 1351c50d8ae3SPaolo Bonzini /* clear the first set bit */ 1352c50d8ae3SPaolo Bonzini mask &= mask - 1; 1353c50d8ae3SPaolo Bonzini } 1354c50d8ae3SPaolo Bonzini } 1355c50d8ae3SPaolo Bonzini 1356c50d8ae3SPaolo Bonzini /** 1357c50d8ae3SPaolo Bonzini * kvm_arch_mmu_enable_log_dirty_pt_masked - enable dirty logging for selected 1358c50d8ae3SPaolo Bonzini * PT level pages. 1359c50d8ae3SPaolo Bonzini * 1360c50d8ae3SPaolo Bonzini * It calls kvm_mmu_write_protect_pt_masked to write protect selected pages to 1361c50d8ae3SPaolo Bonzini * enable dirty logging for them. 1362c50d8ae3SPaolo Bonzini * 136389212919SKeqian Zhu * We need to care about huge page mappings: e.g. during dirty logging we may 136489212919SKeqian Zhu * have such mappings. 1365c50d8ae3SPaolo Bonzini */ 1366c50d8ae3SPaolo Bonzini void kvm_arch_mmu_enable_log_dirty_pt_masked(struct kvm *kvm, 1367c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 1368c50d8ae3SPaolo Bonzini gfn_t gfn_offset, unsigned long mask) 1369c50d8ae3SPaolo Bonzini { 137089212919SKeqian Zhu /* 137189212919SKeqian Zhu * Huge pages are NOT write protected when we start dirty logging in 137289212919SKeqian Zhu * initially-all-set mode; must write protect them here so that they 137389212919SKeqian Zhu * are split to 4K on the first write. 137489212919SKeqian Zhu * 137589212919SKeqian Zhu * The gfn_offset is guaranteed to be aligned to 64, but the base_gfn 137689212919SKeqian Zhu * of memslot has no such restriction, so the range can cross two large 137789212919SKeqian Zhu * pages. 137889212919SKeqian Zhu */ 137989212919SKeqian Zhu if (kvm_dirty_log_manual_protect_and_init_set(kvm)) { 138089212919SKeqian Zhu gfn_t start = slot->base_gfn + gfn_offset + __ffs(mask); 138189212919SKeqian Zhu gfn_t end = slot->base_gfn + gfn_offset + __fls(mask); 138289212919SKeqian Zhu 138389212919SKeqian Zhu kvm_mmu_slot_gfn_write_protect(kvm, slot, start, PG_LEVEL_2M); 138489212919SKeqian Zhu 138589212919SKeqian Zhu /* Cross two large pages? */ 138689212919SKeqian Zhu if (ALIGN(start << PAGE_SHIFT, PMD_SIZE) != 138789212919SKeqian Zhu ALIGN(end << PAGE_SHIFT, PMD_SIZE)) 138889212919SKeqian Zhu kvm_mmu_slot_gfn_write_protect(kvm, slot, end, 138989212919SKeqian Zhu PG_LEVEL_2M); 139089212919SKeqian Zhu } 139189212919SKeqian Zhu 139289212919SKeqian Zhu /* Now handle 4K PTEs. */ 1393a018eba5SSean Christopherson if (kvm_x86_ops.cpu_dirty_log_size) 1394a018eba5SSean Christopherson kvm_mmu_clear_dirty_pt_masked(kvm, slot, gfn_offset, mask); 1395c50d8ae3SPaolo Bonzini else 1396c50d8ae3SPaolo Bonzini kvm_mmu_write_protect_pt_masked(kvm, slot, gfn_offset, mask); 1397c50d8ae3SPaolo Bonzini } 1398c50d8ae3SPaolo Bonzini 1399fb04a1edSPeter Xu int kvm_cpu_dirty_log_size(void) 1400fb04a1edSPeter Xu { 14016dd03800SSean Christopherson return kvm_x86_ops.cpu_dirty_log_size; 1402fb04a1edSPeter Xu } 1403fb04a1edSPeter Xu 1404c50d8ae3SPaolo Bonzini bool kvm_mmu_slot_gfn_write_protect(struct kvm *kvm, 14053ad93562SKeqian Zhu struct kvm_memory_slot *slot, u64 gfn, 14063ad93562SKeqian Zhu int min_level) 1407c50d8ae3SPaolo Bonzini { 1408c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head; 1409c50d8ae3SPaolo Bonzini int i; 1410c50d8ae3SPaolo Bonzini bool write_protected = false; 1411c50d8ae3SPaolo Bonzini 1412e2209710SBen Gardon if (kvm_memslots_have_rmaps(kvm)) { 14133ad93562SKeqian Zhu for (i = min_level; i <= KVM_MAX_HUGEPAGE_LEVEL; ++i) { 141493e083d4SDavid Matlack rmap_head = gfn_to_rmap(gfn, i, slot); 1415c50d8ae3SPaolo Bonzini write_protected |= __rmap_write_protect(kvm, rmap_head, true); 1416c50d8ae3SPaolo Bonzini } 1417e2209710SBen Gardon } 1418c50d8ae3SPaolo Bonzini 1419897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 142046044f72SBen Gardon write_protected |= 14213ad93562SKeqian Zhu kvm_tdp_mmu_write_protect_gfn(kvm, slot, gfn, min_level); 142246044f72SBen Gardon 1423c50d8ae3SPaolo Bonzini return write_protected; 1424c50d8ae3SPaolo Bonzini } 1425c50d8ae3SPaolo Bonzini 1426c50d8ae3SPaolo Bonzini static bool rmap_write_protect(struct kvm_vcpu *vcpu, u64 gfn) 1427c50d8ae3SPaolo Bonzini { 1428c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 1429c50d8ae3SPaolo Bonzini 1430c50d8ae3SPaolo Bonzini slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn); 14313ad93562SKeqian Zhu return kvm_mmu_slot_gfn_write_protect(vcpu->kvm, slot, gfn, PG_LEVEL_4K); 1432c50d8ae3SPaolo Bonzini } 1433c50d8ae3SPaolo Bonzini 14340a234f5dSSean Christopherson static bool kvm_zap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1435269e9552SHamza Mahfooz const struct kvm_memory_slot *slot) 1436c50d8ae3SPaolo Bonzini { 143771f51d2cSMingwei Zhang return pte_list_destroy(kvm, rmap_head); 1438c50d8ae3SPaolo Bonzini } 1439c50d8ae3SPaolo Bonzini 14403039bcc7SSean Christopherson static bool kvm_unmap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1441c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, gfn_t gfn, int level, 14423039bcc7SSean Christopherson pte_t unused) 1443c50d8ae3SPaolo Bonzini { 14440a234f5dSSean Christopherson return kvm_zap_rmapp(kvm, rmap_head, slot); 1445c50d8ae3SPaolo Bonzini } 1446c50d8ae3SPaolo Bonzini 14473039bcc7SSean Christopherson static bool kvm_set_pte_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1448c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, gfn_t gfn, int level, 14493039bcc7SSean Christopherson pte_t pte) 1450c50d8ae3SPaolo Bonzini { 1451c50d8ae3SPaolo Bonzini u64 *sptep; 1452c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1453c50d8ae3SPaolo Bonzini int need_flush = 0; 1454c50d8ae3SPaolo Bonzini u64 new_spte; 1455c50d8ae3SPaolo Bonzini kvm_pfn_t new_pfn; 1456c50d8ae3SPaolo Bonzini 14573039bcc7SSean Christopherson WARN_ON(pte_huge(pte)); 14583039bcc7SSean Christopherson new_pfn = pte_pfn(pte); 1459c50d8ae3SPaolo Bonzini 1460c50d8ae3SPaolo Bonzini restart: 1461c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) { 1462805a0f83SStephen Zhang rmap_printk("spte %p %llx gfn %llx (%d)\n", 1463c50d8ae3SPaolo Bonzini sptep, *sptep, gfn, level); 1464c50d8ae3SPaolo Bonzini 1465c50d8ae3SPaolo Bonzini need_flush = 1; 1466c50d8ae3SPaolo Bonzini 14673039bcc7SSean Christopherson if (pte_write(pte)) { 146871f51d2cSMingwei Zhang pte_list_remove(kvm, rmap_head, sptep); 1469c50d8ae3SPaolo Bonzini goto restart; 1470c50d8ae3SPaolo Bonzini } else { 1471cb3eedabSPaolo Bonzini new_spte = kvm_mmu_changed_pte_notifier_make_spte( 1472cb3eedabSPaolo Bonzini *sptep, new_pfn); 1473c50d8ae3SPaolo Bonzini 147471f51d2cSMingwei Zhang mmu_spte_clear_track_bits(kvm, sptep); 1475c50d8ae3SPaolo Bonzini mmu_spte_set(sptep, new_spte); 1476c50d8ae3SPaolo Bonzini } 1477c50d8ae3SPaolo Bonzini } 1478c50d8ae3SPaolo Bonzini 1479c50d8ae3SPaolo Bonzini if (need_flush && kvm_available_flush_tlb_with_range()) { 1480c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(kvm, gfn, 1); 1481c50d8ae3SPaolo Bonzini return 0; 1482c50d8ae3SPaolo Bonzini } 1483c50d8ae3SPaolo Bonzini 1484c50d8ae3SPaolo Bonzini return need_flush; 1485c50d8ae3SPaolo Bonzini } 1486c50d8ae3SPaolo Bonzini 1487c50d8ae3SPaolo Bonzini struct slot_rmap_walk_iterator { 1488c50d8ae3SPaolo Bonzini /* input fields. */ 1489269e9552SHamza Mahfooz const struct kvm_memory_slot *slot; 1490c50d8ae3SPaolo Bonzini gfn_t start_gfn; 1491c50d8ae3SPaolo Bonzini gfn_t end_gfn; 1492c50d8ae3SPaolo Bonzini int start_level; 1493c50d8ae3SPaolo Bonzini int end_level; 1494c50d8ae3SPaolo Bonzini 1495c50d8ae3SPaolo Bonzini /* output fields. */ 1496c50d8ae3SPaolo Bonzini gfn_t gfn; 1497c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap; 1498c50d8ae3SPaolo Bonzini int level; 1499c50d8ae3SPaolo Bonzini 1500c50d8ae3SPaolo Bonzini /* private field. */ 1501c50d8ae3SPaolo Bonzini struct kvm_rmap_head *end_rmap; 1502c50d8ae3SPaolo Bonzini }; 1503c50d8ae3SPaolo Bonzini 1504c50d8ae3SPaolo Bonzini static void 1505c50d8ae3SPaolo Bonzini rmap_walk_init_level(struct slot_rmap_walk_iterator *iterator, int level) 1506c50d8ae3SPaolo Bonzini { 1507c50d8ae3SPaolo Bonzini iterator->level = level; 1508c50d8ae3SPaolo Bonzini iterator->gfn = iterator->start_gfn; 150993e083d4SDavid Matlack iterator->rmap = gfn_to_rmap(iterator->gfn, level, iterator->slot); 151093e083d4SDavid Matlack iterator->end_rmap = gfn_to_rmap(iterator->end_gfn, level, iterator->slot); 1511c50d8ae3SPaolo Bonzini } 1512c50d8ae3SPaolo Bonzini 1513c50d8ae3SPaolo Bonzini static void 1514c50d8ae3SPaolo Bonzini slot_rmap_walk_init(struct slot_rmap_walk_iterator *iterator, 1515269e9552SHamza Mahfooz const struct kvm_memory_slot *slot, int start_level, 1516c50d8ae3SPaolo Bonzini int end_level, gfn_t start_gfn, gfn_t end_gfn) 1517c50d8ae3SPaolo Bonzini { 1518c50d8ae3SPaolo Bonzini iterator->slot = slot; 1519c50d8ae3SPaolo Bonzini iterator->start_level = start_level; 1520c50d8ae3SPaolo Bonzini iterator->end_level = end_level; 1521c50d8ae3SPaolo Bonzini iterator->start_gfn = start_gfn; 1522c50d8ae3SPaolo Bonzini iterator->end_gfn = end_gfn; 1523c50d8ae3SPaolo Bonzini 1524c50d8ae3SPaolo Bonzini rmap_walk_init_level(iterator, iterator->start_level); 1525c50d8ae3SPaolo Bonzini } 1526c50d8ae3SPaolo Bonzini 1527c50d8ae3SPaolo Bonzini static bool slot_rmap_walk_okay(struct slot_rmap_walk_iterator *iterator) 1528c50d8ae3SPaolo Bonzini { 1529c50d8ae3SPaolo Bonzini return !!iterator->rmap; 1530c50d8ae3SPaolo Bonzini } 1531c50d8ae3SPaolo Bonzini 1532c50d8ae3SPaolo Bonzini static void slot_rmap_walk_next(struct slot_rmap_walk_iterator *iterator) 1533c50d8ae3SPaolo Bonzini { 1534c50d8ae3SPaolo Bonzini if (++iterator->rmap <= iterator->end_rmap) { 1535c50d8ae3SPaolo Bonzini iterator->gfn += (1UL << KVM_HPAGE_GFN_SHIFT(iterator->level)); 1536c50d8ae3SPaolo Bonzini return; 1537c50d8ae3SPaolo Bonzini } 1538c50d8ae3SPaolo Bonzini 1539c50d8ae3SPaolo Bonzini if (++iterator->level > iterator->end_level) { 1540c50d8ae3SPaolo Bonzini iterator->rmap = NULL; 1541c50d8ae3SPaolo Bonzini return; 1542c50d8ae3SPaolo Bonzini } 1543c50d8ae3SPaolo Bonzini 1544c50d8ae3SPaolo Bonzini rmap_walk_init_level(iterator, iterator->level); 1545c50d8ae3SPaolo Bonzini } 1546c50d8ae3SPaolo Bonzini 1547c50d8ae3SPaolo Bonzini #define for_each_slot_rmap_range(_slot_, _start_level_, _end_level_, \ 1548c50d8ae3SPaolo Bonzini _start_gfn, _end_gfn, _iter_) \ 1549c50d8ae3SPaolo Bonzini for (slot_rmap_walk_init(_iter_, _slot_, _start_level_, \ 1550c50d8ae3SPaolo Bonzini _end_level_, _start_gfn, _end_gfn); \ 1551c50d8ae3SPaolo Bonzini slot_rmap_walk_okay(_iter_); \ 1552c50d8ae3SPaolo Bonzini slot_rmap_walk_next(_iter_)) 1553c50d8ae3SPaolo Bonzini 15543039bcc7SSean Christopherson typedef bool (*rmap_handler_t)(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1555c1b91493SSean Christopherson struct kvm_memory_slot *slot, gfn_t gfn, 15563039bcc7SSean Christopherson int level, pte_t pte); 1557c1b91493SSean Christopherson 15583039bcc7SSean Christopherson static __always_inline bool kvm_handle_gfn_range(struct kvm *kvm, 15593039bcc7SSean Christopherson struct kvm_gfn_range *range, 1560c1b91493SSean Christopherson rmap_handler_t handler) 1561c50d8ae3SPaolo Bonzini { 1562c50d8ae3SPaolo Bonzini struct slot_rmap_walk_iterator iterator; 15633039bcc7SSean Christopherson bool ret = false; 1564c50d8ae3SPaolo Bonzini 15653039bcc7SSean Christopherson for_each_slot_rmap_range(range->slot, PG_LEVEL_4K, KVM_MAX_HUGEPAGE_LEVEL, 15663039bcc7SSean Christopherson range->start, range->end - 1, &iterator) 15673039bcc7SSean Christopherson ret |= handler(kvm, iterator.rmap, range->slot, iterator.gfn, 15683039bcc7SSean Christopherson iterator.level, range->pte); 1569c50d8ae3SPaolo Bonzini 1570c50d8ae3SPaolo Bonzini return ret; 1571c50d8ae3SPaolo Bonzini } 1572c50d8ae3SPaolo Bonzini 15733039bcc7SSean Christopherson bool kvm_unmap_gfn_range(struct kvm *kvm, struct kvm_gfn_range *range) 1574c50d8ae3SPaolo Bonzini { 1575e2209710SBen Gardon bool flush = false; 1576c50d8ae3SPaolo Bonzini 1577e2209710SBen Gardon if (kvm_memslots_have_rmaps(kvm)) 15783039bcc7SSean Christopherson flush = kvm_handle_gfn_range(kvm, range, kvm_unmap_rmapp); 1579063afacdSBen Gardon 1580897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 15813039bcc7SSean Christopherson flush |= kvm_tdp_mmu_unmap_gfn_range(kvm, range, flush); 1582063afacdSBen Gardon 15833039bcc7SSean Christopherson return flush; 1584c50d8ae3SPaolo Bonzini } 1585c50d8ae3SPaolo Bonzini 15863039bcc7SSean Christopherson bool kvm_set_spte_gfn(struct kvm *kvm, struct kvm_gfn_range *range) 1587c50d8ae3SPaolo Bonzini { 1588e2209710SBen Gardon bool flush = false; 15891d8dd6b3SBen Gardon 1590e2209710SBen Gardon if (kvm_memslots_have_rmaps(kvm)) 15913039bcc7SSean Christopherson flush = kvm_handle_gfn_range(kvm, range, kvm_set_pte_rmapp); 15921d8dd6b3SBen Gardon 1593897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 15943039bcc7SSean Christopherson flush |= kvm_tdp_mmu_set_spte_gfn(kvm, range); 15951d8dd6b3SBen Gardon 15963039bcc7SSean Christopherson return flush; 1597c50d8ae3SPaolo Bonzini } 1598c50d8ae3SPaolo Bonzini 15993039bcc7SSean Christopherson static bool kvm_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1600c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, gfn_t gfn, int level, 16013039bcc7SSean Christopherson pte_t unused) 1602c50d8ae3SPaolo Bonzini { 1603c50d8ae3SPaolo Bonzini u64 *sptep; 16043f649ab7SKees Cook struct rmap_iterator iter; 1605c50d8ae3SPaolo Bonzini int young = 0; 1606c50d8ae3SPaolo Bonzini 1607c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) 1608c50d8ae3SPaolo Bonzini young |= mmu_spte_age(sptep); 1609c50d8ae3SPaolo Bonzini 1610c50d8ae3SPaolo Bonzini return young; 1611c50d8ae3SPaolo Bonzini } 1612c50d8ae3SPaolo Bonzini 16133039bcc7SSean Christopherson static bool kvm_test_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1614c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, gfn_t gfn, 16153039bcc7SSean Christopherson int level, pte_t unused) 1616c50d8ae3SPaolo Bonzini { 1617c50d8ae3SPaolo Bonzini u64 *sptep; 1618c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1619c50d8ae3SPaolo Bonzini 1620c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) 1621c50d8ae3SPaolo Bonzini if (is_accessed_spte(*sptep)) 1622c50d8ae3SPaolo Bonzini return 1; 1623c50d8ae3SPaolo Bonzini return 0; 1624c50d8ae3SPaolo Bonzini } 1625c50d8ae3SPaolo Bonzini 1626c50d8ae3SPaolo Bonzini #define RMAP_RECYCLE_THRESHOLD 1000 1627c50d8ae3SPaolo Bonzini 162868be1306SDavid Matlack static void rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn) 1629c50d8ae3SPaolo Bonzini { 1630601f8af0SDavid Matlack struct kvm_memory_slot *slot; 1631c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 163268be1306SDavid Matlack struct kvm_rmap_head *rmap_head; 163368be1306SDavid Matlack int rmap_count; 1634c50d8ae3SPaolo Bonzini 163557354682SSean Christopherson sp = sptep_to_sp(spte); 163668be1306SDavid Matlack kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn); 1637601f8af0SDavid Matlack slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn); 163893e083d4SDavid Matlack rmap_head = gfn_to_rmap(gfn, sp->role.level, slot); 163968be1306SDavid Matlack rmap_count = pte_list_add(vcpu, spte, rmap_head); 1640c50d8ae3SPaolo Bonzini 164168be1306SDavid Matlack if (rmap_count > RMAP_RECYCLE_THRESHOLD) { 16423039bcc7SSean Christopherson kvm_unmap_rmapp(vcpu->kvm, rmap_head, NULL, gfn, sp->role.level, __pte(0)); 164368be1306SDavid Matlack kvm_flush_remote_tlbs_with_address( 164468be1306SDavid Matlack vcpu->kvm, sp->gfn, KVM_PAGES_PER_HPAGE(sp->role.level)); 164568be1306SDavid Matlack } 1646c50d8ae3SPaolo Bonzini } 1647c50d8ae3SPaolo Bonzini 16483039bcc7SSean Christopherson bool kvm_age_gfn(struct kvm *kvm, struct kvm_gfn_range *range) 1649c50d8ae3SPaolo Bonzini { 1650e2209710SBen Gardon bool young = false; 1651f8e14497SBen Gardon 1652e2209710SBen Gardon if (kvm_memslots_have_rmaps(kvm)) 16533039bcc7SSean Christopherson young = kvm_handle_gfn_range(kvm, range, kvm_age_rmapp); 16543039bcc7SSean Christopherson 1655897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 16563039bcc7SSean Christopherson young |= kvm_tdp_mmu_age_gfn_range(kvm, range); 1657f8e14497SBen Gardon 1658f8e14497SBen Gardon return young; 1659c50d8ae3SPaolo Bonzini } 1660c50d8ae3SPaolo Bonzini 16613039bcc7SSean Christopherson bool kvm_test_age_gfn(struct kvm *kvm, struct kvm_gfn_range *range) 1662c50d8ae3SPaolo Bonzini { 1663e2209710SBen Gardon bool young = false; 1664f8e14497SBen Gardon 1665e2209710SBen Gardon if (kvm_memslots_have_rmaps(kvm)) 16663039bcc7SSean Christopherson young = kvm_handle_gfn_range(kvm, range, kvm_test_age_rmapp); 16673039bcc7SSean Christopherson 1668897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 16693039bcc7SSean Christopherson young |= kvm_tdp_mmu_test_age_gfn(kvm, range); 1670f8e14497SBen Gardon 1671f8e14497SBen Gardon return young; 1672c50d8ae3SPaolo Bonzini } 1673c50d8ae3SPaolo Bonzini 1674c50d8ae3SPaolo Bonzini #ifdef MMU_DEBUG 1675c50d8ae3SPaolo Bonzini static int is_empty_shadow_page(u64 *spt) 1676c50d8ae3SPaolo Bonzini { 1677c50d8ae3SPaolo Bonzini u64 *pos; 1678c50d8ae3SPaolo Bonzini u64 *end; 1679c50d8ae3SPaolo Bonzini 1680c50d8ae3SPaolo Bonzini for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++) 1681c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(*pos)) { 1682c50d8ae3SPaolo Bonzini printk(KERN_ERR "%s: %p %llx\n", __func__, 1683c50d8ae3SPaolo Bonzini pos, *pos); 1684c50d8ae3SPaolo Bonzini return 0; 1685c50d8ae3SPaolo Bonzini } 1686c50d8ae3SPaolo Bonzini return 1; 1687c50d8ae3SPaolo Bonzini } 1688c50d8ae3SPaolo Bonzini #endif 1689c50d8ae3SPaolo Bonzini 1690c50d8ae3SPaolo Bonzini /* 1691c50d8ae3SPaolo Bonzini * This value is the sum of all of the kvm instances's 1692c50d8ae3SPaolo Bonzini * kvm->arch.n_used_mmu_pages values. We need a global, 1693c50d8ae3SPaolo Bonzini * aggregate version in order to make the slab shrinker 1694c50d8ae3SPaolo Bonzini * faster 1695c50d8ae3SPaolo Bonzini */ 1696d5aaad6fSSean Christopherson static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, long nr) 1697c50d8ae3SPaolo Bonzini { 1698c50d8ae3SPaolo Bonzini kvm->arch.n_used_mmu_pages += nr; 1699c50d8ae3SPaolo Bonzini percpu_counter_add(&kvm_total_used_mmu_pages, nr); 1700c50d8ae3SPaolo Bonzini } 1701c50d8ae3SPaolo Bonzini 1702c50d8ae3SPaolo Bonzini static void kvm_mmu_free_page(struct kvm_mmu_page *sp) 1703c50d8ae3SPaolo Bonzini { 1704c50d8ae3SPaolo Bonzini MMU_WARN_ON(!is_empty_shadow_page(sp->spt)); 1705c50d8ae3SPaolo Bonzini hlist_del(&sp->hash_link); 1706c50d8ae3SPaolo Bonzini list_del(&sp->link); 1707c50d8ae3SPaolo Bonzini free_page((unsigned long)sp->spt); 1708c50d8ae3SPaolo Bonzini if (!sp->role.direct) 1709c50d8ae3SPaolo Bonzini free_page((unsigned long)sp->gfns); 1710c50d8ae3SPaolo Bonzini kmem_cache_free(mmu_page_header_cache, sp); 1711c50d8ae3SPaolo Bonzini } 1712c50d8ae3SPaolo Bonzini 1713c50d8ae3SPaolo Bonzini static unsigned kvm_page_table_hashfn(gfn_t gfn) 1714c50d8ae3SPaolo Bonzini { 1715c50d8ae3SPaolo Bonzini return hash_64(gfn, KVM_MMU_HASH_SHIFT); 1716c50d8ae3SPaolo Bonzini } 1717c50d8ae3SPaolo Bonzini 1718c50d8ae3SPaolo Bonzini static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu, 1719c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, u64 *parent_pte) 1720c50d8ae3SPaolo Bonzini { 1721c50d8ae3SPaolo Bonzini if (!parent_pte) 1722c50d8ae3SPaolo Bonzini return; 1723c50d8ae3SPaolo Bonzini 1724c50d8ae3SPaolo Bonzini pte_list_add(vcpu, parent_pte, &sp->parent_ptes); 1725c50d8ae3SPaolo Bonzini } 1726c50d8ae3SPaolo Bonzini 1727c50d8ae3SPaolo Bonzini static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp, 1728c50d8ae3SPaolo Bonzini u64 *parent_pte) 1729c50d8ae3SPaolo Bonzini { 1730c50d8ae3SPaolo Bonzini __pte_list_remove(parent_pte, &sp->parent_ptes); 1731c50d8ae3SPaolo Bonzini } 1732c50d8ae3SPaolo Bonzini 1733c50d8ae3SPaolo Bonzini static void drop_parent_pte(struct kvm_mmu_page *sp, 1734c50d8ae3SPaolo Bonzini u64 *parent_pte) 1735c50d8ae3SPaolo Bonzini { 1736c50d8ae3SPaolo Bonzini mmu_page_remove_parent_pte(sp, parent_pte); 1737c50d8ae3SPaolo Bonzini mmu_spte_clear_no_track(parent_pte); 1738c50d8ae3SPaolo Bonzini } 1739c50d8ae3SPaolo Bonzini 1740c50d8ae3SPaolo Bonzini static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu, int direct) 1741c50d8ae3SPaolo Bonzini { 1742c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1743c50d8ae3SPaolo Bonzini 174494ce87efSSean Christopherson sp = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache); 174594ce87efSSean Christopherson sp->spt = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_shadow_page_cache); 1746c50d8ae3SPaolo Bonzini if (!direct) 174794ce87efSSean Christopherson sp->gfns = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_gfn_array_cache); 1748c50d8ae3SPaolo Bonzini set_page_private(virt_to_page(sp->spt), (unsigned long)sp); 1749c50d8ae3SPaolo Bonzini 1750c50d8ae3SPaolo Bonzini /* 1751c50d8ae3SPaolo Bonzini * active_mmu_pages must be a FIFO list, as kvm_zap_obsolete_pages() 1752c50d8ae3SPaolo Bonzini * depends on valid pages being added to the head of the list. See 1753c50d8ae3SPaolo Bonzini * comments in kvm_zap_obsolete_pages(). 1754c50d8ae3SPaolo Bonzini */ 1755c50d8ae3SPaolo Bonzini sp->mmu_valid_gen = vcpu->kvm->arch.mmu_valid_gen; 1756c50d8ae3SPaolo Bonzini list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages); 1757c50d8ae3SPaolo Bonzini kvm_mod_used_mmu_pages(vcpu->kvm, +1); 1758c50d8ae3SPaolo Bonzini return sp; 1759c50d8ae3SPaolo Bonzini } 1760c50d8ae3SPaolo Bonzini 1761c50d8ae3SPaolo Bonzini static void mark_unsync(u64 *spte); 1762c50d8ae3SPaolo Bonzini static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp) 1763c50d8ae3SPaolo Bonzini { 1764c50d8ae3SPaolo Bonzini u64 *sptep; 1765c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1766c50d8ae3SPaolo Bonzini 1767c50d8ae3SPaolo Bonzini for_each_rmap_spte(&sp->parent_ptes, &iter, sptep) { 1768c50d8ae3SPaolo Bonzini mark_unsync(sptep); 1769c50d8ae3SPaolo Bonzini } 1770c50d8ae3SPaolo Bonzini } 1771c50d8ae3SPaolo Bonzini 1772c50d8ae3SPaolo Bonzini static void mark_unsync(u64 *spte) 1773c50d8ae3SPaolo Bonzini { 1774c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1775c50d8ae3SPaolo Bonzini unsigned int index; 1776c50d8ae3SPaolo Bonzini 177757354682SSean Christopherson sp = sptep_to_sp(spte); 1778c50d8ae3SPaolo Bonzini index = spte - sp->spt; 1779c50d8ae3SPaolo Bonzini if (__test_and_set_bit(index, sp->unsync_child_bitmap)) 1780c50d8ae3SPaolo Bonzini return; 1781c50d8ae3SPaolo Bonzini if (sp->unsync_children++) 1782c50d8ae3SPaolo Bonzini return; 1783c50d8ae3SPaolo Bonzini kvm_mmu_mark_parents_unsync(sp); 1784c50d8ae3SPaolo Bonzini } 1785c50d8ae3SPaolo Bonzini 1786c50d8ae3SPaolo Bonzini static int nonpaging_sync_page(struct kvm_vcpu *vcpu, 1787c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp) 1788c50d8ae3SPaolo Bonzini { 1789c3e5e415SLai Jiangshan return -1; 1790c50d8ae3SPaolo Bonzini } 1791c50d8ae3SPaolo Bonzini 1792c50d8ae3SPaolo Bonzini #define KVM_PAGE_ARRAY_NR 16 1793c50d8ae3SPaolo Bonzini 1794c50d8ae3SPaolo Bonzini struct kvm_mmu_pages { 1795c50d8ae3SPaolo Bonzini struct mmu_page_and_offset { 1796c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1797c50d8ae3SPaolo Bonzini unsigned int idx; 1798c50d8ae3SPaolo Bonzini } page[KVM_PAGE_ARRAY_NR]; 1799c50d8ae3SPaolo Bonzini unsigned int nr; 1800c50d8ae3SPaolo Bonzini }; 1801c50d8ae3SPaolo Bonzini 1802c50d8ae3SPaolo Bonzini static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp, 1803c50d8ae3SPaolo Bonzini int idx) 1804c50d8ae3SPaolo Bonzini { 1805c50d8ae3SPaolo Bonzini int i; 1806c50d8ae3SPaolo Bonzini 1807c50d8ae3SPaolo Bonzini if (sp->unsync) 1808c50d8ae3SPaolo Bonzini for (i=0; i < pvec->nr; i++) 1809c50d8ae3SPaolo Bonzini if (pvec->page[i].sp == sp) 1810c50d8ae3SPaolo Bonzini return 0; 1811c50d8ae3SPaolo Bonzini 1812c50d8ae3SPaolo Bonzini pvec->page[pvec->nr].sp = sp; 1813c50d8ae3SPaolo Bonzini pvec->page[pvec->nr].idx = idx; 1814c50d8ae3SPaolo Bonzini pvec->nr++; 1815c50d8ae3SPaolo Bonzini return (pvec->nr == KVM_PAGE_ARRAY_NR); 1816c50d8ae3SPaolo Bonzini } 1817c50d8ae3SPaolo Bonzini 1818c50d8ae3SPaolo Bonzini static inline void clear_unsync_child_bit(struct kvm_mmu_page *sp, int idx) 1819c50d8ae3SPaolo Bonzini { 1820c50d8ae3SPaolo Bonzini --sp->unsync_children; 1821c50d8ae3SPaolo Bonzini WARN_ON((int)sp->unsync_children < 0); 1822c50d8ae3SPaolo Bonzini __clear_bit(idx, sp->unsync_child_bitmap); 1823c50d8ae3SPaolo Bonzini } 1824c50d8ae3SPaolo Bonzini 1825c50d8ae3SPaolo Bonzini static int __mmu_unsync_walk(struct kvm_mmu_page *sp, 1826c50d8ae3SPaolo Bonzini struct kvm_mmu_pages *pvec) 1827c50d8ae3SPaolo Bonzini { 1828c50d8ae3SPaolo Bonzini int i, ret, nr_unsync_leaf = 0; 1829c50d8ae3SPaolo Bonzini 1830c50d8ae3SPaolo Bonzini for_each_set_bit(i, sp->unsync_child_bitmap, 512) { 1831c50d8ae3SPaolo Bonzini struct kvm_mmu_page *child; 1832c50d8ae3SPaolo Bonzini u64 ent = sp->spt[i]; 1833c50d8ae3SPaolo Bonzini 1834c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(ent) || is_large_pte(ent)) { 1835c50d8ae3SPaolo Bonzini clear_unsync_child_bit(sp, i); 1836c50d8ae3SPaolo Bonzini continue; 1837c50d8ae3SPaolo Bonzini } 1838c50d8ae3SPaolo Bonzini 1839e47c4aeeSSean Christopherson child = to_shadow_page(ent & PT64_BASE_ADDR_MASK); 1840c50d8ae3SPaolo Bonzini 1841c50d8ae3SPaolo Bonzini if (child->unsync_children) { 1842c50d8ae3SPaolo Bonzini if (mmu_pages_add(pvec, child, i)) 1843c50d8ae3SPaolo Bonzini return -ENOSPC; 1844c50d8ae3SPaolo Bonzini 1845c50d8ae3SPaolo Bonzini ret = __mmu_unsync_walk(child, pvec); 1846c50d8ae3SPaolo Bonzini if (!ret) { 1847c50d8ae3SPaolo Bonzini clear_unsync_child_bit(sp, i); 1848c50d8ae3SPaolo Bonzini continue; 1849c50d8ae3SPaolo Bonzini } else if (ret > 0) { 1850c50d8ae3SPaolo Bonzini nr_unsync_leaf += ret; 1851c50d8ae3SPaolo Bonzini } else 1852c50d8ae3SPaolo Bonzini return ret; 1853c50d8ae3SPaolo Bonzini } else if (child->unsync) { 1854c50d8ae3SPaolo Bonzini nr_unsync_leaf++; 1855c50d8ae3SPaolo Bonzini if (mmu_pages_add(pvec, child, i)) 1856c50d8ae3SPaolo Bonzini return -ENOSPC; 1857c50d8ae3SPaolo Bonzini } else 1858c50d8ae3SPaolo Bonzini clear_unsync_child_bit(sp, i); 1859c50d8ae3SPaolo Bonzini } 1860c50d8ae3SPaolo Bonzini 1861c50d8ae3SPaolo Bonzini return nr_unsync_leaf; 1862c50d8ae3SPaolo Bonzini } 1863c50d8ae3SPaolo Bonzini 1864c50d8ae3SPaolo Bonzini #define INVALID_INDEX (-1) 1865c50d8ae3SPaolo Bonzini 1866c50d8ae3SPaolo Bonzini static int mmu_unsync_walk(struct kvm_mmu_page *sp, 1867c50d8ae3SPaolo Bonzini struct kvm_mmu_pages *pvec) 1868c50d8ae3SPaolo Bonzini { 1869c50d8ae3SPaolo Bonzini pvec->nr = 0; 1870c50d8ae3SPaolo Bonzini if (!sp->unsync_children) 1871c50d8ae3SPaolo Bonzini return 0; 1872c50d8ae3SPaolo Bonzini 1873c50d8ae3SPaolo Bonzini mmu_pages_add(pvec, sp, INVALID_INDEX); 1874c50d8ae3SPaolo Bonzini return __mmu_unsync_walk(sp, pvec); 1875c50d8ae3SPaolo Bonzini } 1876c50d8ae3SPaolo Bonzini 1877c50d8ae3SPaolo Bonzini static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp) 1878c50d8ae3SPaolo Bonzini { 1879c50d8ae3SPaolo Bonzini WARN_ON(!sp->unsync); 1880c50d8ae3SPaolo Bonzini trace_kvm_mmu_sync_page(sp); 1881c50d8ae3SPaolo Bonzini sp->unsync = 0; 1882c50d8ae3SPaolo Bonzini --kvm->stat.mmu_unsync; 1883c50d8ae3SPaolo Bonzini } 1884c50d8ae3SPaolo Bonzini 1885c50d8ae3SPaolo Bonzini static bool kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp, 1886c50d8ae3SPaolo Bonzini struct list_head *invalid_list); 1887c50d8ae3SPaolo Bonzini static void kvm_mmu_commit_zap_page(struct kvm *kvm, 1888c50d8ae3SPaolo Bonzini struct list_head *invalid_list); 1889c50d8ae3SPaolo Bonzini 1890ac101b7cSSean Christopherson #define for_each_valid_sp(_kvm, _sp, _list) \ 1891ac101b7cSSean Christopherson hlist_for_each_entry(_sp, _list, hash_link) \ 1892c50d8ae3SPaolo Bonzini if (is_obsolete_sp((_kvm), (_sp))) { \ 1893c50d8ae3SPaolo Bonzini } else 1894c50d8ae3SPaolo Bonzini 1895c50d8ae3SPaolo Bonzini #define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn) \ 1896ac101b7cSSean Christopherson for_each_valid_sp(_kvm, _sp, \ 1897ac101b7cSSean Christopherson &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)]) \ 1898c50d8ae3SPaolo Bonzini if ((_sp)->gfn != (_gfn) || (_sp)->role.direct) {} else 1899c50d8ae3SPaolo Bonzini 1900479a1efcSSean Christopherson static bool kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp, 1901c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 1902c50d8ae3SPaolo Bonzini { 1903c3e5e415SLai Jiangshan int ret = vcpu->arch.mmu->sync_page(vcpu, sp); 1904c3e5e415SLai Jiangshan 1905c3e5e415SLai Jiangshan if (ret < 0) { 1906c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list); 1907c50d8ae3SPaolo Bonzini return false; 1908c50d8ae3SPaolo Bonzini } 1909c50d8ae3SPaolo Bonzini 1910c3e5e415SLai Jiangshan return !!ret; 1911c50d8ae3SPaolo Bonzini } 1912c50d8ae3SPaolo Bonzini 1913c50d8ae3SPaolo Bonzini static bool kvm_mmu_remote_flush_or_zap(struct kvm *kvm, 1914c50d8ae3SPaolo Bonzini struct list_head *invalid_list, 1915c50d8ae3SPaolo Bonzini bool remote_flush) 1916c50d8ae3SPaolo Bonzini { 1917c50d8ae3SPaolo Bonzini if (!remote_flush && list_empty(invalid_list)) 1918c50d8ae3SPaolo Bonzini return false; 1919c50d8ae3SPaolo Bonzini 1920c50d8ae3SPaolo Bonzini if (!list_empty(invalid_list)) 1921c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, invalid_list); 1922c50d8ae3SPaolo Bonzini else 1923c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs(kvm); 1924c50d8ae3SPaolo Bonzini return true; 1925c50d8ae3SPaolo Bonzini } 1926c50d8ae3SPaolo Bonzini 1927c50d8ae3SPaolo Bonzini #ifdef CONFIG_KVM_MMU_AUDIT 1928c50d8ae3SPaolo Bonzini #include "mmu_audit.c" 1929c50d8ae3SPaolo Bonzini #else 1930c50d8ae3SPaolo Bonzini static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { } 1931c50d8ae3SPaolo Bonzini static void mmu_audit_disable(void) { } 1932c50d8ae3SPaolo Bonzini #endif 1933c50d8ae3SPaolo Bonzini 1934c50d8ae3SPaolo Bonzini static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp) 1935c50d8ae3SPaolo Bonzini { 1936c50d8ae3SPaolo Bonzini return sp->role.invalid || 1937c50d8ae3SPaolo Bonzini unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen); 1938c50d8ae3SPaolo Bonzini } 1939c50d8ae3SPaolo Bonzini 1940c50d8ae3SPaolo Bonzini struct mmu_page_path { 1941c50d8ae3SPaolo Bonzini struct kvm_mmu_page *parent[PT64_ROOT_MAX_LEVEL]; 1942c50d8ae3SPaolo Bonzini unsigned int idx[PT64_ROOT_MAX_LEVEL]; 1943c50d8ae3SPaolo Bonzini }; 1944c50d8ae3SPaolo Bonzini 1945c50d8ae3SPaolo Bonzini #define for_each_sp(pvec, sp, parents, i) \ 1946c50d8ae3SPaolo Bonzini for (i = mmu_pages_first(&pvec, &parents); \ 1947c50d8ae3SPaolo Bonzini i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \ 1948c50d8ae3SPaolo Bonzini i = mmu_pages_next(&pvec, &parents, i)) 1949c50d8ae3SPaolo Bonzini 1950c50d8ae3SPaolo Bonzini static int mmu_pages_next(struct kvm_mmu_pages *pvec, 1951c50d8ae3SPaolo Bonzini struct mmu_page_path *parents, 1952c50d8ae3SPaolo Bonzini int i) 1953c50d8ae3SPaolo Bonzini { 1954c50d8ae3SPaolo Bonzini int n; 1955c50d8ae3SPaolo Bonzini 1956c50d8ae3SPaolo Bonzini for (n = i+1; n < pvec->nr; n++) { 1957c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp = pvec->page[n].sp; 1958c50d8ae3SPaolo Bonzini unsigned idx = pvec->page[n].idx; 1959c50d8ae3SPaolo Bonzini int level = sp->role.level; 1960c50d8ae3SPaolo Bonzini 1961c50d8ae3SPaolo Bonzini parents->idx[level-1] = idx; 19623bae0459SSean Christopherson if (level == PG_LEVEL_4K) 1963c50d8ae3SPaolo Bonzini break; 1964c50d8ae3SPaolo Bonzini 1965c50d8ae3SPaolo Bonzini parents->parent[level-2] = sp; 1966c50d8ae3SPaolo Bonzini } 1967c50d8ae3SPaolo Bonzini 1968c50d8ae3SPaolo Bonzini return n; 1969c50d8ae3SPaolo Bonzini } 1970c50d8ae3SPaolo Bonzini 1971c50d8ae3SPaolo Bonzini static int mmu_pages_first(struct kvm_mmu_pages *pvec, 1972c50d8ae3SPaolo Bonzini struct mmu_page_path *parents) 1973c50d8ae3SPaolo Bonzini { 1974c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1975c50d8ae3SPaolo Bonzini int level; 1976c50d8ae3SPaolo Bonzini 1977c50d8ae3SPaolo Bonzini if (pvec->nr == 0) 1978c50d8ae3SPaolo Bonzini return 0; 1979c50d8ae3SPaolo Bonzini 1980c50d8ae3SPaolo Bonzini WARN_ON(pvec->page[0].idx != INVALID_INDEX); 1981c50d8ae3SPaolo Bonzini 1982c50d8ae3SPaolo Bonzini sp = pvec->page[0].sp; 1983c50d8ae3SPaolo Bonzini level = sp->role.level; 19843bae0459SSean Christopherson WARN_ON(level == PG_LEVEL_4K); 1985c50d8ae3SPaolo Bonzini 1986c50d8ae3SPaolo Bonzini parents->parent[level-2] = sp; 1987c50d8ae3SPaolo Bonzini 1988c50d8ae3SPaolo Bonzini /* Also set up a sentinel. Further entries in pvec are all 1989c50d8ae3SPaolo Bonzini * children of sp, so this element is never overwritten. 1990c50d8ae3SPaolo Bonzini */ 1991c50d8ae3SPaolo Bonzini parents->parent[level-1] = NULL; 1992c50d8ae3SPaolo Bonzini return mmu_pages_next(pvec, parents, 0); 1993c50d8ae3SPaolo Bonzini } 1994c50d8ae3SPaolo Bonzini 1995c50d8ae3SPaolo Bonzini static void mmu_pages_clear_parents(struct mmu_page_path *parents) 1996c50d8ae3SPaolo Bonzini { 1997c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1998c50d8ae3SPaolo Bonzini unsigned int level = 0; 1999c50d8ae3SPaolo Bonzini 2000c50d8ae3SPaolo Bonzini do { 2001c50d8ae3SPaolo Bonzini unsigned int idx = parents->idx[level]; 2002c50d8ae3SPaolo Bonzini sp = parents->parent[level]; 2003c50d8ae3SPaolo Bonzini if (!sp) 2004c50d8ae3SPaolo Bonzini return; 2005c50d8ae3SPaolo Bonzini 2006c50d8ae3SPaolo Bonzini WARN_ON(idx == INVALID_INDEX); 2007c50d8ae3SPaolo Bonzini clear_unsync_child_bit(sp, idx); 2008c50d8ae3SPaolo Bonzini level++; 2009c50d8ae3SPaolo Bonzini } while (!sp->unsync_children); 2010c50d8ae3SPaolo Bonzini } 2011c50d8ae3SPaolo Bonzini 201265855ed8SLai Jiangshan static int mmu_sync_children(struct kvm_vcpu *vcpu, 201365855ed8SLai Jiangshan struct kvm_mmu_page *parent, bool can_yield) 2014c50d8ae3SPaolo Bonzini { 2015c50d8ae3SPaolo Bonzini int i; 2016c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2017c50d8ae3SPaolo Bonzini struct mmu_page_path parents; 2018c50d8ae3SPaolo Bonzini struct kvm_mmu_pages pages; 2019c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 2020c3e5e415SLai Jiangshan bool flush = false; 2021c50d8ae3SPaolo Bonzini 2022c50d8ae3SPaolo Bonzini while (mmu_unsync_walk(parent, &pages)) { 2023c50d8ae3SPaolo Bonzini bool protected = false; 2024c50d8ae3SPaolo Bonzini 2025c50d8ae3SPaolo Bonzini for_each_sp(pages, sp, parents, i) 2026c50d8ae3SPaolo Bonzini protected |= rmap_write_protect(vcpu, sp->gfn); 2027c50d8ae3SPaolo Bonzini 2028c50d8ae3SPaolo Bonzini if (protected) { 20295591c069SLai Jiangshan kvm_mmu_remote_flush_or_zap(vcpu->kvm, &invalid_list, true); 2030c3e5e415SLai Jiangshan flush = false; 2031c50d8ae3SPaolo Bonzini } 2032c50d8ae3SPaolo Bonzini 2033c50d8ae3SPaolo Bonzini for_each_sp(pages, sp, parents, i) { 2034479a1efcSSean Christopherson kvm_unlink_unsync_page(vcpu->kvm, sp); 2035c3e5e415SLai Jiangshan flush |= kvm_sync_page(vcpu, sp, &invalid_list); 2036c50d8ae3SPaolo Bonzini mmu_pages_clear_parents(&parents); 2037c50d8ae3SPaolo Bonzini } 2038531810caSBen Gardon if (need_resched() || rwlock_needbreak(&vcpu->kvm->mmu_lock)) { 2039c3e5e415SLai Jiangshan kvm_mmu_remote_flush_or_zap(vcpu->kvm, &invalid_list, flush); 204065855ed8SLai Jiangshan if (!can_yield) { 204165855ed8SLai Jiangshan kvm_make_request(KVM_REQ_MMU_SYNC, vcpu); 204265855ed8SLai Jiangshan return -EINTR; 204365855ed8SLai Jiangshan } 204465855ed8SLai Jiangshan 2045531810caSBen Gardon cond_resched_rwlock_write(&vcpu->kvm->mmu_lock); 2046c3e5e415SLai Jiangshan flush = false; 2047c50d8ae3SPaolo Bonzini } 2048c50d8ae3SPaolo Bonzini } 2049c50d8ae3SPaolo Bonzini 2050c3e5e415SLai Jiangshan kvm_mmu_remote_flush_or_zap(vcpu->kvm, &invalid_list, flush); 205165855ed8SLai Jiangshan return 0; 2052c50d8ae3SPaolo Bonzini } 2053c50d8ae3SPaolo Bonzini 2054c50d8ae3SPaolo Bonzini static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp) 2055c50d8ae3SPaolo Bonzini { 2056c50d8ae3SPaolo Bonzini atomic_set(&sp->write_flooding_count, 0); 2057c50d8ae3SPaolo Bonzini } 2058c50d8ae3SPaolo Bonzini 2059c50d8ae3SPaolo Bonzini static void clear_sp_write_flooding_count(u64 *spte) 2060c50d8ae3SPaolo Bonzini { 206157354682SSean Christopherson __clear_sp_write_flooding_count(sptep_to_sp(spte)); 2062c50d8ae3SPaolo Bonzini } 2063c50d8ae3SPaolo Bonzini 2064c50d8ae3SPaolo Bonzini static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu, 2065c50d8ae3SPaolo Bonzini gfn_t gfn, 2066c50d8ae3SPaolo Bonzini gva_t gaddr, 2067c50d8ae3SPaolo Bonzini unsigned level, 2068c50d8ae3SPaolo Bonzini int direct, 20690a2b64c5SBen Gardon unsigned int access) 2070c50d8ae3SPaolo Bonzini { 2071fb58a9c3SSean Christopherson bool direct_mmu = vcpu->arch.mmu->direct_map; 2072c50d8ae3SPaolo Bonzini union kvm_mmu_page_role role; 2073ac101b7cSSean Christopherson struct hlist_head *sp_list; 2074c50d8ae3SPaolo Bonzini unsigned quadrant; 2075c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2076c50d8ae3SPaolo Bonzini int collisions = 0; 2077c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 2078c50d8ae3SPaolo Bonzini 2079c50d8ae3SPaolo Bonzini role = vcpu->arch.mmu->mmu_role.base; 2080c50d8ae3SPaolo Bonzini role.level = level; 2081c50d8ae3SPaolo Bonzini role.direct = direct; 2082c50d8ae3SPaolo Bonzini if (role.direct) 2083c50d8ae3SPaolo Bonzini role.gpte_is_8_bytes = true; 2084c50d8ae3SPaolo Bonzini role.access = access; 2085fb58a9c3SSean Christopherson if (!direct_mmu && vcpu->arch.mmu->root_level <= PT32_ROOT_LEVEL) { 2086c50d8ae3SPaolo Bonzini quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level)); 2087c50d8ae3SPaolo Bonzini quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1; 2088c50d8ae3SPaolo Bonzini role.quadrant = quadrant; 2089c50d8ae3SPaolo Bonzini } 2090ac101b7cSSean Christopherson 2091ac101b7cSSean Christopherson sp_list = &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]; 2092ac101b7cSSean Christopherson for_each_valid_sp(vcpu->kvm, sp, sp_list) { 2093c50d8ae3SPaolo Bonzini if (sp->gfn != gfn) { 2094c50d8ae3SPaolo Bonzini collisions++; 2095c50d8ae3SPaolo Bonzini continue; 2096c50d8ae3SPaolo Bonzini } 2097c50d8ae3SPaolo Bonzini 2098ddc16abbSSean Christopherson if (sp->role.word != role.word) { 2099ddc16abbSSean Christopherson /* 2100ddc16abbSSean Christopherson * If the guest is creating an upper-level page, zap 2101ddc16abbSSean Christopherson * unsync pages for the same gfn. While it's possible 2102ddc16abbSSean Christopherson * the guest is using recursive page tables, in all 2103ddc16abbSSean Christopherson * likelihood the guest has stopped using the unsync 2104ddc16abbSSean Christopherson * page and is installing a completely unrelated page. 2105ddc16abbSSean Christopherson * Unsync pages must not be left as is, because the new 2106ddc16abbSSean Christopherson * upper-level page will be write-protected. 2107ddc16abbSSean Christopherson */ 2108ddc16abbSSean Christopherson if (level > PG_LEVEL_4K && sp->unsync) 2109ddc16abbSSean Christopherson kvm_mmu_prepare_zap_page(vcpu->kvm, sp, 2110ddc16abbSSean Christopherson &invalid_list); 2111c50d8ae3SPaolo Bonzini continue; 2112ddc16abbSSean Christopherson } 2113c50d8ae3SPaolo Bonzini 2114fb58a9c3SSean Christopherson if (direct_mmu) 2115fb58a9c3SSean Christopherson goto trace_get_page; 2116fb58a9c3SSean Christopherson 2117c50d8ae3SPaolo Bonzini if (sp->unsync) { 211807dc4f35SSean Christopherson /* 2119479a1efcSSean Christopherson * The page is good, but is stale. kvm_sync_page does 212007dc4f35SSean Christopherson * get the latest guest state, but (unlike mmu_unsync_children) 212107dc4f35SSean Christopherson * it doesn't write-protect the page or mark it synchronized! 212207dc4f35SSean Christopherson * This way the validity of the mapping is ensured, but the 212307dc4f35SSean Christopherson * overhead of write protection is not incurred until the 212407dc4f35SSean Christopherson * guest invalidates the TLB mapping. This allows multiple 212507dc4f35SSean Christopherson * SPs for a single gfn to be unsync. 212607dc4f35SSean Christopherson * 212707dc4f35SSean Christopherson * If the sync fails, the page is zapped. If so, break 212807dc4f35SSean Christopherson * in order to rebuild it. 2129c50d8ae3SPaolo Bonzini */ 2130479a1efcSSean Christopherson if (!kvm_sync_page(vcpu, sp, &invalid_list)) 2131c50d8ae3SPaolo Bonzini break; 2132c50d8ae3SPaolo Bonzini 2133c50d8ae3SPaolo Bonzini WARN_ON(!list_empty(&invalid_list)); 2134c3e5e415SLai Jiangshan kvm_flush_remote_tlbs(vcpu->kvm); 2135c50d8ae3SPaolo Bonzini } 2136c50d8ae3SPaolo Bonzini 2137c50d8ae3SPaolo Bonzini __clear_sp_write_flooding_count(sp); 2138fb58a9c3SSean Christopherson 2139fb58a9c3SSean Christopherson trace_get_page: 2140c50d8ae3SPaolo Bonzini trace_kvm_mmu_get_page(sp, false); 2141c50d8ae3SPaolo Bonzini goto out; 2142c50d8ae3SPaolo Bonzini } 2143c50d8ae3SPaolo Bonzini 2144c50d8ae3SPaolo Bonzini ++vcpu->kvm->stat.mmu_cache_miss; 2145c50d8ae3SPaolo Bonzini 2146c50d8ae3SPaolo Bonzini sp = kvm_mmu_alloc_page(vcpu, direct); 2147c50d8ae3SPaolo Bonzini 2148c50d8ae3SPaolo Bonzini sp->gfn = gfn; 2149c50d8ae3SPaolo Bonzini sp->role = role; 2150ac101b7cSSean Christopherson hlist_add_head(&sp->hash_link, sp_list); 2151c50d8ae3SPaolo Bonzini if (!direct) { 2152c50d8ae3SPaolo Bonzini account_shadowed(vcpu->kvm, sp); 21533bae0459SSean Christopherson if (level == PG_LEVEL_4K && rmap_write_protect(vcpu, gfn)) 2154c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(vcpu->kvm, gfn, 1); 2155c50d8ae3SPaolo Bonzini } 2156c50d8ae3SPaolo Bonzini trace_kvm_mmu_get_page(sp, true); 2157c50d8ae3SPaolo Bonzini out: 2158ddc16abbSSean Christopherson kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list); 2159ddc16abbSSean Christopherson 2160c50d8ae3SPaolo Bonzini if (collisions > vcpu->kvm->stat.max_mmu_page_hash_collisions) 2161c50d8ae3SPaolo Bonzini vcpu->kvm->stat.max_mmu_page_hash_collisions = collisions; 2162c50d8ae3SPaolo Bonzini return sp; 2163c50d8ae3SPaolo Bonzini } 2164c50d8ae3SPaolo Bonzini 2165c50d8ae3SPaolo Bonzini static void shadow_walk_init_using_root(struct kvm_shadow_walk_iterator *iterator, 2166c50d8ae3SPaolo Bonzini struct kvm_vcpu *vcpu, hpa_t root, 2167c50d8ae3SPaolo Bonzini u64 addr) 2168c50d8ae3SPaolo Bonzini { 2169c50d8ae3SPaolo Bonzini iterator->addr = addr; 2170c50d8ae3SPaolo Bonzini iterator->shadow_addr = root; 2171c50d8ae3SPaolo Bonzini iterator->level = vcpu->arch.mmu->shadow_root_level; 2172c50d8ae3SPaolo Bonzini 2173c50d8ae3SPaolo Bonzini if (iterator->level == PT64_ROOT_4LEVEL && 2174c50d8ae3SPaolo Bonzini vcpu->arch.mmu->root_level < PT64_ROOT_4LEVEL && 2175c50d8ae3SPaolo Bonzini !vcpu->arch.mmu->direct_map) 2176c50d8ae3SPaolo Bonzini --iterator->level; 2177c50d8ae3SPaolo Bonzini 2178c50d8ae3SPaolo Bonzini if (iterator->level == PT32E_ROOT_LEVEL) { 2179c50d8ae3SPaolo Bonzini /* 2180c50d8ae3SPaolo Bonzini * prev_root is currently only used for 64-bit hosts. So only 2181c50d8ae3SPaolo Bonzini * the active root_hpa is valid here. 2182c50d8ae3SPaolo Bonzini */ 2183c50d8ae3SPaolo Bonzini BUG_ON(root != vcpu->arch.mmu->root_hpa); 2184c50d8ae3SPaolo Bonzini 2185c50d8ae3SPaolo Bonzini iterator->shadow_addr 2186c50d8ae3SPaolo Bonzini = vcpu->arch.mmu->pae_root[(addr >> 30) & 3]; 2187c50d8ae3SPaolo Bonzini iterator->shadow_addr &= PT64_BASE_ADDR_MASK; 2188c50d8ae3SPaolo Bonzini --iterator->level; 2189c50d8ae3SPaolo Bonzini if (!iterator->shadow_addr) 2190c50d8ae3SPaolo Bonzini iterator->level = 0; 2191c50d8ae3SPaolo Bonzini } 2192c50d8ae3SPaolo Bonzini } 2193c50d8ae3SPaolo Bonzini 2194c50d8ae3SPaolo Bonzini static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator, 2195c50d8ae3SPaolo Bonzini struct kvm_vcpu *vcpu, u64 addr) 2196c50d8ae3SPaolo Bonzini { 2197c50d8ae3SPaolo Bonzini shadow_walk_init_using_root(iterator, vcpu, vcpu->arch.mmu->root_hpa, 2198c50d8ae3SPaolo Bonzini addr); 2199c50d8ae3SPaolo Bonzini } 2200c50d8ae3SPaolo Bonzini 2201c50d8ae3SPaolo Bonzini static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator) 2202c50d8ae3SPaolo Bonzini { 22033bae0459SSean Christopherson if (iterator->level < PG_LEVEL_4K) 2204c50d8ae3SPaolo Bonzini return false; 2205c50d8ae3SPaolo Bonzini 2206c50d8ae3SPaolo Bonzini iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level); 2207c50d8ae3SPaolo Bonzini iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index; 2208c50d8ae3SPaolo Bonzini return true; 2209c50d8ae3SPaolo Bonzini } 2210c50d8ae3SPaolo Bonzini 2211c50d8ae3SPaolo Bonzini static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator, 2212c50d8ae3SPaolo Bonzini u64 spte) 2213c50d8ae3SPaolo Bonzini { 22143e44dce4SLai Jiangshan if (!is_shadow_present_pte(spte) || is_last_spte(spte, iterator->level)) { 2215c50d8ae3SPaolo Bonzini iterator->level = 0; 2216c50d8ae3SPaolo Bonzini return; 2217c50d8ae3SPaolo Bonzini } 2218c50d8ae3SPaolo Bonzini 2219c50d8ae3SPaolo Bonzini iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK; 2220c50d8ae3SPaolo Bonzini --iterator->level; 2221c50d8ae3SPaolo Bonzini } 2222c50d8ae3SPaolo Bonzini 2223c50d8ae3SPaolo Bonzini static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator) 2224c50d8ae3SPaolo Bonzini { 2225c50d8ae3SPaolo Bonzini __shadow_walk_next(iterator, *iterator->sptep); 2226c50d8ae3SPaolo Bonzini } 2227c50d8ae3SPaolo Bonzini 2228c50d8ae3SPaolo Bonzini static void link_shadow_page(struct kvm_vcpu *vcpu, u64 *sptep, 2229c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp) 2230c50d8ae3SPaolo Bonzini { 2231c50d8ae3SPaolo Bonzini u64 spte; 2232c50d8ae3SPaolo Bonzini 2233c50d8ae3SPaolo Bonzini BUILD_BUG_ON(VMX_EPT_WRITABLE_MASK != PT_WRITABLE_MASK); 2234c50d8ae3SPaolo Bonzini 2235cc4674d0SBen Gardon spte = make_nonleaf_spte(sp->spt, sp_ad_disabled(sp)); 2236c50d8ae3SPaolo Bonzini 2237c50d8ae3SPaolo Bonzini mmu_spte_set(sptep, spte); 2238c50d8ae3SPaolo Bonzini 2239c50d8ae3SPaolo Bonzini mmu_page_add_parent_pte(vcpu, sp, sptep); 2240c50d8ae3SPaolo Bonzini 2241c50d8ae3SPaolo Bonzini if (sp->unsync_children || sp->unsync) 2242c50d8ae3SPaolo Bonzini mark_unsync(sptep); 2243c50d8ae3SPaolo Bonzini } 2244c50d8ae3SPaolo Bonzini 2245c50d8ae3SPaolo Bonzini static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep, 2246c50d8ae3SPaolo Bonzini unsigned direct_access) 2247c50d8ae3SPaolo Bonzini { 2248c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) { 2249c50d8ae3SPaolo Bonzini struct kvm_mmu_page *child; 2250c50d8ae3SPaolo Bonzini 2251c50d8ae3SPaolo Bonzini /* 2252c50d8ae3SPaolo Bonzini * For the direct sp, if the guest pte's dirty bit 2253c50d8ae3SPaolo Bonzini * changed form clean to dirty, it will corrupt the 2254c50d8ae3SPaolo Bonzini * sp's access: allow writable in the read-only sp, 2255c50d8ae3SPaolo Bonzini * so we should update the spte at this point to get 2256c50d8ae3SPaolo Bonzini * a new sp with the correct access. 2257c50d8ae3SPaolo Bonzini */ 2258e47c4aeeSSean Christopherson child = to_shadow_page(*sptep & PT64_BASE_ADDR_MASK); 2259c50d8ae3SPaolo Bonzini if (child->role.access == direct_access) 2260c50d8ae3SPaolo Bonzini return; 2261c50d8ae3SPaolo Bonzini 2262c50d8ae3SPaolo Bonzini drop_parent_pte(child, sptep); 2263c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(vcpu->kvm, child->gfn, 1); 2264c50d8ae3SPaolo Bonzini } 2265c50d8ae3SPaolo Bonzini } 2266c50d8ae3SPaolo Bonzini 22672de4085cSBen Gardon /* Returns the number of zapped non-leaf child shadow pages. */ 22682de4085cSBen Gardon static int mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp, 22692de4085cSBen Gardon u64 *spte, struct list_head *invalid_list) 2270c50d8ae3SPaolo Bonzini { 2271c50d8ae3SPaolo Bonzini u64 pte; 2272c50d8ae3SPaolo Bonzini struct kvm_mmu_page *child; 2273c50d8ae3SPaolo Bonzini 2274c50d8ae3SPaolo Bonzini pte = *spte; 2275c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(pte)) { 2276c50d8ae3SPaolo Bonzini if (is_last_spte(pte, sp->role.level)) { 2277c50d8ae3SPaolo Bonzini drop_spte(kvm, spte); 2278c50d8ae3SPaolo Bonzini } else { 2279e47c4aeeSSean Christopherson child = to_shadow_page(pte & PT64_BASE_ADDR_MASK); 2280c50d8ae3SPaolo Bonzini drop_parent_pte(child, spte); 22812de4085cSBen Gardon 22822de4085cSBen Gardon /* 22832de4085cSBen Gardon * Recursively zap nested TDP SPs, parentless SPs are 22842de4085cSBen Gardon * unlikely to be used again in the near future. This 22852de4085cSBen Gardon * avoids retaining a large number of stale nested SPs. 22862de4085cSBen Gardon */ 22872de4085cSBen Gardon if (tdp_enabled && invalid_list && 22882de4085cSBen Gardon child->role.guest_mode && !child->parent_ptes.val) 22892de4085cSBen Gardon return kvm_mmu_prepare_zap_page(kvm, child, 22902de4085cSBen Gardon invalid_list); 2291c50d8ae3SPaolo Bonzini } 2292ace569e0SSean Christopherson } else if (is_mmio_spte(pte)) { 2293c50d8ae3SPaolo Bonzini mmu_spte_clear_no_track(spte); 2294ace569e0SSean Christopherson } 22952de4085cSBen Gardon return 0; 2296c50d8ae3SPaolo Bonzini } 2297c50d8ae3SPaolo Bonzini 22982de4085cSBen Gardon static int kvm_mmu_page_unlink_children(struct kvm *kvm, 22992de4085cSBen Gardon struct kvm_mmu_page *sp, 23002de4085cSBen Gardon struct list_head *invalid_list) 2301c50d8ae3SPaolo Bonzini { 23022de4085cSBen Gardon int zapped = 0; 2303c50d8ae3SPaolo Bonzini unsigned i; 2304c50d8ae3SPaolo Bonzini 2305c50d8ae3SPaolo Bonzini for (i = 0; i < PT64_ENT_PER_PAGE; ++i) 23062de4085cSBen Gardon zapped += mmu_page_zap_pte(kvm, sp, sp->spt + i, invalid_list); 23072de4085cSBen Gardon 23082de4085cSBen Gardon return zapped; 2309c50d8ae3SPaolo Bonzini } 2310c50d8ae3SPaolo Bonzini 2311c50d8ae3SPaolo Bonzini static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp) 2312c50d8ae3SPaolo Bonzini { 2313c50d8ae3SPaolo Bonzini u64 *sptep; 2314c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 2315c50d8ae3SPaolo Bonzini 2316c50d8ae3SPaolo Bonzini while ((sptep = rmap_get_first(&sp->parent_ptes, &iter))) 2317c50d8ae3SPaolo Bonzini drop_parent_pte(sp, sptep); 2318c50d8ae3SPaolo Bonzini } 2319c50d8ae3SPaolo Bonzini 2320c50d8ae3SPaolo Bonzini static int mmu_zap_unsync_children(struct kvm *kvm, 2321c50d8ae3SPaolo Bonzini struct kvm_mmu_page *parent, 2322c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 2323c50d8ae3SPaolo Bonzini { 2324c50d8ae3SPaolo Bonzini int i, zapped = 0; 2325c50d8ae3SPaolo Bonzini struct mmu_page_path parents; 2326c50d8ae3SPaolo Bonzini struct kvm_mmu_pages pages; 2327c50d8ae3SPaolo Bonzini 23283bae0459SSean Christopherson if (parent->role.level == PG_LEVEL_4K) 2329c50d8ae3SPaolo Bonzini return 0; 2330c50d8ae3SPaolo Bonzini 2331c50d8ae3SPaolo Bonzini while (mmu_unsync_walk(parent, &pages)) { 2332c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2333c50d8ae3SPaolo Bonzini 2334c50d8ae3SPaolo Bonzini for_each_sp(pages, sp, parents, i) { 2335c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(kvm, sp, invalid_list); 2336c50d8ae3SPaolo Bonzini mmu_pages_clear_parents(&parents); 2337c50d8ae3SPaolo Bonzini zapped++; 2338c50d8ae3SPaolo Bonzini } 2339c50d8ae3SPaolo Bonzini } 2340c50d8ae3SPaolo Bonzini 2341c50d8ae3SPaolo Bonzini return zapped; 2342c50d8ae3SPaolo Bonzini } 2343c50d8ae3SPaolo Bonzini 2344c50d8ae3SPaolo Bonzini static bool __kvm_mmu_prepare_zap_page(struct kvm *kvm, 2345c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, 2346c50d8ae3SPaolo Bonzini struct list_head *invalid_list, 2347c50d8ae3SPaolo Bonzini int *nr_zapped) 2348c50d8ae3SPaolo Bonzini { 2349c50d8ae3SPaolo Bonzini bool list_unstable; 2350c50d8ae3SPaolo Bonzini 2351c50d8ae3SPaolo Bonzini trace_kvm_mmu_prepare_zap_page(sp); 2352c50d8ae3SPaolo Bonzini ++kvm->stat.mmu_shadow_zapped; 2353c50d8ae3SPaolo Bonzini *nr_zapped = mmu_zap_unsync_children(kvm, sp, invalid_list); 23542de4085cSBen Gardon *nr_zapped += kvm_mmu_page_unlink_children(kvm, sp, invalid_list); 2355c50d8ae3SPaolo Bonzini kvm_mmu_unlink_parents(kvm, sp); 2356c50d8ae3SPaolo Bonzini 2357c50d8ae3SPaolo Bonzini /* Zapping children means active_mmu_pages has become unstable. */ 2358c50d8ae3SPaolo Bonzini list_unstable = *nr_zapped; 2359c50d8ae3SPaolo Bonzini 2360c50d8ae3SPaolo Bonzini if (!sp->role.invalid && !sp->role.direct) 2361c50d8ae3SPaolo Bonzini unaccount_shadowed(kvm, sp); 2362c50d8ae3SPaolo Bonzini 2363c50d8ae3SPaolo Bonzini if (sp->unsync) 2364c50d8ae3SPaolo Bonzini kvm_unlink_unsync_page(kvm, sp); 2365c50d8ae3SPaolo Bonzini if (!sp->root_count) { 2366c50d8ae3SPaolo Bonzini /* Count self */ 2367c50d8ae3SPaolo Bonzini (*nr_zapped)++; 2368f95eec9bSSean Christopherson 2369f95eec9bSSean Christopherson /* 2370f95eec9bSSean Christopherson * Already invalid pages (previously active roots) are not on 2371f95eec9bSSean Christopherson * the active page list. See list_del() in the "else" case of 2372f95eec9bSSean Christopherson * !sp->root_count. 2373f95eec9bSSean Christopherson */ 2374f95eec9bSSean Christopherson if (sp->role.invalid) 2375f95eec9bSSean Christopherson list_add(&sp->link, invalid_list); 2376f95eec9bSSean Christopherson else 2377c50d8ae3SPaolo Bonzini list_move(&sp->link, invalid_list); 2378c50d8ae3SPaolo Bonzini kvm_mod_used_mmu_pages(kvm, -1); 2379c50d8ae3SPaolo Bonzini } else { 2380f95eec9bSSean Christopherson /* 2381f95eec9bSSean Christopherson * Remove the active root from the active page list, the root 2382f95eec9bSSean Christopherson * will be explicitly freed when the root_count hits zero. 2383f95eec9bSSean Christopherson */ 2384f95eec9bSSean Christopherson list_del(&sp->link); 2385c50d8ae3SPaolo Bonzini 2386c50d8ae3SPaolo Bonzini /* 2387c50d8ae3SPaolo Bonzini * Obsolete pages cannot be used on any vCPUs, see the comment 2388c50d8ae3SPaolo Bonzini * in kvm_mmu_zap_all_fast(). Note, is_obsolete_sp() also 2389c50d8ae3SPaolo Bonzini * treats invalid shadow pages as being obsolete. 2390c50d8ae3SPaolo Bonzini */ 2391c50d8ae3SPaolo Bonzini if (!is_obsolete_sp(kvm, sp)) 2392c50d8ae3SPaolo Bonzini kvm_reload_remote_mmus(kvm); 2393c50d8ae3SPaolo Bonzini } 2394c50d8ae3SPaolo Bonzini 2395c50d8ae3SPaolo Bonzini if (sp->lpage_disallowed) 2396c50d8ae3SPaolo Bonzini unaccount_huge_nx_page(kvm, sp); 2397c50d8ae3SPaolo Bonzini 2398c50d8ae3SPaolo Bonzini sp->role.invalid = 1; 2399c50d8ae3SPaolo Bonzini return list_unstable; 2400c50d8ae3SPaolo Bonzini } 2401c50d8ae3SPaolo Bonzini 2402c50d8ae3SPaolo Bonzini static bool kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp, 2403c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 2404c50d8ae3SPaolo Bonzini { 2405c50d8ae3SPaolo Bonzini int nr_zapped; 2406c50d8ae3SPaolo Bonzini 2407c50d8ae3SPaolo Bonzini __kvm_mmu_prepare_zap_page(kvm, sp, invalid_list, &nr_zapped); 2408c50d8ae3SPaolo Bonzini return nr_zapped; 2409c50d8ae3SPaolo Bonzini } 2410c50d8ae3SPaolo Bonzini 2411c50d8ae3SPaolo Bonzini static void kvm_mmu_commit_zap_page(struct kvm *kvm, 2412c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 2413c50d8ae3SPaolo Bonzini { 2414c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, *nsp; 2415c50d8ae3SPaolo Bonzini 2416c50d8ae3SPaolo Bonzini if (list_empty(invalid_list)) 2417c50d8ae3SPaolo Bonzini return; 2418c50d8ae3SPaolo Bonzini 2419c50d8ae3SPaolo Bonzini /* 2420c50d8ae3SPaolo Bonzini * We need to make sure everyone sees our modifications to 2421c50d8ae3SPaolo Bonzini * the page tables and see changes to vcpu->mode here. The barrier 2422c50d8ae3SPaolo Bonzini * in the kvm_flush_remote_tlbs() achieves this. This pairs 2423c50d8ae3SPaolo Bonzini * with vcpu_enter_guest and walk_shadow_page_lockless_begin/end. 2424c50d8ae3SPaolo Bonzini * 2425c50d8ae3SPaolo Bonzini * In addition, kvm_flush_remote_tlbs waits for all vcpus to exit 2426c50d8ae3SPaolo Bonzini * guest mode and/or lockless shadow page table walks. 2427c50d8ae3SPaolo Bonzini */ 2428c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs(kvm); 2429c50d8ae3SPaolo Bonzini 2430c50d8ae3SPaolo Bonzini list_for_each_entry_safe(sp, nsp, invalid_list, link) { 2431c50d8ae3SPaolo Bonzini WARN_ON(!sp->role.invalid || sp->root_count); 2432c50d8ae3SPaolo Bonzini kvm_mmu_free_page(sp); 2433c50d8ae3SPaolo Bonzini } 2434c50d8ae3SPaolo Bonzini } 2435c50d8ae3SPaolo Bonzini 24366b82ef2cSSean Christopherson static unsigned long kvm_mmu_zap_oldest_mmu_pages(struct kvm *kvm, 24376b82ef2cSSean Christopherson unsigned long nr_to_zap) 2438c50d8ae3SPaolo Bonzini { 24396b82ef2cSSean Christopherson unsigned long total_zapped = 0; 24406b82ef2cSSean Christopherson struct kvm_mmu_page *sp, *tmp; 2441ba7888ddSSean Christopherson LIST_HEAD(invalid_list); 24426b82ef2cSSean Christopherson bool unstable; 24436b82ef2cSSean Christopherson int nr_zapped; 2444c50d8ae3SPaolo Bonzini 2445c50d8ae3SPaolo Bonzini if (list_empty(&kvm->arch.active_mmu_pages)) 2446ba7888ddSSean Christopherson return 0; 2447c50d8ae3SPaolo Bonzini 24486b82ef2cSSean Christopherson restart: 24498fc51726SSean Christopherson list_for_each_entry_safe_reverse(sp, tmp, &kvm->arch.active_mmu_pages, link) { 24506b82ef2cSSean Christopherson /* 24516b82ef2cSSean Christopherson * Don't zap active root pages, the page itself can't be freed 24526b82ef2cSSean Christopherson * and zapping it will just force vCPUs to realloc and reload. 24536b82ef2cSSean Christopherson */ 24546b82ef2cSSean Christopherson if (sp->root_count) 24556b82ef2cSSean Christopherson continue; 24566b82ef2cSSean Christopherson 24576b82ef2cSSean Christopherson unstable = __kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list, 24586b82ef2cSSean Christopherson &nr_zapped); 24596b82ef2cSSean Christopherson total_zapped += nr_zapped; 24606b82ef2cSSean Christopherson if (total_zapped >= nr_to_zap) 2461ba7888ddSSean Christopherson break; 2462ba7888ddSSean Christopherson 24636b82ef2cSSean Christopherson if (unstable) 24646b82ef2cSSean Christopherson goto restart; 2465ba7888ddSSean Christopherson } 24666b82ef2cSSean Christopherson 24676b82ef2cSSean Christopherson kvm_mmu_commit_zap_page(kvm, &invalid_list); 24686b82ef2cSSean Christopherson 24696b82ef2cSSean Christopherson kvm->stat.mmu_recycled += total_zapped; 24706b82ef2cSSean Christopherson return total_zapped; 24716b82ef2cSSean Christopherson } 24726b82ef2cSSean Christopherson 2473afe8d7e6SSean Christopherson static inline unsigned long kvm_mmu_available_pages(struct kvm *kvm) 2474afe8d7e6SSean Christopherson { 2475afe8d7e6SSean Christopherson if (kvm->arch.n_max_mmu_pages > kvm->arch.n_used_mmu_pages) 2476afe8d7e6SSean Christopherson return kvm->arch.n_max_mmu_pages - 2477afe8d7e6SSean Christopherson kvm->arch.n_used_mmu_pages; 2478afe8d7e6SSean Christopherson 2479afe8d7e6SSean Christopherson return 0; 2480c50d8ae3SPaolo Bonzini } 2481c50d8ae3SPaolo Bonzini 2482ba7888ddSSean Christopherson static int make_mmu_pages_available(struct kvm_vcpu *vcpu) 2483ba7888ddSSean Christopherson { 24846b82ef2cSSean Christopherson unsigned long avail = kvm_mmu_available_pages(vcpu->kvm); 2485ba7888ddSSean Christopherson 24866b82ef2cSSean Christopherson if (likely(avail >= KVM_MIN_FREE_MMU_PAGES)) 2487ba7888ddSSean Christopherson return 0; 2488ba7888ddSSean Christopherson 24896b82ef2cSSean Christopherson kvm_mmu_zap_oldest_mmu_pages(vcpu->kvm, KVM_REFILL_PAGES - avail); 2490ba7888ddSSean Christopherson 24916e6ec584SSean Christopherson /* 24926e6ec584SSean Christopherson * Note, this check is intentionally soft, it only guarantees that one 24936e6ec584SSean Christopherson * page is available, while the caller may end up allocating as many as 24946e6ec584SSean Christopherson * four pages, e.g. for PAE roots or for 5-level paging. Temporarily 24956e6ec584SSean Christopherson * exceeding the (arbitrary by default) limit will not harm the host, 2496c4342633SIngo Molnar * being too aggressive may unnecessarily kill the guest, and getting an 24976e6ec584SSean Christopherson * exact count is far more trouble than it's worth, especially in the 24986e6ec584SSean Christopherson * page fault paths. 24996e6ec584SSean Christopherson */ 2500ba7888ddSSean Christopherson if (!kvm_mmu_available_pages(vcpu->kvm)) 2501ba7888ddSSean Christopherson return -ENOSPC; 2502ba7888ddSSean Christopherson return 0; 2503ba7888ddSSean Christopherson } 2504ba7888ddSSean Christopherson 2505c50d8ae3SPaolo Bonzini /* 2506c50d8ae3SPaolo Bonzini * Changing the number of mmu pages allocated to the vm 2507c50d8ae3SPaolo Bonzini * Note: if goal_nr_mmu_pages is too small, you will get dead lock 2508c50d8ae3SPaolo Bonzini */ 2509c50d8ae3SPaolo Bonzini void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long goal_nr_mmu_pages) 2510c50d8ae3SPaolo Bonzini { 2511531810caSBen Gardon write_lock(&kvm->mmu_lock); 2512c50d8ae3SPaolo Bonzini 2513c50d8ae3SPaolo Bonzini if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) { 25146b82ef2cSSean Christopherson kvm_mmu_zap_oldest_mmu_pages(kvm, kvm->arch.n_used_mmu_pages - 25156b82ef2cSSean Christopherson goal_nr_mmu_pages); 2516c50d8ae3SPaolo Bonzini 2517c50d8ae3SPaolo Bonzini goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages; 2518c50d8ae3SPaolo Bonzini } 2519c50d8ae3SPaolo Bonzini 2520c50d8ae3SPaolo Bonzini kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages; 2521c50d8ae3SPaolo Bonzini 2522531810caSBen Gardon write_unlock(&kvm->mmu_lock); 2523c50d8ae3SPaolo Bonzini } 2524c50d8ae3SPaolo Bonzini 2525c50d8ae3SPaolo Bonzini int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn) 2526c50d8ae3SPaolo Bonzini { 2527c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2528c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 2529c50d8ae3SPaolo Bonzini int r; 2530c50d8ae3SPaolo Bonzini 2531c50d8ae3SPaolo Bonzini pgprintk("%s: looking for gfn %llx\n", __func__, gfn); 2532c50d8ae3SPaolo Bonzini r = 0; 2533531810caSBen Gardon write_lock(&kvm->mmu_lock); 2534c50d8ae3SPaolo Bonzini for_each_gfn_indirect_valid_sp(kvm, sp, gfn) { 2535c50d8ae3SPaolo Bonzini pgprintk("%s: gfn %llx role %x\n", __func__, gfn, 2536c50d8ae3SPaolo Bonzini sp->role.word); 2537c50d8ae3SPaolo Bonzini r = 1; 2538c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list); 2539c50d8ae3SPaolo Bonzini } 2540c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, &invalid_list); 2541531810caSBen Gardon write_unlock(&kvm->mmu_lock); 2542c50d8ae3SPaolo Bonzini 2543c50d8ae3SPaolo Bonzini return r; 2544c50d8ae3SPaolo Bonzini } 254596ad91aeSSean Christopherson 254696ad91aeSSean Christopherson static int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva) 254796ad91aeSSean Christopherson { 254896ad91aeSSean Christopherson gpa_t gpa; 254996ad91aeSSean Christopherson int r; 255096ad91aeSSean Christopherson 255196ad91aeSSean Christopherson if (vcpu->arch.mmu->direct_map) 255296ad91aeSSean Christopherson return 0; 255396ad91aeSSean Christopherson 255496ad91aeSSean Christopherson gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL); 255596ad91aeSSean Christopherson 255696ad91aeSSean Christopherson r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT); 255796ad91aeSSean Christopherson 255896ad91aeSSean Christopherson return r; 255996ad91aeSSean Christopherson } 2560c50d8ae3SPaolo Bonzini 2561c50d8ae3SPaolo Bonzini static void kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp) 2562c50d8ae3SPaolo Bonzini { 2563c50d8ae3SPaolo Bonzini trace_kvm_mmu_unsync_page(sp); 2564c50d8ae3SPaolo Bonzini ++vcpu->kvm->stat.mmu_unsync; 2565c50d8ae3SPaolo Bonzini sp->unsync = 1; 2566c50d8ae3SPaolo Bonzini 2567c50d8ae3SPaolo Bonzini kvm_mmu_mark_parents_unsync(sp); 2568c50d8ae3SPaolo Bonzini } 2569c50d8ae3SPaolo Bonzini 25700337f585SSean Christopherson /* 25710337f585SSean Christopherson * Attempt to unsync any shadow pages that can be reached by the specified gfn, 25720337f585SSean Christopherson * KVM is creating a writable mapping for said gfn. Returns 0 if all pages 25730337f585SSean Christopherson * were marked unsync (or if there is no shadow page), -EPERM if the SPTE must 25740337f585SSean Christopherson * be write-protected. 25750337f585SSean Christopherson */ 2576f1c4a88cSLai Jiangshan int mmu_try_to_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn, bool can_unsync, 2577f1c4a88cSLai Jiangshan bool speculative) 2578c50d8ae3SPaolo Bonzini { 2579c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2580ce25681dSSean Christopherson bool locked = false; 2581c50d8ae3SPaolo Bonzini 25820337f585SSean Christopherson /* 25830337f585SSean Christopherson * Force write-protection if the page is being tracked. Note, the page 25840337f585SSean Christopherson * track machinery is used to write-protect upper-level shadow pages, 25850337f585SSean Christopherson * i.e. this guards the role.level == 4K assertion below! 25860337f585SSean Christopherson */ 2587c50d8ae3SPaolo Bonzini if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE)) 25880337f585SSean Christopherson return -EPERM; 2589c50d8ae3SPaolo Bonzini 25900337f585SSean Christopherson /* 25910337f585SSean Christopherson * The page is not write-tracked, mark existing shadow pages unsync 25920337f585SSean Christopherson * unless KVM is synchronizing an unsync SP (can_unsync = false). In 25930337f585SSean Christopherson * that case, KVM must complete emulation of the guest TLB flush before 25940337f585SSean Christopherson * allowing shadow pages to become unsync (writable by the guest). 25950337f585SSean Christopherson */ 2596c50d8ae3SPaolo Bonzini for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) { 2597c50d8ae3SPaolo Bonzini if (!can_unsync) 25980337f585SSean Christopherson return -EPERM; 2599c50d8ae3SPaolo Bonzini 2600c50d8ae3SPaolo Bonzini if (sp->unsync) 2601c50d8ae3SPaolo Bonzini continue; 2602c50d8ae3SPaolo Bonzini 2603f1c4a88cSLai Jiangshan if (speculative) 2604f1c4a88cSLai Jiangshan return -EEXIST; 2605f1c4a88cSLai Jiangshan 2606ce25681dSSean Christopherson /* 2607ce25681dSSean Christopherson * TDP MMU page faults require an additional spinlock as they 2608ce25681dSSean Christopherson * run with mmu_lock held for read, not write, and the unsync 2609ce25681dSSean Christopherson * logic is not thread safe. Take the spinklock regardless of 2610ce25681dSSean Christopherson * the MMU type to avoid extra conditionals/parameters, there's 2611ce25681dSSean Christopherson * no meaningful penalty if mmu_lock is held for write. 2612ce25681dSSean Christopherson */ 2613ce25681dSSean Christopherson if (!locked) { 2614ce25681dSSean Christopherson locked = true; 2615ce25681dSSean Christopherson spin_lock(&vcpu->kvm->arch.mmu_unsync_pages_lock); 2616ce25681dSSean Christopherson 2617ce25681dSSean Christopherson /* 2618ce25681dSSean Christopherson * Recheck after taking the spinlock, a different vCPU 2619ce25681dSSean Christopherson * may have since marked the page unsync. A false 2620ce25681dSSean Christopherson * positive on the unprotected check above is not 2621ce25681dSSean Christopherson * possible as clearing sp->unsync _must_ hold mmu_lock 2622ce25681dSSean Christopherson * for write, i.e. unsync cannot transition from 0->1 2623ce25681dSSean Christopherson * while this CPU holds mmu_lock for read (or write). 2624ce25681dSSean Christopherson */ 2625ce25681dSSean Christopherson if (READ_ONCE(sp->unsync)) 2626ce25681dSSean Christopherson continue; 2627ce25681dSSean Christopherson } 2628ce25681dSSean Christopherson 26293bae0459SSean Christopherson WARN_ON(sp->role.level != PG_LEVEL_4K); 2630c50d8ae3SPaolo Bonzini kvm_unsync_page(vcpu, sp); 2631c50d8ae3SPaolo Bonzini } 2632ce25681dSSean Christopherson if (locked) 2633ce25681dSSean Christopherson spin_unlock(&vcpu->kvm->arch.mmu_unsync_pages_lock); 2634c50d8ae3SPaolo Bonzini 2635c50d8ae3SPaolo Bonzini /* 2636c50d8ae3SPaolo Bonzini * We need to ensure that the marking of unsync pages is visible 2637c50d8ae3SPaolo Bonzini * before the SPTE is updated to allow writes because 2638c50d8ae3SPaolo Bonzini * kvm_mmu_sync_roots() checks the unsync flags without holding 2639c50d8ae3SPaolo Bonzini * the MMU lock and so can race with this. If the SPTE was updated 2640c50d8ae3SPaolo Bonzini * before the page had been marked as unsync-ed, something like the 2641c50d8ae3SPaolo Bonzini * following could happen: 2642c50d8ae3SPaolo Bonzini * 2643c50d8ae3SPaolo Bonzini * CPU 1 CPU 2 2644c50d8ae3SPaolo Bonzini * --------------------------------------------------------------------- 2645c50d8ae3SPaolo Bonzini * 1.2 Host updates SPTE 2646c50d8ae3SPaolo Bonzini * to be writable 2647c50d8ae3SPaolo Bonzini * 2.1 Guest writes a GPTE for GVA X. 2648c50d8ae3SPaolo Bonzini * (GPTE being in the guest page table shadowed 2649c50d8ae3SPaolo Bonzini * by the SP from CPU 1.) 2650c50d8ae3SPaolo Bonzini * This reads SPTE during the page table walk. 2651c50d8ae3SPaolo Bonzini * Since SPTE.W is read as 1, there is no 2652c50d8ae3SPaolo Bonzini * fault. 2653c50d8ae3SPaolo Bonzini * 2654c50d8ae3SPaolo Bonzini * 2.2 Guest issues TLB flush. 2655c50d8ae3SPaolo Bonzini * That causes a VM Exit. 2656c50d8ae3SPaolo Bonzini * 26570337f585SSean Christopherson * 2.3 Walking of unsync pages sees sp->unsync is 26580337f585SSean Christopherson * false and skips the page. 2659c50d8ae3SPaolo Bonzini * 2660c50d8ae3SPaolo Bonzini * 2.4 Guest accesses GVA X. 2661c50d8ae3SPaolo Bonzini * Since the mapping in the SP was not updated, 2662c50d8ae3SPaolo Bonzini * so the old mapping for GVA X incorrectly 2663c50d8ae3SPaolo Bonzini * gets used. 2664c50d8ae3SPaolo Bonzini * 1.1 Host marks SP 2665c50d8ae3SPaolo Bonzini * as unsync 2666c50d8ae3SPaolo Bonzini * (sp->unsync = true) 2667c50d8ae3SPaolo Bonzini * 2668c50d8ae3SPaolo Bonzini * The write barrier below ensures that 1.1 happens before 1.2 and thus 2669c50d8ae3SPaolo Bonzini * the situation in 2.4 does not arise. The implicit barrier in 2.2 2670c50d8ae3SPaolo Bonzini * pairs with this write barrier. 2671c50d8ae3SPaolo Bonzini */ 2672c50d8ae3SPaolo Bonzini smp_wmb(); 2673c50d8ae3SPaolo Bonzini 26740337f585SSean Christopherson return 0; 2675c50d8ae3SPaolo Bonzini } 2676c50d8ae3SPaolo Bonzini 26770a2b64c5SBen Gardon static int mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep, 2678*eb5cd7ffSPaolo Bonzini unsigned int pte_access, bool write_fault, 26790a2b64c5SBen Gardon gfn_t gfn, kvm_pfn_t pfn, bool speculative, 26800a2b64c5SBen Gardon bool host_writable) 2681c50d8ae3SPaolo Bonzini { 2682d786c778SPaolo Bonzini struct kvm_mmu_page *sp = sptep_to_sp(sptep); 2683*eb5cd7ffSPaolo Bonzini int level = sp->role.level; 2684c50d8ae3SPaolo Bonzini int was_rmapped = 0; 2685c4371c2aSSean Christopherson int ret = RET_PF_FIXED; 2686c50d8ae3SPaolo Bonzini bool flush = false; 2687ad67e480SPaolo Bonzini bool wrprot; 2688d786c778SPaolo Bonzini u64 spte; 2689c50d8ae3SPaolo Bonzini 2690c50d8ae3SPaolo Bonzini pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__, 2691c50d8ae3SPaolo Bonzini *sptep, write_fault, gfn); 2692c50d8ae3SPaolo Bonzini 2693a54aa15cSSean Christopherson if (unlikely(is_noslot_pfn(pfn))) { 2694a54aa15cSSean Christopherson mark_mmio_spte(vcpu, sptep, gfn, pte_access); 2695a54aa15cSSean Christopherson return RET_PF_EMULATE; 2696a54aa15cSSean Christopherson } 2697a54aa15cSSean Christopherson 2698c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(*sptep)) { 2699c50d8ae3SPaolo Bonzini /* 2700c50d8ae3SPaolo Bonzini * If we overwrite a PTE page pointer with a 2MB PMD, unlink 2701c50d8ae3SPaolo Bonzini * the parent of the now unreachable PTE. 2702c50d8ae3SPaolo Bonzini */ 27033bae0459SSean Christopherson if (level > PG_LEVEL_4K && !is_large_pte(*sptep)) { 2704c50d8ae3SPaolo Bonzini struct kvm_mmu_page *child; 2705c50d8ae3SPaolo Bonzini u64 pte = *sptep; 2706c50d8ae3SPaolo Bonzini 2707e47c4aeeSSean Christopherson child = to_shadow_page(pte & PT64_BASE_ADDR_MASK); 2708c50d8ae3SPaolo Bonzini drop_parent_pte(child, sptep); 2709c50d8ae3SPaolo Bonzini flush = true; 2710c50d8ae3SPaolo Bonzini } else if (pfn != spte_to_pfn(*sptep)) { 2711c50d8ae3SPaolo Bonzini pgprintk("hfn old %llx new %llx\n", 2712c50d8ae3SPaolo Bonzini spte_to_pfn(*sptep), pfn); 2713c50d8ae3SPaolo Bonzini drop_spte(vcpu->kvm, sptep); 2714c50d8ae3SPaolo Bonzini flush = true; 2715c50d8ae3SPaolo Bonzini } else 2716c50d8ae3SPaolo Bonzini was_rmapped = 1; 2717c50d8ae3SPaolo Bonzini } 2718c50d8ae3SPaolo Bonzini 2719ad67e480SPaolo Bonzini wrprot = make_spte(vcpu, pte_access, level, gfn, pfn, *sptep, speculative, 2720d786c778SPaolo Bonzini true, host_writable, sp_ad_disabled(sp), &spte); 2721d786c778SPaolo Bonzini 2722d786c778SPaolo Bonzini if (*sptep == spte) { 2723d786c778SPaolo Bonzini ret = RET_PF_SPURIOUS; 2724d786c778SPaolo Bonzini } else { 2725d786c778SPaolo Bonzini trace_kvm_mmu_set_spte(level, gfn, sptep); 2726d786c778SPaolo Bonzini flush |= mmu_spte_update(sptep, spte); 2727d786c778SPaolo Bonzini } 2728d786c778SPaolo Bonzini 2729ad67e480SPaolo Bonzini if (wrprot) { 2730c50d8ae3SPaolo Bonzini if (write_fault) 2731c50d8ae3SPaolo Bonzini ret = RET_PF_EMULATE; 2732c50d8ae3SPaolo Bonzini } 2733c50d8ae3SPaolo Bonzini 2734d786c778SPaolo Bonzini if (flush) 2735c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(vcpu->kvm, gfn, 2736c50d8ae3SPaolo Bonzini KVM_PAGES_PER_HPAGE(level)); 2737c50d8ae3SPaolo Bonzini 2738c50d8ae3SPaolo Bonzini pgprintk("%s: setting spte %llx\n", __func__, *sptep); 2739c50d8ae3SPaolo Bonzini 2740c50d8ae3SPaolo Bonzini if (!was_rmapped) { 2741d786c778SPaolo Bonzini WARN_ON_ONCE(ret == RET_PF_SPURIOUS); 274271f51d2cSMingwei Zhang kvm_update_page_stats(vcpu->kvm, level, 1); 274368be1306SDavid Matlack rmap_add(vcpu, sptep, gfn); 2744c50d8ae3SPaolo Bonzini } 2745c50d8ae3SPaolo Bonzini 2746c50d8ae3SPaolo Bonzini return ret; 2747c50d8ae3SPaolo Bonzini } 2748c50d8ae3SPaolo Bonzini 2749c50d8ae3SPaolo Bonzini static kvm_pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn, 2750c50d8ae3SPaolo Bonzini bool no_dirty_log) 2751c50d8ae3SPaolo Bonzini { 2752c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 2753c50d8ae3SPaolo Bonzini 2754c50d8ae3SPaolo Bonzini slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log); 2755c50d8ae3SPaolo Bonzini if (!slot) 2756c50d8ae3SPaolo Bonzini return KVM_PFN_ERR_FAULT; 2757c50d8ae3SPaolo Bonzini 2758c50d8ae3SPaolo Bonzini return gfn_to_pfn_memslot_atomic(slot, gfn); 2759c50d8ae3SPaolo Bonzini } 2760c50d8ae3SPaolo Bonzini 2761c50d8ae3SPaolo Bonzini static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu, 2762c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, 2763c50d8ae3SPaolo Bonzini u64 *start, u64 *end) 2764c50d8ae3SPaolo Bonzini { 2765c50d8ae3SPaolo Bonzini struct page *pages[PTE_PREFETCH_NUM]; 2766c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 27670a2b64c5SBen Gardon unsigned int access = sp->role.access; 2768c50d8ae3SPaolo Bonzini int i, ret; 2769c50d8ae3SPaolo Bonzini gfn_t gfn; 2770c50d8ae3SPaolo Bonzini 2771c50d8ae3SPaolo Bonzini gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt); 2772c50d8ae3SPaolo Bonzini slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK); 2773c50d8ae3SPaolo Bonzini if (!slot) 2774c50d8ae3SPaolo Bonzini return -1; 2775c50d8ae3SPaolo Bonzini 2776c50d8ae3SPaolo Bonzini ret = gfn_to_page_many_atomic(slot, gfn, pages, end - start); 2777c50d8ae3SPaolo Bonzini if (ret <= 0) 2778c50d8ae3SPaolo Bonzini return -1; 2779c50d8ae3SPaolo Bonzini 2780c50d8ae3SPaolo Bonzini for (i = 0; i < ret; i++, gfn++, start++) { 2781*eb5cd7ffSPaolo Bonzini mmu_set_spte(vcpu, start, access, false, gfn, 2782c50d8ae3SPaolo Bonzini page_to_pfn(pages[i]), true, true); 2783c50d8ae3SPaolo Bonzini put_page(pages[i]); 2784c50d8ae3SPaolo Bonzini } 2785c50d8ae3SPaolo Bonzini 2786c50d8ae3SPaolo Bonzini return 0; 2787c50d8ae3SPaolo Bonzini } 2788c50d8ae3SPaolo Bonzini 2789c50d8ae3SPaolo Bonzini static void __direct_pte_prefetch(struct kvm_vcpu *vcpu, 2790c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, u64 *sptep) 2791c50d8ae3SPaolo Bonzini { 2792c50d8ae3SPaolo Bonzini u64 *spte, *start = NULL; 2793c50d8ae3SPaolo Bonzini int i; 2794c50d8ae3SPaolo Bonzini 2795c50d8ae3SPaolo Bonzini WARN_ON(!sp->role.direct); 2796c50d8ae3SPaolo Bonzini 2797c50d8ae3SPaolo Bonzini i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1); 2798c50d8ae3SPaolo Bonzini spte = sp->spt + i; 2799c50d8ae3SPaolo Bonzini 2800c50d8ae3SPaolo Bonzini for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) { 2801c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(*spte) || spte == sptep) { 2802c50d8ae3SPaolo Bonzini if (!start) 2803c50d8ae3SPaolo Bonzini continue; 2804c50d8ae3SPaolo Bonzini if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0) 2805c6cecc4bSSean Christopherson return; 2806c50d8ae3SPaolo Bonzini start = NULL; 2807c50d8ae3SPaolo Bonzini } else if (!start) 2808c50d8ae3SPaolo Bonzini start = spte; 2809c50d8ae3SPaolo Bonzini } 2810c6cecc4bSSean Christopherson if (start) 2811c6cecc4bSSean Christopherson direct_pte_prefetch_many(vcpu, sp, start, spte); 2812c50d8ae3SPaolo Bonzini } 2813c50d8ae3SPaolo Bonzini 2814c50d8ae3SPaolo Bonzini static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep) 2815c50d8ae3SPaolo Bonzini { 2816c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2817c50d8ae3SPaolo Bonzini 281857354682SSean Christopherson sp = sptep_to_sp(sptep); 2819c50d8ae3SPaolo Bonzini 2820c50d8ae3SPaolo Bonzini /* 2821c50d8ae3SPaolo Bonzini * Without accessed bits, there's no way to distinguish between 2822c50d8ae3SPaolo Bonzini * actually accessed translations and prefetched, so disable pte 2823c50d8ae3SPaolo Bonzini * prefetch if accessed bits aren't available. 2824c50d8ae3SPaolo Bonzini */ 2825c50d8ae3SPaolo Bonzini if (sp_ad_disabled(sp)) 2826c50d8ae3SPaolo Bonzini return; 2827c50d8ae3SPaolo Bonzini 28283bae0459SSean Christopherson if (sp->role.level > PG_LEVEL_4K) 2829c50d8ae3SPaolo Bonzini return; 2830c50d8ae3SPaolo Bonzini 28314a42d848SDavid Stevens /* 28324a42d848SDavid Stevens * If addresses are being invalidated, skip prefetching to avoid 28334a42d848SDavid Stevens * accidentally prefetching those addresses. 28344a42d848SDavid Stevens */ 28354a42d848SDavid Stevens if (unlikely(vcpu->kvm->mmu_notifier_count)) 28364a42d848SDavid Stevens return; 28374a42d848SDavid Stevens 2838c50d8ae3SPaolo Bonzini __direct_pte_prefetch(vcpu, sp, sptep); 2839c50d8ae3SPaolo Bonzini } 2840c50d8ae3SPaolo Bonzini 28411b6d9d9eSSean Christopherson static int host_pfn_mapping_level(struct kvm *kvm, gfn_t gfn, kvm_pfn_t pfn, 28428ca6f063SBen Gardon const struct kvm_memory_slot *slot) 2843db543216SSean Christopherson { 2844db543216SSean Christopherson unsigned long hva; 2845db543216SSean Christopherson pte_t *pte; 2846db543216SSean Christopherson int level; 2847db543216SSean Christopherson 2848e851265aSSean Christopherson if (!PageCompound(pfn_to_page(pfn)) && !kvm_is_zone_device_pfn(pfn)) 28493bae0459SSean Christopherson return PG_LEVEL_4K; 2850db543216SSean Christopherson 2851293e306eSSean Christopherson /* 2852293e306eSSean Christopherson * Note, using the already-retrieved memslot and __gfn_to_hva_memslot() 2853293e306eSSean Christopherson * is not solely for performance, it's also necessary to avoid the 2854293e306eSSean Christopherson * "writable" check in __gfn_to_hva_many(), which will always fail on 2855293e306eSSean Christopherson * read-only memslots due to gfn_to_hva() assuming writes. Earlier 2856293e306eSSean Christopherson * page fault steps have already verified the guest isn't writing a 2857293e306eSSean Christopherson * read-only memslot. 2858293e306eSSean Christopherson */ 2859db543216SSean Christopherson hva = __gfn_to_hva_memslot(slot, gfn); 2860db543216SSean Christopherson 28611b6d9d9eSSean Christopherson pte = lookup_address_in_mm(kvm->mm, hva, &level); 2862db543216SSean Christopherson if (unlikely(!pte)) 28633bae0459SSean Christopherson return PG_LEVEL_4K; 2864db543216SSean Christopherson 2865db543216SSean Christopherson return level; 2866db543216SSean Christopherson } 2867db543216SSean Christopherson 28688ca6f063SBen Gardon int kvm_mmu_max_mapping_level(struct kvm *kvm, 28698ca6f063SBen Gardon const struct kvm_memory_slot *slot, gfn_t gfn, 28708ca6f063SBen Gardon kvm_pfn_t pfn, int max_level) 28711b6d9d9eSSean Christopherson { 28721b6d9d9eSSean Christopherson struct kvm_lpage_info *linfo; 2873ec607a56SPaolo Bonzini int host_level; 28741b6d9d9eSSean Christopherson 28751b6d9d9eSSean Christopherson max_level = min(max_level, max_huge_page_level); 28761b6d9d9eSSean Christopherson for ( ; max_level > PG_LEVEL_4K; max_level--) { 28771b6d9d9eSSean Christopherson linfo = lpage_info_slot(gfn, slot, max_level); 28781b6d9d9eSSean Christopherson if (!linfo->disallow_lpage) 28791b6d9d9eSSean Christopherson break; 28801b6d9d9eSSean Christopherson } 28811b6d9d9eSSean Christopherson 28821b6d9d9eSSean Christopherson if (max_level == PG_LEVEL_4K) 28831b6d9d9eSSean Christopherson return PG_LEVEL_4K; 28841b6d9d9eSSean Christopherson 2885ec607a56SPaolo Bonzini host_level = host_pfn_mapping_level(kvm, gfn, pfn, slot); 2886ec607a56SPaolo Bonzini return min(host_level, max_level); 28871b6d9d9eSSean Christopherson } 28881b6d9d9eSSean Christopherson 288973a3c659SPaolo Bonzini void kvm_mmu_hugepage_adjust(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault) 28900885904dSSean Christopherson { 2891e710c5f6SDavid Matlack struct kvm_memory_slot *slot = fault->slot; 289217eff019SSean Christopherson kvm_pfn_t mask; 28930885904dSSean Christopherson 289473a3c659SPaolo Bonzini fault->huge_page_disallowed = fault->exec && fault->nx_huge_page_workaround_enabled; 28953cf06612SSean Christopherson 289673a3c659SPaolo Bonzini if (unlikely(fault->max_level == PG_LEVEL_4K)) 289773a3c659SPaolo Bonzini return; 289817eff019SSean Christopherson 289973a3c659SPaolo Bonzini if (is_error_noslot_pfn(fault->pfn) || kvm_is_reserved_pfn(fault->pfn)) 290073a3c659SPaolo Bonzini return; 290117eff019SSean Christopherson 2902e710c5f6SDavid Matlack if (kvm_slot_dirty_track_enabled(slot)) 290373a3c659SPaolo Bonzini return; 2904293e306eSSean Christopherson 29053cf06612SSean Christopherson /* 29063cf06612SSean Christopherson * Enforce the iTLB multihit workaround after capturing the requested 29073cf06612SSean Christopherson * level, which will be used to do precise, accurate accounting. 29083cf06612SSean Christopherson */ 290973a3c659SPaolo Bonzini fault->req_level = kvm_mmu_max_mapping_level(vcpu->kvm, slot, 291073a3c659SPaolo Bonzini fault->gfn, fault->pfn, 291173a3c659SPaolo Bonzini fault->max_level); 291273a3c659SPaolo Bonzini if (fault->req_level == PG_LEVEL_4K || fault->huge_page_disallowed) 291373a3c659SPaolo Bonzini return; 29144cd071d1SSean Christopherson 29150885904dSSean Christopherson /* 29164cd071d1SSean Christopherson * mmu_notifier_retry() was successful and mmu_lock is held, so 29174cd071d1SSean Christopherson * the pmd can't be split from under us. 29180885904dSSean Christopherson */ 291973a3c659SPaolo Bonzini fault->goal_level = fault->req_level; 292073a3c659SPaolo Bonzini mask = KVM_PAGES_PER_HPAGE(fault->goal_level) - 1; 292173a3c659SPaolo Bonzini VM_BUG_ON((fault->gfn & mask) != (fault->pfn & mask)); 292273a3c659SPaolo Bonzini fault->pfn &= ~mask; 29230885904dSSean Christopherson } 29240885904dSSean Christopherson 2925536f0e6aSPaolo Bonzini void disallowed_hugepage_adjust(struct kvm_page_fault *fault, u64 spte, int cur_level) 2926c50d8ae3SPaolo Bonzini { 2927536f0e6aSPaolo Bonzini if (cur_level > PG_LEVEL_4K && 2928536f0e6aSPaolo Bonzini cur_level == fault->goal_level && 2929c50d8ae3SPaolo Bonzini is_shadow_present_pte(spte) && 2930c50d8ae3SPaolo Bonzini !is_large_pte(spte)) { 2931c50d8ae3SPaolo Bonzini /* 2932c50d8ae3SPaolo Bonzini * A small SPTE exists for this pfn, but FNAME(fetch) 2933c50d8ae3SPaolo Bonzini * and __direct_map would like to create a large PTE 2934c50d8ae3SPaolo Bonzini * instead: just force them to go down another level, 2935c50d8ae3SPaolo Bonzini * patching back for them into pfn the next 9 bits of 2936c50d8ae3SPaolo Bonzini * the address. 2937c50d8ae3SPaolo Bonzini */ 2938536f0e6aSPaolo Bonzini u64 page_mask = KVM_PAGES_PER_HPAGE(cur_level) - 2939536f0e6aSPaolo Bonzini KVM_PAGES_PER_HPAGE(cur_level - 1); 2940536f0e6aSPaolo Bonzini fault->pfn |= fault->gfn & page_mask; 2941536f0e6aSPaolo Bonzini fault->goal_level--; 2942c50d8ae3SPaolo Bonzini } 2943c50d8ae3SPaolo Bonzini } 2944c50d8ae3SPaolo Bonzini 294543b74355SPaolo Bonzini static int __direct_map(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault) 2946c50d8ae3SPaolo Bonzini { 2947c50d8ae3SPaolo Bonzini struct kvm_shadow_walk_iterator it; 2948c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 294973a3c659SPaolo Bonzini int ret; 295043b74355SPaolo Bonzini gfn_t base_gfn = fault->gfn; 2951c50d8ae3SPaolo Bonzini 295273a3c659SPaolo Bonzini kvm_mmu_hugepage_adjust(vcpu, fault); 29534cd071d1SSean Christopherson 2954f0066d94SPaolo Bonzini trace_kvm_mmu_spte_requested(fault); 295543b74355SPaolo Bonzini for_each_shadow_entry(vcpu, fault->addr, it) { 2956c50d8ae3SPaolo Bonzini /* 2957c50d8ae3SPaolo Bonzini * We cannot overwrite existing page tables with an NX 2958c50d8ae3SPaolo Bonzini * large page, as the leaf could be executable. 2959c50d8ae3SPaolo Bonzini */ 296073a3c659SPaolo Bonzini if (fault->nx_huge_page_workaround_enabled) 2961536f0e6aSPaolo Bonzini disallowed_hugepage_adjust(fault, *it.sptep, it.level); 2962c50d8ae3SPaolo Bonzini 296343b74355SPaolo Bonzini base_gfn = fault->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1); 296473a3c659SPaolo Bonzini if (it.level == fault->goal_level) 2965c50d8ae3SPaolo Bonzini break; 2966c50d8ae3SPaolo Bonzini 2967c50d8ae3SPaolo Bonzini drop_large_spte(vcpu, it.sptep); 296803fffc54SSean Christopherson if (is_shadow_present_pte(*it.sptep)) 296903fffc54SSean Christopherson continue; 297003fffc54SSean Christopherson 2971c50d8ae3SPaolo Bonzini sp = kvm_mmu_get_page(vcpu, base_gfn, it.addr, 2972c50d8ae3SPaolo Bonzini it.level - 1, true, ACC_ALL); 2973c50d8ae3SPaolo Bonzini 2974c50d8ae3SPaolo Bonzini link_shadow_page(vcpu, it.sptep, sp); 297573a3c659SPaolo Bonzini if (fault->is_tdp && fault->huge_page_disallowed && 297673a3c659SPaolo Bonzini fault->req_level >= it.level) 2977c50d8ae3SPaolo Bonzini account_huge_nx_page(vcpu->kvm, sp); 2978c50d8ae3SPaolo Bonzini } 2979c50d8ae3SPaolo Bonzini 2980b1a429fbSSean Christopherson if (WARN_ON_ONCE(it.level != fault->goal_level)) 2981b1a429fbSSean Christopherson return -EFAULT; 2982b1a429fbSSean Christopherson 2983c50d8ae3SPaolo Bonzini ret = mmu_set_spte(vcpu, it.sptep, ACC_ALL, 2984*eb5cd7ffSPaolo Bonzini fault->write, base_gfn, fault->pfn, 298543b74355SPaolo Bonzini fault->prefault, fault->map_writable); 298612703759SSean Christopherson if (ret == RET_PF_SPURIOUS) 298712703759SSean Christopherson return ret; 298812703759SSean Christopherson 2989c50d8ae3SPaolo Bonzini direct_pte_prefetch(vcpu, it.sptep); 2990c50d8ae3SPaolo Bonzini ++vcpu->stat.pf_fixed; 2991c50d8ae3SPaolo Bonzini return ret; 2992c50d8ae3SPaolo Bonzini } 2993c50d8ae3SPaolo Bonzini 2994c50d8ae3SPaolo Bonzini static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk) 2995c50d8ae3SPaolo Bonzini { 2996c50d8ae3SPaolo Bonzini send_sig_mceerr(BUS_MCEERR_AR, (void __user *)address, PAGE_SHIFT, tsk); 2997c50d8ae3SPaolo Bonzini } 2998c50d8ae3SPaolo Bonzini 2999c50d8ae3SPaolo Bonzini static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, kvm_pfn_t pfn) 3000c50d8ae3SPaolo Bonzini { 3001c50d8ae3SPaolo Bonzini /* 3002c50d8ae3SPaolo Bonzini * Do not cache the mmio info caused by writing the readonly gfn 3003c50d8ae3SPaolo Bonzini * into the spte otherwise read access on readonly gfn also can 3004c50d8ae3SPaolo Bonzini * caused mmio page fault and treat it as mmio access. 3005c50d8ae3SPaolo Bonzini */ 3006c50d8ae3SPaolo Bonzini if (pfn == KVM_PFN_ERR_RO_FAULT) 3007c50d8ae3SPaolo Bonzini return RET_PF_EMULATE; 3008c50d8ae3SPaolo Bonzini 3009c50d8ae3SPaolo Bonzini if (pfn == KVM_PFN_ERR_HWPOISON) { 3010c50d8ae3SPaolo Bonzini kvm_send_hwpoison_signal(kvm_vcpu_gfn_to_hva(vcpu, gfn), current); 3011c50d8ae3SPaolo Bonzini return RET_PF_RETRY; 3012c50d8ae3SPaolo Bonzini } 3013c50d8ae3SPaolo Bonzini 3014c50d8ae3SPaolo Bonzini return -EFAULT; 3015c50d8ae3SPaolo Bonzini } 3016c50d8ae3SPaolo Bonzini 30173a13f4feSPaolo Bonzini static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault, 30183a13f4feSPaolo Bonzini unsigned int access, int *ret_val) 3019c50d8ae3SPaolo Bonzini { 3020c50d8ae3SPaolo Bonzini /* The pfn is invalid, report the error! */ 30213a13f4feSPaolo Bonzini if (unlikely(is_error_pfn(fault->pfn))) { 30223a13f4feSPaolo Bonzini *ret_val = kvm_handle_bad_page(vcpu, fault->gfn, fault->pfn); 3023c50d8ae3SPaolo Bonzini return true; 3024c50d8ae3SPaolo Bonzini } 3025c50d8ae3SPaolo Bonzini 3026e710c5f6SDavid Matlack if (unlikely(!fault->slot)) { 30273a13f4feSPaolo Bonzini gva_t gva = fault->is_tdp ? 0 : fault->addr; 30283a13f4feSPaolo Bonzini 30293a13f4feSPaolo Bonzini vcpu_cache_mmio_info(vcpu, gva, fault->gfn, 3030c50d8ae3SPaolo Bonzini access & shadow_mmio_access_mask); 303130ab5901SSean Christopherson /* 303230ab5901SSean Christopherson * If MMIO caching is disabled, emulate immediately without 303330ab5901SSean Christopherson * touching the shadow page tables as attempting to install an 303430ab5901SSean Christopherson * MMIO SPTE will just be an expensive nop. 303530ab5901SSean Christopherson */ 303630ab5901SSean Christopherson if (unlikely(!shadow_mmio_value)) { 303730ab5901SSean Christopherson *ret_val = RET_PF_EMULATE; 303830ab5901SSean Christopherson return true; 303930ab5901SSean Christopherson } 304030ab5901SSean Christopherson } 3041c50d8ae3SPaolo Bonzini 3042c50d8ae3SPaolo Bonzini return false; 3043c50d8ae3SPaolo Bonzini } 3044c50d8ae3SPaolo Bonzini 30453c8ad5a6SPaolo Bonzini static bool page_fault_can_be_fast(struct kvm_page_fault *fault) 3046c50d8ae3SPaolo Bonzini { 3047c50d8ae3SPaolo Bonzini /* 3048c50d8ae3SPaolo Bonzini * Do not fix the mmio spte with invalid generation number which 3049c50d8ae3SPaolo Bonzini * need to be updated by slow page fault path. 3050c50d8ae3SPaolo Bonzini */ 30513c8ad5a6SPaolo Bonzini if (fault->rsvd) 3052c50d8ae3SPaolo Bonzini return false; 3053c50d8ae3SPaolo Bonzini 3054c50d8ae3SPaolo Bonzini /* See if the page fault is due to an NX violation */ 30553c8ad5a6SPaolo Bonzini if (unlikely(fault->exec && fault->present)) 3056c50d8ae3SPaolo Bonzini return false; 3057c50d8ae3SPaolo Bonzini 3058c50d8ae3SPaolo Bonzini /* 3059c50d8ae3SPaolo Bonzini * #PF can be fast if: 3060c50d8ae3SPaolo Bonzini * 1. The shadow page table entry is not present, which could mean that 3061c50d8ae3SPaolo Bonzini * the fault is potentially caused by access tracking (if enabled). 3062c50d8ae3SPaolo Bonzini * 2. The shadow page table entry is present and the fault 3063c50d8ae3SPaolo Bonzini * is caused by write-protect, that means we just need change the W 3064c50d8ae3SPaolo Bonzini * bit of the spte which can be done out of mmu-lock. 3065c50d8ae3SPaolo Bonzini * 3066c50d8ae3SPaolo Bonzini * However, if access tracking is disabled we know that a non-present 3067c50d8ae3SPaolo Bonzini * page must be a genuine page fault where we have to create a new SPTE. 3068c50d8ae3SPaolo Bonzini * So, if access tracking is disabled, we return true only for write 3069c50d8ae3SPaolo Bonzini * accesses to a present page. 3070c50d8ae3SPaolo Bonzini */ 3071c50d8ae3SPaolo Bonzini 30723c8ad5a6SPaolo Bonzini return shadow_acc_track_mask != 0 || (fault->write && fault->present); 3073c50d8ae3SPaolo Bonzini } 3074c50d8ae3SPaolo Bonzini 3075c50d8ae3SPaolo Bonzini /* 3076c50d8ae3SPaolo Bonzini * Returns true if the SPTE was fixed successfully. Otherwise, 3077c50d8ae3SPaolo Bonzini * someone else modified the SPTE from its original value. 3078c50d8ae3SPaolo Bonzini */ 3079c50d8ae3SPaolo Bonzini static bool 3080e710c5f6SDavid Matlack fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault, 3081c50d8ae3SPaolo Bonzini u64 *sptep, u64 old_spte, u64 new_spte) 3082c50d8ae3SPaolo Bonzini { 3083c50d8ae3SPaolo Bonzini /* 3084c50d8ae3SPaolo Bonzini * Theoretically we could also set dirty bit (and flush TLB) here in 3085c50d8ae3SPaolo Bonzini * order to eliminate unnecessary PML logging. See comments in 3086c50d8ae3SPaolo Bonzini * set_spte. But fast_page_fault is very unlikely to happen with PML 3087c50d8ae3SPaolo Bonzini * enabled, so we do not do this. This might result in the same GPA 3088c50d8ae3SPaolo Bonzini * to be logged in PML buffer again when the write really happens, and 3089c50d8ae3SPaolo Bonzini * eventually to be called by mark_page_dirty twice. But it's also no 3090c50d8ae3SPaolo Bonzini * harm. This also avoids the TLB flush needed after setting dirty bit 3091c50d8ae3SPaolo Bonzini * so non-PML cases won't be impacted. 3092c50d8ae3SPaolo Bonzini * 3093c50d8ae3SPaolo Bonzini * Compare with set_spte where instead shadow_dirty_mask is set. 3094c50d8ae3SPaolo Bonzini */ 3095c50d8ae3SPaolo Bonzini if (cmpxchg64(sptep, old_spte, new_spte) != old_spte) 3096c50d8ae3SPaolo Bonzini return false; 3097c50d8ae3SPaolo Bonzini 3098e710c5f6SDavid Matlack if (is_writable_pte(new_spte) && !is_writable_pte(old_spte)) 3099e710c5f6SDavid Matlack mark_page_dirty_in_slot(vcpu->kvm, fault->slot, fault->gfn); 3100c50d8ae3SPaolo Bonzini 3101c50d8ae3SPaolo Bonzini return true; 3102c50d8ae3SPaolo Bonzini } 3103c50d8ae3SPaolo Bonzini 31043c8ad5a6SPaolo Bonzini static bool is_access_allowed(struct kvm_page_fault *fault, u64 spte) 3105c50d8ae3SPaolo Bonzini { 31063c8ad5a6SPaolo Bonzini if (fault->exec) 3107c50d8ae3SPaolo Bonzini return is_executable_pte(spte); 3108c50d8ae3SPaolo Bonzini 31093c8ad5a6SPaolo Bonzini if (fault->write) 3110c50d8ae3SPaolo Bonzini return is_writable_pte(spte); 3111c50d8ae3SPaolo Bonzini 3112c50d8ae3SPaolo Bonzini /* Fault was on Read access */ 3113c50d8ae3SPaolo Bonzini return spte & PT_PRESENT_MASK; 3114c50d8ae3SPaolo Bonzini } 3115c50d8ae3SPaolo Bonzini 3116c50d8ae3SPaolo Bonzini /* 31176e8eb206SDavid Matlack * Returns the last level spte pointer of the shadow page walk for the given 31186e8eb206SDavid Matlack * gpa, and sets *spte to the spte value. This spte may be non-preset. If no 31196e8eb206SDavid Matlack * walk could be performed, returns NULL and *spte does not contain valid data. 31206e8eb206SDavid Matlack * 31216e8eb206SDavid Matlack * Contract: 31226e8eb206SDavid Matlack * - Must be called between walk_shadow_page_lockless_{begin,end}. 31236e8eb206SDavid Matlack * - The returned sptep must not be used after walk_shadow_page_lockless_end. 31246e8eb206SDavid Matlack */ 31256e8eb206SDavid Matlack static u64 *fast_pf_get_last_sptep(struct kvm_vcpu *vcpu, gpa_t gpa, u64 *spte) 31266e8eb206SDavid Matlack { 31276e8eb206SDavid Matlack struct kvm_shadow_walk_iterator iterator; 31286e8eb206SDavid Matlack u64 old_spte; 31296e8eb206SDavid Matlack u64 *sptep = NULL; 31306e8eb206SDavid Matlack 31316e8eb206SDavid Matlack for_each_shadow_entry_lockless(vcpu, gpa, iterator, old_spte) { 31326e8eb206SDavid Matlack sptep = iterator.sptep; 31336e8eb206SDavid Matlack *spte = old_spte; 31346e8eb206SDavid Matlack } 31356e8eb206SDavid Matlack 31366e8eb206SDavid Matlack return sptep; 31376e8eb206SDavid Matlack } 31386e8eb206SDavid Matlack 31396e8eb206SDavid Matlack /* 3140c4371c2aSSean Christopherson * Returns one of RET_PF_INVALID, RET_PF_FIXED or RET_PF_SPURIOUS. 3141c50d8ae3SPaolo Bonzini */ 31423c8ad5a6SPaolo Bonzini static int fast_page_fault(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault) 3143c50d8ae3SPaolo Bonzini { 3144c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 3145c4371c2aSSean Christopherson int ret = RET_PF_INVALID; 3146c50d8ae3SPaolo Bonzini u64 spte = 0ull; 31476e8eb206SDavid Matlack u64 *sptep = NULL; 3148c50d8ae3SPaolo Bonzini uint retry_count = 0; 3149c50d8ae3SPaolo Bonzini 31503c8ad5a6SPaolo Bonzini if (!page_fault_can_be_fast(fault)) 3151c4371c2aSSean Christopherson return ret; 3152c50d8ae3SPaolo Bonzini 3153c50d8ae3SPaolo Bonzini walk_shadow_page_lockless_begin(vcpu); 3154c50d8ae3SPaolo Bonzini 3155c50d8ae3SPaolo Bonzini do { 3156c50d8ae3SPaolo Bonzini u64 new_spte; 3157c50d8ae3SPaolo Bonzini 31586e8eb206SDavid Matlack if (is_tdp_mmu(vcpu->arch.mmu)) 31593c8ad5a6SPaolo Bonzini sptep = kvm_tdp_mmu_fast_pf_get_last_sptep(vcpu, fault->addr, &spte); 31606e8eb206SDavid Matlack else 31613c8ad5a6SPaolo Bonzini sptep = fast_pf_get_last_sptep(vcpu, fault->addr, &spte); 3162c50d8ae3SPaolo Bonzini 3163ec89e643SSean Christopherson if (!is_shadow_present_pte(spte)) 3164ec89e643SSean Christopherson break; 3165ec89e643SSean Christopherson 31666e8eb206SDavid Matlack sp = sptep_to_sp(sptep); 3167c50d8ae3SPaolo Bonzini if (!is_last_spte(spte, sp->role.level)) 3168c50d8ae3SPaolo Bonzini break; 3169c50d8ae3SPaolo Bonzini 3170c50d8ae3SPaolo Bonzini /* 3171c50d8ae3SPaolo Bonzini * Check whether the memory access that caused the fault would 3172c50d8ae3SPaolo Bonzini * still cause it if it were to be performed right now. If not, 3173c50d8ae3SPaolo Bonzini * then this is a spurious fault caused by TLB lazily flushed, 3174c50d8ae3SPaolo Bonzini * or some other CPU has already fixed the PTE after the 3175c50d8ae3SPaolo Bonzini * current CPU took the fault. 3176c50d8ae3SPaolo Bonzini * 3177c50d8ae3SPaolo Bonzini * Need not check the access of upper level table entries since 3178c50d8ae3SPaolo Bonzini * they are always ACC_ALL. 3179c50d8ae3SPaolo Bonzini */ 31803c8ad5a6SPaolo Bonzini if (is_access_allowed(fault, spte)) { 3181c4371c2aSSean Christopherson ret = RET_PF_SPURIOUS; 3182c50d8ae3SPaolo Bonzini break; 3183c50d8ae3SPaolo Bonzini } 3184c50d8ae3SPaolo Bonzini 3185c50d8ae3SPaolo Bonzini new_spte = spte; 3186c50d8ae3SPaolo Bonzini 3187c50d8ae3SPaolo Bonzini if (is_access_track_spte(spte)) 3188c50d8ae3SPaolo Bonzini new_spte = restore_acc_track_spte(new_spte); 3189c50d8ae3SPaolo Bonzini 3190c50d8ae3SPaolo Bonzini /* 3191c50d8ae3SPaolo Bonzini * Currently, to simplify the code, write-protection can 3192c50d8ae3SPaolo Bonzini * be removed in the fast path only if the SPTE was 3193c50d8ae3SPaolo Bonzini * write-protected for dirty-logging or access tracking. 3194c50d8ae3SPaolo Bonzini */ 31953c8ad5a6SPaolo Bonzini if (fault->write && 3196e6302698SMiaohe Lin spte_can_locklessly_be_made_writable(spte)) { 3197c50d8ae3SPaolo Bonzini new_spte |= PT_WRITABLE_MASK; 3198c50d8ae3SPaolo Bonzini 3199c50d8ae3SPaolo Bonzini /* 3200c50d8ae3SPaolo Bonzini * Do not fix write-permission on the large spte. Since 3201c50d8ae3SPaolo Bonzini * we only dirty the first page into the dirty-bitmap in 3202c50d8ae3SPaolo Bonzini * fast_pf_fix_direct_spte(), other pages are missed 3203c50d8ae3SPaolo Bonzini * if its slot has dirty logging enabled. 3204c50d8ae3SPaolo Bonzini * 3205c50d8ae3SPaolo Bonzini * Instead, we let the slow page fault path create a 3206c50d8ae3SPaolo Bonzini * normal spte to fix the access. 3207c50d8ae3SPaolo Bonzini * 3208c50d8ae3SPaolo Bonzini * See the comments in kvm_arch_commit_memory_region(). 3209c50d8ae3SPaolo Bonzini */ 32103bae0459SSean Christopherson if (sp->role.level > PG_LEVEL_4K) 3211c50d8ae3SPaolo Bonzini break; 3212c50d8ae3SPaolo Bonzini } 3213c50d8ae3SPaolo Bonzini 3214c50d8ae3SPaolo Bonzini /* Verify that the fault can be handled in the fast path */ 3215c50d8ae3SPaolo Bonzini if (new_spte == spte || 32163c8ad5a6SPaolo Bonzini !is_access_allowed(fault, new_spte)) 3217c50d8ae3SPaolo Bonzini break; 3218c50d8ae3SPaolo Bonzini 3219c50d8ae3SPaolo Bonzini /* 3220c50d8ae3SPaolo Bonzini * Currently, fast page fault only works for direct mapping 3221c50d8ae3SPaolo Bonzini * since the gfn is not stable for indirect shadow page. See 32223ecad8c2SMauro Carvalho Chehab * Documentation/virt/kvm/locking.rst to get more detail. 3223c50d8ae3SPaolo Bonzini */ 3224e710c5f6SDavid Matlack if (fast_pf_fix_direct_spte(vcpu, fault, sptep, spte, new_spte)) { 3225c4371c2aSSean Christopherson ret = RET_PF_FIXED; 3226c50d8ae3SPaolo Bonzini break; 3227c4371c2aSSean Christopherson } 3228c50d8ae3SPaolo Bonzini 3229c50d8ae3SPaolo Bonzini if (++retry_count > 4) { 3230c50d8ae3SPaolo Bonzini printk_once(KERN_WARNING 3231c50d8ae3SPaolo Bonzini "kvm: Fast #PF retrying more than 4 times.\n"); 3232c50d8ae3SPaolo Bonzini break; 3233c50d8ae3SPaolo Bonzini } 3234c50d8ae3SPaolo Bonzini 3235c50d8ae3SPaolo Bonzini } while (true); 3236c50d8ae3SPaolo Bonzini 3237f0066d94SPaolo Bonzini trace_fast_page_fault(vcpu, fault, sptep, spte, ret); 3238c50d8ae3SPaolo Bonzini walk_shadow_page_lockless_end(vcpu); 3239c50d8ae3SPaolo Bonzini 3240c4371c2aSSean Christopherson return ret; 3241c50d8ae3SPaolo Bonzini } 3242c50d8ae3SPaolo Bonzini 3243c50d8ae3SPaolo Bonzini static void mmu_free_root_page(struct kvm *kvm, hpa_t *root_hpa, 3244c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 3245c50d8ae3SPaolo Bonzini { 3246c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 3247c50d8ae3SPaolo Bonzini 3248c50d8ae3SPaolo Bonzini if (!VALID_PAGE(*root_hpa)) 3249c50d8ae3SPaolo Bonzini return; 3250c50d8ae3SPaolo Bonzini 3251e47c4aeeSSean Christopherson sp = to_shadow_page(*root_hpa & PT64_BASE_ADDR_MASK); 325202c00b3aSBen Gardon 3253897218ffSPaolo Bonzini if (is_tdp_mmu_page(sp)) 32546103bc07SBen Gardon kvm_tdp_mmu_put_root(kvm, sp, false); 325576eb54e7SBen Gardon else if (!--sp->root_count && sp->role.invalid) 3256c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(kvm, sp, invalid_list); 3257c50d8ae3SPaolo Bonzini 3258c50d8ae3SPaolo Bonzini *root_hpa = INVALID_PAGE; 3259c50d8ae3SPaolo Bonzini } 3260c50d8ae3SPaolo Bonzini 3261c50d8ae3SPaolo Bonzini /* roots_to_free must be some combination of the KVM_MMU_ROOT_* flags */ 3262c50d8ae3SPaolo Bonzini void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, 3263c50d8ae3SPaolo Bonzini ulong roots_to_free) 3264c50d8ae3SPaolo Bonzini { 32654d710de9SSean Christopherson struct kvm *kvm = vcpu->kvm; 3266c50d8ae3SPaolo Bonzini int i; 3267c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 3268c50d8ae3SPaolo Bonzini bool free_active_root = roots_to_free & KVM_MMU_ROOT_CURRENT; 3269c50d8ae3SPaolo Bonzini 3270c50d8ae3SPaolo Bonzini BUILD_BUG_ON(KVM_MMU_NUM_PREV_ROOTS >= BITS_PER_LONG); 3271c50d8ae3SPaolo Bonzini 3272c50d8ae3SPaolo Bonzini /* Before acquiring the MMU lock, see if we need to do any real work. */ 3273c50d8ae3SPaolo Bonzini if (!(free_active_root && VALID_PAGE(mmu->root_hpa))) { 3274c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) 3275c50d8ae3SPaolo Bonzini if ((roots_to_free & KVM_MMU_ROOT_PREVIOUS(i)) && 3276c50d8ae3SPaolo Bonzini VALID_PAGE(mmu->prev_roots[i].hpa)) 3277c50d8ae3SPaolo Bonzini break; 3278c50d8ae3SPaolo Bonzini 3279c50d8ae3SPaolo Bonzini if (i == KVM_MMU_NUM_PREV_ROOTS) 3280c50d8ae3SPaolo Bonzini return; 3281c50d8ae3SPaolo Bonzini } 3282c50d8ae3SPaolo Bonzini 3283531810caSBen Gardon write_lock(&kvm->mmu_lock); 3284c50d8ae3SPaolo Bonzini 3285c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) 3286c50d8ae3SPaolo Bonzini if (roots_to_free & KVM_MMU_ROOT_PREVIOUS(i)) 32874d710de9SSean Christopherson mmu_free_root_page(kvm, &mmu->prev_roots[i].hpa, 3288c50d8ae3SPaolo Bonzini &invalid_list); 3289c50d8ae3SPaolo Bonzini 3290c50d8ae3SPaolo Bonzini if (free_active_root) { 3291c50d8ae3SPaolo Bonzini if (mmu->shadow_root_level >= PT64_ROOT_4LEVEL && 3292c50d8ae3SPaolo Bonzini (mmu->root_level >= PT64_ROOT_4LEVEL || mmu->direct_map)) { 32934d710de9SSean Christopherson mmu_free_root_page(kvm, &mmu->root_hpa, &invalid_list); 329404d45551SSean Christopherson } else if (mmu->pae_root) { 3295c834e5e4SSean Christopherson for (i = 0; i < 4; ++i) { 3296c834e5e4SSean Christopherson if (!IS_VALID_PAE_ROOT(mmu->pae_root[i])) 3297c834e5e4SSean Christopherson continue; 3298c834e5e4SSean Christopherson 3299c834e5e4SSean Christopherson mmu_free_root_page(kvm, &mmu->pae_root[i], 3300c50d8ae3SPaolo Bonzini &invalid_list); 3301c834e5e4SSean Christopherson mmu->pae_root[i] = INVALID_PAE_ROOT; 3302c50d8ae3SPaolo Bonzini } 3303c50d8ae3SPaolo Bonzini } 330404d45551SSean Christopherson mmu->root_hpa = INVALID_PAGE; 3305be01e8e2SSean Christopherson mmu->root_pgd = 0; 3306c50d8ae3SPaolo Bonzini } 3307c50d8ae3SPaolo Bonzini 33084d710de9SSean Christopherson kvm_mmu_commit_zap_page(kvm, &invalid_list); 3309531810caSBen Gardon write_unlock(&kvm->mmu_lock); 3310c50d8ae3SPaolo Bonzini } 3311c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_free_roots); 3312c50d8ae3SPaolo Bonzini 331325b62c62SSean Christopherson void kvm_mmu_free_guest_mode_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu) 331425b62c62SSean Christopherson { 331525b62c62SSean Christopherson unsigned long roots_to_free = 0; 331625b62c62SSean Christopherson hpa_t root_hpa; 331725b62c62SSean Christopherson int i; 331825b62c62SSean Christopherson 331925b62c62SSean Christopherson /* 332025b62c62SSean Christopherson * This should not be called while L2 is active, L2 can't invalidate 332125b62c62SSean Christopherson * _only_ its own roots, e.g. INVVPID unconditionally exits. 332225b62c62SSean Christopherson */ 332325b62c62SSean Christopherson WARN_ON_ONCE(mmu->mmu_role.base.guest_mode); 332425b62c62SSean Christopherson 332525b62c62SSean Christopherson for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) { 332625b62c62SSean Christopherson root_hpa = mmu->prev_roots[i].hpa; 332725b62c62SSean Christopherson if (!VALID_PAGE(root_hpa)) 332825b62c62SSean Christopherson continue; 332925b62c62SSean Christopherson 333025b62c62SSean Christopherson if (!to_shadow_page(root_hpa) || 333125b62c62SSean Christopherson to_shadow_page(root_hpa)->role.guest_mode) 333225b62c62SSean Christopherson roots_to_free |= KVM_MMU_ROOT_PREVIOUS(i); 333325b62c62SSean Christopherson } 333425b62c62SSean Christopherson 333525b62c62SSean Christopherson kvm_mmu_free_roots(vcpu, mmu, roots_to_free); 333625b62c62SSean Christopherson } 333725b62c62SSean Christopherson EXPORT_SYMBOL_GPL(kvm_mmu_free_guest_mode_roots); 333825b62c62SSean Christopherson 333925b62c62SSean Christopherson 3340c50d8ae3SPaolo Bonzini static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn) 3341c50d8ae3SPaolo Bonzini { 3342c50d8ae3SPaolo Bonzini int ret = 0; 3343c50d8ae3SPaolo Bonzini 3344995decb6SVitaly Kuznetsov if (!kvm_vcpu_is_visible_gfn(vcpu, root_gfn)) { 3345c50d8ae3SPaolo Bonzini kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu); 3346c50d8ae3SPaolo Bonzini ret = 1; 3347c50d8ae3SPaolo Bonzini } 3348c50d8ae3SPaolo Bonzini 3349c50d8ae3SPaolo Bonzini return ret; 3350c50d8ae3SPaolo Bonzini } 3351c50d8ae3SPaolo Bonzini 33528123f265SSean Christopherson static hpa_t mmu_alloc_root(struct kvm_vcpu *vcpu, gfn_t gfn, gva_t gva, 33538123f265SSean Christopherson u8 level, bool direct) 3354c50d8ae3SPaolo Bonzini { 3355c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 33568123f265SSean Christopherson 33578123f265SSean Christopherson sp = kvm_mmu_get_page(vcpu, gfn, gva, level, direct, ACC_ALL); 33588123f265SSean Christopherson ++sp->root_count; 33598123f265SSean Christopherson 33608123f265SSean Christopherson return __pa(sp->spt); 33618123f265SSean Christopherson } 33628123f265SSean Christopherson 33638123f265SSean Christopherson static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu) 33648123f265SSean Christopherson { 3365b37233c9SSean Christopherson struct kvm_mmu *mmu = vcpu->arch.mmu; 3366b37233c9SSean Christopherson u8 shadow_root_level = mmu->shadow_root_level; 33678123f265SSean Christopherson hpa_t root; 3368c50d8ae3SPaolo Bonzini unsigned i; 33694a38162eSPaolo Bonzini int r; 33704a38162eSPaolo Bonzini 33714a38162eSPaolo Bonzini write_lock(&vcpu->kvm->mmu_lock); 33724a38162eSPaolo Bonzini r = make_mmu_pages_available(vcpu); 33734a38162eSPaolo Bonzini if (r < 0) 33744a38162eSPaolo Bonzini goto out_unlock; 3375c50d8ae3SPaolo Bonzini 3376897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(vcpu->kvm)) { 337702c00b3aSBen Gardon root = kvm_tdp_mmu_get_vcpu_root_hpa(vcpu); 3378b37233c9SSean Christopherson mmu->root_hpa = root; 337902c00b3aSBen Gardon } else if (shadow_root_level >= PT64_ROOT_4LEVEL) { 33806e6ec584SSean Christopherson root = mmu_alloc_root(vcpu, 0, 0, shadow_root_level, true); 3381b37233c9SSean Christopherson mmu->root_hpa = root; 33828123f265SSean Christopherson } else if (shadow_root_level == PT32E_ROOT_LEVEL) { 33834a38162eSPaolo Bonzini if (WARN_ON_ONCE(!mmu->pae_root)) { 33844a38162eSPaolo Bonzini r = -EIO; 33854a38162eSPaolo Bonzini goto out_unlock; 33864a38162eSPaolo Bonzini } 338773ad1606SSean Christopherson 3388c50d8ae3SPaolo Bonzini for (i = 0; i < 4; ++i) { 3389c834e5e4SSean Christopherson WARN_ON_ONCE(IS_VALID_PAE_ROOT(mmu->pae_root[i])); 3390c50d8ae3SPaolo Bonzini 33918123f265SSean Christopherson root = mmu_alloc_root(vcpu, i << (30 - PAGE_SHIFT), 33928123f265SSean Christopherson i << 30, PT32_ROOT_LEVEL, true); 339317e368d9SSean Christopherson mmu->pae_root[i] = root | PT_PRESENT_MASK | 339417e368d9SSean Christopherson shadow_me_mask; 3395c50d8ae3SPaolo Bonzini } 3396b37233c9SSean Christopherson mmu->root_hpa = __pa(mmu->pae_root); 339773ad1606SSean Christopherson } else { 339873ad1606SSean Christopherson WARN_ONCE(1, "Bad TDP root level = %d\n", shadow_root_level); 33994a38162eSPaolo Bonzini r = -EIO; 34004a38162eSPaolo Bonzini goto out_unlock; 340173ad1606SSean Christopherson } 34023651c7fcSSean Christopherson 3403be01e8e2SSean Christopherson /* root_pgd is ignored for direct MMUs. */ 3404b37233c9SSean Christopherson mmu->root_pgd = 0; 34054a38162eSPaolo Bonzini out_unlock: 34064a38162eSPaolo Bonzini write_unlock(&vcpu->kvm->mmu_lock); 34074a38162eSPaolo Bonzini return r; 3408c50d8ae3SPaolo Bonzini } 3409c50d8ae3SPaolo Bonzini 3410c50d8ae3SPaolo Bonzini static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu) 3411c50d8ae3SPaolo Bonzini { 3412b37233c9SSean Christopherson struct kvm_mmu *mmu = vcpu->arch.mmu; 34136e0918aeSSean Christopherson u64 pdptrs[4], pm_mask; 3414be01e8e2SSean Christopherson gfn_t root_gfn, root_pgd; 34158123f265SSean Christopherson hpa_t root; 34164a38162eSPaolo Bonzini unsigned i; 34174a38162eSPaolo Bonzini int r; 3418c50d8ae3SPaolo Bonzini 3419b37233c9SSean Christopherson root_pgd = mmu->get_guest_pgd(vcpu); 3420be01e8e2SSean Christopherson root_gfn = root_pgd >> PAGE_SHIFT; 3421c50d8ae3SPaolo Bonzini 3422c50d8ae3SPaolo Bonzini if (mmu_check_root(vcpu, root_gfn)) 3423c50d8ae3SPaolo Bonzini return 1; 3424c50d8ae3SPaolo Bonzini 3425c50d8ae3SPaolo Bonzini /* 34264a38162eSPaolo Bonzini * On SVM, reading PDPTRs might access guest memory, which might fault 34274a38162eSPaolo Bonzini * and thus might sleep. Grab the PDPTRs before acquiring mmu_lock. 34284a38162eSPaolo Bonzini */ 34296e0918aeSSean Christopherson if (mmu->root_level == PT32E_ROOT_LEVEL) { 34306e0918aeSSean Christopherson for (i = 0; i < 4; ++i) { 34316e0918aeSSean Christopherson pdptrs[i] = mmu->get_pdptr(vcpu, i); 34326e0918aeSSean Christopherson if (!(pdptrs[i] & PT_PRESENT_MASK)) 34336e0918aeSSean Christopherson continue; 34346e0918aeSSean Christopherson 34356e0918aeSSean Christopherson if (mmu_check_root(vcpu, pdptrs[i] >> PAGE_SHIFT)) 34366e0918aeSSean Christopherson return 1; 34376e0918aeSSean Christopherson } 34386e0918aeSSean Christopherson } 34396e0918aeSSean Christopherson 3440d501f747SBen Gardon r = alloc_all_memslots_rmaps(vcpu->kvm); 3441d501f747SBen Gardon if (r) 3442d501f747SBen Gardon return r; 3443d501f747SBen Gardon 34444a38162eSPaolo Bonzini write_lock(&vcpu->kvm->mmu_lock); 34454a38162eSPaolo Bonzini r = make_mmu_pages_available(vcpu); 34464a38162eSPaolo Bonzini if (r < 0) 34474a38162eSPaolo Bonzini goto out_unlock; 34484a38162eSPaolo Bonzini 3449c50d8ae3SPaolo Bonzini /* 3450c50d8ae3SPaolo Bonzini * Do we shadow a long mode page table? If so we need to 3451c50d8ae3SPaolo Bonzini * write-protect the guests page table root. 3452c50d8ae3SPaolo Bonzini */ 3453b37233c9SSean Christopherson if (mmu->root_level >= PT64_ROOT_4LEVEL) { 34548123f265SSean Christopherson root = mmu_alloc_root(vcpu, root_gfn, 0, 3455b37233c9SSean Christopherson mmu->shadow_root_level, false); 3456b37233c9SSean Christopherson mmu->root_hpa = root; 3457be01e8e2SSean Christopherson goto set_root_pgd; 3458c50d8ae3SPaolo Bonzini } 3459c50d8ae3SPaolo Bonzini 34604a38162eSPaolo Bonzini if (WARN_ON_ONCE(!mmu->pae_root)) { 34614a38162eSPaolo Bonzini r = -EIO; 34624a38162eSPaolo Bonzini goto out_unlock; 34634a38162eSPaolo Bonzini } 346473ad1606SSean Christopherson 3465c50d8ae3SPaolo Bonzini /* 3466c50d8ae3SPaolo Bonzini * We shadow a 32 bit page table. This may be a legacy 2-level 3467c50d8ae3SPaolo Bonzini * or a PAE 3-level page table. In either case we need to be aware that 3468c50d8ae3SPaolo Bonzini * the shadow page table may be a PAE or a long mode page table. 3469c50d8ae3SPaolo Bonzini */ 347017e368d9SSean Christopherson pm_mask = PT_PRESENT_MASK | shadow_me_mask; 3471cb0f722aSWei Huang if (mmu->shadow_root_level >= PT64_ROOT_4LEVEL) { 3472c50d8ae3SPaolo Bonzini pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK; 3473c50d8ae3SPaolo Bonzini 347403ca4589SSean Christopherson if (WARN_ON_ONCE(!mmu->pml4_root)) { 34754a38162eSPaolo Bonzini r = -EIO; 34764a38162eSPaolo Bonzini goto out_unlock; 34774a38162eSPaolo Bonzini } 347803ca4589SSean Christopherson mmu->pml4_root[0] = __pa(mmu->pae_root) | pm_mask; 3479cb0f722aSWei Huang 3480cb0f722aSWei Huang if (mmu->shadow_root_level == PT64_ROOT_5LEVEL) { 3481cb0f722aSWei Huang if (WARN_ON_ONCE(!mmu->pml5_root)) { 3482cb0f722aSWei Huang r = -EIO; 3483cb0f722aSWei Huang goto out_unlock; 3484cb0f722aSWei Huang } 3485cb0f722aSWei Huang mmu->pml5_root[0] = __pa(mmu->pml4_root) | pm_mask; 3486cb0f722aSWei Huang } 348704d45551SSean Christopherson } 348804d45551SSean Christopherson 3489c50d8ae3SPaolo Bonzini for (i = 0; i < 4; ++i) { 3490c834e5e4SSean Christopherson WARN_ON_ONCE(IS_VALID_PAE_ROOT(mmu->pae_root[i])); 34916e6ec584SSean Christopherson 3492b37233c9SSean Christopherson if (mmu->root_level == PT32E_ROOT_LEVEL) { 34936e0918aeSSean Christopherson if (!(pdptrs[i] & PT_PRESENT_MASK)) { 3494c834e5e4SSean Christopherson mmu->pae_root[i] = INVALID_PAE_ROOT; 3495c50d8ae3SPaolo Bonzini continue; 3496c50d8ae3SPaolo Bonzini } 34976e0918aeSSean Christopherson root_gfn = pdptrs[i] >> PAGE_SHIFT; 3498c50d8ae3SPaolo Bonzini } 3499c50d8ae3SPaolo Bonzini 35008123f265SSean Christopherson root = mmu_alloc_root(vcpu, root_gfn, i << 30, 35018123f265SSean Christopherson PT32_ROOT_LEVEL, false); 3502b37233c9SSean Christopherson mmu->pae_root[i] = root | pm_mask; 3503c50d8ae3SPaolo Bonzini } 3504c50d8ae3SPaolo Bonzini 3505cb0f722aSWei Huang if (mmu->shadow_root_level == PT64_ROOT_5LEVEL) 3506cb0f722aSWei Huang mmu->root_hpa = __pa(mmu->pml5_root); 3507cb0f722aSWei Huang else if (mmu->shadow_root_level == PT64_ROOT_4LEVEL) 350803ca4589SSean Christopherson mmu->root_hpa = __pa(mmu->pml4_root); 3509ba0a194fSSean Christopherson else 3510ba0a194fSSean Christopherson mmu->root_hpa = __pa(mmu->pae_root); 3511c50d8ae3SPaolo Bonzini 3512be01e8e2SSean Christopherson set_root_pgd: 3513b37233c9SSean Christopherson mmu->root_pgd = root_pgd; 35144a38162eSPaolo Bonzini out_unlock: 35154a38162eSPaolo Bonzini write_unlock(&vcpu->kvm->mmu_lock); 3516c50d8ae3SPaolo Bonzini 3517c50d8ae3SPaolo Bonzini return 0; 3518c50d8ae3SPaolo Bonzini } 3519c50d8ae3SPaolo Bonzini 3520748e52b9SSean Christopherson static int mmu_alloc_special_roots(struct kvm_vcpu *vcpu) 3521c50d8ae3SPaolo Bonzini { 3522748e52b9SSean Christopherson struct kvm_mmu *mmu = vcpu->arch.mmu; 3523a717a780SSean Christopherson bool need_pml5 = mmu->shadow_root_level > PT64_ROOT_4LEVEL; 3524cb0f722aSWei Huang u64 *pml5_root = NULL; 3525cb0f722aSWei Huang u64 *pml4_root = NULL; 3526cb0f722aSWei Huang u64 *pae_root; 3527748e52b9SSean Christopherson 3528748e52b9SSean Christopherson /* 3529748e52b9SSean Christopherson * When shadowing 32-bit or PAE NPT with 64-bit NPT, the PML4 and PDP 3530748e52b9SSean Christopherson * tables are allocated and initialized at root creation as there is no 3531748e52b9SSean Christopherson * equivalent level in the guest's NPT to shadow. Allocate the tables 3532748e52b9SSean Christopherson * on demand, as running a 32-bit L1 VMM on 64-bit KVM is very rare. 3533748e52b9SSean Christopherson */ 3534748e52b9SSean Christopherson if (mmu->direct_map || mmu->root_level >= PT64_ROOT_4LEVEL || 3535748e52b9SSean Christopherson mmu->shadow_root_level < PT64_ROOT_4LEVEL) 3536748e52b9SSean Christopherson return 0; 3537748e52b9SSean Christopherson 3538a717a780SSean Christopherson /* 3539a717a780SSean Christopherson * NPT, the only paging mode that uses this horror, uses a fixed number 3540a717a780SSean Christopherson * of levels for the shadow page tables, e.g. all MMUs are 4-level or 3541a717a780SSean Christopherson * all MMus are 5-level. Thus, this can safely require that pml5_root 3542a717a780SSean Christopherson * is allocated if the other roots are valid and pml5 is needed, as any 3543a717a780SSean Christopherson * prior MMU would also have required pml5. 3544a717a780SSean Christopherson */ 3545a717a780SSean Christopherson if (mmu->pae_root && mmu->pml4_root && (!need_pml5 || mmu->pml5_root)) 3546748e52b9SSean Christopherson return 0; 3547748e52b9SSean Christopherson 3548748e52b9SSean Christopherson /* 3549748e52b9SSean Christopherson * The special roots should always be allocated in concert. Yell and 3550748e52b9SSean Christopherson * bail if KVM ends up in a state where only one of the roots is valid. 3551748e52b9SSean Christopherson */ 3552cb0f722aSWei Huang if (WARN_ON_ONCE(!tdp_enabled || mmu->pae_root || mmu->pml4_root || 3553a717a780SSean Christopherson (need_pml5 && mmu->pml5_root))) 3554748e52b9SSean Christopherson return -EIO; 3555748e52b9SSean Christopherson 35564a98623dSSean Christopherson /* 35574a98623dSSean Christopherson * Unlike 32-bit NPT, the PDP table doesn't need to be in low mem, and 35584a98623dSSean Christopherson * doesn't need to be decrypted. 35594a98623dSSean Christopherson */ 3560748e52b9SSean Christopherson pae_root = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT); 3561748e52b9SSean Christopherson if (!pae_root) 3562748e52b9SSean Christopherson return -ENOMEM; 3563748e52b9SSean Christopherson 3564cb0f722aSWei Huang #ifdef CONFIG_X86_64 356503ca4589SSean Christopherson pml4_root = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT); 3566cb0f722aSWei Huang if (!pml4_root) 3567cb0f722aSWei Huang goto err_pml4; 3568cb0f722aSWei Huang 3569a717a780SSean Christopherson if (need_pml5) { 3570cb0f722aSWei Huang pml5_root = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT); 3571cb0f722aSWei Huang if (!pml5_root) 3572cb0f722aSWei Huang goto err_pml5; 3573748e52b9SSean Christopherson } 3574cb0f722aSWei Huang #endif 3575748e52b9SSean Christopherson 3576748e52b9SSean Christopherson mmu->pae_root = pae_root; 357703ca4589SSean Christopherson mmu->pml4_root = pml4_root; 3578cb0f722aSWei Huang mmu->pml5_root = pml5_root; 3579748e52b9SSean Christopherson 3580748e52b9SSean Christopherson return 0; 3581cb0f722aSWei Huang 3582cb0f722aSWei Huang #ifdef CONFIG_X86_64 3583cb0f722aSWei Huang err_pml5: 3584cb0f722aSWei Huang free_page((unsigned long)pml4_root); 3585cb0f722aSWei Huang err_pml4: 3586cb0f722aSWei Huang free_page((unsigned long)pae_root); 3587cb0f722aSWei Huang return -ENOMEM; 3588cb0f722aSWei Huang #endif 3589c50d8ae3SPaolo Bonzini } 3590c50d8ae3SPaolo Bonzini 3591c50d8ae3SPaolo Bonzini void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu) 3592c50d8ae3SPaolo Bonzini { 3593c50d8ae3SPaolo Bonzini int i; 3594c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 3595c50d8ae3SPaolo Bonzini 3596c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->direct_map) 3597c50d8ae3SPaolo Bonzini return; 3598c50d8ae3SPaolo Bonzini 3599c50d8ae3SPaolo Bonzini if (!VALID_PAGE(vcpu->arch.mmu->root_hpa)) 3600c50d8ae3SPaolo Bonzini return; 3601c50d8ae3SPaolo Bonzini 3602c50d8ae3SPaolo Bonzini vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY); 3603c50d8ae3SPaolo Bonzini 3604c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->root_level >= PT64_ROOT_4LEVEL) { 3605c50d8ae3SPaolo Bonzini hpa_t root = vcpu->arch.mmu->root_hpa; 3606e47c4aeeSSean Christopherson sp = to_shadow_page(root); 3607c50d8ae3SPaolo Bonzini 3608c50d8ae3SPaolo Bonzini /* 3609c50d8ae3SPaolo Bonzini * Even if another CPU was marking the SP as unsync-ed 3610c50d8ae3SPaolo Bonzini * simultaneously, any guest page table changes are not 3611c50d8ae3SPaolo Bonzini * guaranteed to be visible anyway until this VCPU issues a TLB 3612c50d8ae3SPaolo Bonzini * flush strictly after those changes are made. We only need to 3613c50d8ae3SPaolo Bonzini * ensure that the other CPU sets these flags before any actual 3614c50d8ae3SPaolo Bonzini * changes to the page tables are made. The comments in 36150337f585SSean Christopherson * mmu_try_to_unsync_pages() describe what could go wrong if 36160337f585SSean Christopherson * this requirement isn't satisfied. 3617c50d8ae3SPaolo Bonzini */ 3618c50d8ae3SPaolo Bonzini if (!smp_load_acquire(&sp->unsync) && 3619c50d8ae3SPaolo Bonzini !smp_load_acquire(&sp->unsync_children)) 3620c50d8ae3SPaolo Bonzini return; 3621c50d8ae3SPaolo Bonzini 3622531810caSBen Gardon write_lock(&vcpu->kvm->mmu_lock); 3623c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC); 3624c50d8ae3SPaolo Bonzini 362565855ed8SLai Jiangshan mmu_sync_children(vcpu, sp, true); 3626c50d8ae3SPaolo Bonzini 3627c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_POST_SYNC); 3628531810caSBen Gardon write_unlock(&vcpu->kvm->mmu_lock); 3629c50d8ae3SPaolo Bonzini return; 3630c50d8ae3SPaolo Bonzini } 3631c50d8ae3SPaolo Bonzini 3632531810caSBen Gardon write_lock(&vcpu->kvm->mmu_lock); 3633c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC); 3634c50d8ae3SPaolo Bonzini 3635c50d8ae3SPaolo Bonzini for (i = 0; i < 4; ++i) { 3636c50d8ae3SPaolo Bonzini hpa_t root = vcpu->arch.mmu->pae_root[i]; 3637c50d8ae3SPaolo Bonzini 3638c834e5e4SSean Christopherson if (IS_VALID_PAE_ROOT(root)) { 3639c50d8ae3SPaolo Bonzini root &= PT64_BASE_ADDR_MASK; 3640e47c4aeeSSean Christopherson sp = to_shadow_page(root); 364165855ed8SLai Jiangshan mmu_sync_children(vcpu, sp, true); 3642c50d8ae3SPaolo Bonzini } 3643c50d8ae3SPaolo Bonzini } 3644c50d8ae3SPaolo Bonzini 3645c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_POST_SYNC); 3646531810caSBen Gardon write_unlock(&vcpu->kvm->mmu_lock); 3647c50d8ae3SPaolo Bonzini } 3648c50d8ae3SPaolo Bonzini 3649736c291cSSean Christopherson static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gpa_t vaddr, 3650c50d8ae3SPaolo Bonzini u32 access, struct x86_exception *exception) 3651c50d8ae3SPaolo Bonzini { 3652c50d8ae3SPaolo Bonzini if (exception) 3653c50d8ae3SPaolo Bonzini exception->error_code = 0; 3654c50d8ae3SPaolo Bonzini return vaddr; 3655c50d8ae3SPaolo Bonzini } 3656c50d8ae3SPaolo Bonzini 3657736c291cSSean Christopherson static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gpa_t vaddr, 3658c50d8ae3SPaolo Bonzini u32 access, 3659c50d8ae3SPaolo Bonzini struct x86_exception *exception) 3660c50d8ae3SPaolo Bonzini { 3661c50d8ae3SPaolo Bonzini if (exception) 3662c50d8ae3SPaolo Bonzini exception->error_code = 0; 3663c50d8ae3SPaolo Bonzini return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access, exception); 3664c50d8ae3SPaolo Bonzini } 3665c50d8ae3SPaolo Bonzini 3666c50d8ae3SPaolo Bonzini static bool mmio_info_in_cache(struct kvm_vcpu *vcpu, u64 addr, bool direct) 3667c50d8ae3SPaolo Bonzini { 3668c50d8ae3SPaolo Bonzini /* 3669c50d8ae3SPaolo Bonzini * A nested guest cannot use the MMIO cache if it is using nested 3670c50d8ae3SPaolo Bonzini * page tables, because cr2 is a nGPA while the cache stores GPAs. 3671c50d8ae3SPaolo Bonzini */ 3672c50d8ae3SPaolo Bonzini if (mmu_is_nested(vcpu)) 3673c50d8ae3SPaolo Bonzini return false; 3674c50d8ae3SPaolo Bonzini 3675c50d8ae3SPaolo Bonzini if (direct) 3676c50d8ae3SPaolo Bonzini return vcpu_match_mmio_gpa(vcpu, addr); 3677c50d8ae3SPaolo Bonzini 3678c50d8ae3SPaolo Bonzini return vcpu_match_mmio_gva(vcpu, addr); 3679c50d8ae3SPaolo Bonzini } 3680c50d8ae3SPaolo Bonzini 368195fb5b02SBen Gardon /* 368295fb5b02SBen Gardon * Return the level of the lowest level SPTE added to sptes. 368395fb5b02SBen Gardon * That SPTE may be non-present. 3684c5c8c7c5SDavid Matlack * 3685c5c8c7c5SDavid Matlack * Must be called between walk_shadow_page_lockless_{begin,end}. 368695fb5b02SBen Gardon */ 368739b4d43eSSean Christopherson static int get_walk(struct kvm_vcpu *vcpu, u64 addr, u64 *sptes, int *root_level) 3688c50d8ae3SPaolo Bonzini { 3689c50d8ae3SPaolo Bonzini struct kvm_shadow_walk_iterator iterator; 36902aa07893SSean Christopherson int leaf = -1; 369195fb5b02SBen Gardon u64 spte; 3692c50d8ae3SPaolo Bonzini 369339b4d43eSSean Christopherson for (shadow_walk_init(&iterator, vcpu, addr), 369439b4d43eSSean Christopherson *root_level = iterator.level; 3695c50d8ae3SPaolo Bonzini shadow_walk_okay(&iterator); 3696c50d8ae3SPaolo Bonzini __shadow_walk_next(&iterator, spte)) { 369795fb5b02SBen Gardon leaf = iterator.level; 3698c50d8ae3SPaolo Bonzini spte = mmu_spte_get_lockless(iterator.sptep); 3699c50d8ae3SPaolo Bonzini 3700dde81f94SSean Christopherson sptes[leaf] = spte; 370195fb5b02SBen Gardon } 370295fb5b02SBen Gardon 370395fb5b02SBen Gardon return leaf; 370495fb5b02SBen Gardon } 370595fb5b02SBen Gardon 37069aa41879SSean Christopherson /* return true if reserved bit(s) are detected on a valid, non-MMIO SPTE. */ 370795fb5b02SBen Gardon static bool get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr, u64 *sptep) 370895fb5b02SBen Gardon { 3709dde81f94SSean Christopherson u64 sptes[PT64_ROOT_MAX_LEVEL + 1]; 371095fb5b02SBen Gardon struct rsvd_bits_validate *rsvd_check; 371139b4d43eSSean Christopherson int root, leaf, level; 371295fb5b02SBen Gardon bool reserved = false; 371395fb5b02SBen Gardon 3714c5c8c7c5SDavid Matlack walk_shadow_page_lockless_begin(vcpu); 3715c5c8c7c5SDavid Matlack 371663c0cac9SDavid Matlack if (is_tdp_mmu(vcpu->arch.mmu)) 371739b4d43eSSean Christopherson leaf = kvm_tdp_mmu_get_walk(vcpu, addr, sptes, &root); 371895fb5b02SBen Gardon else 371939b4d43eSSean Christopherson leaf = get_walk(vcpu, addr, sptes, &root); 372095fb5b02SBen Gardon 3721c5c8c7c5SDavid Matlack walk_shadow_page_lockless_end(vcpu); 3722c5c8c7c5SDavid Matlack 37232aa07893SSean Christopherson if (unlikely(leaf < 0)) { 37242aa07893SSean Christopherson *sptep = 0ull; 37252aa07893SSean Christopherson return reserved; 37262aa07893SSean Christopherson } 37272aa07893SSean Christopherson 37289aa41879SSean Christopherson *sptep = sptes[leaf]; 37299aa41879SSean Christopherson 37309aa41879SSean Christopherson /* 37319aa41879SSean Christopherson * Skip reserved bits checks on the terminal leaf if it's not a valid 37329aa41879SSean Christopherson * SPTE. Note, this also (intentionally) skips MMIO SPTEs, which, by 37339aa41879SSean Christopherson * design, always have reserved bits set. The purpose of the checks is 37349aa41879SSean Christopherson * to detect reserved bits on non-MMIO SPTEs. i.e. buggy SPTEs. 37359aa41879SSean Christopherson */ 37369aa41879SSean Christopherson if (!is_shadow_present_pte(sptes[leaf])) 37379aa41879SSean Christopherson leaf++; 373895fb5b02SBen Gardon 373995fb5b02SBen Gardon rsvd_check = &vcpu->arch.mmu->shadow_zero_check; 374095fb5b02SBen Gardon 37419aa41879SSean Christopherson for (level = root; level >= leaf; level--) 3742961f8445SSean Christopherson reserved |= is_rsvd_spte(rsvd_check, sptes[level], level); 3743c50d8ae3SPaolo Bonzini 3744c50d8ae3SPaolo Bonzini if (reserved) { 3745bb4cdf3aSSean Christopherson pr_err("%s: reserved bits set on MMU-present spte, addr 0x%llx, hierarchy:\n", 3746c50d8ae3SPaolo Bonzini __func__, addr); 374795fb5b02SBen Gardon for (level = root; level >= leaf; level--) 3748bb4cdf3aSSean Christopherson pr_err("------ spte = 0x%llx level = %d, rsvd bits = 0x%llx", 3749bb4cdf3aSSean Christopherson sptes[level], level, 3750961f8445SSean Christopherson get_rsvd_bits(rsvd_check, sptes[level], level)); 3751c50d8ae3SPaolo Bonzini } 3752ddce6208SSean Christopherson 3753c50d8ae3SPaolo Bonzini return reserved; 3754c50d8ae3SPaolo Bonzini } 3755c50d8ae3SPaolo Bonzini 3756c50d8ae3SPaolo Bonzini static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr, bool direct) 3757c50d8ae3SPaolo Bonzini { 3758c50d8ae3SPaolo Bonzini u64 spte; 3759c50d8ae3SPaolo Bonzini bool reserved; 3760c50d8ae3SPaolo Bonzini 3761c50d8ae3SPaolo Bonzini if (mmio_info_in_cache(vcpu, addr, direct)) 3762c50d8ae3SPaolo Bonzini return RET_PF_EMULATE; 3763c50d8ae3SPaolo Bonzini 376495fb5b02SBen Gardon reserved = get_mmio_spte(vcpu, addr, &spte); 3765c50d8ae3SPaolo Bonzini if (WARN_ON(reserved)) 3766c50d8ae3SPaolo Bonzini return -EINVAL; 3767c50d8ae3SPaolo Bonzini 3768c50d8ae3SPaolo Bonzini if (is_mmio_spte(spte)) { 3769c50d8ae3SPaolo Bonzini gfn_t gfn = get_mmio_spte_gfn(spte); 37700a2b64c5SBen Gardon unsigned int access = get_mmio_spte_access(spte); 3771c50d8ae3SPaolo Bonzini 3772c50d8ae3SPaolo Bonzini if (!check_mmio_spte(vcpu, spte)) 3773c50d8ae3SPaolo Bonzini return RET_PF_INVALID; 3774c50d8ae3SPaolo Bonzini 3775c50d8ae3SPaolo Bonzini if (direct) 3776c50d8ae3SPaolo Bonzini addr = 0; 3777c50d8ae3SPaolo Bonzini 3778c50d8ae3SPaolo Bonzini trace_handle_mmio_page_fault(addr, gfn, access); 3779c50d8ae3SPaolo Bonzini vcpu_cache_mmio_info(vcpu, addr, gfn, access); 3780c50d8ae3SPaolo Bonzini return RET_PF_EMULATE; 3781c50d8ae3SPaolo Bonzini } 3782c50d8ae3SPaolo Bonzini 3783c50d8ae3SPaolo Bonzini /* 3784c50d8ae3SPaolo Bonzini * If the page table is zapped by other cpus, let CPU fault again on 3785c50d8ae3SPaolo Bonzini * the address. 3786c50d8ae3SPaolo Bonzini */ 3787c50d8ae3SPaolo Bonzini return RET_PF_RETRY; 3788c50d8ae3SPaolo Bonzini } 3789c50d8ae3SPaolo Bonzini 3790c50d8ae3SPaolo Bonzini static bool page_fault_handle_page_track(struct kvm_vcpu *vcpu, 3791b8a5d551SPaolo Bonzini struct kvm_page_fault *fault) 3792c50d8ae3SPaolo Bonzini { 3793b8a5d551SPaolo Bonzini if (unlikely(fault->rsvd)) 3794c50d8ae3SPaolo Bonzini return false; 3795c50d8ae3SPaolo Bonzini 3796b8a5d551SPaolo Bonzini if (!fault->present || !fault->write) 3797c50d8ae3SPaolo Bonzini return false; 3798c50d8ae3SPaolo Bonzini 3799c50d8ae3SPaolo Bonzini /* 3800c50d8ae3SPaolo Bonzini * guest is writing the page which is write tracked which can 3801c50d8ae3SPaolo Bonzini * not be fixed by page fault handler. 3802c50d8ae3SPaolo Bonzini */ 380388810413SDavid Matlack if (kvm_slot_page_track_is_active(fault->slot, fault->gfn, KVM_PAGE_TRACK_WRITE)) 3804c50d8ae3SPaolo Bonzini return true; 3805c50d8ae3SPaolo Bonzini 3806c50d8ae3SPaolo Bonzini return false; 3807c50d8ae3SPaolo Bonzini } 3808c50d8ae3SPaolo Bonzini 3809c50d8ae3SPaolo Bonzini static void shadow_page_table_clear_flood(struct kvm_vcpu *vcpu, gva_t addr) 3810c50d8ae3SPaolo Bonzini { 3811c50d8ae3SPaolo Bonzini struct kvm_shadow_walk_iterator iterator; 3812c50d8ae3SPaolo Bonzini u64 spte; 3813c50d8ae3SPaolo Bonzini 3814c50d8ae3SPaolo Bonzini walk_shadow_page_lockless_begin(vcpu); 38153e44dce4SLai Jiangshan for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) 3816c50d8ae3SPaolo Bonzini clear_sp_write_flooding_count(iterator.sptep); 3817c50d8ae3SPaolo Bonzini walk_shadow_page_lockless_end(vcpu); 3818c50d8ae3SPaolo Bonzini } 3819c50d8ae3SPaolo Bonzini 3820e8c22266SVitaly Kuznetsov static bool kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, 38219f1a8526SSean Christopherson gfn_t gfn) 3822c50d8ae3SPaolo Bonzini { 3823c50d8ae3SPaolo Bonzini struct kvm_arch_async_pf arch; 3824c50d8ae3SPaolo Bonzini 3825c50d8ae3SPaolo Bonzini arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id; 3826c50d8ae3SPaolo Bonzini arch.gfn = gfn; 3827c50d8ae3SPaolo Bonzini arch.direct_map = vcpu->arch.mmu->direct_map; 3828d8dd54e0SSean Christopherson arch.cr3 = vcpu->arch.mmu->get_guest_pgd(vcpu); 3829c50d8ae3SPaolo Bonzini 38309f1a8526SSean Christopherson return kvm_setup_async_pf(vcpu, cr2_or_gpa, 38319f1a8526SSean Christopherson kvm_vcpu_gfn_to_hva(vcpu, gfn), &arch); 3832c50d8ae3SPaolo Bonzini } 3833c50d8ae3SPaolo Bonzini 38343647cd04SPaolo Bonzini static bool kvm_faultin_pfn(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault, int *r) 3835c50d8ae3SPaolo Bonzini { 3836e710c5f6SDavid Matlack struct kvm_memory_slot *slot = fault->slot; 3837c50d8ae3SPaolo Bonzini bool async; 3838c50d8ae3SPaolo Bonzini 3839e0c37868SSean Christopherson /* 3840e0c37868SSean Christopherson * Retry the page fault if the gfn hit a memslot that is being deleted 3841e0c37868SSean Christopherson * or moved. This ensures any existing SPTEs for the old memslot will 3842e0c37868SSean Christopherson * be zapped before KVM inserts a new MMIO SPTE for the gfn. 3843e0c37868SSean Christopherson */ 3844e0c37868SSean Christopherson if (slot && (slot->flags & KVM_MEMSLOT_INVALID)) 38458f32d5e5SMaxim Levitsky goto out_retry; 3846e0c37868SSean Christopherson 38479cc13d60SMaxim Levitsky if (!kvm_is_visible_memslot(slot)) { 3848c36b7150SPaolo Bonzini /* Don't expose private memslots to L2. */ 38499cc13d60SMaxim Levitsky if (is_guest_mode(vcpu)) { 3850e710c5f6SDavid Matlack fault->slot = NULL; 38513647cd04SPaolo Bonzini fault->pfn = KVM_PFN_NOSLOT; 38523647cd04SPaolo Bonzini fault->map_writable = false; 3853c50d8ae3SPaolo Bonzini return false; 3854c50d8ae3SPaolo Bonzini } 38559cc13d60SMaxim Levitsky /* 38569cc13d60SMaxim Levitsky * If the APIC access page exists but is disabled, go directly 38579cc13d60SMaxim Levitsky * to emulation without caching the MMIO access or creating a 38589cc13d60SMaxim Levitsky * MMIO SPTE. That way the cache doesn't need to be purged 38599cc13d60SMaxim Levitsky * when the AVIC is re-enabled. 38609cc13d60SMaxim Levitsky */ 38619cc13d60SMaxim Levitsky if (slot && slot->id == APIC_ACCESS_PAGE_PRIVATE_MEMSLOT && 38629cc13d60SMaxim Levitsky !kvm_apicv_activated(vcpu->kvm)) { 38639cc13d60SMaxim Levitsky *r = RET_PF_EMULATE; 38649cc13d60SMaxim Levitsky return true; 38659cc13d60SMaxim Levitsky } 38669cc13d60SMaxim Levitsky } 3867c50d8ae3SPaolo Bonzini 3868c50d8ae3SPaolo Bonzini async = false; 38693647cd04SPaolo Bonzini fault->pfn = __gfn_to_pfn_memslot(slot, fault->gfn, false, &async, 38703647cd04SPaolo Bonzini fault->write, &fault->map_writable, 38713647cd04SPaolo Bonzini &fault->hva); 3872c50d8ae3SPaolo Bonzini if (!async) 3873c50d8ae3SPaolo Bonzini return false; /* *pfn has correct page already */ 3874c50d8ae3SPaolo Bonzini 38753647cd04SPaolo Bonzini if (!fault->prefault && kvm_can_do_async_pf(vcpu)) { 38763647cd04SPaolo Bonzini trace_kvm_try_async_get_page(fault->addr, fault->gfn); 38773647cd04SPaolo Bonzini if (kvm_find_async_pf_gfn(vcpu, fault->gfn)) { 38783647cd04SPaolo Bonzini trace_kvm_async_pf_doublefault(fault->addr, fault->gfn); 3879c50d8ae3SPaolo Bonzini kvm_make_request(KVM_REQ_APF_HALT, vcpu); 38808f32d5e5SMaxim Levitsky goto out_retry; 38813647cd04SPaolo Bonzini } else if (kvm_arch_setup_async_pf(vcpu, fault->addr, fault->gfn)) 38828f32d5e5SMaxim Levitsky goto out_retry; 3883c50d8ae3SPaolo Bonzini } 3884c50d8ae3SPaolo Bonzini 38853647cd04SPaolo Bonzini fault->pfn = __gfn_to_pfn_memslot(slot, fault->gfn, false, NULL, 38863647cd04SPaolo Bonzini fault->write, &fault->map_writable, 38873647cd04SPaolo Bonzini &fault->hva); 38888f32d5e5SMaxim Levitsky 38898f32d5e5SMaxim Levitsky out_retry: 38908f32d5e5SMaxim Levitsky *r = RET_PF_RETRY; 38918f32d5e5SMaxim Levitsky return true; 3892c50d8ae3SPaolo Bonzini } 3893c50d8ae3SPaolo Bonzini 38944326e57eSPaolo Bonzini static int direct_page_fault(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault) 3895c50d8ae3SPaolo Bonzini { 389663c0cac9SDavid Matlack bool is_tdp_mmu_fault = is_tdp_mmu(vcpu->arch.mmu); 3897c50d8ae3SPaolo Bonzini 38980f90e1c1SSean Christopherson unsigned long mmu_seq; 389983f06fa7SSean Christopherson int r; 3900c50d8ae3SPaolo Bonzini 39013c8ad5a6SPaolo Bonzini fault->gfn = fault->addr >> PAGE_SHIFT; 3902e710c5f6SDavid Matlack fault->slot = kvm_vcpu_gfn_to_memslot(vcpu, fault->gfn); 3903e710c5f6SDavid Matlack 3904b8a5d551SPaolo Bonzini if (page_fault_handle_page_track(vcpu, fault)) 3905c50d8ae3SPaolo Bonzini return RET_PF_EMULATE; 3906c50d8ae3SPaolo Bonzini 39073c8ad5a6SPaolo Bonzini r = fast_page_fault(vcpu, fault); 3908c4371c2aSSean Christopherson if (r != RET_PF_INVALID) 3909c4371c2aSSean Christopherson return r; 391083291445SSean Christopherson 3911378f5cd6SSean Christopherson r = mmu_topup_memory_caches(vcpu, false); 3912c50d8ae3SPaolo Bonzini if (r) 3913c50d8ae3SPaolo Bonzini return r; 3914c50d8ae3SPaolo Bonzini 3915367fd790SSean Christopherson mmu_seq = vcpu->kvm->mmu_notifier_seq; 3916367fd790SSean Christopherson smp_rmb(); 3917367fd790SSean Christopherson 39183647cd04SPaolo Bonzini if (kvm_faultin_pfn(vcpu, fault, &r)) 39198f32d5e5SMaxim Levitsky return r; 3920367fd790SSean Christopherson 39213a13f4feSPaolo Bonzini if (handle_abnormal_pfn(vcpu, fault, ACC_ALL, &r)) 3922367fd790SSean Christopherson return r; 3923367fd790SSean Christopherson 3924367fd790SSean Christopherson r = RET_PF_RETRY; 3925a2855afcSBen Gardon 39260b873fd7SDavid Matlack if (is_tdp_mmu_fault) 3927a2855afcSBen Gardon read_lock(&vcpu->kvm->mmu_lock); 3928a2855afcSBen Gardon else 3929531810caSBen Gardon write_lock(&vcpu->kvm->mmu_lock); 3930a2855afcSBen Gardon 3931e710c5f6SDavid Matlack if (fault->slot && mmu_notifier_retry_hva(vcpu->kvm, mmu_seq, fault->hva)) 3932367fd790SSean Christopherson goto out_unlock; 39337bd7ded6SSean Christopherson r = make_mmu_pages_available(vcpu); 39347bd7ded6SSean Christopherson if (r) 3935367fd790SSean Christopherson goto out_unlock; 3936bb18842eSBen Gardon 39370b873fd7SDavid Matlack if (is_tdp_mmu_fault) 39382f6305ddSPaolo Bonzini r = kvm_tdp_mmu_map(vcpu, fault); 3939bb18842eSBen Gardon else 394043b74355SPaolo Bonzini r = __direct_map(vcpu, fault); 39410f90e1c1SSean Christopherson 3942367fd790SSean Christopherson out_unlock: 39430b873fd7SDavid Matlack if (is_tdp_mmu_fault) 3944a2855afcSBen Gardon read_unlock(&vcpu->kvm->mmu_lock); 3945a2855afcSBen Gardon else 3946531810caSBen Gardon write_unlock(&vcpu->kvm->mmu_lock); 39473647cd04SPaolo Bonzini kvm_release_pfn_clean(fault->pfn); 3948367fd790SSean Christopherson return r; 3949c50d8ae3SPaolo Bonzini } 3950c50d8ae3SPaolo Bonzini 3951c501040aSPaolo Bonzini static int nonpaging_page_fault(struct kvm_vcpu *vcpu, 3952c501040aSPaolo Bonzini struct kvm_page_fault *fault) 39530f90e1c1SSean Christopherson { 39544326e57eSPaolo Bonzini pgprintk("%s: gva %lx error %x\n", __func__, fault->addr, fault->error_code); 39550f90e1c1SSean Christopherson 39560f90e1c1SSean Christopherson /* This path builds a PAE pagetable, we can map 2mb pages at maximum. */ 39574326e57eSPaolo Bonzini fault->max_level = PG_LEVEL_2M; 39584326e57eSPaolo Bonzini return direct_page_fault(vcpu, fault); 39590f90e1c1SSean Christopherson } 39600f90e1c1SSean Christopherson 3961c50d8ae3SPaolo Bonzini int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code, 3962c50d8ae3SPaolo Bonzini u64 fault_address, char *insn, int insn_len) 3963c50d8ae3SPaolo Bonzini { 3964c50d8ae3SPaolo Bonzini int r = 1; 39659ce372b3SVitaly Kuznetsov u32 flags = vcpu->arch.apf.host_apf_flags; 3966c50d8ae3SPaolo Bonzini 3967736c291cSSean Christopherson #ifndef CONFIG_X86_64 3968736c291cSSean Christopherson /* A 64-bit CR2 should be impossible on 32-bit KVM. */ 3969736c291cSSean Christopherson if (WARN_ON_ONCE(fault_address >> 32)) 3970736c291cSSean Christopherson return -EFAULT; 3971736c291cSSean Christopherson #endif 3972736c291cSSean Christopherson 3973c50d8ae3SPaolo Bonzini vcpu->arch.l1tf_flush_l1d = true; 39749ce372b3SVitaly Kuznetsov if (!flags) { 3975c50d8ae3SPaolo Bonzini trace_kvm_page_fault(fault_address, error_code); 3976c50d8ae3SPaolo Bonzini 3977c50d8ae3SPaolo Bonzini if (kvm_event_needs_reinjection(vcpu)) 3978c50d8ae3SPaolo Bonzini kvm_mmu_unprotect_page_virt(vcpu, fault_address); 3979c50d8ae3SPaolo Bonzini r = kvm_mmu_page_fault(vcpu, fault_address, error_code, insn, 3980c50d8ae3SPaolo Bonzini insn_len); 39819ce372b3SVitaly Kuznetsov } else if (flags & KVM_PV_REASON_PAGE_NOT_PRESENT) { 398268fd66f1SVitaly Kuznetsov vcpu->arch.apf.host_apf_flags = 0; 3983c50d8ae3SPaolo Bonzini local_irq_disable(); 39846bca69adSThomas Gleixner kvm_async_pf_task_wait_schedule(fault_address); 3985c50d8ae3SPaolo Bonzini local_irq_enable(); 39869ce372b3SVitaly Kuznetsov } else { 39879ce372b3SVitaly Kuznetsov WARN_ONCE(1, "Unexpected host async PF flags: %x\n", flags); 3988c50d8ae3SPaolo Bonzini } 39899ce372b3SVitaly Kuznetsov 3990c50d8ae3SPaolo Bonzini return r; 3991c50d8ae3SPaolo Bonzini } 3992c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_handle_page_fault); 3993c50d8ae3SPaolo Bonzini 3994c501040aSPaolo Bonzini int kvm_tdp_page_fault(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault) 3995c50d8ae3SPaolo Bonzini { 39964326e57eSPaolo Bonzini while (fault->max_level > PG_LEVEL_4K) { 39974326e57eSPaolo Bonzini int page_num = KVM_PAGES_PER_HPAGE(fault->max_level); 39984326e57eSPaolo Bonzini gfn_t base = (fault->addr >> PAGE_SHIFT) & ~(page_num - 1); 3999c50d8ae3SPaolo Bonzini 4000cb9b88c6SSean Christopherson if (kvm_mtrr_check_gfn_range_consistency(vcpu, base, page_num)) 4001cb9b88c6SSean Christopherson break; 40024326e57eSPaolo Bonzini 40034326e57eSPaolo Bonzini --fault->max_level; 4004c50d8ae3SPaolo Bonzini } 4005c50d8ae3SPaolo Bonzini 40064326e57eSPaolo Bonzini return direct_page_fault(vcpu, fault); 4007c50d8ae3SPaolo Bonzini } 4008c50d8ae3SPaolo Bonzini 400984a16226SSean Christopherson static void nonpaging_init_context(struct kvm_mmu *context) 4010c50d8ae3SPaolo Bonzini { 4011c50d8ae3SPaolo Bonzini context->page_fault = nonpaging_page_fault; 4012c50d8ae3SPaolo Bonzini context->gva_to_gpa = nonpaging_gva_to_gpa; 4013c50d8ae3SPaolo Bonzini context->sync_page = nonpaging_sync_page; 40145efac074SPaolo Bonzini context->invlpg = NULL; 4015c50d8ae3SPaolo Bonzini context->direct_map = true; 4016c50d8ae3SPaolo Bonzini } 4017c50d8ae3SPaolo Bonzini 4018be01e8e2SSean Christopherson static inline bool is_root_usable(struct kvm_mmu_root_info *root, gpa_t pgd, 40190be44352SSean Christopherson union kvm_mmu_page_role role) 40200be44352SSean Christopherson { 4021be01e8e2SSean Christopherson return (role.direct || pgd == root->pgd) && 4022e47c4aeeSSean Christopherson VALID_PAGE(root->hpa) && to_shadow_page(root->hpa) && 4023e47c4aeeSSean Christopherson role.word == to_shadow_page(root->hpa)->role.word; 40240be44352SSean Christopherson } 40250be44352SSean Christopherson 4026c50d8ae3SPaolo Bonzini /* 4027be01e8e2SSean Christopherson * Find out if a previously cached root matching the new pgd/role is available. 4028c50d8ae3SPaolo Bonzini * The current root is also inserted into the cache. 4029c50d8ae3SPaolo Bonzini * If a matching root was found, it is assigned to kvm_mmu->root_hpa and true is 4030c50d8ae3SPaolo Bonzini * returned. 4031c50d8ae3SPaolo Bonzini * Otherwise, the LRU root from the cache is assigned to kvm_mmu->root_hpa and 4032c50d8ae3SPaolo Bonzini * false is returned. This root should now be freed by the caller. 4033c50d8ae3SPaolo Bonzini */ 4034be01e8e2SSean Christopherson static bool cached_root_available(struct kvm_vcpu *vcpu, gpa_t new_pgd, 4035c50d8ae3SPaolo Bonzini union kvm_mmu_page_role new_role) 4036c50d8ae3SPaolo Bonzini { 4037c50d8ae3SPaolo Bonzini uint i; 4038c50d8ae3SPaolo Bonzini struct kvm_mmu_root_info root; 4039c50d8ae3SPaolo Bonzini struct kvm_mmu *mmu = vcpu->arch.mmu; 4040c50d8ae3SPaolo Bonzini 4041be01e8e2SSean Christopherson root.pgd = mmu->root_pgd; 4042c50d8ae3SPaolo Bonzini root.hpa = mmu->root_hpa; 4043c50d8ae3SPaolo Bonzini 4044be01e8e2SSean Christopherson if (is_root_usable(&root, new_pgd, new_role)) 40450be44352SSean Christopherson return true; 40460be44352SSean Christopherson 4047c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) { 4048c50d8ae3SPaolo Bonzini swap(root, mmu->prev_roots[i]); 4049c50d8ae3SPaolo Bonzini 4050be01e8e2SSean Christopherson if (is_root_usable(&root, new_pgd, new_role)) 4051c50d8ae3SPaolo Bonzini break; 4052c50d8ae3SPaolo Bonzini } 4053c50d8ae3SPaolo Bonzini 4054c50d8ae3SPaolo Bonzini mmu->root_hpa = root.hpa; 4055be01e8e2SSean Christopherson mmu->root_pgd = root.pgd; 4056c50d8ae3SPaolo Bonzini 4057c50d8ae3SPaolo Bonzini return i < KVM_MMU_NUM_PREV_ROOTS; 4058c50d8ae3SPaolo Bonzini } 4059c50d8ae3SPaolo Bonzini 4060be01e8e2SSean Christopherson static bool fast_pgd_switch(struct kvm_vcpu *vcpu, gpa_t new_pgd, 4061b869855bSSean Christopherson union kvm_mmu_page_role new_role) 4062c50d8ae3SPaolo Bonzini { 4063c50d8ae3SPaolo Bonzini struct kvm_mmu *mmu = vcpu->arch.mmu; 4064c50d8ae3SPaolo Bonzini 4065c50d8ae3SPaolo Bonzini /* 4066c50d8ae3SPaolo Bonzini * For now, limit the fast switch to 64-bit hosts+VMs in order to avoid 4067c50d8ae3SPaolo Bonzini * having to deal with PDPTEs. We may add support for 32-bit hosts/VMs 4068c50d8ae3SPaolo Bonzini * later if necessary. 4069c50d8ae3SPaolo Bonzini */ 4070c50d8ae3SPaolo Bonzini if (mmu->shadow_root_level >= PT64_ROOT_4LEVEL && 4071b869855bSSean Christopherson mmu->root_level >= PT64_ROOT_4LEVEL) 4072fe9304d3SVitaly Kuznetsov return cached_root_available(vcpu, new_pgd, new_role); 4073c50d8ae3SPaolo Bonzini 4074c50d8ae3SPaolo Bonzini return false; 4075c50d8ae3SPaolo Bonzini } 4076c50d8ae3SPaolo Bonzini 4077be01e8e2SSean Christopherson static void __kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd, 4078b5129100SSean Christopherson union kvm_mmu_page_role new_role) 4079c50d8ae3SPaolo Bonzini { 4080be01e8e2SSean Christopherson if (!fast_pgd_switch(vcpu, new_pgd, new_role)) { 4081b869855bSSean Christopherson kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, KVM_MMU_ROOT_CURRENT); 4082b869855bSSean Christopherson return; 4083c50d8ae3SPaolo Bonzini } 4084c50d8ae3SPaolo Bonzini 4085c50d8ae3SPaolo Bonzini /* 4086b869855bSSean Christopherson * It's possible that the cached previous root page is obsolete because 4087b869855bSSean Christopherson * of a change in the MMU generation number. However, changing the 4088b869855bSSean Christopherson * generation number is accompanied by KVM_REQ_MMU_RELOAD, which will 4089b869855bSSean Christopherson * free the root set here and allocate a new one. 4090b869855bSSean Christopherson */ 4091b869855bSSean Christopherson kvm_make_request(KVM_REQ_LOAD_MMU_PGD, vcpu); 4092b869855bSSean Christopherson 4093b5129100SSean Christopherson if (force_flush_and_sync_on_reuse) { 4094b869855bSSean Christopherson kvm_make_request(KVM_REQ_MMU_SYNC, vcpu); 4095b869855bSSean Christopherson kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu); 4096b5129100SSean Christopherson } 4097b869855bSSean Christopherson 4098b869855bSSean Christopherson /* 4099b869855bSSean Christopherson * The last MMIO access's GVA and GPA are cached in the VCPU. When 4100b869855bSSean Christopherson * switching to a new CR3, that GVA->GPA mapping may no longer be 4101b869855bSSean Christopherson * valid. So clear any cached MMIO info even when we don't need to sync 4102b869855bSSean Christopherson * the shadow page tables. 4103c50d8ae3SPaolo Bonzini */ 4104c50d8ae3SPaolo Bonzini vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY); 4105c50d8ae3SPaolo Bonzini 4106daa5b6c1SBen Gardon /* 4107daa5b6c1SBen Gardon * If this is a direct root page, it doesn't have a write flooding 4108daa5b6c1SBen Gardon * count. Otherwise, clear the write flooding count. 4109daa5b6c1SBen Gardon */ 4110daa5b6c1SBen Gardon if (!new_role.direct) 4111daa5b6c1SBen Gardon __clear_sp_write_flooding_count( 4112daa5b6c1SBen Gardon to_shadow_page(vcpu->arch.mmu->root_hpa)); 4113c50d8ae3SPaolo Bonzini } 4114c50d8ae3SPaolo Bonzini 4115b5129100SSean Christopherson void kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd) 4116c50d8ae3SPaolo Bonzini { 4117b5129100SSean Christopherson __kvm_mmu_new_pgd(vcpu, new_pgd, kvm_mmu_calc_root_page_role(vcpu)); 4118c50d8ae3SPaolo Bonzini } 4119be01e8e2SSean Christopherson EXPORT_SYMBOL_GPL(kvm_mmu_new_pgd); 4120c50d8ae3SPaolo Bonzini 4121c50d8ae3SPaolo Bonzini static unsigned long get_cr3(struct kvm_vcpu *vcpu) 4122c50d8ae3SPaolo Bonzini { 4123c50d8ae3SPaolo Bonzini return kvm_read_cr3(vcpu); 4124c50d8ae3SPaolo Bonzini } 4125c50d8ae3SPaolo Bonzini 4126c50d8ae3SPaolo Bonzini static bool sync_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn, 4127c3e5e415SLai Jiangshan unsigned int access) 4128c50d8ae3SPaolo Bonzini { 4129c50d8ae3SPaolo Bonzini if (unlikely(is_mmio_spte(*sptep))) { 4130c50d8ae3SPaolo Bonzini if (gfn != get_mmio_spte_gfn(*sptep)) { 4131c50d8ae3SPaolo Bonzini mmu_spte_clear_no_track(sptep); 4132c50d8ae3SPaolo Bonzini return true; 4133c50d8ae3SPaolo Bonzini } 4134c50d8ae3SPaolo Bonzini 4135c50d8ae3SPaolo Bonzini mark_mmio_spte(vcpu, sptep, gfn, access); 4136c50d8ae3SPaolo Bonzini return true; 4137c50d8ae3SPaolo Bonzini } 4138c50d8ae3SPaolo Bonzini 4139c50d8ae3SPaolo Bonzini return false; 4140c50d8ae3SPaolo Bonzini } 4141c50d8ae3SPaolo Bonzini 4142c50d8ae3SPaolo Bonzini #define PTTYPE_EPT 18 /* arbitrary */ 4143c50d8ae3SPaolo Bonzini #define PTTYPE PTTYPE_EPT 4144c50d8ae3SPaolo Bonzini #include "paging_tmpl.h" 4145c50d8ae3SPaolo Bonzini #undef PTTYPE 4146c50d8ae3SPaolo Bonzini 4147c50d8ae3SPaolo Bonzini #define PTTYPE 64 4148c50d8ae3SPaolo Bonzini #include "paging_tmpl.h" 4149c50d8ae3SPaolo Bonzini #undef PTTYPE 4150c50d8ae3SPaolo Bonzini 4151c50d8ae3SPaolo Bonzini #define PTTYPE 32 4152c50d8ae3SPaolo Bonzini #include "paging_tmpl.h" 4153c50d8ae3SPaolo Bonzini #undef PTTYPE 4154c50d8ae3SPaolo Bonzini 4155c50d8ae3SPaolo Bonzini static void 4156b705a277SSean Christopherson __reset_rsvds_bits_mask(struct rsvd_bits_validate *rsvd_check, 41575b7f575cSSean Christopherson u64 pa_bits_rsvd, int level, bool nx, bool gbpages, 4158c50d8ae3SPaolo Bonzini bool pse, bool amd) 4159c50d8ae3SPaolo Bonzini { 4160c50d8ae3SPaolo Bonzini u64 gbpages_bit_rsvd = 0; 4161c50d8ae3SPaolo Bonzini u64 nonleaf_bit8_rsvd = 0; 41625b7f575cSSean Christopherson u64 high_bits_rsvd; 4163c50d8ae3SPaolo Bonzini 4164c50d8ae3SPaolo Bonzini rsvd_check->bad_mt_xwr = 0; 4165c50d8ae3SPaolo Bonzini 4166c50d8ae3SPaolo Bonzini if (!gbpages) 4167c50d8ae3SPaolo Bonzini gbpages_bit_rsvd = rsvd_bits(7, 7); 4168c50d8ae3SPaolo Bonzini 41695b7f575cSSean Christopherson if (level == PT32E_ROOT_LEVEL) 41705b7f575cSSean Christopherson high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 62); 41715b7f575cSSean Christopherson else 41725b7f575cSSean Christopherson high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 51); 41735b7f575cSSean Christopherson 41745b7f575cSSean Christopherson /* Note, NX doesn't exist in PDPTEs, this is handled below. */ 41755b7f575cSSean Christopherson if (!nx) 41765b7f575cSSean Christopherson high_bits_rsvd |= rsvd_bits(63, 63); 41775b7f575cSSean Christopherson 4178c50d8ae3SPaolo Bonzini /* 4179c50d8ae3SPaolo Bonzini * Non-leaf PML4Es and PDPEs reserve bit 8 (which would be the G bit for 4180c50d8ae3SPaolo Bonzini * leaf entries) on AMD CPUs only. 4181c50d8ae3SPaolo Bonzini */ 4182c50d8ae3SPaolo Bonzini if (amd) 4183c50d8ae3SPaolo Bonzini nonleaf_bit8_rsvd = rsvd_bits(8, 8); 4184c50d8ae3SPaolo Bonzini 4185c50d8ae3SPaolo Bonzini switch (level) { 4186c50d8ae3SPaolo Bonzini case PT32_ROOT_LEVEL: 4187c50d8ae3SPaolo Bonzini /* no rsvd bits for 2 level 4K page table entries */ 4188c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][1] = 0; 4189c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][0] = 0; 4190c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][0] = 4191c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][0]; 4192c50d8ae3SPaolo Bonzini 4193c50d8ae3SPaolo Bonzini if (!pse) { 4194c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][1] = 0; 4195c50d8ae3SPaolo Bonzini break; 4196c50d8ae3SPaolo Bonzini } 4197c50d8ae3SPaolo Bonzini 4198c50d8ae3SPaolo Bonzini if (is_cpuid_PSE36()) 4199c50d8ae3SPaolo Bonzini /* 36bits PSE 4MB page */ 4200c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(17, 21); 4201c50d8ae3SPaolo Bonzini else 4202c50d8ae3SPaolo Bonzini /* 32 bits PSE 4MB page */ 4203c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(13, 21); 4204c50d8ae3SPaolo Bonzini break; 4205c50d8ae3SPaolo Bonzini case PT32E_ROOT_LEVEL: 42065b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][2] = rsvd_bits(63, 63) | 42075b7f575cSSean Christopherson high_bits_rsvd | 42085b7f575cSSean Christopherson rsvd_bits(5, 8) | 42095b7f575cSSean Christopherson rsvd_bits(1, 2); /* PDPTE */ 42105b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd; /* PDE */ 42115b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd; /* PTE */ 42125b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd | 4213c50d8ae3SPaolo Bonzini rsvd_bits(13, 20); /* large page */ 4214c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][0] = 4215c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][0]; 4216c50d8ae3SPaolo Bonzini break; 4217c50d8ae3SPaolo Bonzini case PT64_ROOT_5LEVEL: 42185b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][4] = high_bits_rsvd | 42195b7f575cSSean Christopherson nonleaf_bit8_rsvd | 42205b7f575cSSean Christopherson rsvd_bits(7, 7); 4221c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][4] = 4222c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][4]; 4223df561f66SGustavo A. R. Silva fallthrough; 4224c50d8ae3SPaolo Bonzini case PT64_ROOT_4LEVEL: 42255b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][3] = high_bits_rsvd | 42265b7f575cSSean Christopherson nonleaf_bit8_rsvd | 42275b7f575cSSean Christopherson rsvd_bits(7, 7); 42285b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][2] = high_bits_rsvd | 42295b7f575cSSean Christopherson gbpages_bit_rsvd; 42305b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd; 42315b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd; 4232c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][3] = 4233c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][3]; 42345b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[1][2] = high_bits_rsvd | 42355b7f575cSSean Christopherson gbpages_bit_rsvd | 4236c50d8ae3SPaolo Bonzini rsvd_bits(13, 29); 42375b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd | 4238c50d8ae3SPaolo Bonzini rsvd_bits(13, 20); /* large page */ 4239c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][0] = 4240c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][0]; 4241c50d8ae3SPaolo Bonzini break; 4242c50d8ae3SPaolo Bonzini } 4243c50d8ae3SPaolo Bonzini } 4244c50d8ae3SPaolo Bonzini 424527de9250SSean Christopherson static bool guest_can_use_gbpages(struct kvm_vcpu *vcpu) 424627de9250SSean Christopherson { 424727de9250SSean Christopherson /* 424827de9250SSean Christopherson * If TDP is enabled, let the guest use GBPAGES if they're supported in 424927de9250SSean Christopherson * hardware. The hardware page walker doesn't let KVM disable GBPAGES, 425027de9250SSean Christopherson * i.e. won't treat them as reserved, and KVM doesn't redo the GVA->GPA 425127de9250SSean Christopherson * walk for performance and complexity reasons. Not to mention KVM 425227de9250SSean Christopherson * _can't_ solve the problem because GVA->GPA walks aren't visible to 425327de9250SSean Christopherson * KVM once a TDP translation is installed. Mimic hardware behavior so 425427de9250SSean Christopherson * that KVM's is at least consistent, i.e. doesn't randomly inject #PF. 425527de9250SSean Christopherson */ 425627de9250SSean Christopherson return tdp_enabled ? boot_cpu_has(X86_FEATURE_GBPAGES) : 425727de9250SSean Christopherson guest_cpuid_has(vcpu, X86_FEATURE_GBPAGES); 425827de9250SSean Christopherson } 425927de9250SSean Christopherson 4260c50d8ae3SPaolo Bonzini static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, 4261c50d8ae3SPaolo Bonzini struct kvm_mmu *context) 4262c50d8ae3SPaolo Bonzini { 4263b705a277SSean Christopherson __reset_rsvds_bits_mask(&context->guest_rsvd_check, 42645b7f575cSSean Christopherson vcpu->arch.reserved_gpa_bits, 426590599c28SSean Christopherson context->root_level, is_efer_nx(context), 426627de9250SSean Christopherson guest_can_use_gbpages(vcpu), 42674e9c0d80SSean Christopherson is_cr4_pse(context), 426823493d0aSSean Christopherson guest_cpuid_is_amd_or_hygon(vcpu)); 4269c50d8ae3SPaolo Bonzini } 4270c50d8ae3SPaolo Bonzini 4271c50d8ae3SPaolo Bonzini static void 4272c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask_ept(struct rsvd_bits_validate *rsvd_check, 42735b7f575cSSean Christopherson u64 pa_bits_rsvd, bool execonly) 4274c50d8ae3SPaolo Bonzini { 42755b7f575cSSean Christopherson u64 high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 51); 4276c50d8ae3SPaolo Bonzini u64 bad_mt_xwr; 4277c50d8ae3SPaolo Bonzini 42785b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][4] = high_bits_rsvd | rsvd_bits(3, 7); 42795b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][3] = high_bits_rsvd | rsvd_bits(3, 7); 42805b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][2] = high_bits_rsvd | rsvd_bits(3, 6); 42815b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd | rsvd_bits(3, 6); 42825b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd; 4283c50d8ae3SPaolo Bonzini 4284c50d8ae3SPaolo Bonzini /* large page */ 4285c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][4] = rsvd_check->rsvd_bits_mask[0][4]; 4286c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][3] = rsvd_check->rsvd_bits_mask[0][3]; 42875b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[1][2] = high_bits_rsvd | rsvd_bits(12, 29); 42885b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd | rsvd_bits(12, 20); 4289c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][0] = rsvd_check->rsvd_bits_mask[0][0]; 4290c50d8ae3SPaolo Bonzini 4291c50d8ae3SPaolo Bonzini bad_mt_xwr = 0xFFull << (2 * 8); /* bits 3..5 must not be 2 */ 4292c50d8ae3SPaolo Bonzini bad_mt_xwr |= 0xFFull << (3 * 8); /* bits 3..5 must not be 3 */ 4293c50d8ae3SPaolo Bonzini bad_mt_xwr |= 0xFFull << (7 * 8); /* bits 3..5 must not be 7 */ 4294c50d8ae3SPaolo Bonzini bad_mt_xwr |= REPEAT_BYTE(1ull << 2); /* bits 0..2 must not be 010 */ 4295c50d8ae3SPaolo Bonzini bad_mt_xwr |= REPEAT_BYTE(1ull << 6); /* bits 0..2 must not be 110 */ 4296c50d8ae3SPaolo Bonzini if (!execonly) { 4297c50d8ae3SPaolo Bonzini /* bits 0..2 must not be 100 unless VMX capabilities allow it */ 4298c50d8ae3SPaolo Bonzini bad_mt_xwr |= REPEAT_BYTE(1ull << 4); 4299c50d8ae3SPaolo Bonzini } 4300c50d8ae3SPaolo Bonzini rsvd_check->bad_mt_xwr = bad_mt_xwr; 4301c50d8ae3SPaolo Bonzini } 4302c50d8ae3SPaolo Bonzini 4303c50d8ae3SPaolo Bonzini static void reset_rsvds_bits_mask_ept(struct kvm_vcpu *vcpu, 4304c50d8ae3SPaolo Bonzini struct kvm_mmu *context, bool execonly) 4305c50d8ae3SPaolo Bonzini { 4306c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask_ept(&context->guest_rsvd_check, 43075b7f575cSSean Christopherson vcpu->arch.reserved_gpa_bits, execonly); 4308c50d8ae3SPaolo Bonzini } 4309c50d8ae3SPaolo Bonzini 43106f8e65a6SSean Christopherson static inline u64 reserved_hpa_bits(void) 43116f8e65a6SSean Christopherson { 43126f8e65a6SSean Christopherson return rsvd_bits(shadow_phys_bits, 63); 43136f8e65a6SSean Christopherson } 43146f8e65a6SSean Christopherson 4315c50d8ae3SPaolo Bonzini /* 4316c50d8ae3SPaolo Bonzini * the page table on host is the shadow page table for the page 4317c50d8ae3SPaolo Bonzini * table in guest or amd nested guest, its mmu features completely 4318c50d8ae3SPaolo Bonzini * follow the features in guest. 4319c50d8ae3SPaolo Bonzini */ 432016be1d12SSean Christopherson static void reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, 432116be1d12SSean Christopherson struct kvm_mmu *context) 4322c50d8ae3SPaolo Bonzini { 4323112022bdSSean Christopherson /* 4324112022bdSSean Christopherson * KVM uses NX when TDP is disabled to handle a variety of scenarios, 4325112022bdSSean Christopherson * notably for huge SPTEs if iTLB multi-hit mitigation is enabled and 4326112022bdSSean Christopherson * to generate correct permissions for CR0.WP=0/CR4.SMEP=1/EFER.NX=0. 4327112022bdSSean Christopherson * The iTLB multi-hit workaround can be toggled at any time, so assume 4328112022bdSSean Christopherson * NX can be used by any non-nested shadow MMU to avoid having to reset 4329112022bdSSean Christopherson * MMU contexts. Note, KVM forces EFER.NX=1 when TDP is disabled. 4330112022bdSSean Christopherson */ 433190599c28SSean Christopherson bool uses_nx = is_efer_nx(context) || !tdp_enabled; 43328c985b2dSSean Christopherson 43338c985b2dSSean Christopherson /* @amd adds a check on bit of SPTEs, which KVM shouldn't use anyways. */ 43348c985b2dSSean Christopherson bool is_amd = true; 43358c985b2dSSean Christopherson /* KVM doesn't use 2-level page tables for the shadow MMU. */ 43368c985b2dSSean Christopherson bool is_pse = false; 4337c50d8ae3SPaolo Bonzini struct rsvd_bits_validate *shadow_zero_check; 4338c50d8ae3SPaolo Bonzini int i; 4339c50d8ae3SPaolo Bonzini 43408c985b2dSSean Christopherson WARN_ON_ONCE(context->shadow_root_level < PT32E_ROOT_LEVEL); 43418c985b2dSSean Christopherson 4342c50d8ae3SPaolo Bonzini shadow_zero_check = &context->shadow_zero_check; 4343b705a277SSean Christopherson __reset_rsvds_bits_mask(shadow_zero_check, reserved_hpa_bits(), 4344c50d8ae3SPaolo Bonzini context->shadow_root_level, uses_nx, 434527de9250SSean Christopherson guest_can_use_gbpages(vcpu), is_pse, is_amd); 4346c50d8ae3SPaolo Bonzini 4347c50d8ae3SPaolo Bonzini if (!shadow_me_mask) 4348c50d8ae3SPaolo Bonzini return; 4349c50d8ae3SPaolo Bonzini 4350c50d8ae3SPaolo Bonzini for (i = context->shadow_root_level; --i >= 0;) { 4351c50d8ae3SPaolo Bonzini shadow_zero_check->rsvd_bits_mask[0][i] &= ~shadow_me_mask; 4352c50d8ae3SPaolo Bonzini shadow_zero_check->rsvd_bits_mask[1][i] &= ~shadow_me_mask; 4353c50d8ae3SPaolo Bonzini } 4354c50d8ae3SPaolo Bonzini 4355c50d8ae3SPaolo Bonzini } 4356c50d8ae3SPaolo Bonzini 4357c50d8ae3SPaolo Bonzini static inline bool boot_cpu_is_amd(void) 4358c50d8ae3SPaolo Bonzini { 4359c50d8ae3SPaolo Bonzini WARN_ON_ONCE(!tdp_enabled); 4360c50d8ae3SPaolo Bonzini return shadow_x_mask == 0; 4361c50d8ae3SPaolo Bonzini } 4362c50d8ae3SPaolo Bonzini 4363c50d8ae3SPaolo Bonzini /* 4364c50d8ae3SPaolo Bonzini * the direct page table on host, use as much mmu features as 4365c50d8ae3SPaolo Bonzini * possible, however, kvm currently does not do execution-protection. 4366c50d8ae3SPaolo Bonzini */ 4367c50d8ae3SPaolo Bonzini static void 4368c50d8ae3SPaolo Bonzini reset_tdp_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, 4369c50d8ae3SPaolo Bonzini struct kvm_mmu *context) 4370c50d8ae3SPaolo Bonzini { 4371c50d8ae3SPaolo Bonzini struct rsvd_bits_validate *shadow_zero_check; 4372c50d8ae3SPaolo Bonzini int i; 4373c50d8ae3SPaolo Bonzini 4374c50d8ae3SPaolo Bonzini shadow_zero_check = &context->shadow_zero_check; 4375c50d8ae3SPaolo Bonzini 4376c50d8ae3SPaolo Bonzini if (boot_cpu_is_amd()) 4377b705a277SSean Christopherson __reset_rsvds_bits_mask(shadow_zero_check, reserved_hpa_bits(), 4378c50d8ae3SPaolo Bonzini context->shadow_root_level, false, 4379c50d8ae3SPaolo Bonzini boot_cpu_has(X86_FEATURE_GBPAGES), 43808c985b2dSSean Christopherson false, true); 4381c50d8ae3SPaolo Bonzini else 4382c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask_ept(shadow_zero_check, 43836f8e65a6SSean Christopherson reserved_hpa_bits(), false); 4384c50d8ae3SPaolo Bonzini 4385c50d8ae3SPaolo Bonzini if (!shadow_me_mask) 4386c50d8ae3SPaolo Bonzini return; 4387c50d8ae3SPaolo Bonzini 4388c50d8ae3SPaolo Bonzini for (i = context->shadow_root_level; --i >= 0;) { 4389c50d8ae3SPaolo Bonzini shadow_zero_check->rsvd_bits_mask[0][i] &= ~shadow_me_mask; 4390c50d8ae3SPaolo Bonzini shadow_zero_check->rsvd_bits_mask[1][i] &= ~shadow_me_mask; 4391c50d8ae3SPaolo Bonzini } 4392c50d8ae3SPaolo Bonzini } 4393c50d8ae3SPaolo Bonzini 4394c50d8ae3SPaolo Bonzini /* 4395c50d8ae3SPaolo Bonzini * as the comments in reset_shadow_zero_bits_mask() except it 4396c50d8ae3SPaolo Bonzini * is the shadow page table for intel nested guest. 4397c50d8ae3SPaolo Bonzini */ 4398c50d8ae3SPaolo Bonzini static void 4399c50d8ae3SPaolo Bonzini reset_ept_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, 4400c50d8ae3SPaolo Bonzini struct kvm_mmu *context, bool execonly) 4401c50d8ae3SPaolo Bonzini { 4402c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask_ept(&context->shadow_zero_check, 44036f8e65a6SSean Christopherson reserved_hpa_bits(), execonly); 4404c50d8ae3SPaolo Bonzini } 4405c50d8ae3SPaolo Bonzini 4406c50d8ae3SPaolo Bonzini #define BYTE_MASK(access) \ 4407c50d8ae3SPaolo Bonzini ((1 & (access) ? 2 : 0) | \ 4408c50d8ae3SPaolo Bonzini (2 & (access) ? 4 : 0) | \ 4409c50d8ae3SPaolo Bonzini (3 & (access) ? 8 : 0) | \ 4410c50d8ae3SPaolo Bonzini (4 & (access) ? 16 : 0) | \ 4411c50d8ae3SPaolo Bonzini (5 & (access) ? 32 : 0) | \ 4412c50d8ae3SPaolo Bonzini (6 & (access) ? 64 : 0) | \ 4413c50d8ae3SPaolo Bonzini (7 & (access) ? 128 : 0)) 4414c50d8ae3SPaolo Bonzini 4415c50d8ae3SPaolo Bonzini 4416c596f147SSean Christopherson static void update_permission_bitmask(struct kvm_mmu *mmu, bool ept) 4417c50d8ae3SPaolo Bonzini { 4418c50d8ae3SPaolo Bonzini unsigned byte; 4419c50d8ae3SPaolo Bonzini 4420c50d8ae3SPaolo Bonzini const u8 x = BYTE_MASK(ACC_EXEC_MASK); 4421c50d8ae3SPaolo Bonzini const u8 w = BYTE_MASK(ACC_WRITE_MASK); 4422c50d8ae3SPaolo Bonzini const u8 u = BYTE_MASK(ACC_USER_MASK); 4423c50d8ae3SPaolo Bonzini 4424c596f147SSean Christopherson bool cr4_smep = is_cr4_smep(mmu); 4425c596f147SSean Christopherson bool cr4_smap = is_cr4_smap(mmu); 4426c596f147SSean Christopherson bool cr0_wp = is_cr0_wp(mmu); 442790599c28SSean Christopherson bool efer_nx = is_efer_nx(mmu); 4428c50d8ae3SPaolo Bonzini 4429c50d8ae3SPaolo Bonzini for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) { 4430c50d8ae3SPaolo Bonzini unsigned pfec = byte << 1; 4431c50d8ae3SPaolo Bonzini 4432c50d8ae3SPaolo Bonzini /* 4433c50d8ae3SPaolo Bonzini * Each "*f" variable has a 1 bit for each UWX value 4434c50d8ae3SPaolo Bonzini * that causes a fault with the given PFEC. 4435c50d8ae3SPaolo Bonzini */ 4436c50d8ae3SPaolo Bonzini 4437c50d8ae3SPaolo Bonzini /* Faults from writes to non-writable pages */ 4438c50d8ae3SPaolo Bonzini u8 wf = (pfec & PFERR_WRITE_MASK) ? (u8)~w : 0; 4439c50d8ae3SPaolo Bonzini /* Faults from user mode accesses to supervisor pages */ 4440c50d8ae3SPaolo Bonzini u8 uf = (pfec & PFERR_USER_MASK) ? (u8)~u : 0; 4441c50d8ae3SPaolo Bonzini /* Faults from fetches of non-executable pages*/ 4442c50d8ae3SPaolo Bonzini u8 ff = (pfec & PFERR_FETCH_MASK) ? (u8)~x : 0; 4443c50d8ae3SPaolo Bonzini /* Faults from kernel mode fetches of user pages */ 4444c50d8ae3SPaolo Bonzini u8 smepf = 0; 4445c50d8ae3SPaolo Bonzini /* Faults from kernel mode accesses of user pages */ 4446c50d8ae3SPaolo Bonzini u8 smapf = 0; 4447c50d8ae3SPaolo Bonzini 4448c50d8ae3SPaolo Bonzini if (!ept) { 4449c50d8ae3SPaolo Bonzini /* Faults from kernel mode accesses to user pages */ 4450c50d8ae3SPaolo Bonzini u8 kf = (pfec & PFERR_USER_MASK) ? 0 : u; 4451c50d8ae3SPaolo Bonzini 4452c50d8ae3SPaolo Bonzini /* Not really needed: !nx will cause pte.nx to fault */ 445390599c28SSean Christopherson if (!efer_nx) 4454c50d8ae3SPaolo Bonzini ff = 0; 4455c50d8ae3SPaolo Bonzini 4456c50d8ae3SPaolo Bonzini /* Allow supervisor writes if !cr0.wp */ 4457c50d8ae3SPaolo Bonzini if (!cr0_wp) 4458c50d8ae3SPaolo Bonzini wf = (pfec & PFERR_USER_MASK) ? wf : 0; 4459c50d8ae3SPaolo Bonzini 4460c50d8ae3SPaolo Bonzini /* Disallow supervisor fetches of user code if cr4.smep */ 4461c50d8ae3SPaolo Bonzini if (cr4_smep) 4462c50d8ae3SPaolo Bonzini smepf = (pfec & PFERR_FETCH_MASK) ? kf : 0; 4463c50d8ae3SPaolo Bonzini 4464c50d8ae3SPaolo Bonzini /* 4465c50d8ae3SPaolo Bonzini * SMAP:kernel-mode data accesses from user-mode 4466c50d8ae3SPaolo Bonzini * mappings should fault. A fault is considered 4467c50d8ae3SPaolo Bonzini * as a SMAP violation if all of the following 4468c50d8ae3SPaolo Bonzini * conditions are true: 4469c50d8ae3SPaolo Bonzini * - X86_CR4_SMAP is set in CR4 4470c50d8ae3SPaolo Bonzini * - A user page is accessed 4471c50d8ae3SPaolo Bonzini * - The access is not a fetch 4472c50d8ae3SPaolo Bonzini * - Page fault in kernel mode 4473c50d8ae3SPaolo Bonzini * - if CPL = 3 or X86_EFLAGS_AC is clear 4474c50d8ae3SPaolo Bonzini * 4475c50d8ae3SPaolo Bonzini * Here, we cover the first three conditions. 4476c50d8ae3SPaolo Bonzini * The fourth is computed dynamically in permission_fault(); 4477c50d8ae3SPaolo Bonzini * PFERR_RSVD_MASK bit will be set in PFEC if the access is 4478c50d8ae3SPaolo Bonzini * *not* subject to SMAP restrictions. 4479c50d8ae3SPaolo Bonzini */ 4480c50d8ae3SPaolo Bonzini if (cr4_smap) 4481c50d8ae3SPaolo Bonzini smapf = (pfec & (PFERR_RSVD_MASK|PFERR_FETCH_MASK)) ? 0 : kf; 4482c50d8ae3SPaolo Bonzini } 4483c50d8ae3SPaolo Bonzini 4484c50d8ae3SPaolo Bonzini mmu->permissions[byte] = ff | uf | wf | smepf | smapf; 4485c50d8ae3SPaolo Bonzini } 4486c50d8ae3SPaolo Bonzini } 4487c50d8ae3SPaolo Bonzini 4488c50d8ae3SPaolo Bonzini /* 4489c50d8ae3SPaolo Bonzini * PKU is an additional mechanism by which the paging controls access to 4490c50d8ae3SPaolo Bonzini * user-mode addresses based on the value in the PKRU register. Protection 4491c50d8ae3SPaolo Bonzini * key violations are reported through a bit in the page fault error code. 4492c50d8ae3SPaolo Bonzini * Unlike other bits of the error code, the PK bit is not known at the 4493c50d8ae3SPaolo Bonzini * call site of e.g. gva_to_gpa; it must be computed directly in 4494c50d8ae3SPaolo Bonzini * permission_fault based on two bits of PKRU, on some machine state (CR4, 4495c50d8ae3SPaolo Bonzini * CR0, EFER, CPL), and on other bits of the error code and the page tables. 4496c50d8ae3SPaolo Bonzini * 4497c50d8ae3SPaolo Bonzini * In particular the following conditions come from the error code, the 4498c50d8ae3SPaolo Bonzini * page tables and the machine state: 4499c50d8ae3SPaolo Bonzini * - PK is always zero unless CR4.PKE=1 and EFER.LMA=1 4500c50d8ae3SPaolo Bonzini * - PK is always zero if RSVD=1 (reserved bit set) or F=1 (instruction fetch) 4501c50d8ae3SPaolo Bonzini * - PK is always zero if U=0 in the page tables 4502c50d8ae3SPaolo Bonzini * - PKRU.WD is ignored if CR0.WP=0 and the access is a supervisor access. 4503c50d8ae3SPaolo Bonzini * 4504c50d8ae3SPaolo Bonzini * The PKRU bitmask caches the result of these four conditions. The error 4505c50d8ae3SPaolo Bonzini * code (minus the P bit) and the page table's U bit form an index into the 4506c50d8ae3SPaolo Bonzini * PKRU bitmask. Two bits of the PKRU bitmask are then extracted and ANDed 4507c50d8ae3SPaolo Bonzini * with the two bits of the PKRU register corresponding to the protection key. 4508c50d8ae3SPaolo Bonzini * For the first three conditions above the bits will be 00, thus masking 4509c50d8ae3SPaolo Bonzini * away both AD and WD. For all reads or if the last condition holds, WD 4510c50d8ae3SPaolo Bonzini * only will be masked away. 4511c50d8ae3SPaolo Bonzini */ 45122e4c0661SSean Christopherson static void update_pkru_bitmask(struct kvm_mmu *mmu) 4513c50d8ae3SPaolo Bonzini { 4514c50d8ae3SPaolo Bonzini unsigned bit; 4515c50d8ae3SPaolo Bonzini bool wp; 4516c50d8ae3SPaolo Bonzini 45172e4c0661SSean Christopherson if (!is_cr4_pke(mmu)) { 4518c50d8ae3SPaolo Bonzini mmu->pkru_mask = 0; 4519c50d8ae3SPaolo Bonzini return; 4520c50d8ae3SPaolo Bonzini } 4521c50d8ae3SPaolo Bonzini 45222e4c0661SSean Christopherson wp = is_cr0_wp(mmu); 4523c50d8ae3SPaolo Bonzini 4524c50d8ae3SPaolo Bonzini for (bit = 0; bit < ARRAY_SIZE(mmu->permissions); ++bit) { 4525c50d8ae3SPaolo Bonzini unsigned pfec, pkey_bits; 4526c50d8ae3SPaolo Bonzini bool check_pkey, check_write, ff, uf, wf, pte_user; 4527c50d8ae3SPaolo Bonzini 4528c50d8ae3SPaolo Bonzini pfec = bit << 1; 4529c50d8ae3SPaolo Bonzini ff = pfec & PFERR_FETCH_MASK; 4530c50d8ae3SPaolo Bonzini uf = pfec & PFERR_USER_MASK; 4531c50d8ae3SPaolo Bonzini wf = pfec & PFERR_WRITE_MASK; 4532c50d8ae3SPaolo Bonzini 4533c50d8ae3SPaolo Bonzini /* PFEC.RSVD is replaced by ACC_USER_MASK. */ 4534c50d8ae3SPaolo Bonzini pte_user = pfec & PFERR_RSVD_MASK; 4535c50d8ae3SPaolo Bonzini 4536c50d8ae3SPaolo Bonzini /* 4537c50d8ae3SPaolo Bonzini * Only need to check the access which is not an 4538c50d8ae3SPaolo Bonzini * instruction fetch and is to a user page. 4539c50d8ae3SPaolo Bonzini */ 4540c50d8ae3SPaolo Bonzini check_pkey = (!ff && pte_user); 4541c50d8ae3SPaolo Bonzini /* 4542c50d8ae3SPaolo Bonzini * write access is controlled by PKRU if it is a 4543c50d8ae3SPaolo Bonzini * user access or CR0.WP = 1. 4544c50d8ae3SPaolo Bonzini */ 4545c50d8ae3SPaolo Bonzini check_write = check_pkey && wf && (uf || wp); 4546c50d8ae3SPaolo Bonzini 4547c50d8ae3SPaolo Bonzini /* PKRU.AD stops both read and write access. */ 4548c50d8ae3SPaolo Bonzini pkey_bits = !!check_pkey; 4549c50d8ae3SPaolo Bonzini /* PKRU.WD stops write access. */ 4550c50d8ae3SPaolo Bonzini pkey_bits |= (!!check_write) << 1; 4551c50d8ae3SPaolo Bonzini 4552c50d8ae3SPaolo Bonzini mmu->pkru_mask |= (pkey_bits & 3) << pfec; 4553c50d8ae3SPaolo Bonzini } 4554c50d8ae3SPaolo Bonzini } 4555c50d8ae3SPaolo Bonzini 4556533f9a4bSSean Christopherson static void reset_guest_paging_metadata(struct kvm_vcpu *vcpu, 4557533f9a4bSSean Christopherson struct kvm_mmu *mmu) 4558c50d8ae3SPaolo Bonzini { 4559533f9a4bSSean Christopherson if (!is_cr0_pg(mmu)) 4560533f9a4bSSean Christopherson return; 4561c50d8ae3SPaolo Bonzini 4562533f9a4bSSean Christopherson reset_rsvds_bits_mask(vcpu, mmu); 4563533f9a4bSSean Christopherson update_permission_bitmask(mmu, false); 4564533f9a4bSSean Christopherson update_pkru_bitmask(mmu); 4565c50d8ae3SPaolo Bonzini } 4566c50d8ae3SPaolo Bonzini 4567fe660f72SSean Christopherson static void paging64_init_context(struct kvm_mmu *context) 4568c50d8ae3SPaolo Bonzini { 4569c50d8ae3SPaolo Bonzini context->page_fault = paging64_page_fault; 4570c50d8ae3SPaolo Bonzini context->gva_to_gpa = paging64_gva_to_gpa; 4571c50d8ae3SPaolo Bonzini context->sync_page = paging64_sync_page; 4572c50d8ae3SPaolo Bonzini context->invlpg = paging64_invlpg; 4573c50d8ae3SPaolo Bonzini context->direct_map = false; 4574c50d8ae3SPaolo Bonzini } 4575c50d8ae3SPaolo Bonzini 457684a16226SSean Christopherson static void paging32_init_context(struct kvm_mmu *context) 4577c50d8ae3SPaolo Bonzini { 4578c50d8ae3SPaolo Bonzini context->page_fault = paging32_page_fault; 4579c50d8ae3SPaolo Bonzini context->gva_to_gpa = paging32_gva_to_gpa; 4580c50d8ae3SPaolo Bonzini context->sync_page = paging32_sync_page; 4581c50d8ae3SPaolo Bonzini context->invlpg = paging32_invlpg; 4582c50d8ae3SPaolo Bonzini context->direct_map = false; 4583c50d8ae3SPaolo Bonzini } 4584c50d8ae3SPaolo Bonzini 45858626c120SSean Christopherson static union kvm_mmu_extended_role kvm_calc_mmu_role_ext(struct kvm_vcpu *vcpu, 45868626c120SSean Christopherson struct kvm_mmu_role_regs *regs) 4587c50d8ae3SPaolo Bonzini { 4588c50d8ae3SPaolo Bonzini union kvm_mmu_extended_role ext = {0}; 4589c50d8ae3SPaolo Bonzini 4590ca8d664fSSean Christopherson if (____is_cr0_pg(regs)) { 4591ca8d664fSSean Christopherson ext.cr0_pg = 1; 45928626c120SSean Christopherson ext.cr4_pae = ____is_cr4_pae(regs); 45938626c120SSean Christopherson ext.cr4_smep = ____is_cr4_smep(regs); 45948626c120SSean Christopherson ext.cr4_smap = ____is_cr4_smap(regs); 45958626c120SSean Christopherson ext.cr4_pse = ____is_cr4_pse(regs); 459684c679f5SSean Christopherson 459784c679f5SSean Christopherson /* PKEY and LA57 are active iff long mode is active. */ 459884c679f5SSean Christopherson ext.cr4_pke = ____is_efer_lma(regs) && ____is_cr4_pke(regs); 459984c679f5SSean Christopherson ext.cr4_la57 = ____is_efer_lma(regs) && ____is_cr4_la57(regs); 4600ca8d664fSSean Christopherson } 4601c50d8ae3SPaolo Bonzini 4602c50d8ae3SPaolo Bonzini ext.valid = 1; 4603c50d8ae3SPaolo Bonzini 4604c50d8ae3SPaolo Bonzini return ext; 4605c50d8ae3SPaolo Bonzini } 4606c50d8ae3SPaolo Bonzini 4607c50d8ae3SPaolo Bonzini static union kvm_mmu_role kvm_calc_mmu_role_common(struct kvm_vcpu *vcpu, 46088626c120SSean Christopherson struct kvm_mmu_role_regs *regs, 4609c50d8ae3SPaolo Bonzini bool base_only) 4610c50d8ae3SPaolo Bonzini { 4611c50d8ae3SPaolo Bonzini union kvm_mmu_role role = {0}; 4612c50d8ae3SPaolo Bonzini 4613c50d8ae3SPaolo Bonzini role.base.access = ACC_ALL; 4614ca8d664fSSean Christopherson if (____is_cr0_pg(regs)) { 4615167f8a5cSSean Christopherson role.base.efer_nx = ____is_efer_nx(regs); 46168626c120SSean Christopherson role.base.cr0_wp = ____is_cr0_wp(regs); 4617ca8d664fSSean Christopherson } 4618c50d8ae3SPaolo Bonzini role.base.smm = is_smm(vcpu); 4619c50d8ae3SPaolo Bonzini role.base.guest_mode = is_guest_mode(vcpu); 4620c50d8ae3SPaolo Bonzini 4621c50d8ae3SPaolo Bonzini if (base_only) 4622c50d8ae3SPaolo Bonzini return role; 4623c50d8ae3SPaolo Bonzini 46248626c120SSean Christopherson role.ext = kvm_calc_mmu_role_ext(vcpu, regs); 4625c50d8ae3SPaolo Bonzini 4626c50d8ae3SPaolo Bonzini return role; 4627c50d8ae3SPaolo Bonzini } 4628c50d8ae3SPaolo Bonzini 4629d468d94bSSean Christopherson static inline int kvm_mmu_get_tdp_level(struct kvm_vcpu *vcpu) 4630d468d94bSSean Christopherson { 4631746700d2SWei Huang /* tdp_root_level is architecture forced level, use it if nonzero */ 4632746700d2SWei Huang if (tdp_root_level) 4633746700d2SWei Huang return tdp_root_level; 4634746700d2SWei Huang 4635d468d94bSSean Christopherson /* Use 5-level TDP if and only if it's useful/necessary. */ 463683013059SSean Christopherson if (max_tdp_level == 5 && cpuid_maxphyaddr(vcpu) <= 48) 4637d468d94bSSean Christopherson return 4; 4638d468d94bSSean Christopherson 463983013059SSean Christopherson return max_tdp_level; 4640d468d94bSSean Christopherson } 4641d468d94bSSean Christopherson 4642c50d8ae3SPaolo Bonzini static union kvm_mmu_role 46438626c120SSean Christopherson kvm_calc_tdp_mmu_root_page_role(struct kvm_vcpu *vcpu, 46448626c120SSean Christopherson struct kvm_mmu_role_regs *regs, bool base_only) 4645c50d8ae3SPaolo Bonzini { 46468626c120SSean Christopherson union kvm_mmu_role role = kvm_calc_mmu_role_common(vcpu, regs, base_only); 4647c50d8ae3SPaolo Bonzini 4648c50d8ae3SPaolo Bonzini role.base.ad_disabled = (shadow_accessed_mask == 0); 4649d468d94bSSean Christopherson role.base.level = kvm_mmu_get_tdp_level(vcpu); 4650c50d8ae3SPaolo Bonzini role.base.direct = true; 4651c50d8ae3SPaolo Bonzini role.base.gpte_is_8_bytes = true; 4652c50d8ae3SPaolo Bonzini 4653c50d8ae3SPaolo Bonzini return role; 4654c50d8ae3SPaolo Bonzini } 4655c50d8ae3SPaolo Bonzini 4656c50d8ae3SPaolo Bonzini static void init_kvm_tdp_mmu(struct kvm_vcpu *vcpu) 4657c50d8ae3SPaolo Bonzini { 46588c008659SPaolo Bonzini struct kvm_mmu *context = &vcpu->arch.root_mmu; 46598626c120SSean Christopherson struct kvm_mmu_role_regs regs = vcpu_to_role_regs(vcpu); 4660c50d8ae3SPaolo Bonzini union kvm_mmu_role new_role = 46618626c120SSean Christopherson kvm_calc_tdp_mmu_root_page_role(vcpu, ®s, false); 4662c50d8ae3SPaolo Bonzini 4663c50d8ae3SPaolo Bonzini if (new_role.as_u64 == context->mmu_role.as_u64) 4664c50d8ae3SPaolo Bonzini return; 4665c50d8ae3SPaolo Bonzini 4666c50d8ae3SPaolo Bonzini context->mmu_role.as_u64 = new_role.as_u64; 46677a02674dSSean Christopherson context->page_fault = kvm_tdp_page_fault; 4668c50d8ae3SPaolo Bonzini context->sync_page = nonpaging_sync_page; 46695efac074SPaolo Bonzini context->invlpg = NULL; 4670d468d94bSSean Christopherson context->shadow_root_level = kvm_mmu_get_tdp_level(vcpu); 4671c50d8ae3SPaolo Bonzini context->direct_map = true; 4672d8dd54e0SSean Christopherson context->get_guest_pgd = get_cr3; 4673c50d8ae3SPaolo Bonzini context->get_pdptr = kvm_pdptr_read; 4674c50d8ae3SPaolo Bonzini context->inject_page_fault = kvm_inject_page_fault; 4675f4bd6f73SSean Christopherson context->root_level = role_regs_to_root_level(®s); 4676c50d8ae3SPaolo Bonzini 467736f26787SSean Christopherson if (!is_cr0_pg(context)) 4678c50d8ae3SPaolo Bonzini context->gva_to_gpa = nonpaging_gva_to_gpa; 467936f26787SSean Christopherson else if (is_cr4_pae(context)) 4680c50d8ae3SPaolo Bonzini context->gva_to_gpa = paging64_gva_to_gpa; 4681f4bd6f73SSean Christopherson else 4682c50d8ae3SPaolo Bonzini context->gva_to_gpa = paging32_gva_to_gpa; 4683c50d8ae3SPaolo Bonzini 4684533f9a4bSSean Christopherson reset_guest_paging_metadata(vcpu, context); 4685c50d8ae3SPaolo Bonzini reset_tdp_shadow_zero_bits_mask(vcpu, context); 4686c50d8ae3SPaolo Bonzini } 4687c50d8ae3SPaolo Bonzini 4688c50d8ae3SPaolo Bonzini static union kvm_mmu_role 46898626c120SSean Christopherson kvm_calc_shadow_root_page_role_common(struct kvm_vcpu *vcpu, 46908626c120SSean Christopherson struct kvm_mmu_role_regs *regs, bool base_only) 4691c50d8ae3SPaolo Bonzini { 46928626c120SSean Christopherson union kvm_mmu_role role = kvm_calc_mmu_role_common(vcpu, regs, base_only); 4693c50d8ae3SPaolo Bonzini 46948626c120SSean Christopherson role.base.smep_andnot_wp = role.ext.cr4_smep && !____is_cr0_wp(regs); 46958626c120SSean Christopherson role.base.smap_andnot_wp = role.ext.cr4_smap && !____is_cr0_wp(regs); 4696ca8d664fSSean Christopherson role.base.gpte_is_8_bytes = ____is_cr0_pg(regs) && ____is_cr4_pae(regs); 4697c50d8ae3SPaolo Bonzini 469859505b55SSean Christopherson return role; 469959505b55SSean Christopherson } 470059505b55SSean Christopherson 470159505b55SSean Christopherson static union kvm_mmu_role 47028626c120SSean Christopherson kvm_calc_shadow_mmu_root_page_role(struct kvm_vcpu *vcpu, 47038626c120SSean Christopherson struct kvm_mmu_role_regs *regs, bool base_only) 470459505b55SSean Christopherson { 470559505b55SSean Christopherson union kvm_mmu_role role = 47068626c120SSean Christopherson kvm_calc_shadow_root_page_role_common(vcpu, regs, base_only); 470759505b55SSean Christopherson 47088626c120SSean Christopherson role.base.direct = !____is_cr0_pg(regs); 470959505b55SSean Christopherson 47108626c120SSean Christopherson if (!____is_efer_lma(regs)) 4711c50d8ae3SPaolo Bonzini role.base.level = PT32E_ROOT_LEVEL; 47128626c120SSean Christopherson else if (____is_cr4_la57(regs)) 4713c50d8ae3SPaolo Bonzini role.base.level = PT64_ROOT_5LEVEL; 4714c50d8ae3SPaolo Bonzini else 4715c50d8ae3SPaolo Bonzini role.base.level = PT64_ROOT_4LEVEL; 4716c50d8ae3SPaolo Bonzini 4717c50d8ae3SPaolo Bonzini return role; 4718c50d8ae3SPaolo Bonzini } 4719c50d8ae3SPaolo Bonzini 47208c008659SPaolo Bonzini static void shadow_mmu_init_context(struct kvm_vcpu *vcpu, struct kvm_mmu *context, 4721594e91a1SSean Christopherson struct kvm_mmu_role_regs *regs, 47228c008659SPaolo Bonzini union kvm_mmu_role new_role) 4723c50d8ae3SPaolo Bonzini { 472418db1b17SSean Christopherson if (new_role.as_u64 == context->mmu_role.as_u64) 472518db1b17SSean Christopherson return; 4726c50d8ae3SPaolo Bonzini 4727c50d8ae3SPaolo Bonzini context->mmu_role.as_u64 = new_role.as_u64; 472818db1b17SSean Christopherson 472936f26787SSean Christopherson if (!is_cr0_pg(context)) 473084a16226SSean Christopherson nonpaging_init_context(context); 473136f26787SSean Christopherson else if (is_cr4_pae(context)) 4732fe660f72SSean Christopherson paging64_init_context(context); 4733c50d8ae3SPaolo Bonzini else 473484a16226SSean Christopherson paging32_init_context(context); 4735f4bd6f73SSean Christopherson context->root_level = role_regs_to_root_level(regs); 4736c50d8ae3SPaolo Bonzini 4737533f9a4bSSean Christopherson reset_guest_paging_metadata(vcpu, context); 4738d555f705SSean Christopherson context->shadow_root_level = new_role.base.level; 4739d555f705SSean Christopherson 4740c50d8ae3SPaolo Bonzini reset_shadow_zero_bits_mask(vcpu, context); 4741c50d8ae3SPaolo Bonzini } 47420f04a2acSVitaly Kuznetsov 4743594e91a1SSean Christopherson static void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, 4744594e91a1SSean Christopherson struct kvm_mmu_role_regs *regs) 47450f04a2acSVitaly Kuznetsov { 47468c008659SPaolo Bonzini struct kvm_mmu *context = &vcpu->arch.root_mmu; 47470f04a2acSVitaly Kuznetsov union kvm_mmu_role new_role = 47488626c120SSean Christopherson kvm_calc_shadow_mmu_root_page_role(vcpu, regs, false); 47490f04a2acSVitaly Kuznetsov 4750594e91a1SSean Christopherson shadow_mmu_init_context(vcpu, context, regs, new_role); 47510f04a2acSVitaly Kuznetsov } 47520f04a2acSVitaly Kuznetsov 475359505b55SSean Christopherson static union kvm_mmu_role 47548626c120SSean Christopherson kvm_calc_shadow_npt_root_page_role(struct kvm_vcpu *vcpu, 47558626c120SSean Christopherson struct kvm_mmu_role_regs *regs) 475659505b55SSean Christopherson { 475759505b55SSean Christopherson union kvm_mmu_role role = 47588626c120SSean Christopherson kvm_calc_shadow_root_page_role_common(vcpu, regs, false); 475959505b55SSean Christopherson 476059505b55SSean Christopherson role.base.direct = false; 4761d468d94bSSean Christopherson role.base.level = kvm_mmu_get_tdp_level(vcpu); 476259505b55SSean Christopherson 476359505b55SSean Christopherson return role; 476459505b55SSean Christopherson } 476559505b55SSean Christopherson 4766dbc4739bSSean Christopherson void kvm_init_shadow_npt_mmu(struct kvm_vcpu *vcpu, unsigned long cr0, 4767dbc4739bSSean Christopherson unsigned long cr4, u64 efer, gpa_t nested_cr3) 47680f04a2acSVitaly Kuznetsov { 47698c008659SPaolo Bonzini struct kvm_mmu *context = &vcpu->arch.guest_mmu; 4770594e91a1SSean Christopherson struct kvm_mmu_role_regs regs = { 4771594e91a1SSean Christopherson .cr0 = cr0, 4772594e91a1SSean Christopherson .cr4 = cr4, 4773594e91a1SSean Christopherson .efer = efer, 4774594e91a1SSean Christopherson }; 47758626c120SSean Christopherson union kvm_mmu_role new_role; 47760f04a2acSVitaly Kuznetsov 47778626c120SSean Christopherson new_role = kvm_calc_shadow_npt_root_page_role(vcpu, ®s); 4778a506fdd2SVitaly Kuznetsov 4779b5129100SSean Christopherson __kvm_mmu_new_pgd(vcpu, nested_cr3, new_role.base); 4780a3322d5cSSean Christopherson 4781594e91a1SSean Christopherson shadow_mmu_init_context(vcpu, context, ®s, new_role); 47820f04a2acSVitaly Kuznetsov } 47830f04a2acSVitaly Kuznetsov EXPORT_SYMBOL_GPL(kvm_init_shadow_npt_mmu); 4784c50d8ae3SPaolo Bonzini 4785c50d8ae3SPaolo Bonzini static union kvm_mmu_role 4786c50d8ae3SPaolo Bonzini kvm_calc_shadow_ept_root_page_role(struct kvm_vcpu *vcpu, bool accessed_dirty, 4787bb1fcc70SSean Christopherson bool execonly, u8 level) 4788c50d8ae3SPaolo Bonzini { 4789c50d8ae3SPaolo Bonzini union kvm_mmu_role role = {0}; 4790c50d8ae3SPaolo Bonzini 4791c50d8ae3SPaolo Bonzini /* SMM flag is inherited from root_mmu */ 4792c50d8ae3SPaolo Bonzini role.base.smm = vcpu->arch.root_mmu.mmu_role.base.smm; 4793c50d8ae3SPaolo Bonzini 4794bb1fcc70SSean Christopherson role.base.level = level; 4795c50d8ae3SPaolo Bonzini role.base.gpte_is_8_bytes = true; 4796c50d8ae3SPaolo Bonzini role.base.direct = false; 4797c50d8ae3SPaolo Bonzini role.base.ad_disabled = !accessed_dirty; 4798c50d8ae3SPaolo Bonzini role.base.guest_mode = true; 4799c50d8ae3SPaolo Bonzini role.base.access = ACC_ALL; 4800c50d8ae3SPaolo Bonzini 4801cd6767c3SSean Christopherson /* EPT, and thus nested EPT, does not consume CR0, CR4, nor EFER. */ 4802cd6767c3SSean Christopherson role.ext.word = 0; 4803c50d8ae3SPaolo Bonzini role.ext.execonly = execonly; 4804cd6767c3SSean Christopherson role.ext.valid = 1; 4805c50d8ae3SPaolo Bonzini 4806c50d8ae3SPaolo Bonzini return role; 4807c50d8ae3SPaolo Bonzini } 4808c50d8ae3SPaolo Bonzini 4809c50d8ae3SPaolo Bonzini void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly, 4810c50d8ae3SPaolo Bonzini bool accessed_dirty, gpa_t new_eptp) 4811c50d8ae3SPaolo Bonzini { 48128c008659SPaolo Bonzini struct kvm_mmu *context = &vcpu->arch.guest_mmu; 4813bb1fcc70SSean Christopherson u8 level = vmx_eptp_page_walk_level(new_eptp); 4814c50d8ae3SPaolo Bonzini union kvm_mmu_role new_role = 4815c50d8ae3SPaolo Bonzini kvm_calc_shadow_ept_root_page_role(vcpu, accessed_dirty, 4816bb1fcc70SSean Christopherson execonly, level); 4817c50d8ae3SPaolo Bonzini 4818b5129100SSean Christopherson __kvm_mmu_new_pgd(vcpu, new_eptp, new_role.base); 4819c50d8ae3SPaolo Bonzini 4820c50d8ae3SPaolo Bonzini if (new_role.as_u64 == context->mmu_role.as_u64) 4821c50d8ae3SPaolo Bonzini return; 4822c50d8ae3SPaolo Bonzini 482318db1b17SSean Christopherson context->mmu_role.as_u64 = new_role.as_u64; 482418db1b17SSean Christopherson 4825bb1fcc70SSean Christopherson context->shadow_root_level = level; 4826c50d8ae3SPaolo Bonzini 4827c50d8ae3SPaolo Bonzini context->ept_ad = accessed_dirty; 4828c50d8ae3SPaolo Bonzini context->page_fault = ept_page_fault; 4829c50d8ae3SPaolo Bonzini context->gva_to_gpa = ept_gva_to_gpa; 4830c50d8ae3SPaolo Bonzini context->sync_page = ept_sync_page; 4831c50d8ae3SPaolo Bonzini context->invlpg = ept_invlpg; 4832bb1fcc70SSean Christopherson context->root_level = level; 4833c50d8ae3SPaolo Bonzini context->direct_map = false; 4834c50d8ae3SPaolo Bonzini 4835c596f147SSean Christopherson update_permission_bitmask(context, true); 48362e4c0661SSean Christopherson update_pkru_bitmask(context); 4837c50d8ae3SPaolo Bonzini reset_rsvds_bits_mask_ept(vcpu, context, execonly); 4838c50d8ae3SPaolo Bonzini reset_ept_shadow_zero_bits_mask(vcpu, context, execonly); 4839c50d8ae3SPaolo Bonzini } 4840c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_init_shadow_ept_mmu); 4841c50d8ae3SPaolo Bonzini 4842c50d8ae3SPaolo Bonzini static void init_kvm_softmmu(struct kvm_vcpu *vcpu) 4843c50d8ae3SPaolo Bonzini { 48448c008659SPaolo Bonzini struct kvm_mmu *context = &vcpu->arch.root_mmu; 4845594e91a1SSean Christopherson struct kvm_mmu_role_regs regs = vcpu_to_role_regs(vcpu); 4846c50d8ae3SPaolo Bonzini 4847594e91a1SSean Christopherson kvm_init_shadow_mmu(vcpu, ®s); 4848929d1cfaSPaolo Bonzini 4849d8dd54e0SSean Christopherson context->get_guest_pgd = get_cr3; 4850c50d8ae3SPaolo Bonzini context->get_pdptr = kvm_pdptr_read; 4851c50d8ae3SPaolo Bonzini context->inject_page_fault = kvm_inject_page_fault; 4852c50d8ae3SPaolo Bonzini } 4853c50d8ae3SPaolo Bonzini 48548626c120SSean Christopherson static union kvm_mmu_role 48558626c120SSean Christopherson kvm_calc_nested_mmu_role(struct kvm_vcpu *vcpu, struct kvm_mmu_role_regs *regs) 4856654430efSSean Christopherson { 48578626c120SSean Christopherson union kvm_mmu_role role; 48588626c120SSean Christopherson 48598626c120SSean Christopherson role = kvm_calc_shadow_root_page_role_common(vcpu, regs, false); 4860654430efSSean Christopherson 4861654430efSSean Christopherson /* 4862654430efSSean Christopherson * Nested MMUs are used only for walking L2's gva->gpa, they never have 4863654430efSSean Christopherson * shadow pages of their own and so "direct" has no meaning. Set it 4864654430efSSean Christopherson * to "true" to try to detect bogus usage of the nested MMU. 4865654430efSSean Christopherson */ 4866654430efSSean Christopherson role.base.direct = true; 4867f4bd6f73SSean Christopherson role.base.level = role_regs_to_root_level(regs); 4868654430efSSean Christopherson return role; 4869654430efSSean Christopherson } 4870654430efSSean Christopherson 4871c50d8ae3SPaolo Bonzini static void init_kvm_nested_mmu(struct kvm_vcpu *vcpu) 4872c50d8ae3SPaolo Bonzini { 48738626c120SSean Christopherson struct kvm_mmu_role_regs regs = vcpu_to_role_regs(vcpu); 48748626c120SSean Christopherson union kvm_mmu_role new_role = kvm_calc_nested_mmu_role(vcpu, ®s); 4875c50d8ae3SPaolo Bonzini struct kvm_mmu *g_context = &vcpu->arch.nested_mmu; 4876c50d8ae3SPaolo Bonzini 4877c50d8ae3SPaolo Bonzini if (new_role.as_u64 == g_context->mmu_role.as_u64) 4878c50d8ae3SPaolo Bonzini return; 4879c50d8ae3SPaolo Bonzini 4880c50d8ae3SPaolo Bonzini g_context->mmu_role.as_u64 = new_role.as_u64; 4881d8dd54e0SSean Christopherson g_context->get_guest_pgd = get_cr3; 4882c50d8ae3SPaolo Bonzini g_context->get_pdptr = kvm_pdptr_read; 4883c50d8ae3SPaolo Bonzini g_context->inject_page_fault = kvm_inject_page_fault; 48845472fcd4SSean Christopherson g_context->root_level = new_role.base.level; 4885c50d8ae3SPaolo Bonzini 4886c50d8ae3SPaolo Bonzini /* 48875efac074SPaolo Bonzini * L2 page tables are never shadowed, so there is no need to sync 48885efac074SPaolo Bonzini * SPTEs. 48895efac074SPaolo Bonzini */ 48905efac074SPaolo Bonzini g_context->invlpg = NULL; 48915efac074SPaolo Bonzini 48925efac074SPaolo Bonzini /* 4893c50d8ae3SPaolo Bonzini * Note that arch.mmu->gva_to_gpa translates l2_gpa to l1_gpa using 4894c50d8ae3SPaolo Bonzini * L1's nested page tables (e.g. EPT12). The nested translation 4895c50d8ae3SPaolo Bonzini * of l2_gva to l1_gpa is done by arch.nested_mmu.gva_to_gpa using 4896c50d8ae3SPaolo Bonzini * L2's page tables as the first level of translation and L1's 4897c50d8ae3SPaolo Bonzini * nested page tables as the second level of translation. Basically 4898c50d8ae3SPaolo Bonzini * the gva_to_gpa functions between mmu and nested_mmu are swapped. 4899c50d8ae3SPaolo Bonzini */ 4900fa4b5588SSean Christopherson if (!is_paging(vcpu)) 4901c50d8ae3SPaolo Bonzini g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested; 4902fa4b5588SSean Christopherson else if (is_long_mode(vcpu)) 4903c50d8ae3SPaolo Bonzini g_context->gva_to_gpa = paging64_gva_to_gpa_nested; 4904fa4b5588SSean Christopherson else if (is_pae(vcpu)) 4905c50d8ae3SPaolo Bonzini g_context->gva_to_gpa = paging64_gva_to_gpa_nested; 4906fa4b5588SSean Christopherson else 4907c50d8ae3SPaolo Bonzini g_context->gva_to_gpa = paging32_gva_to_gpa_nested; 4908fa4b5588SSean Christopherson 4909533f9a4bSSean Christopherson reset_guest_paging_metadata(vcpu, g_context); 4910c50d8ae3SPaolo Bonzini } 4911c50d8ae3SPaolo Bonzini 4912c9060662SSean Christopherson void kvm_init_mmu(struct kvm_vcpu *vcpu) 4913c50d8ae3SPaolo Bonzini { 4914c50d8ae3SPaolo Bonzini if (mmu_is_nested(vcpu)) 4915c50d8ae3SPaolo Bonzini init_kvm_nested_mmu(vcpu); 4916c50d8ae3SPaolo Bonzini else if (tdp_enabled) 4917c50d8ae3SPaolo Bonzini init_kvm_tdp_mmu(vcpu); 4918c50d8ae3SPaolo Bonzini else 4919c50d8ae3SPaolo Bonzini init_kvm_softmmu(vcpu); 4920c50d8ae3SPaolo Bonzini } 4921c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_init_mmu); 4922c50d8ae3SPaolo Bonzini 4923c50d8ae3SPaolo Bonzini static union kvm_mmu_page_role 4924c50d8ae3SPaolo Bonzini kvm_mmu_calc_root_page_role(struct kvm_vcpu *vcpu) 4925c50d8ae3SPaolo Bonzini { 49268626c120SSean Christopherson struct kvm_mmu_role_regs regs = vcpu_to_role_regs(vcpu); 4927c50d8ae3SPaolo Bonzini union kvm_mmu_role role; 4928c50d8ae3SPaolo Bonzini 4929c50d8ae3SPaolo Bonzini if (tdp_enabled) 49308626c120SSean Christopherson role = kvm_calc_tdp_mmu_root_page_role(vcpu, ®s, true); 4931c50d8ae3SPaolo Bonzini else 49328626c120SSean Christopherson role = kvm_calc_shadow_mmu_root_page_role(vcpu, ®s, true); 4933c50d8ae3SPaolo Bonzini 4934c50d8ae3SPaolo Bonzini return role.base; 4935c50d8ae3SPaolo Bonzini } 4936c50d8ae3SPaolo Bonzini 493749c6f875SSean Christopherson void kvm_mmu_after_set_cpuid(struct kvm_vcpu *vcpu) 493849c6f875SSean Christopherson { 493949c6f875SSean Christopherson /* 494049c6f875SSean Christopherson * Invalidate all MMU roles to force them to reinitialize as CPUID 494149c6f875SSean Christopherson * information is factored into reserved bit calculations. 494249c6f875SSean Christopherson */ 494349c6f875SSean Christopherson vcpu->arch.root_mmu.mmu_role.ext.valid = 0; 494449c6f875SSean Christopherson vcpu->arch.guest_mmu.mmu_role.ext.valid = 0; 494549c6f875SSean Christopherson vcpu->arch.nested_mmu.mmu_role.ext.valid = 0; 494649c6f875SSean Christopherson kvm_mmu_reset_context(vcpu); 494763f5a190SSean Christopherson 494863f5a190SSean Christopherson /* 494963f5a190SSean Christopherson * KVM does not correctly handle changing guest CPUID after KVM_RUN, as 495063f5a190SSean Christopherson * MAXPHYADDR, GBPAGES support, AMD reserved bit behavior, etc.. aren't 495163f5a190SSean Christopherson * tracked in kvm_mmu_page_role. As a result, KVM may miss guest page 495263f5a190SSean Christopherson * faults due to reusing SPs/SPTEs. Alert userspace, but otherwise 495363f5a190SSean Christopherson * sweep the problem under the rug. 495463f5a190SSean Christopherson * 495563f5a190SSean Christopherson * KVM's horrific CPUID ABI makes the problem all but impossible to 495663f5a190SSean Christopherson * solve, as correctly handling multiple vCPU models (with respect to 495763f5a190SSean Christopherson * paging and physical address properties) in a single VM would require 495863f5a190SSean Christopherson * tracking all relevant CPUID information in kvm_mmu_page_role. That 495963f5a190SSean Christopherson * is very undesirable as it would double the memory requirements for 496063f5a190SSean Christopherson * gfn_track (see struct kvm_mmu_page_role comments), and in practice 496163f5a190SSean Christopherson * no sane VMM mucks with the core vCPU model on the fly. 496263f5a190SSean Christopherson */ 496363f5a190SSean Christopherson if (vcpu->arch.last_vmentry_cpu != -1) { 496463f5a190SSean Christopherson pr_warn_ratelimited("KVM: KVM_SET_CPUID{,2} after KVM_RUN may cause guest instability\n"); 496563f5a190SSean Christopherson pr_warn_ratelimited("KVM: KVM_SET_CPUID{,2} will fail after KVM_RUN starting with Linux 5.16\n"); 496663f5a190SSean Christopherson } 496749c6f875SSean Christopherson } 496849c6f875SSean Christopherson 4969c50d8ae3SPaolo Bonzini void kvm_mmu_reset_context(struct kvm_vcpu *vcpu) 4970c50d8ae3SPaolo Bonzini { 4971c50d8ae3SPaolo Bonzini kvm_mmu_unload(vcpu); 4972c9060662SSean Christopherson kvm_init_mmu(vcpu); 4973c50d8ae3SPaolo Bonzini } 4974c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_reset_context); 4975c50d8ae3SPaolo Bonzini 4976c50d8ae3SPaolo Bonzini int kvm_mmu_load(struct kvm_vcpu *vcpu) 4977c50d8ae3SPaolo Bonzini { 4978c50d8ae3SPaolo Bonzini int r; 4979c50d8ae3SPaolo Bonzini 4980378f5cd6SSean Christopherson r = mmu_topup_memory_caches(vcpu, !vcpu->arch.mmu->direct_map); 4981c50d8ae3SPaolo Bonzini if (r) 4982c50d8ae3SPaolo Bonzini goto out; 4983748e52b9SSean Christopherson r = mmu_alloc_special_roots(vcpu); 4984c50d8ae3SPaolo Bonzini if (r) 4985c50d8ae3SPaolo Bonzini goto out; 49864a38162eSPaolo Bonzini if (vcpu->arch.mmu->direct_map) 49876e6ec584SSean Christopherson r = mmu_alloc_direct_roots(vcpu); 49886e6ec584SSean Christopherson else 49896e6ec584SSean Christopherson r = mmu_alloc_shadow_roots(vcpu); 4990c50d8ae3SPaolo Bonzini if (r) 4991c50d8ae3SPaolo Bonzini goto out; 4992a91f387bSSean Christopherson 4993a91f387bSSean Christopherson kvm_mmu_sync_roots(vcpu); 4994a91f387bSSean Christopherson 4995727a7e27SPaolo Bonzini kvm_mmu_load_pgd(vcpu); 4996b3646477SJason Baron static_call(kvm_x86_tlb_flush_current)(vcpu); 4997c50d8ae3SPaolo Bonzini out: 4998c50d8ae3SPaolo Bonzini return r; 4999c50d8ae3SPaolo Bonzini } 5000c50d8ae3SPaolo Bonzini 5001c50d8ae3SPaolo Bonzini void kvm_mmu_unload(struct kvm_vcpu *vcpu) 5002c50d8ae3SPaolo Bonzini { 5003c50d8ae3SPaolo Bonzini kvm_mmu_free_roots(vcpu, &vcpu->arch.root_mmu, KVM_MMU_ROOTS_ALL); 5004c50d8ae3SPaolo Bonzini WARN_ON(VALID_PAGE(vcpu->arch.root_mmu.root_hpa)); 5005c50d8ae3SPaolo Bonzini kvm_mmu_free_roots(vcpu, &vcpu->arch.guest_mmu, KVM_MMU_ROOTS_ALL); 5006c50d8ae3SPaolo Bonzini WARN_ON(VALID_PAGE(vcpu->arch.guest_mmu.root_hpa)); 5007c50d8ae3SPaolo Bonzini } 5008c50d8ae3SPaolo Bonzini 5009c50d8ae3SPaolo Bonzini static bool need_remote_flush(u64 old, u64 new) 5010c50d8ae3SPaolo Bonzini { 5011c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(old)) 5012c50d8ae3SPaolo Bonzini return false; 5013c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(new)) 5014c50d8ae3SPaolo Bonzini return true; 5015c50d8ae3SPaolo Bonzini if ((old ^ new) & PT64_BASE_ADDR_MASK) 5016c50d8ae3SPaolo Bonzini return true; 5017c50d8ae3SPaolo Bonzini old ^= shadow_nx_mask; 5018c50d8ae3SPaolo Bonzini new ^= shadow_nx_mask; 5019c50d8ae3SPaolo Bonzini return (old & ~new & PT64_PERM_MASK) != 0; 5020c50d8ae3SPaolo Bonzini } 5021c50d8ae3SPaolo Bonzini 5022c50d8ae3SPaolo Bonzini static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa, 5023c50d8ae3SPaolo Bonzini int *bytes) 5024c50d8ae3SPaolo Bonzini { 5025c50d8ae3SPaolo Bonzini u64 gentry = 0; 5026c50d8ae3SPaolo Bonzini int r; 5027c50d8ae3SPaolo Bonzini 5028c50d8ae3SPaolo Bonzini /* 5029c50d8ae3SPaolo Bonzini * Assume that the pte write on a page table of the same type 5030c50d8ae3SPaolo Bonzini * as the current vcpu paging mode since we update the sptes only 5031c50d8ae3SPaolo Bonzini * when they have the same mode. 5032c50d8ae3SPaolo Bonzini */ 5033c50d8ae3SPaolo Bonzini if (is_pae(vcpu) && *bytes == 4) { 5034c50d8ae3SPaolo Bonzini /* Handle a 32-bit guest writing two halves of a 64-bit gpte */ 5035c50d8ae3SPaolo Bonzini *gpa &= ~(gpa_t)7; 5036c50d8ae3SPaolo Bonzini *bytes = 8; 5037c50d8ae3SPaolo Bonzini } 5038c50d8ae3SPaolo Bonzini 5039c50d8ae3SPaolo Bonzini if (*bytes == 4 || *bytes == 8) { 5040c50d8ae3SPaolo Bonzini r = kvm_vcpu_read_guest_atomic(vcpu, *gpa, &gentry, *bytes); 5041c50d8ae3SPaolo Bonzini if (r) 5042c50d8ae3SPaolo Bonzini gentry = 0; 5043c50d8ae3SPaolo Bonzini } 5044c50d8ae3SPaolo Bonzini 5045c50d8ae3SPaolo Bonzini return gentry; 5046c50d8ae3SPaolo Bonzini } 5047c50d8ae3SPaolo Bonzini 5048c50d8ae3SPaolo Bonzini /* 5049c50d8ae3SPaolo Bonzini * If we're seeing too many writes to a page, it may no longer be a page table, 5050c50d8ae3SPaolo Bonzini * or we may be forking, in which case it is better to unmap the page. 5051c50d8ae3SPaolo Bonzini */ 5052c50d8ae3SPaolo Bonzini static bool detect_write_flooding(struct kvm_mmu_page *sp) 5053c50d8ae3SPaolo Bonzini { 5054c50d8ae3SPaolo Bonzini /* 5055c50d8ae3SPaolo Bonzini * Skip write-flooding detected for the sp whose level is 1, because 5056c50d8ae3SPaolo Bonzini * it can become unsync, then the guest page is not write-protected. 5057c50d8ae3SPaolo Bonzini */ 50583bae0459SSean Christopherson if (sp->role.level == PG_LEVEL_4K) 5059c50d8ae3SPaolo Bonzini return false; 5060c50d8ae3SPaolo Bonzini 5061c50d8ae3SPaolo Bonzini atomic_inc(&sp->write_flooding_count); 5062c50d8ae3SPaolo Bonzini return atomic_read(&sp->write_flooding_count) >= 3; 5063c50d8ae3SPaolo Bonzini } 5064c50d8ae3SPaolo Bonzini 5065c50d8ae3SPaolo Bonzini /* 5066c50d8ae3SPaolo Bonzini * Misaligned accesses are too much trouble to fix up; also, they usually 5067c50d8ae3SPaolo Bonzini * indicate a page is not used as a page table. 5068c50d8ae3SPaolo Bonzini */ 5069c50d8ae3SPaolo Bonzini static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa, 5070c50d8ae3SPaolo Bonzini int bytes) 5071c50d8ae3SPaolo Bonzini { 5072c50d8ae3SPaolo Bonzini unsigned offset, pte_size, misaligned; 5073c50d8ae3SPaolo Bonzini 5074c50d8ae3SPaolo Bonzini pgprintk("misaligned: gpa %llx bytes %d role %x\n", 5075c50d8ae3SPaolo Bonzini gpa, bytes, sp->role.word); 5076c50d8ae3SPaolo Bonzini 5077c50d8ae3SPaolo Bonzini offset = offset_in_page(gpa); 5078c50d8ae3SPaolo Bonzini pte_size = sp->role.gpte_is_8_bytes ? 8 : 4; 5079c50d8ae3SPaolo Bonzini 5080c50d8ae3SPaolo Bonzini /* 5081c50d8ae3SPaolo Bonzini * Sometimes, the OS only writes the last one bytes to update status 5082c50d8ae3SPaolo Bonzini * bits, for example, in linux, andb instruction is used in clear_bit(). 5083c50d8ae3SPaolo Bonzini */ 5084c50d8ae3SPaolo Bonzini if (!(offset & (pte_size - 1)) && bytes == 1) 5085c50d8ae3SPaolo Bonzini return false; 5086c50d8ae3SPaolo Bonzini 5087c50d8ae3SPaolo Bonzini misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1); 5088c50d8ae3SPaolo Bonzini misaligned |= bytes < 4; 5089c50d8ae3SPaolo Bonzini 5090c50d8ae3SPaolo Bonzini return misaligned; 5091c50d8ae3SPaolo Bonzini } 5092c50d8ae3SPaolo Bonzini 5093c50d8ae3SPaolo Bonzini static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte) 5094c50d8ae3SPaolo Bonzini { 5095c50d8ae3SPaolo Bonzini unsigned page_offset, quadrant; 5096c50d8ae3SPaolo Bonzini u64 *spte; 5097c50d8ae3SPaolo Bonzini int level; 5098c50d8ae3SPaolo Bonzini 5099c50d8ae3SPaolo Bonzini page_offset = offset_in_page(gpa); 5100c50d8ae3SPaolo Bonzini level = sp->role.level; 5101c50d8ae3SPaolo Bonzini *nspte = 1; 5102c50d8ae3SPaolo Bonzini if (!sp->role.gpte_is_8_bytes) { 5103c50d8ae3SPaolo Bonzini page_offset <<= 1; /* 32->64 */ 5104c50d8ae3SPaolo Bonzini /* 5105c50d8ae3SPaolo Bonzini * A 32-bit pde maps 4MB while the shadow pdes map 5106c50d8ae3SPaolo Bonzini * only 2MB. So we need to double the offset again 5107c50d8ae3SPaolo Bonzini * and zap two pdes instead of one. 5108c50d8ae3SPaolo Bonzini */ 5109c50d8ae3SPaolo Bonzini if (level == PT32_ROOT_LEVEL) { 5110c50d8ae3SPaolo Bonzini page_offset &= ~7; /* kill rounding error */ 5111c50d8ae3SPaolo Bonzini page_offset <<= 1; 5112c50d8ae3SPaolo Bonzini *nspte = 2; 5113c50d8ae3SPaolo Bonzini } 5114c50d8ae3SPaolo Bonzini quadrant = page_offset >> PAGE_SHIFT; 5115c50d8ae3SPaolo Bonzini page_offset &= ~PAGE_MASK; 5116c50d8ae3SPaolo Bonzini if (quadrant != sp->role.quadrant) 5117c50d8ae3SPaolo Bonzini return NULL; 5118c50d8ae3SPaolo Bonzini } 5119c50d8ae3SPaolo Bonzini 5120c50d8ae3SPaolo Bonzini spte = &sp->spt[page_offset / sizeof(*spte)]; 5121c50d8ae3SPaolo Bonzini return spte; 5122c50d8ae3SPaolo Bonzini } 5123c50d8ae3SPaolo Bonzini 5124c50d8ae3SPaolo Bonzini static void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa, 5125c50d8ae3SPaolo Bonzini const u8 *new, int bytes, 5126c50d8ae3SPaolo Bonzini struct kvm_page_track_notifier_node *node) 5127c50d8ae3SPaolo Bonzini { 5128c50d8ae3SPaolo Bonzini gfn_t gfn = gpa >> PAGE_SHIFT; 5129c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 5130c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 5131c50d8ae3SPaolo Bonzini u64 entry, gentry, *spte; 5132c50d8ae3SPaolo Bonzini int npte; 513306152b2dSLai Jiangshan bool flush = false; 5134c50d8ae3SPaolo Bonzini 5135c50d8ae3SPaolo Bonzini /* 5136c50d8ae3SPaolo Bonzini * If we don't have indirect shadow pages, it means no page is 5137c50d8ae3SPaolo Bonzini * write-protected, so we can exit simply. 5138c50d8ae3SPaolo Bonzini */ 5139c50d8ae3SPaolo Bonzini if (!READ_ONCE(vcpu->kvm->arch.indirect_shadow_pages)) 5140c50d8ae3SPaolo Bonzini return; 5141c50d8ae3SPaolo Bonzini 5142c50d8ae3SPaolo Bonzini pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes); 5143c50d8ae3SPaolo Bonzini 5144c50d8ae3SPaolo Bonzini /* 5145c50d8ae3SPaolo Bonzini * No need to care whether allocation memory is successful 5146d9f6e12fSIngo Molnar * or not since pte prefetch is skipped if it does not have 5147c50d8ae3SPaolo Bonzini * enough objects in the cache. 5148c50d8ae3SPaolo Bonzini */ 5149378f5cd6SSean Christopherson mmu_topup_memory_caches(vcpu, true); 5150c50d8ae3SPaolo Bonzini 5151531810caSBen Gardon write_lock(&vcpu->kvm->mmu_lock); 5152c50d8ae3SPaolo Bonzini 5153c50d8ae3SPaolo Bonzini gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, &bytes); 5154c50d8ae3SPaolo Bonzini 5155c50d8ae3SPaolo Bonzini ++vcpu->kvm->stat.mmu_pte_write; 5156c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE); 5157c50d8ae3SPaolo Bonzini 5158c50d8ae3SPaolo Bonzini for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) { 5159c50d8ae3SPaolo Bonzini if (detect_write_misaligned(sp, gpa, bytes) || 5160c50d8ae3SPaolo Bonzini detect_write_flooding(sp)) { 5161c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list); 5162c50d8ae3SPaolo Bonzini ++vcpu->kvm->stat.mmu_flooded; 5163c50d8ae3SPaolo Bonzini continue; 5164c50d8ae3SPaolo Bonzini } 5165c50d8ae3SPaolo Bonzini 5166c50d8ae3SPaolo Bonzini spte = get_written_sptes(sp, gpa, &npte); 5167c50d8ae3SPaolo Bonzini if (!spte) 5168c50d8ae3SPaolo Bonzini continue; 5169c50d8ae3SPaolo Bonzini 5170c50d8ae3SPaolo Bonzini while (npte--) { 5171c50d8ae3SPaolo Bonzini entry = *spte; 51722de4085cSBen Gardon mmu_page_zap_pte(vcpu->kvm, sp, spte, NULL); 5173c5e2184dSSean Christopherson if (gentry && sp->role.level != PG_LEVEL_4K) 5174c5e2184dSSean Christopherson ++vcpu->kvm->stat.mmu_pde_zapped; 5175c50d8ae3SPaolo Bonzini if (need_remote_flush(entry, *spte)) 517606152b2dSLai Jiangshan flush = true; 5177c50d8ae3SPaolo Bonzini ++spte; 5178c50d8ae3SPaolo Bonzini } 5179c50d8ae3SPaolo Bonzini } 518006152b2dSLai Jiangshan kvm_mmu_remote_flush_or_zap(vcpu->kvm, &invalid_list, flush); 5181c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE); 5182531810caSBen Gardon write_unlock(&vcpu->kvm->mmu_lock); 5183c50d8ae3SPaolo Bonzini } 5184c50d8ae3SPaolo Bonzini 5185736c291cSSean Christopherson int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u64 error_code, 5186c50d8ae3SPaolo Bonzini void *insn, int insn_len) 5187c50d8ae3SPaolo Bonzini { 518892daa48bSSean Christopherson int r, emulation_type = EMULTYPE_PF; 5189c50d8ae3SPaolo Bonzini bool direct = vcpu->arch.mmu->direct_map; 5190c50d8ae3SPaolo Bonzini 51916948199aSSean Christopherson if (WARN_ON(!VALID_PAGE(vcpu->arch.mmu->root_hpa))) 5192ddce6208SSean Christopherson return RET_PF_RETRY; 5193ddce6208SSean Christopherson 5194c50d8ae3SPaolo Bonzini r = RET_PF_INVALID; 5195c50d8ae3SPaolo Bonzini if (unlikely(error_code & PFERR_RSVD_MASK)) { 5196736c291cSSean Christopherson r = handle_mmio_page_fault(vcpu, cr2_or_gpa, direct); 5197c50d8ae3SPaolo Bonzini if (r == RET_PF_EMULATE) 5198c50d8ae3SPaolo Bonzini goto emulate; 5199c50d8ae3SPaolo Bonzini } 5200c50d8ae3SPaolo Bonzini 5201c50d8ae3SPaolo Bonzini if (r == RET_PF_INVALID) { 52027a02674dSSean Christopherson r = kvm_mmu_do_page_fault(vcpu, cr2_or_gpa, 52037a02674dSSean Christopherson lower_32_bits(error_code), false); 520419025e7bSSean Christopherson if (KVM_BUG_ON(r == RET_PF_INVALID, vcpu->kvm)) 52057b367bc9SSean Christopherson return -EIO; 5206c50d8ae3SPaolo Bonzini } 5207c50d8ae3SPaolo Bonzini 5208c50d8ae3SPaolo Bonzini if (r < 0) 5209c50d8ae3SPaolo Bonzini return r; 521083a2ba4cSSean Christopherson if (r != RET_PF_EMULATE) 521183a2ba4cSSean Christopherson return 1; 5212c50d8ae3SPaolo Bonzini 5213c50d8ae3SPaolo Bonzini /* 5214c50d8ae3SPaolo Bonzini * Before emulating the instruction, check if the error code 5215c50d8ae3SPaolo Bonzini * was due to a RO violation while translating the guest page. 5216c50d8ae3SPaolo Bonzini * This can occur when using nested virtualization with nested 5217c50d8ae3SPaolo Bonzini * paging in both guests. If true, we simply unprotect the page 5218c50d8ae3SPaolo Bonzini * and resume the guest. 5219c50d8ae3SPaolo Bonzini */ 5220c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->direct_map && 5221c50d8ae3SPaolo Bonzini (error_code & PFERR_NESTED_GUEST_PAGE) == PFERR_NESTED_GUEST_PAGE) { 5222736c291cSSean Christopherson kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(cr2_or_gpa)); 5223c50d8ae3SPaolo Bonzini return 1; 5224c50d8ae3SPaolo Bonzini } 5225c50d8ae3SPaolo Bonzini 5226c50d8ae3SPaolo Bonzini /* 5227c50d8ae3SPaolo Bonzini * vcpu->arch.mmu.page_fault returned RET_PF_EMULATE, but we can still 5228c50d8ae3SPaolo Bonzini * optimistically try to just unprotect the page and let the processor 5229c50d8ae3SPaolo Bonzini * re-execute the instruction that caused the page fault. Do not allow 5230c50d8ae3SPaolo Bonzini * retrying MMIO emulation, as it's not only pointless but could also 5231c50d8ae3SPaolo Bonzini * cause us to enter an infinite loop because the processor will keep 5232c50d8ae3SPaolo Bonzini * faulting on the non-existent MMIO address. Retrying an instruction 5233c50d8ae3SPaolo Bonzini * from a nested guest is also pointless and dangerous as we are only 5234c50d8ae3SPaolo Bonzini * explicitly shadowing L1's page tables, i.e. unprotecting something 5235c50d8ae3SPaolo Bonzini * for L1 isn't going to magically fix whatever issue cause L2 to fail. 5236c50d8ae3SPaolo Bonzini */ 5237736c291cSSean Christopherson if (!mmio_info_in_cache(vcpu, cr2_or_gpa, direct) && !is_guest_mode(vcpu)) 523892daa48bSSean Christopherson emulation_type |= EMULTYPE_ALLOW_RETRY_PF; 5239c50d8ae3SPaolo Bonzini emulate: 5240736c291cSSean Christopherson return x86_emulate_instruction(vcpu, cr2_or_gpa, emulation_type, insn, 5241c50d8ae3SPaolo Bonzini insn_len); 5242c50d8ae3SPaolo Bonzini } 5243c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_page_fault); 5244c50d8ae3SPaolo Bonzini 52455efac074SPaolo Bonzini void kvm_mmu_invalidate_gva(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, 52465efac074SPaolo Bonzini gva_t gva, hpa_t root_hpa) 5247c50d8ae3SPaolo Bonzini { 5248c50d8ae3SPaolo Bonzini int i; 5249c50d8ae3SPaolo Bonzini 52505efac074SPaolo Bonzini /* It's actually a GPA for vcpu->arch.guest_mmu. */ 52515efac074SPaolo Bonzini if (mmu != &vcpu->arch.guest_mmu) { 52525efac074SPaolo Bonzini /* INVLPG on a non-canonical address is a NOP according to the SDM. */ 5253c50d8ae3SPaolo Bonzini if (is_noncanonical_address(gva, vcpu)) 5254c50d8ae3SPaolo Bonzini return; 5255c50d8ae3SPaolo Bonzini 5256b3646477SJason Baron static_call(kvm_x86_tlb_flush_gva)(vcpu, gva); 52575efac074SPaolo Bonzini } 52585efac074SPaolo Bonzini 52595efac074SPaolo Bonzini if (!mmu->invlpg) 52605efac074SPaolo Bonzini return; 52615efac074SPaolo Bonzini 52625efac074SPaolo Bonzini if (root_hpa == INVALID_PAGE) { 5263c50d8ae3SPaolo Bonzini mmu->invlpg(vcpu, gva, mmu->root_hpa); 5264c50d8ae3SPaolo Bonzini 5265c50d8ae3SPaolo Bonzini /* 5266c50d8ae3SPaolo Bonzini * INVLPG is required to invalidate any global mappings for the VA, 5267c50d8ae3SPaolo Bonzini * irrespective of PCID. Since it would take us roughly similar amount 5268c50d8ae3SPaolo Bonzini * of work to determine whether any of the prev_root mappings of the VA 5269c50d8ae3SPaolo Bonzini * is marked global, or to just sync it blindly, so we might as well 5270c50d8ae3SPaolo Bonzini * just always sync it. 5271c50d8ae3SPaolo Bonzini * 5272c50d8ae3SPaolo Bonzini * Mappings not reachable via the current cr3 or the prev_roots will be 5273c50d8ae3SPaolo Bonzini * synced when switching to that cr3, so nothing needs to be done here 5274c50d8ae3SPaolo Bonzini * for them. 5275c50d8ae3SPaolo Bonzini */ 5276c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) 5277c50d8ae3SPaolo Bonzini if (VALID_PAGE(mmu->prev_roots[i].hpa)) 5278c50d8ae3SPaolo Bonzini mmu->invlpg(vcpu, gva, mmu->prev_roots[i].hpa); 52795efac074SPaolo Bonzini } else { 52805efac074SPaolo Bonzini mmu->invlpg(vcpu, gva, root_hpa); 52815efac074SPaolo Bonzini } 52825efac074SPaolo Bonzini } 5283c50d8ae3SPaolo Bonzini 52845efac074SPaolo Bonzini void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva) 52855efac074SPaolo Bonzini { 52865efac074SPaolo Bonzini kvm_mmu_invalidate_gva(vcpu, vcpu->arch.mmu, gva, INVALID_PAGE); 5287c50d8ae3SPaolo Bonzini ++vcpu->stat.invlpg; 5288c50d8ae3SPaolo Bonzini } 5289c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_invlpg); 5290c50d8ae3SPaolo Bonzini 52915efac074SPaolo Bonzini 5292c50d8ae3SPaolo Bonzini void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid) 5293c50d8ae3SPaolo Bonzini { 5294c50d8ae3SPaolo Bonzini struct kvm_mmu *mmu = vcpu->arch.mmu; 5295c50d8ae3SPaolo Bonzini bool tlb_flush = false; 5296c50d8ae3SPaolo Bonzini uint i; 5297c50d8ae3SPaolo Bonzini 5298c50d8ae3SPaolo Bonzini if (pcid == kvm_get_active_pcid(vcpu)) { 5299c50d8ae3SPaolo Bonzini mmu->invlpg(vcpu, gva, mmu->root_hpa); 5300c50d8ae3SPaolo Bonzini tlb_flush = true; 5301c50d8ae3SPaolo Bonzini } 5302c50d8ae3SPaolo Bonzini 5303c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) { 5304c50d8ae3SPaolo Bonzini if (VALID_PAGE(mmu->prev_roots[i].hpa) && 5305be01e8e2SSean Christopherson pcid == kvm_get_pcid(vcpu, mmu->prev_roots[i].pgd)) { 5306c50d8ae3SPaolo Bonzini mmu->invlpg(vcpu, gva, mmu->prev_roots[i].hpa); 5307c50d8ae3SPaolo Bonzini tlb_flush = true; 5308c50d8ae3SPaolo Bonzini } 5309c50d8ae3SPaolo Bonzini } 5310c50d8ae3SPaolo Bonzini 5311c50d8ae3SPaolo Bonzini if (tlb_flush) 5312b3646477SJason Baron static_call(kvm_x86_tlb_flush_gva)(vcpu, gva); 5313c50d8ae3SPaolo Bonzini 5314c50d8ae3SPaolo Bonzini ++vcpu->stat.invlpg; 5315c50d8ae3SPaolo Bonzini 5316c50d8ae3SPaolo Bonzini /* 5317c50d8ae3SPaolo Bonzini * Mappings not reachable via the current cr3 or the prev_roots will be 5318c50d8ae3SPaolo Bonzini * synced when switching to that cr3, so nothing needs to be done here 5319c50d8ae3SPaolo Bonzini * for them. 5320c50d8ae3SPaolo Bonzini */ 5321c50d8ae3SPaolo Bonzini } 5322c50d8ae3SPaolo Bonzini 5323746700d2SWei Huang void kvm_configure_mmu(bool enable_tdp, int tdp_forced_root_level, 5324746700d2SWei Huang int tdp_max_root_level, int tdp_huge_page_level) 5325c50d8ae3SPaolo Bonzini { 5326bde77235SSean Christopherson tdp_enabled = enable_tdp; 5327746700d2SWei Huang tdp_root_level = tdp_forced_root_level; 532883013059SSean Christopherson max_tdp_level = tdp_max_root_level; 5329703c335dSSean Christopherson 5330703c335dSSean Christopherson /* 53311d92d2e8SSean Christopherson * max_huge_page_level reflects KVM's MMU capabilities irrespective 5332703c335dSSean Christopherson * of kernel support, e.g. KVM may be capable of using 1GB pages when 5333703c335dSSean Christopherson * the kernel is not. But, KVM never creates a page size greater than 5334703c335dSSean Christopherson * what is used by the kernel for any given HVA, i.e. the kernel's 5335703c335dSSean Christopherson * capabilities are ultimately consulted by kvm_mmu_hugepage_adjust(). 5336703c335dSSean Christopherson */ 5337703c335dSSean Christopherson if (tdp_enabled) 53381d92d2e8SSean Christopherson max_huge_page_level = tdp_huge_page_level; 5339703c335dSSean Christopherson else if (boot_cpu_has(X86_FEATURE_GBPAGES)) 53401d92d2e8SSean Christopherson max_huge_page_level = PG_LEVEL_1G; 5341703c335dSSean Christopherson else 53421d92d2e8SSean Christopherson max_huge_page_level = PG_LEVEL_2M; 5343c50d8ae3SPaolo Bonzini } 5344bde77235SSean Christopherson EXPORT_SYMBOL_GPL(kvm_configure_mmu); 5345c50d8ae3SPaolo Bonzini 5346c50d8ae3SPaolo Bonzini /* The return value indicates if tlb flush on all vcpus is needed. */ 5347269e9552SHamza Mahfooz typedef bool (*slot_level_handler) (struct kvm *kvm, 5348269e9552SHamza Mahfooz struct kvm_rmap_head *rmap_head, 5349269e9552SHamza Mahfooz const struct kvm_memory_slot *slot); 5350c50d8ae3SPaolo Bonzini 5351c50d8ae3SPaolo Bonzini /* The caller should hold mmu-lock before calling this function. */ 5352c50d8ae3SPaolo Bonzini static __always_inline bool 5353269e9552SHamza Mahfooz slot_handle_level_range(struct kvm *kvm, const struct kvm_memory_slot *memslot, 5354c50d8ae3SPaolo Bonzini slot_level_handler fn, int start_level, int end_level, 53551a61b7dbSSean Christopherson gfn_t start_gfn, gfn_t end_gfn, bool flush_on_yield, 53561a61b7dbSSean Christopherson bool flush) 5357c50d8ae3SPaolo Bonzini { 5358c50d8ae3SPaolo Bonzini struct slot_rmap_walk_iterator iterator; 5359c50d8ae3SPaolo Bonzini 5360c50d8ae3SPaolo Bonzini for_each_slot_rmap_range(memslot, start_level, end_level, start_gfn, 5361c50d8ae3SPaolo Bonzini end_gfn, &iterator) { 5362c50d8ae3SPaolo Bonzini if (iterator.rmap) 53630a234f5dSSean Christopherson flush |= fn(kvm, iterator.rmap, memslot); 5364c50d8ae3SPaolo Bonzini 5365531810caSBen Gardon if (need_resched() || rwlock_needbreak(&kvm->mmu_lock)) { 5366302695a5SSean Christopherson if (flush && flush_on_yield) { 5367c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(kvm, 5368c50d8ae3SPaolo Bonzini start_gfn, 5369c50d8ae3SPaolo Bonzini iterator.gfn - start_gfn + 1); 5370c50d8ae3SPaolo Bonzini flush = false; 5371c50d8ae3SPaolo Bonzini } 5372531810caSBen Gardon cond_resched_rwlock_write(&kvm->mmu_lock); 5373c50d8ae3SPaolo Bonzini } 5374c50d8ae3SPaolo Bonzini } 5375c50d8ae3SPaolo Bonzini 5376c50d8ae3SPaolo Bonzini return flush; 5377c50d8ae3SPaolo Bonzini } 5378c50d8ae3SPaolo Bonzini 5379c50d8ae3SPaolo Bonzini static __always_inline bool 5380269e9552SHamza Mahfooz slot_handle_level(struct kvm *kvm, const struct kvm_memory_slot *memslot, 5381c50d8ae3SPaolo Bonzini slot_level_handler fn, int start_level, int end_level, 5382302695a5SSean Christopherson bool flush_on_yield) 5383c50d8ae3SPaolo Bonzini { 5384c50d8ae3SPaolo Bonzini return slot_handle_level_range(kvm, memslot, fn, start_level, 5385c50d8ae3SPaolo Bonzini end_level, memslot->base_gfn, 5386c50d8ae3SPaolo Bonzini memslot->base_gfn + memslot->npages - 1, 53871a61b7dbSSean Christopherson flush_on_yield, false); 5388c50d8ae3SPaolo Bonzini } 5389c50d8ae3SPaolo Bonzini 5390c50d8ae3SPaolo Bonzini static __always_inline bool 5391269e9552SHamza Mahfooz slot_handle_leaf(struct kvm *kvm, const struct kvm_memory_slot *memslot, 5392302695a5SSean Christopherson slot_level_handler fn, bool flush_on_yield) 5393c50d8ae3SPaolo Bonzini { 53943bae0459SSean Christopherson return slot_handle_level(kvm, memslot, fn, PG_LEVEL_4K, 5395302695a5SSean Christopherson PG_LEVEL_4K, flush_on_yield); 5396c50d8ae3SPaolo Bonzini } 5397c50d8ae3SPaolo Bonzini 5398c50d8ae3SPaolo Bonzini static void free_mmu_pages(struct kvm_mmu *mmu) 5399c50d8ae3SPaolo Bonzini { 54004a98623dSSean Christopherson if (!tdp_enabled && mmu->pae_root) 54014a98623dSSean Christopherson set_memory_encrypted((unsigned long)mmu->pae_root, 1); 5402c50d8ae3SPaolo Bonzini free_page((unsigned long)mmu->pae_root); 540303ca4589SSean Christopherson free_page((unsigned long)mmu->pml4_root); 5404cb0f722aSWei Huang free_page((unsigned long)mmu->pml5_root); 5405c50d8ae3SPaolo Bonzini } 5406c50d8ae3SPaolo Bonzini 540704d28e37SSean Christopherson static int __kvm_mmu_create(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu) 5408c50d8ae3SPaolo Bonzini { 5409c50d8ae3SPaolo Bonzini struct page *page; 5410c50d8ae3SPaolo Bonzini int i; 5411c50d8ae3SPaolo Bonzini 541204d28e37SSean Christopherson mmu->root_hpa = INVALID_PAGE; 541304d28e37SSean Christopherson mmu->root_pgd = 0; 541404d28e37SSean Christopherson mmu->translate_gpa = translate_gpa; 541504d28e37SSean Christopherson for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) 541604d28e37SSean Christopherson mmu->prev_roots[i] = KVM_MMU_ROOT_INFO_INVALID; 541704d28e37SSean Christopherson 5418c50d8ae3SPaolo Bonzini /* 5419c50d8ae3SPaolo Bonzini * When using PAE paging, the four PDPTEs are treated as 'root' pages, 5420c50d8ae3SPaolo Bonzini * while the PDP table is a per-vCPU construct that's allocated at MMU 5421c50d8ae3SPaolo Bonzini * creation. When emulating 32-bit mode, cr3 is only 32 bits even on 5422c50d8ae3SPaolo Bonzini * x86_64. Therefore we need to allocate the PDP table in the first 542304d45551SSean Christopherson * 4GB of memory, which happens to fit the DMA32 zone. TDP paging 542404d45551SSean Christopherson * generally doesn't use PAE paging and can skip allocating the PDP 542504d45551SSean Christopherson * table. The main exception, handled here, is SVM's 32-bit NPT. The 542604d45551SSean Christopherson * other exception is for shadowing L1's 32-bit or PAE NPT on 64-bit 542704d45551SSean Christopherson * KVM; that horror is handled on-demand by mmu_alloc_shadow_roots(). 5428c50d8ae3SPaolo Bonzini */ 5429d468d94bSSean Christopherson if (tdp_enabled && kvm_mmu_get_tdp_level(vcpu) > PT32E_ROOT_LEVEL) 5430c50d8ae3SPaolo Bonzini return 0; 5431c50d8ae3SPaolo Bonzini 5432c50d8ae3SPaolo Bonzini page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_DMA32); 5433c50d8ae3SPaolo Bonzini if (!page) 5434c50d8ae3SPaolo Bonzini return -ENOMEM; 5435c50d8ae3SPaolo Bonzini 5436c50d8ae3SPaolo Bonzini mmu->pae_root = page_address(page); 54374a98623dSSean Christopherson 54384a98623dSSean Christopherson /* 54394a98623dSSean Christopherson * CR3 is only 32 bits when PAE paging is used, thus it's impossible to 54404a98623dSSean Christopherson * get the CPU to treat the PDPTEs as encrypted. Decrypt the page so 54414a98623dSSean Christopherson * that KVM's writes and the CPU's reads get along. Note, this is 54424a98623dSSean Christopherson * only necessary when using shadow paging, as 64-bit NPT can get at 54434a98623dSSean Christopherson * the C-bit even when shadowing 32-bit NPT, and SME isn't supported 54444a98623dSSean Christopherson * by 32-bit kernels (when KVM itself uses 32-bit NPT). 54454a98623dSSean Christopherson */ 54464a98623dSSean Christopherson if (!tdp_enabled) 54474a98623dSSean Christopherson set_memory_decrypted((unsigned long)mmu->pae_root, 1); 54484a98623dSSean Christopherson else 54494a98623dSSean Christopherson WARN_ON_ONCE(shadow_me_mask); 54504a98623dSSean Christopherson 5451c50d8ae3SPaolo Bonzini for (i = 0; i < 4; ++i) 5452c834e5e4SSean Christopherson mmu->pae_root[i] = INVALID_PAE_ROOT; 5453c50d8ae3SPaolo Bonzini 5454c50d8ae3SPaolo Bonzini return 0; 5455c50d8ae3SPaolo Bonzini } 5456c50d8ae3SPaolo Bonzini 5457c50d8ae3SPaolo Bonzini int kvm_mmu_create(struct kvm_vcpu *vcpu) 5458c50d8ae3SPaolo Bonzini { 5459c50d8ae3SPaolo Bonzini int ret; 5460c50d8ae3SPaolo Bonzini 54615962bfb7SSean Christopherson vcpu->arch.mmu_pte_list_desc_cache.kmem_cache = pte_list_desc_cache; 54625f6078f9SSean Christopherson vcpu->arch.mmu_pte_list_desc_cache.gfp_zero = __GFP_ZERO; 54635f6078f9SSean Christopherson 54645962bfb7SSean Christopherson vcpu->arch.mmu_page_header_cache.kmem_cache = mmu_page_header_cache; 54655f6078f9SSean Christopherson vcpu->arch.mmu_page_header_cache.gfp_zero = __GFP_ZERO; 54665962bfb7SSean Christopherson 546796880883SSean Christopherson vcpu->arch.mmu_shadow_page_cache.gfp_zero = __GFP_ZERO; 546896880883SSean Christopherson 5469c50d8ae3SPaolo Bonzini vcpu->arch.mmu = &vcpu->arch.root_mmu; 5470c50d8ae3SPaolo Bonzini vcpu->arch.walk_mmu = &vcpu->arch.root_mmu; 5471c50d8ae3SPaolo Bonzini 5472c50d8ae3SPaolo Bonzini vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa; 5473c50d8ae3SPaolo Bonzini 547404d28e37SSean Christopherson ret = __kvm_mmu_create(vcpu, &vcpu->arch.guest_mmu); 5475c50d8ae3SPaolo Bonzini if (ret) 5476c50d8ae3SPaolo Bonzini return ret; 5477c50d8ae3SPaolo Bonzini 547804d28e37SSean Christopherson ret = __kvm_mmu_create(vcpu, &vcpu->arch.root_mmu); 5479c50d8ae3SPaolo Bonzini if (ret) 5480c50d8ae3SPaolo Bonzini goto fail_allocate_root; 5481c50d8ae3SPaolo Bonzini 5482c50d8ae3SPaolo Bonzini return ret; 5483c50d8ae3SPaolo Bonzini fail_allocate_root: 5484c50d8ae3SPaolo Bonzini free_mmu_pages(&vcpu->arch.guest_mmu); 5485c50d8ae3SPaolo Bonzini return ret; 5486c50d8ae3SPaolo Bonzini } 5487c50d8ae3SPaolo Bonzini 5488c50d8ae3SPaolo Bonzini #define BATCH_ZAP_PAGES 10 5489c50d8ae3SPaolo Bonzini static void kvm_zap_obsolete_pages(struct kvm *kvm) 5490c50d8ae3SPaolo Bonzini { 5491c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, *node; 5492c50d8ae3SPaolo Bonzini int nr_zapped, batch = 0; 5493c50d8ae3SPaolo Bonzini 5494c50d8ae3SPaolo Bonzini restart: 5495c50d8ae3SPaolo Bonzini list_for_each_entry_safe_reverse(sp, node, 5496c50d8ae3SPaolo Bonzini &kvm->arch.active_mmu_pages, link) { 5497c50d8ae3SPaolo Bonzini /* 5498c50d8ae3SPaolo Bonzini * No obsolete valid page exists before a newly created page 5499c50d8ae3SPaolo Bonzini * since active_mmu_pages is a FIFO list. 5500c50d8ae3SPaolo Bonzini */ 5501c50d8ae3SPaolo Bonzini if (!is_obsolete_sp(kvm, sp)) 5502c50d8ae3SPaolo Bonzini break; 5503c50d8ae3SPaolo Bonzini 5504c50d8ae3SPaolo Bonzini /* 5505f95eec9bSSean Christopherson * Invalid pages should never land back on the list of active 5506f95eec9bSSean Christopherson * pages. Skip the bogus page, otherwise we'll get stuck in an 5507f95eec9bSSean Christopherson * infinite loop if the page gets put back on the list (again). 5508c50d8ae3SPaolo Bonzini */ 5509f95eec9bSSean Christopherson if (WARN_ON(sp->role.invalid)) 5510c50d8ae3SPaolo Bonzini continue; 5511c50d8ae3SPaolo Bonzini 5512c50d8ae3SPaolo Bonzini /* 5513c50d8ae3SPaolo Bonzini * No need to flush the TLB since we're only zapping shadow 5514c50d8ae3SPaolo Bonzini * pages with an obsolete generation number and all vCPUS have 5515c50d8ae3SPaolo Bonzini * loaded a new root, i.e. the shadow pages being zapped cannot 5516c50d8ae3SPaolo Bonzini * be in active use by the guest. 5517c50d8ae3SPaolo Bonzini */ 5518c50d8ae3SPaolo Bonzini if (batch >= BATCH_ZAP_PAGES && 5519531810caSBen Gardon cond_resched_rwlock_write(&kvm->mmu_lock)) { 5520c50d8ae3SPaolo Bonzini batch = 0; 5521c50d8ae3SPaolo Bonzini goto restart; 5522c50d8ae3SPaolo Bonzini } 5523c50d8ae3SPaolo Bonzini 5524c50d8ae3SPaolo Bonzini if (__kvm_mmu_prepare_zap_page(kvm, sp, 5525c50d8ae3SPaolo Bonzini &kvm->arch.zapped_obsolete_pages, &nr_zapped)) { 5526c50d8ae3SPaolo Bonzini batch += nr_zapped; 5527c50d8ae3SPaolo Bonzini goto restart; 5528c50d8ae3SPaolo Bonzini } 5529c50d8ae3SPaolo Bonzini } 5530c50d8ae3SPaolo Bonzini 5531c50d8ae3SPaolo Bonzini /* 5532c50d8ae3SPaolo Bonzini * Trigger a remote TLB flush before freeing the page tables to ensure 5533c50d8ae3SPaolo Bonzini * KVM is not in the middle of a lockless shadow page table walk, which 5534c50d8ae3SPaolo Bonzini * may reference the pages. 5535c50d8ae3SPaolo Bonzini */ 5536c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, &kvm->arch.zapped_obsolete_pages); 5537c50d8ae3SPaolo Bonzini } 5538c50d8ae3SPaolo Bonzini 5539c50d8ae3SPaolo Bonzini /* 5540c50d8ae3SPaolo Bonzini * Fast invalidate all shadow pages and use lock-break technique 5541c50d8ae3SPaolo Bonzini * to zap obsolete pages. 5542c50d8ae3SPaolo Bonzini * 5543c50d8ae3SPaolo Bonzini * It's required when memslot is being deleted or VM is being 5544c50d8ae3SPaolo Bonzini * destroyed, in these cases, we should ensure that KVM MMU does 5545c50d8ae3SPaolo Bonzini * not use any resource of the being-deleted slot or all slots 5546c50d8ae3SPaolo Bonzini * after calling the function. 5547c50d8ae3SPaolo Bonzini */ 5548c50d8ae3SPaolo Bonzini static void kvm_mmu_zap_all_fast(struct kvm *kvm) 5549c50d8ae3SPaolo Bonzini { 5550c50d8ae3SPaolo Bonzini lockdep_assert_held(&kvm->slots_lock); 5551c50d8ae3SPaolo Bonzini 5552531810caSBen Gardon write_lock(&kvm->mmu_lock); 5553c50d8ae3SPaolo Bonzini trace_kvm_mmu_zap_all_fast(kvm); 5554c50d8ae3SPaolo Bonzini 5555c50d8ae3SPaolo Bonzini /* 5556c50d8ae3SPaolo Bonzini * Toggle mmu_valid_gen between '0' and '1'. Because slots_lock is 5557c50d8ae3SPaolo Bonzini * held for the entire duration of zapping obsolete pages, it's 5558c50d8ae3SPaolo Bonzini * impossible for there to be multiple invalid generations associated 5559c50d8ae3SPaolo Bonzini * with *valid* shadow pages at any given time, i.e. there is exactly 5560c50d8ae3SPaolo Bonzini * one valid generation and (at most) one invalid generation. 5561c50d8ae3SPaolo Bonzini */ 5562c50d8ae3SPaolo Bonzini kvm->arch.mmu_valid_gen = kvm->arch.mmu_valid_gen ? 0 : 1; 5563c50d8ae3SPaolo Bonzini 5564b7cccd39SBen Gardon /* In order to ensure all threads see this change when 5565b7cccd39SBen Gardon * handling the MMU reload signal, this must happen in the 5566b7cccd39SBen Gardon * same critical section as kvm_reload_remote_mmus, and 5567b7cccd39SBen Gardon * before kvm_zap_obsolete_pages as kvm_zap_obsolete_pages 5568b7cccd39SBen Gardon * could drop the MMU lock and yield. 5569b7cccd39SBen Gardon */ 5570b7cccd39SBen Gardon if (is_tdp_mmu_enabled(kvm)) 5571b7cccd39SBen Gardon kvm_tdp_mmu_invalidate_all_roots(kvm); 5572b7cccd39SBen Gardon 5573c50d8ae3SPaolo Bonzini /* 5574c50d8ae3SPaolo Bonzini * Notify all vcpus to reload its shadow page table and flush TLB. 5575c50d8ae3SPaolo Bonzini * Then all vcpus will switch to new shadow page table with the new 5576c50d8ae3SPaolo Bonzini * mmu_valid_gen. 5577c50d8ae3SPaolo Bonzini * 5578c50d8ae3SPaolo Bonzini * Note: we need to do this under the protection of mmu_lock, 5579c50d8ae3SPaolo Bonzini * otherwise, vcpu would purge shadow page but miss tlb flush. 5580c50d8ae3SPaolo Bonzini */ 5581c50d8ae3SPaolo Bonzini kvm_reload_remote_mmus(kvm); 5582c50d8ae3SPaolo Bonzini 5583c50d8ae3SPaolo Bonzini kvm_zap_obsolete_pages(kvm); 5584faaf05b0SBen Gardon 5585531810caSBen Gardon write_unlock(&kvm->mmu_lock); 55864c6654bdSBen Gardon 55874c6654bdSBen Gardon if (is_tdp_mmu_enabled(kvm)) { 55884c6654bdSBen Gardon read_lock(&kvm->mmu_lock); 55894c6654bdSBen Gardon kvm_tdp_mmu_zap_invalidated_roots(kvm); 55904c6654bdSBen Gardon read_unlock(&kvm->mmu_lock); 55914c6654bdSBen Gardon } 5592c50d8ae3SPaolo Bonzini } 5593c50d8ae3SPaolo Bonzini 5594c50d8ae3SPaolo Bonzini static bool kvm_has_zapped_obsolete_pages(struct kvm *kvm) 5595c50d8ae3SPaolo Bonzini { 5596c50d8ae3SPaolo Bonzini return unlikely(!list_empty_careful(&kvm->arch.zapped_obsolete_pages)); 5597c50d8ae3SPaolo Bonzini } 5598c50d8ae3SPaolo Bonzini 5599c50d8ae3SPaolo Bonzini static void kvm_mmu_invalidate_zap_pages_in_memslot(struct kvm *kvm, 5600c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 5601c50d8ae3SPaolo Bonzini struct kvm_page_track_notifier_node *node) 5602c50d8ae3SPaolo Bonzini { 5603c50d8ae3SPaolo Bonzini kvm_mmu_zap_all_fast(kvm); 5604c50d8ae3SPaolo Bonzini } 5605c50d8ae3SPaolo Bonzini 5606c50d8ae3SPaolo Bonzini void kvm_mmu_init_vm(struct kvm *kvm) 5607c50d8ae3SPaolo Bonzini { 5608c50d8ae3SPaolo Bonzini struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker; 5609c50d8ae3SPaolo Bonzini 5610ce25681dSSean Christopherson spin_lock_init(&kvm->arch.mmu_unsync_pages_lock); 5611ce25681dSSean Christopherson 5612d501f747SBen Gardon if (!kvm_mmu_init_tdp_mmu(kvm)) 5613d501f747SBen Gardon /* 5614d501f747SBen Gardon * No smp_load/store wrappers needed here as we are in 5615d501f747SBen Gardon * VM init and there cannot be any memslots / other threads 5616d501f747SBen Gardon * accessing this struct kvm yet. 5617d501f747SBen Gardon */ 5618a2557408SBen Gardon kvm->arch.memslots_have_rmaps = true; 5619fe5db27dSBen Gardon 5620c50d8ae3SPaolo Bonzini node->track_write = kvm_mmu_pte_write; 5621c50d8ae3SPaolo Bonzini node->track_flush_slot = kvm_mmu_invalidate_zap_pages_in_memslot; 5622c50d8ae3SPaolo Bonzini kvm_page_track_register_notifier(kvm, node); 5623c50d8ae3SPaolo Bonzini } 5624c50d8ae3SPaolo Bonzini 5625c50d8ae3SPaolo Bonzini void kvm_mmu_uninit_vm(struct kvm *kvm) 5626c50d8ae3SPaolo Bonzini { 5627c50d8ae3SPaolo Bonzini struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker; 5628c50d8ae3SPaolo Bonzini 5629c50d8ae3SPaolo Bonzini kvm_page_track_unregister_notifier(kvm, node); 5630fe5db27dSBen Gardon 5631fe5db27dSBen Gardon kvm_mmu_uninit_tdp_mmu(kvm); 5632c50d8ae3SPaolo Bonzini } 5633c50d8ae3SPaolo Bonzini 563488f58535SMaxim Levitsky /* 563588f58535SMaxim Levitsky * Invalidate (zap) SPTEs that cover GFNs from gfn_start and up to gfn_end 563688f58535SMaxim Levitsky * (not including it) 563788f58535SMaxim Levitsky */ 5638c50d8ae3SPaolo Bonzini void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end) 5639c50d8ae3SPaolo Bonzini { 5640c50d8ae3SPaolo Bonzini struct kvm_memslots *slots; 5641c50d8ae3SPaolo Bonzini struct kvm_memory_slot *memslot; 5642c50d8ae3SPaolo Bonzini int i; 56431a61b7dbSSean Christopherson bool flush = false; 5644c50d8ae3SPaolo Bonzini 5645531810caSBen Gardon write_lock(&kvm->mmu_lock); 56465a324c24SSean Christopherson 5647edb298c6SMaxim Levitsky kvm_inc_notifier_count(kvm, gfn_start, gfn_end); 5648edb298c6SMaxim Levitsky 56495a324c24SSean Christopherson if (kvm_memslots_have_rmaps(kvm)) { 5650c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) { 5651c50d8ae3SPaolo Bonzini slots = __kvm_memslots(kvm, i); 5652c50d8ae3SPaolo Bonzini kvm_for_each_memslot(memslot, slots) { 5653c50d8ae3SPaolo Bonzini gfn_t start, end; 5654c50d8ae3SPaolo Bonzini 5655c50d8ae3SPaolo Bonzini start = max(gfn_start, memslot->base_gfn); 5656c50d8ae3SPaolo Bonzini end = min(gfn_end, memslot->base_gfn + memslot->npages); 5657c50d8ae3SPaolo Bonzini if (start >= end) 5658c50d8ae3SPaolo Bonzini continue; 5659c50d8ae3SPaolo Bonzini 5660269e9552SHamza Mahfooz flush = slot_handle_level_range(kvm, 5661269e9552SHamza Mahfooz (const struct kvm_memory_slot *) memslot, 5662e2209710SBen Gardon kvm_zap_rmapp, PG_LEVEL_4K, 5663e2209710SBen Gardon KVM_MAX_HUGEPAGE_LEVEL, start, 5664e2209710SBen Gardon end - 1, true, flush); 5665c50d8ae3SPaolo Bonzini } 5666c50d8ae3SPaolo Bonzini } 5667faaf05b0SBen Gardon if (flush) 56682822da44SMaxim Levitsky kvm_flush_remote_tlbs_with_address(kvm, gfn_start, 56692822da44SMaxim Levitsky gfn_end - gfn_start); 5670e2209710SBen Gardon } 56716103bc07SBen Gardon 56726103bc07SBen Gardon if (is_tdp_mmu_enabled(kvm)) { 56736103bc07SBen Gardon for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) 56746103bc07SBen Gardon flush = kvm_tdp_mmu_zap_gfn_range(kvm, i, gfn_start, 56755a324c24SSean Christopherson gfn_end, flush); 56762822da44SMaxim Levitsky if (flush) 56772822da44SMaxim Levitsky kvm_flush_remote_tlbs_with_address(kvm, gfn_start, 56782822da44SMaxim Levitsky gfn_end - gfn_start); 56796103bc07SBen Gardon } 56805a324c24SSean Christopherson 56815a324c24SSean Christopherson if (flush) 56825a324c24SSean Christopherson kvm_flush_remote_tlbs_with_address(kvm, gfn_start, gfn_end); 56835a324c24SSean Christopherson 5684edb298c6SMaxim Levitsky kvm_dec_notifier_count(kvm, gfn_start, gfn_end); 5685edb298c6SMaxim Levitsky 56865a324c24SSean Christopherson write_unlock(&kvm->mmu_lock); 5687c50d8ae3SPaolo Bonzini } 5688c50d8ae3SPaolo Bonzini 5689c50d8ae3SPaolo Bonzini static bool slot_rmap_write_protect(struct kvm *kvm, 56900a234f5dSSean Christopherson struct kvm_rmap_head *rmap_head, 5691269e9552SHamza Mahfooz const struct kvm_memory_slot *slot) 5692c50d8ae3SPaolo Bonzini { 5693c50d8ae3SPaolo Bonzini return __rmap_write_protect(kvm, rmap_head, false); 5694c50d8ae3SPaolo Bonzini } 5695c50d8ae3SPaolo Bonzini 5696c50d8ae3SPaolo Bonzini void kvm_mmu_slot_remove_write_access(struct kvm *kvm, 5697269e9552SHamza Mahfooz const struct kvm_memory_slot *memslot, 56983c9bd400SJay Zhou int start_level) 5699c50d8ae3SPaolo Bonzini { 5700e2209710SBen Gardon bool flush = false; 5701c50d8ae3SPaolo Bonzini 5702e2209710SBen Gardon if (kvm_memslots_have_rmaps(kvm)) { 5703531810caSBen Gardon write_lock(&kvm->mmu_lock); 57043c9bd400SJay Zhou flush = slot_handle_level(kvm, memslot, slot_rmap_write_protect, 5705e2209710SBen Gardon start_level, KVM_MAX_HUGEPAGE_LEVEL, 5706e2209710SBen Gardon false); 5707531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5708e2209710SBen Gardon } 5709c50d8ae3SPaolo Bonzini 571024ae4cfaSBen Gardon if (is_tdp_mmu_enabled(kvm)) { 571124ae4cfaSBen Gardon read_lock(&kvm->mmu_lock); 571224ae4cfaSBen Gardon flush |= kvm_tdp_mmu_wrprot_slot(kvm, memslot, start_level); 571324ae4cfaSBen Gardon read_unlock(&kvm->mmu_lock); 571424ae4cfaSBen Gardon } 571524ae4cfaSBen Gardon 5716c50d8ae3SPaolo Bonzini /* 5717c50d8ae3SPaolo Bonzini * We can flush all the TLBs out of the mmu lock without TLB 5718c50d8ae3SPaolo Bonzini * corruption since we just change the spte from writable to 5719c50d8ae3SPaolo Bonzini * readonly so that we only need to care the case of changing 5720c50d8ae3SPaolo Bonzini * spte from present to present (changing the spte from present 5721c50d8ae3SPaolo Bonzini * to nonpresent will flush all the TLBs immediately), in other 5722c50d8ae3SPaolo Bonzini * words, the only case we care is mmu_spte_update() where we 57235fc3424fSSean Christopherson * have checked Host-writable | MMU-writable instead of 57245fc3424fSSean Christopherson * PT_WRITABLE_MASK, that means it does not depend on PT_WRITABLE_MASK 57255fc3424fSSean Christopherson * anymore. 5726c50d8ae3SPaolo Bonzini */ 5727c50d8ae3SPaolo Bonzini if (flush) 57287f42aa76SSean Christopherson kvm_arch_flush_remote_tlbs_memslot(kvm, memslot); 5729c50d8ae3SPaolo Bonzini } 5730c50d8ae3SPaolo Bonzini 5731c50d8ae3SPaolo Bonzini static bool kvm_mmu_zap_collapsible_spte(struct kvm *kvm, 57320a234f5dSSean Christopherson struct kvm_rmap_head *rmap_head, 5733269e9552SHamza Mahfooz const struct kvm_memory_slot *slot) 5734c50d8ae3SPaolo Bonzini { 5735c50d8ae3SPaolo Bonzini u64 *sptep; 5736c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 5737c50d8ae3SPaolo Bonzini int need_tlb_flush = 0; 5738c50d8ae3SPaolo Bonzini kvm_pfn_t pfn; 5739c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 5740c50d8ae3SPaolo Bonzini 5741c50d8ae3SPaolo Bonzini restart: 5742c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) { 574357354682SSean Christopherson sp = sptep_to_sp(sptep); 5744c50d8ae3SPaolo Bonzini pfn = spte_to_pfn(*sptep); 5745c50d8ae3SPaolo Bonzini 5746c50d8ae3SPaolo Bonzini /* 5747c50d8ae3SPaolo Bonzini * We cannot do huge page mapping for indirect shadow pages, 5748c50d8ae3SPaolo Bonzini * which are found on the last rmap (level = 1) when not using 5749c50d8ae3SPaolo Bonzini * tdp; such shadow pages are synced with the page table in 5750c50d8ae3SPaolo Bonzini * the guest, and the guest page table is using 4K page size 5751c50d8ae3SPaolo Bonzini * mapping if the indirect sp has level = 1. 5752c50d8ae3SPaolo Bonzini */ 5753c50d8ae3SPaolo Bonzini if (sp->role.direct && !kvm_is_reserved_pfn(pfn) && 57549eba50f8SSean Christopherson sp->role.level < kvm_mmu_max_mapping_level(kvm, slot, sp->gfn, 57559eba50f8SSean Christopherson pfn, PG_LEVEL_NUM)) { 575671f51d2cSMingwei Zhang pte_list_remove(kvm, rmap_head, sptep); 5757c50d8ae3SPaolo Bonzini 5758c50d8ae3SPaolo Bonzini if (kvm_available_flush_tlb_with_range()) 5759c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(kvm, sp->gfn, 5760c50d8ae3SPaolo Bonzini KVM_PAGES_PER_HPAGE(sp->role.level)); 5761c50d8ae3SPaolo Bonzini else 5762c50d8ae3SPaolo Bonzini need_tlb_flush = 1; 5763c50d8ae3SPaolo Bonzini 5764c50d8ae3SPaolo Bonzini goto restart; 5765c50d8ae3SPaolo Bonzini } 5766c50d8ae3SPaolo Bonzini } 5767c50d8ae3SPaolo Bonzini 5768c50d8ae3SPaolo Bonzini return need_tlb_flush; 5769c50d8ae3SPaolo Bonzini } 5770c50d8ae3SPaolo Bonzini 5771c50d8ae3SPaolo Bonzini void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm, 5772269e9552SHamza Mahfooz const struct kvm_memory_slot *slot) 5773c50d8ae3SPaolo Bonzini { 577431c65657SColin Ian King bool flush = false; 57759eba50f8SSean Christopherson 5776e2209710SBen Gardon if (kvm_memslots_have_rmaps(kvm)) { 5777531810caSBen Gardon write_lock(&kvm->mmu_lock); 5778302695a5SSean Christopherson flush = slot_handle_leaf(kvm, slot, kvm_mmu_zap_collapsible_spte, true); 5779302695a5SSean Christopherson if (flush) 5780302695a5SSean Christopherson kvm_arch_flush_remote_tlbs_memslot(kvm, slot); 5781531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5782e2209710SBen Gardon } 57832db6f772SBen Gardon 57842db6f772SBen Gardon if (is_tdp_mmu_enabled(kvm)) { 57852db6f772SBen Gardon read_lock(&kvm->mmu_lock); 57862db6f772SBen Gardon flush = kvm_tdp_mmu_zap_collapsible_sptes(kvm, slot, flush); 57872db6f772SBen Gardon if (flush) 57882db6f772SBen Gardon kvm_arch_flush_remote_tlbs_memslot(kvm, slot); 57892db6f772SBen Gardon read_unlock(&kvm->mmu_lock); 57902db6f772SBen Gardon } 5791c50d8ae3SPaolo Bonzini } 5792c50d8ae3SPaolo Bonzini 5793b3594ffbSSean Christopherson void kvm_arch_flush_remote_tlbs_memslot(struct kvm *kvm, 57946c9dd6d2SPaolo Bonzini const struct kvm_memory_slot *memslot) 5795b3594ffbSSean Christopherson { 5796b3594ffbSSean Christopherson /* 57977f42aa76SSean Christopherson * All current use cases for flushing the TLBs for a specific memslot 5798302695a5SSean Christopherson * related to dirty logging, and many do the TLB flush out of mmu_lock. 57997f42aa76SSean Christopherson * The interaction between the various operations on memslot must be 58007f42aa76SSean Christopherson * serialized by slots_locks to ensure the TLB flush from one operation 58017f42aa76SSean Christopherson * is observed by any other operation on the same memslot. 5802b3594ffbSSean Christopherson */ 5803b3594ffbSSean Christopherson lockdep_assert_held(&kvm->slots_lock); 5804cec37648SSean Christopherson kvm_flush_remote_tlbs_with_address(kvm, memslot->base_gfn, 5805cec37648SSean Christopherson memslot->npages); 5806b3594ffbSSean Christopherson } 5807b3594ffbSSean Christopherson 5808c50d8ae3SPaolo Bonzini void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm, 5809269e9552SHamza Mahfooz const struct kvm_memory_slot *memslot) 5810c50d8ae3SPaolo Bonzini { 5811e2209710SBen Gardon bool flush = false; 5812c50d8ae3SPaolo Bonzini 5813e2209710SBen Gardon if (kvm_memslots_have_rmaps(kvm)) { 5814531810caSBen Gardon write_lock(&kvm->mmu_lock); 5815e2209710SBen Gardon flush = slot_handle_leaf(kvm, memslot, __rmap_clear_dirty, 5816e2209710SBen Gardon false); 5817531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5818e2209710SBen Gardon } 5819c50d8ae3SPaolo Bonzini 582024ae4cfaSBen Gardon if (is_tdp_mmu_enabled(kvm)) { 582124ae4cfaSBen Gardon read_lock(&kvm->mmu_lock); 582224ae4cfaSBen Gardon flush |= kvm_tdp_mmu_clear_dirty_slot(kvm, memslot); 582324ae4cfaSBen Gardon read_unlock(&kvm->mmu_lock); 582424ae4cfaSBen Gardon } 582524ae4cfaSBen Gardon 5826c50d8ae3SPaolo Bonzini /* 5827c50d8ae3SPaolo Bonzini * It's also safe to flush TLBs out of mmu lock here as currently this 5828c50d8ae3SPaolo Bonzini * function is only used for dirty logging, in which case flushing TLB 5829c50d8ae3SPaolo Bonzini * out of mmu lock also guarantees no dirty pages will be lost in 5830c50d8ae3SPaolo Bonzini * dirty_bitmap. 5831c50d8ae3SPaolo Bonzini */ 5832c50d8ae3SPaolo Bonzini if (flush) 58337f42aa76SSean Christopherson kvm_arch_flush_remote_tlbs_memslot(kvm, memslot); 5834c50d8ae3SPaolo Bonzini } 5835c50d8ae3SPaolo Bonzini 5836c50d8ae3SPaolo Bonzini void kvm_mmu_zap_all(struct kvm *kvm) 5837c50d8ae3SPaolo Bonzini { 5838c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, *node; 5839c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 5840c50d8ae3SPaolo Bonzini int ign; 5841c50d8ae3SPaolo Bonzini 5842531810caSBen Gardon write_lock(&kvm->mmu_lock); 5843c50d8ae3SPaolo Bonzini restart: 5844c50d8ae3SPaolo Bonzini list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link) { 5845f95eec9bSSean Christopherson if (WARN_ON(sp->role.invalid)) 5846c50d8ae3SPaolo Bonzini continue; 5847c50d8ae3SPaolo Bonzini if (__kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list, &ign)) 5848c50d8ae3SPaolo Bonzini goto restart; 5849531810caSBen Gardon if (cond_resched_rwlock_write(&kvm->mmu_lock)) 5850c50d8ae3SPaolo Bonzini goto restart; 5851c50d8ae3SPaolo Bonzini } 5852c50d8ae3SPaolo Bonzini 5853c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, &invalid_list); 5854faaf05b0SBen Gardon 5855897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 5856faaf05b0SBen Gardon kvm_tdp_mmu_zap_all(kvm); 5857faaf05b0SBen Gardon 5858531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5859c50d8ae3SPaolo Bonzini } 5860c50d8ae3SPaolo Bonzini 5861c50d8ae3SPaolo Bonzini void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen) 5862c50d8ae3SPaolo Bonzini { 5863c50d8ae3SPaolo Bonzini WARN_ON(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS); 5864c50d8ae3SPaolo Bonzini 5865c50d8ae3SPaolo Bonzini gen &= MMIO_SPTE_GEN_MASK; 5866c50d8ae3SPaolo Bonzini 5867c50d8ae3SPaolo Bonzini /* 5868c50d8ae3SPaolo Bonzini * Generation numbers are incremented in multiples of the number of 5869c50d8ae3SPaolo Bonzini * address spaces in order to provide unique generations across all 5870c50d8ae3SPaolo Bonzini * address spaces. Strip what is effectively the address space 5871c50d8ae3SPaolo Bonzini * modifier prior to checking for a wrap of the MMIO generation so 5872c50d8ae3SPaolo Bonzini * that a wrap in any address space is detected. 5873c50d8ae3SPaolo Bonzini */ 5874c50d8ae3SPaolo Bonzini gen &= ~((u64)KVM_ADDRESS_SPACE_NUM - 1); 5875c50d8ae3SPaolo Bonzini 5876c50d8ae3SPaolo Bonzini /* 5877c50d8ae3SPaolo Bonzini * The very rare case: if the MMIO generation number has wrapped, 5878c50d8ae3SPaolo Bonzini * zap all shadow pages. 5879c50d8ae3SPaolo Bonzini */ 5880c50d8ae3SPaolo Bonzini if (unlikely(gen == 0)) { 5881c50d8ae3SPaolo Bonzini kvm_debug_ratelimited("kvm: zapping shadow pages for mmio generation wraparound\n"); 5882c50d8ae3SPaolo Bonzini kvm_mmu_zap_all_fast(kvm); 5883c50d8ae3SPaolo Bonzini } 5884c50d8ae3SPaolo Bonzini } 5885c50d8ae3SPaolo Bonzini 5886c50d8ae3SPaolo Bonzini static unsigned long 5887c50d8ae3SPaolo Bonzini mmu_shrink_scan(struct shrinker *shrink, struct shrink_control *sc) 5888c50d8ae3SPaolo Bonzini { 5889c50d8ae3SPaolo Bonzini struct kvm *kvm; 5890c50d8ae3SPaolo Bonzini int nr_to_scan = sc->nr_to_scan; 5891c50d8ae3SPaolo Bonzini unsigned long freed = 0; 5892c50d8ae3SPaolo Bonzini 5893c50d8ae3SPaolo Bonzini mutex_lock(&kvm_lock); 5894c50d8ae3SPaolo Bonzini 5895c50d8ae3SPaolo Bonzini list_for_each_entry(kvm, &vm_list, vm_list) { 5896c50d8ae3SPaolo Bonzini int idx; 5897c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 5898c50d8ae3SPaolo Bonzini 5899c50d8ae3SPaolo Bonzini /* 5900c50d8ae3SPaolo Bonzini * Never scan more than sc->nr_to_scan VM instances. 5901c50d8ae3SPaolo Bonzini * Will not hit this condition practically since we do not try 5902c50d8ae3SPaolo Bonzini * to shrink more than one VM and it is very unlikely to see 5903c50d8ae3SPaolo Bonzini * !n_used_mmu_pages so many times. 5904c50d8ae3SPaolo Bonzini */ 5905c50d8ae3SPaolo Bonzini if (!nr_to_scan--) 5906c50d8ae3SPaolo Bonzini break; 5907c50d8ae3SPaolo Bonzini /* 5908c50d8ae3SPaolo Bonzini * n_used_mmu_pages is accessed without holding kvm->mmu_lock 5909c50d8ae3SPaolo Bonzini * here. We may skip a VM instance errorneosly, but we do not 5910c50d8ae3SPaolo Bonzini * want to shrink a VM that only started to populate its MMU 5911c50d8ae3SPaolo Bonzini * anyway. 5912c50d8ae3SPaolo Bonzini */ 5913c50d8ae3SPaolo Bonzini if (!kvm->arch.n_used_mmu_pages && 5914c50d8ae3SPaolo Bonzini !kvm_has_zapped_obsolete_pages(kvm)) 5915c50d8ae3SPaolo Bonzini continue; 5916c50d8ae3SPaolo Bonzini 5917c50d8ae3SPaolo Bonzini idx = srcu_read_lock(&kvm->srcu); 5918531810caSBen Gardon write_lock(&kvm->mmu_lock); 5919c50d8ae3SPaolo Bonzini 5920c50d8ae3SPaolo Bonzini if (kvm_has_zapped_obsolete_pages(kvm)) { 5921c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, 5922c50d8ae3SPaolo Bonzini &kvm->arch.zapped_obsolete_pages); 5923c50d8ae3SPaolo Bonzini goto unlock; 5924c50d8ae3SPaolo Bonzini } 5925c50d8ae3SPaolo Bonzini 5926ebdb292dSSean Christopherson freed = kvm_mmu_zap_oldest_mmu_pages(kvm, sc->nr_to_scan); 5927c50d8ae3SPaolo Bonzini 5928c50d8ae3SPaolo Bonzini unlock: 5929531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5930c50d8ae3SPaolo Bonzini srcu_read_unlock(&kvm->srcu, idx); 5931c50d8ae3SPaolo Bonzini 5932c50d8ae3SPaolo Bonzini /* 5933c50d8ae3SPaolo Bonzini * unfair on small ones 5934c50d8ae3SPaolo Bonzini * per-vm shrinkers cry out 5935c50d8ae3SPaolo Bonzini * sadness comes quickly 5936c50d8ae3SPaolo Bonzini */ 5937c50d8ae3SPaolo Bonzini list_move_tail(&kvm->vm_list, &vm_list); 5938c50d8ae3SPaolo Bonzini break; 5939c50d8ae3SPaolo Bonzini } 5940c50d8ae3SPaolo Bonzini 5941c50d8ae3SPaolo Bonzini mutex_unlock(&kvm_lock); 5942c50d8ae3SPaolo Bonzini return freed; 5943c50d8ae3SPaolo Bonzini } 5944c50d8ae3SPaolo Bonzini 5945c50d8ae3SPaolo Bonzini static unsigned long 5946c50d8ae3SPaolo Bonzini mmu_shrink_count(struct shrinker *shrink, struct shrink_control *sc) 5947c50d8ae3SPaolo Bonzini { 5948c50d8ae3SPaolo Bonzini return percpu_counter_read_positive(&kvm_total_used_mmu_pages); 5949c50d8ae3SPaolo Bonzini } 5950c50d8ae3SPaolo Bonzini 5951c50d8ae3SPaolo Bonzini static struct shrinker mmu_shrinker = { 5952c50d8ae3SPaolo Bonzini .count_objects = mmu_shrink_count, 5953c50d8ae3SPaolo Bonzini .scan_objects = mmu_shrink_scan, 5954c50d8ae3SPaolo Bonzini .seeks = DEFAULT_SEEKS * 10, 5955c50d8ae3SPaolo Bonzini }; 5956c50d8ae3SPaolo Bonzini 5957c50d8ae3SPaolo Bonzini static void mmu_destroy_caches(void) 5958c50d8ae3SPaolo Bonzini { 5959c50d8ae3SPaolo Bonzini kmem_cache_destroy(pte_list_desc_cache); 5960c50d8ae3SPaolo Bonzini kmem_cache_destroy(mmu_page_header_cache); 5961c50d8ae3SPaolo Bonzini } 5962c50d8ae3SPaolo Bonzini 5963c50d8ae3SPaolo Bonzini static bool get_nx_auto_mode(void) 5964c50d8ae3SPaolo Bonzini { 5965c50d8ae3SPaolo Bonzini /* Return true when CPU has the bug, and mitigations are ON */ 5966c50d8ae3SPaolo Bonzini return boot_cpu_has_bug(X86_BUG_ITLB_MULTIHIT) && !cpu_mitigations_off(); 5967c50d8ae3SPaolo Bonzini } 5968c50d8ae3SPaolo Bonzini 5969c50d8ae3SPaolo Bonzini static void __set_nx_huge_pages(bool val) 5970c50d8ae3SPaolo Bonzini { 5971c50d8ae3SPaolo Bonzini nx_huge_pages = itlb_multihit_kvm_mitigation = val; 5972c50d8ae3SPaolo Bonzini } 5973c50d8ae3SPaolo Bonzini 5974c50d8ae3SPaolo Bonzini static int set_nx_huge_pages(const char *val, const struct kernel_param *kp) 5975c50d8ae3SPaolo Bonzini { 5976c50d8ae3SPaolo Bonzini bool old_val = nx_huge_pages; 5977c50d8ae3SPaolo Bonzini bool new_val; 5978c50d8ae3SPaolo Bonzini 5979c50d8ae3SPaolo Bonzini /* In "auto" mode deploy workaround only if CPU has the bug. */ 5980c50d8ae3SPaolo Bonzini if (sysfs_streq(val, "off")) 5981c50d8ae3SPaolo Bonzini new_val = 0; 5982c50d8ae3SPaolo Bonzini else if (sysfs_streq(val, "force")) 5983c50d8ae3SPaolo Bonzini new_val = 1; 5984c50d8ae3SPaolo Bonzini else if (sysfs_streq(val, "auto")) 5985c50d8ae3SPaolo Bonzini new_val = get_nx_auto_mode(); 5986c50d8ae3SPaolo Bonzini else if (strtobool(val, &new_val) < 0) 5987c50d8ae3SPaolo Bonzini return -EINVAL; 5988c50d8ae3SPaolo Bonzini 5989c50d8ae3SPaolo Bonzini __set_nx_huge_pages(new_val); 5990c50d8ae3SPaolo Bonzini 5991c50d8ae3SPaolo Bonzini if (new_val != old_val) { 5992c50d8ae3SPaolo Bonzini struct kvm *kvm; 5993c50d8ae3SPaolo Bonzini 5994c50d8ae3SPaolo Bonzini mutex_lock(&kvm_lock); 5995c50d8ae3SPaolo Bonzini 5996c50d8ae3SPaolo Bonzini list_for_each_entry(kvm, &vm_list, vm_list) { 5997c50d8ae3SPaolo Bonzini mutex_lock(&kvm->slots_lock); 5998c50d8ae3SPaolo Bonzini kvm_mmu_zap_all_fast(kvm); 5999c50d8ae3SPaolo Bonzini mutex_unlock(&kvm->slots_lock); 6000c50d8ae3SPaolo Bonzini 6001c50d8ae3SPaolo Bonzini wake_up_process(kvm->arch.nx_lpage_recovery_thread); 6002c50d8ae3SPaolo Bonzini } 6003c50d8ae3SPaolo Bonzini mutex_unlock(&kvm_lock); 6004c50d8ae3SPaolo Bonzini } 6005c50d8ae3SPaolo Bonzini 6006c50d8ae3SPaolo Bonzini return 0; 6007c50d8ae3SPaolo Bonzini } 6008c50d8ae3SPaolo Bonzini 6009c50d8ae3SPaolo Bonzini int kvm_mmu_module_init(void) 6010c50d8ae3SPaolo Bonzini { 6011c50d8ae3SPaolo Bonzini int ret = -ENOMEM; 6012c50d8ae3SPaolo Bonzini 6013c50d8ae3SPaolo Bonzini if (nx_huge_pages == -1) 6014c50d8ae3SPaolo Bonzini __set_nx_huge_pages(get_nx_auto_mode()); 6015c50d8ae3SPaolo Bonzini 6016c50d8ae3SPaolo Bonzini /* 6017c50d8ae3SPaolo Bonzini * MMU roles use union aliasing which is, generally speaking, an 6018c50d8ae3SPaolo Bonzini * undefined behavior. However, we supposedly know how compilers behave 6019c50d8ae3SPaolo Bonzini * and the current status quo is unlikely to change. Guardians below are 6020c50d8ae3SPaolo Bonzini * supposed to let us know if the assumption becomes false. 6021c50d8ae3SPaolo Bonzini */ 6022c50d8ae3SPaolo Bonzini BUILD_BUG_ON(sizeof(union kvm_mmu_page_role) != sizeof(u32)); 6023c50d8ae3SPaolo Bonzini BUILD_BUG_ON(sizeof(union kvm_mmu_extended_role) != sizeof(u32)); 6024c50d8ae3SPaolo Bonzini BUILD_BUG_ON(sizeof(union kvm_mmu_role) != sizeof(u64)); 6025c50d8ae3SPaolo Bonzini 6026c50d8ae3SPaolo Bonzini kvm_mmu_reset_all_pte_masks(); 6027c50d8ae3SPaolo Bonzini 6028c50d8ae3SPaolo Bonzini pte_list_desc_cache = kmem_cache_create("pte_list_desc", 6029c50d8ae3SPaolo Bonzini sizeof(struct pte_list_desc), 6030c50d8ae3SPaolo Bonzini 0, SLAB_ACCOUNT, NULL); 6031c50d8ae3SPaolo Bonzini if (!pte_list_desc_cache) 6032c50d8ae3SPaolo Bonzini goto out; 6033c50d8ae3SPaolo Bonzini 6034c50d8ae3SPaolo Bonzini mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header", 6035c50d8ae3SPaolo Bonzini sizeof(struct kvm_mmu_page), 6036c50d8ae3SPaolo Bonzini 0, SLAB_ACCOUNT, NULL); 6037c50d8ae3SPaolo Bonzini if (!mmu_page_header_cache) 6038c50d8ae3SPaolo Bonzini goto out; 6039c50d8ae3SPaolo Bonzini 6040c50d8ae3SPaolo Bonzini if (percpu_counter_init(&kvm_total_used_mmu_pages, 0, GFP_KERNEL)) 6041c50d8ae3SPaolo Bonzini goto out; 6042c50d8ae3SPaolo Bonzini 6043c50d8ae3SPaolo Bonzini ret = register_shrinker(&mmu_shrinker); 6044c50d8ae3SPaolo Bonzini if (ret) 6045c50d8ae3SPaolo Bonzini goto out; 6046c50d8ae3SPaolo Bonzini 6047c50d8ae3SPaolo Bonzini return 0; 6048c50d8ae3SPaolo Bonzini 6049c50d8ae3SPaolo Bonzini out: 6050c50d8ae3SPaolo Bonzini mmu_destroy_caches(); 6051c50d8ae3SPaolo Bonzini return ret; 6052c50d8ae3SPaolo Bonzini } 6053c50d8ae3SPaolo Bonzini 6054c50d8ae3SPaolo Bonzini /* 6055c50d8ae3SPaolo Bonzini * Calculate mmu pages needed for kvm. 6056c50d8ae3SPaolo Bonzini */ 6057c50d8ae3SPaolo Bonzini unsigned long kvm_mmu_calculate_default_mmu_pages(struct kvm *kvm) 6058c50d8ae3SPaolo Bonzini { 6059c50d8ae3SPaolo Bonzini unsigned long nr_mmu_pages; 6060c50d8ae3SPaolo Bonzini unsigned long nr_pages = 0; 6061c50d8ae3SPaolo Bonzini struct kvm_memslots *slots; 6062c50d8ae3SPaolo Bonzini struct kvm_memory_slot *memslot; 6063c50d8ae3SPaolo Bonzini int i; 6064c50d8ae3SPaolo Bonzini 6065c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) { 6066c50d8ae3SPaolo Bonzini slots = __kvm_memslots(kvm, i); 6067c50d8ae3SPaolo Bonzini 6068c50d8ae3SPaolo Bonzini kvm_for_each_memslot(memslot, slots) 6069c50d8ae3SPaolo Bonzini nr_pages += memslot->npages; 6070c50d8ae3SPaolo Bonzini } 6071c50d8ae3SPaolo Bonzini 6072c50d8ae3SPaolo Bonzini nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000; 6073c50d8ae3SPaolo Bonzini nr_mmu_pages = max(nr_mmu_pages, KVM_MIN_ALLOC_MMU_PAGES); 6074c50d8ae3SPaolo Bonzini 6075c50d8ae3SPaolo Bonzini return nr_mmu_pages; 6076c50d8ae3SPaolo Bonzini } 6077c50d8ae3SPaolo Bonzini 6078c50d8ae3SPaolo Bonzini void kvm_mmu_destroy(struct kvm_vcpu *vcpu) 6079c50d8ae3SPaolo Bonzini { 6080c50d8ae3SPaolo Bonzini kvm_mmu_unload(vcpu); 6081c50d8ae3SPaolo Bonzini free_mmu_pages(&vcpu->arch.root_mmu); 6082c50d8ae3SPaolo Bonzini free_mmu_pages(&vcpu->arch.guest_mmu); 6083c50d8ae3SPaolo Bonzini mmu_free_memory_caches(vcpu); 6084c50d8ae3SPaolo Bonzini } 6085c50d8ae3SPaolo Bonzini 6086c50d8ae3SPaolo Bonzini void kvm_mmu_module_exit(void) 6087c50d8ae3SPaolo Bonzini { 6088c50d8ae3SPaolo Bonzini mmu_destroy_caches(); 6089c50d8ae3SPaolo Bonzini percpu_counter_destroy(&kvm_total_used_mmu_pages); 6090c50d8ae3SPaolo Bonzini unregister_shrinker(&mmu_shrinker); 6091c50d8ae3SPaolo Bonzini mmu_audit_disable(); 6092c50d8ae3SPaolo Bonzini } 6093c50d8ae3SPaolo Bonzini 6094c50d8ae3SPaolo Bonzini static int set_nx_huge_pages_recovery_ratio(const char *val, const struct kernel_param *kp) 6095c50d8ae3SPaolo Bonzini { 6096c50d8ae3SPaolo Bonzini unsigned int old_val; 6097c50d8ae3SPaolo Bonzini int err; 6098c50d8ae3SPaolo Bonzini 6099c50d8ae3SPaolo Bonzini old_val = nx_huge_pages_recovery_ratio; 6100c50d8ae3SPaolo Bonzini err = param_set_uint(val, kp); 6101c50d8ae3SPaolo Bonzini if (err) 6102c50d8ae3SPaolo Bonzini return err; 6103c50d8ae3SPaolo Bonzini 6104c50d8ae3SPaolo Bonzini if (READ_ONCE(nx_huge_pages) && 6105c50d8ae3SPaolo Bonzini !old_val && nx_huge_pages_recovery_ratio) { 6106c50d8ae3SPaolo Bonzini struct kvm *kvm; 6107c50d8ae3SPaolo Bonzini 6108c50d8ae3SPaolo Bonzini mutex_lock(&kvm_lock); 6109c50d8ae3SPaolo Bonzini 6110c50d8ae3SPaolo Bonzini list_for_each_entry(kvm, &vm_list, vm_list) 6111c50d8ae3SPaolo Bonzini wake_up_process(kvm->arch.nx_lpage_recovery_thread); 6112c50d8ae3SPaolo Bonzini 6113c50d8ae3SPaolo Bonzini mutex_unlock(&kvm_lock); 6114c50d8ae3SPaolo Bonzini } 6115c50d8ae3SPaolo Bonzini 6116c50d8ae3SPaolo Bonzini return err; 6117c50d8ae3SPaolo Bonzini } 6118c50d8ae3SPaolo Bonzini 6119c50d8ae3SPaolo Bonzini static void kvm_recover_nx_lpages(struct kvm *kvm) 6120c50d8ae3SPaolo Bonzini { 6121ade74e14SSean Christopherson unsigned long nx_lpage_splits = kvm->stat.nx_lpage_splits; 6122c50d8ae3SPaolo Bonzini int rcu_idx; 6123c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 6124c50d8ae3SPaolo Bonzini unsigned int ratio; 6125c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 6126048f4980SSean Christopherson bool flush = false; 6127c50d8ae3SPaolo Bonzini ulong to_zap; 6128c50d8ae3SPaolo Bonzini 6129c50d8ae3SPaolo Bonzini rcu_idx = srcu_read_lock(&kvm->srcu); 6130531810caSBen Gardon write_lock(&kvm->mmu_lock); 6131c50d8ae3SPaolo Bonzini 6132c50d8ae3SPaolo Bonzini ratio = READ_ONCE(nx_huge_pages_recovery_ratio); 6133ade74e14SSean Christopherson to_zap = ratio ? DIV_ROUND_UP(nx_lpage_splits, ratio) : 0; 61347d919c7aSSean Christopherson for ( ; to_zap; --to_zap) { 61357d919c7aSSean Christopherson if (list_empty(&kvm->arch.lpage_disallowed_mmu_pages)) 61367d919c7aSSean Christopherson break; 61377d919c7aSSean Christopherson 6138c50d8ae3SPaolo Bonzini /* 6139c50d8ae3SPaolo Bonzini * We use a separate list instead of just using active_mmu_pages 6140c50d8ae3SPaolo Bonzini * because the number of lpage_disallowed pages is expected to 6141c50d8ae3SPaolo Bonzini * be relatively small compared to the total. 6142c50d8ae3SPaolo Bonzini */ 6143c50d8ae3SPaolo Bonzini sp = list_first_entry(&kvm->arch.lpage_disallowed_mmu_pages, 6144c50d8ae3SPaolo Bonzini struct kvm_mmu_page, 6145c50d8ae3SPaolo Bonzini lpage_disallowed_link); 6146c50d8ae3SPaolo Bonzini WARN_ON_ONCE(!sp->lpage_disallowed); 6147897218ffSPaolo Bonzini if (is_tdp_mmu_page(sp)) { 6148315f02c6SPaolo Bonzini flush |= kvm_tdp_mmu_zap_sp(kvm, sp); 61498d1a182eSBen Gardon } else { 6150c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list); 6151c50d8ae3SPaolo Bonzini WARN_ON_ONCE(sp->lpage_disallowed); 615229cf0f50SBen Gardon } 6153c50d8ae3SPaolo Bonzini 6154531810caSBen Gardon if (need_resched() || rwlock_needbreak(&kvm->mmu_lock)) { 6155048f4980SSean Christopherson kvm_mmu_remote_flush_or_zap(kvm, &invalid_list, flush); 6156531810caSBen Gardon cond_resched_rwlock_write(&kvm->mmu_lock); 6157048f4980SSean Christopherson flush = false; 6158c50d8ae3SPaolo Bonzini } 6159c50d8ae3SPaolo Bonzini } 6160048f4980SSean Christopherson kvm_mmu_remote_flush_or_zap(kvm, &invalid_list, flush); 6161c50d8ae3SPaolo Bonzini 6162531810caSBen Gardon write_unlock(&kvm->mmu_lock); 6163c50d8ae3SPaolo Bonzini srcu_read_unlock(&kvm->srcu, rcu_idx); 6164c50d8ae3SPaolo Bonzini } 6165c50d8ae3SPaolo Bonzini 6166c50d8ae3SPaolo Bonzini static long get_nx_lpage_recovery_timeout(u64 start_time) 6167c50d8ae3SPaolo Bonzini { 6168c50d8ae3SPaolo Bonzini return READ_ONCE(nx_huge_pages) && READ_ONCE(nx_huge_pages_recovery_ratio) 6169c50d8ae3SPaolo Bonzini ? start_time + 60 * HZ - get_jiffies_64() 6170c50d8ae3SPaolo Bonzini : MAX_SCHEDULE_TIMEOUT; 6171c50d8ae3SPaolo Bonzini } 6172c50d8ae3SPaolo Bonzini 6173c50d8ae3SPaolo Bonzini static int kvm_nx_lpage_recovery_worker(struct kvm *kvm, uintptr_t data) 6174c50d8ae3SPaolo Bonzini { 6175c50d8ae3SPaolo Bonzini u64 start_time; 6176c50d8ae3SPaolo Bonzini long remaining_time; 6177c50d8ae3SPaolo Bonzini 6178c50d8ae3SPaolo Bonzini while (true) { 6179c50d8ae3SPaolo Bonzini start_time = get_jiffies_64(); 6180c50d8ae3SPaolo Bonzini remaining_time = get_nx_lpage_recovery_timeout(start_time); 6181c50d8ae3SPaolo Bonzini 6182c50d8ae3SPaolo Bonzini set_current_state(TASK_INTERRUPTIBLE); 6183c50d8ae3SPaolo Bonzini while (!kthread_should_stop() && remaining_time > 0) { 6184c50d8ae3SPaolo Bonzini schedule_timeout(remaining_time); 6185c50d8ae3SPaolo Bonzini remaining_time = get_nx_lpage_recovery_timeout(start_time); 6186c50d8ae3SPaolo Bonzini set_current_state(TASK_INTERRUPTIBLE); 6187c50d8ae3SPaolo Bonzini } 6188c50d8ae3SPaolo Bonzini 6189c50d8ae3SPaolo Bonzini set_current_state(TASK_RUNNING); 6190c50d8ae3SPaolo Bonzini 6191c50d8ae3SPaolo Bonzini if (kthread_should_stop()) 6192c50d8ae3SPaolo Bonzini return 0; 6193c50d8ae3SPaolo Bonzini 6194c50d8ae3SPaolo Bonzini kvm_recover_nx_lpages(kvm); 6195c50d8ae3SPaolo Bonzini } 6196c50d8ae3SPaolo Bonzini } 6197c50d8ae3SPaolo Bonzini 6198c50d8ae3SPaolo Bonzini int kvm_mmu_post_init_vm(struct kvm *kvm) 6199c50d8ae3SPaolo Bonzini { 6200c50d8ae3SPaolo Bonzini int err; 6201c50d8ae3SPaolo Bonzini 6202c50d8ae3SPaolo Bonzini err = kvm_vm_create_worker_thread(kvm, kvm_nx_lpage_recovery_worker, 0, 6203c50d8ae3SPaolo Bonzini "kvm-nx-lpage-recovery", 6204c50d8ae3SPaolo Bonzini &kvm->arch.nx_lpage_recovery_thread); 6205c50d8ae3SPaolo Bonzini if (!err) 6206c50d8ae3SPaolo Bonzini kthread_unpark(kvm->arch.nx_lpage_recovery_thread); 6207c50d8ae3SPaolo Bonzini 6208c50d8ae3SPaolo Bonzini return err; 6209c50d8ae3SPaolo Bonzini } 6210c50d8ae3SPaolo Bonzini 6211c50d8ae3SPaolo Bonzini void kvm_mmu_pre_destroy_vm(struct kvm *kvm) 6212c50d8ae3SPaolo Bonzini { 6213c50d8ae3SPaolo Bonzini if (kvm->arch.nx_lpage_recovery_thread) 6214c50d8ae3SPaolo Bonzini kthread_stop(kvm->arch.nx_lpage_recovery_thread); 6215c50d8ae3SPaolo Bonzini } 6216