xref: /linux/arch/x86/kvm/mmu/mmu.c (revision 30ab5901da57f16b919edfc4c5f8edf9311ba9c3)
1c50d8ae3SPaolo Bonzini // SPDX-License-Identifier: GPL-2.0-only
2c50d8ae3SPaolo Bonzini /*
3c50d8ae3SPaolo Bonzini  * Kernel-based Virtual Machine driver for Linux
4c50d8ae3SPaolo Bonzini  *
5c50d8ae3SPaolo Bonzini  * This module enables machines with Intel VT-x extensions to run virtual
6c50d8ae3SPaolo Bonzini  * machines without emulation or binary translation.
7c50d8ae3SPaolo Bonzini  *
8c50d8ae3SPaolo Bonzini  * MMU support
9c50d8ae3SPaolo Bonzini  *
10c50d8ae3SPaolo Bonzini  * Copyright (C) 2006 Qumranet, Inc.
11c50d8ae3SPaolo Bonzini  * Copyright 2010 Red Hat, Inc. and/or its affiliates.
12c50d8ae3SPaolo Bonzini  *
13c50d8ae3SPaolo Bonzini  * Authors:
14c50d8ae3SPaolo Bonzini  *   Yaniv Kamay  <yaniv@qumranet.com>
15c50d8ae3SPaolo Bonzini  *   Avi Kivity   <avi@qumranet.com>
16c50d8ae3SPaolo Bonzini  */
17c50d8ae3SPaolo Bonzini 
18c50d8ae3SPaolo Bonzini #include "irq.h"
1988197e6aS彭浩(Richard) #include "ioapic.h"
20c50d8ae3SPaolo Bonzini #include "mmu.h"
216ca9a6f3SSean Christopherson #include "mmu_internal.h"
22fe5db27dSBen Gardon #include "tdp_mmu.h"
23c50d8ae3SPaolo Bonzini #include "x86.h"
24c50d8ae3SPaolo Bonzini #include "kvm_cache_regs.h"
252f728d66SSean Christopherson #include "kvm_emulate.h"
26c50d8ae3SPaolo Bonzini #include "cpuid.h"
275a9624afSPaolo Bonzini #include "spte.h"
28c50d8ae3SPaolo Bonzini 
29c50d8ae3SPaolo Bonzini #include <linux/kvm_host.h>
30c50d8ae3SPaolo Bonzini #include <linux/types.h>
31c50d8ae3SPaolo Bonzini #include <linux/string.h>
32c50d8ae3SPaolo Bonzini #include <linux/mm.h>
33c50d8ae3SPaolo Bonzini #include <linux/highmem.h>
34c50d8ae3SPaolo Bonzini #include <linux/moduleparam.h>
35c50d8ae3SPaolo Bonzini #include <linux/export.h>
36c50d8ae3SPaolo Bonzini #include <linux/swap.h>
37c50d8ae3SPaolo Bonzini #include <linux/hugetlb.h>
38c50d8ae3SPaolo Bonzini #include <linux/compiler.h>
39c50d8ae3SPaolo Bonzini #include <linux/srcu.h>
40c50d8ae3SPaolo Bonzini #include <linux/slab.h>
41c50d8ae3SPaolo Bonzini #include <linux/sched/signal.h>
42c50d8ae3SPaolo Bonzini #include <linux/uaccess.h>
43c50d8ae3SPaolo Bonzini #include <linux/hash.h>
44c50d8ae3SPaolo Bonzini #include <linux/kern_levels.h>
45c50d8ae3SPaolo Bonzini #include <linux/kthread.h>
46c50d8ae3SPaolo Bonzini 
47c50d8ae3SPaolo Bonzini #include <asm/page.h>
48eb243d1dSIngo Molnar #include <asm/memtype.h>
49c50d8ae3SPaolo Bonzini #include <asm/cmpxchg.h>
50c50d8ae3SPaolo Bonzini #include <asm/io.h>
51c50d8ae3SPaolo Bonzini #include <asm/vmx.h>
52c50d8ae3SPaolo Bonzini #include <asm/kvm_page_track.h>
53c50d8ae3SPaolo Bonzini #include "trace.h"
54c50d8ae3SPaolo Bonzini 
55c50d8ae3SPaolo Bonzini extern bool itlb_multihit_kvm_mitigation;
56c50d8ae3SPaolo Bonzini 
57c50d8ae3SPaolo Bonzini static int __read_mostly nx_huge_pages = -1;
58c50d8ae3SPaolo Bonzini #ifdef CONFIG_PREEMPT_RT
59c50d8ae3SPaolo Bonzini /* Recovery can cause latency spikes, disable it for PREEMPT_RT.  */
60c50d8ae3SPaolo Bonzini static uint __read_mostly nx_huge_pages_recovery_ratio = 0;
61c50d8ae3SPaolo Bonzini #else
62c50d8ae3SPaolo Bonzini static uint __read_mostly nx_huge_pages_recovery_ratio = 60;
63c50d8ae3SPaolo Bonzini #endif
64c50d8ae3SPaolo Bonzini 
65c50d8ae3SPaolo Bonzini static int set_nx_huge_pages(const char *val, const struct kernel_param *kp);
66c50d8ae3SPaolo Bonzini static int set_nx_huge_pages_recovery_ratio(const char *val, const struct kernel_param *kp);
67c50d8ae3SPaolo Bonzini 
68d5d6c18dSJoe Perches static const struct kernel_param_ops nx_huge_pages_ops = {
69c50d8ae3SPaolo Bonzini 	.set = set_nx_huge_pages,
70c50d8ae3SPaolo Bonzini 	.get = param_get_bool,
71c50d8ae3SPaolo Bonzini };
72c50d8ae3SPaolo Bonzini 
73d5d6c18dSJoe Perches static const struct kernel_param_ops nx_huge_pages_recovery_ratio_ops = {
74c50d8ae3SPaolo Bonzini 	.set = set_nx_huge_pages_recovery_ratio,
75c50d8ae3SPaolo Bonzini 	.get = param_get_uint,
76c50d8ae3SPaolo Bonzini };
77c50d8ae3SPaolo Bonzini 
78c50d8ae3SPaolo Bonzini module_param_cb(nx_huge_pages, &nx_huge_pages_ops, &nx_huge_pages, 0644);
79c50d8ae3SPaolo Bonzini __MODULE_PARM_TYPE(nx_huge_pages, "bool");
80c50d8ae3SPaolo Bonzini module_param_cb(nx_huge_pages_recovery_ratio, &nx_huge_pages_recovery_ratio_ops,
81c50d8ae3SPaolo Bonzini 		&nx_huge_pages_recovery_ratio, 0644);
82c50d8ae3SPaolo Bonzini __MODULE_PARM_TYPE(nx_huge_pages_recovery_ratio, "uint");
83c50d8ae3SPaolo Bonzini 
8471fe7013SSean Christopherson static bool __read_mostly force_flush_and_sync_on_reuse;
8571fe7013SSean Christopherson module_param_named(flush_on_reuse, force_flush_and_sync_on_reuse, bool, 0644);
8671fe7013SSean Christopherson 
87c50d8ae3SPaolo Bonzini /*
88c50d8ae3SPaolo Bonzini  * When setting this variable to true it enables Two-Dimensional-Paging
89c50d8ae3SPaolo Bonzini  * where the hardware walks 2 page tables:
90c50d8ae3SPaolo Bonzini  * 1. the guest-virtual to guest-physical
91c50d8ae3SPaolo Bonzini  * 2. while doing 1. it walks guest-physical to host-physical
92c50d8ae3SPaolo Bonzini  * If the hardware supports that we don't need to do shadow paging.
93c50d8ae3SPaolo Bonzini  */
94c50d8ae3SPaolo Bonzini bool tdp_enabled = false;
95c50d8ae3SPaolo Bonzini 
961d92d2e8SSean Christopherson static int max_huge_page_level __read_mostly;
9783013059SSean Christopherson static int max_tdp_level __read_mostly;
98703c335dSSean Christopherson 
99c50d8ae3SPaolo Bonzini enum {
100c50d8ae3SPaolo Bonzini 	AUDIT_PRE_PAGE_FAULT,
101c50d8ae3SPaolo Bonzini 	AUDIT_POST_PAGE_FAULT,
102c50d8ae3SPaolo Bonzini 	AUDIT_PRE_PTE_WRITE,
103c50d8ae3SPaolo Bonzini 	AUDIT_POST_PTE_WRITE,
104c50d8ae3SPaolo Bonzini 	AUDIT_PRE_SYNC,
105c50d8ae3SPaolo Bonzini 	AUDIT_POST_SYNC
106c50d8ae3SPaolo Bonzini };
107c50d8ae3SPaolo Bonzini 
108c50d8ae3SPaolo Bonzini #ifdef MMU_DEBUG
1095a9624afSPaolo Bonzini bool dbg = 0;
110c50d8ae3SPaolo Bonzini module_param(dbg, bool, 0644);
111c50d8ae3SPaolo Bonzini #endif
112c50d8ae3SPaolo Bonzini 
113c50d8ae3SPaolo Bonzini #define PTE_PREFETCH_NUM		8
114c50d8ae3SPaolo Bonzini 
115c50d8ae3SPaolo Bonzini #define PT32_LEVEL_BITS 10
116c50d8ae3SPaolo Bonzini 
117c50d8ae3SPaolo Bonzini #define PT32_LEVEL_SHIFT(level) \
118c50d8ae3SPaolo Bonzini 		(PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
119c50d8ae3SPaolo Bonzini 
120c50d8ae3SPaolo Bonzini #define PT32_LVL_OFFSET_MASK(level) \
121c50d8ae3SPaolo Bonzini 	(PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
122c50d8ae3SPaolo Bonzini 						* PT32_LEVEL_BITS))) - 1))
123c50d8ae3SPaolo Bonzini 
124c50d8ae3SPaolo Bonzini #define PT32_INDEX(address, level)\
125c50d8ae3SPaolo Bonzini 	(((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
126c50d8ae3SPaolo Bonzini 
127c50d8ae3SPaolo Bonzini 
128c50d8ae3SPaolo Bonzini #define PT32_BASE_ADDR_MASK PAGE_MASK
129c50d8ae3SPaolo Bonzini #define PT32_DIR_BASE_ADDR_MASK \
130c50d8ae3SPaolo Bonzini 	(PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
131c50d8ae3SPaolo Bonzini #define PT32_LVL_ADDR_MASK(level) \
132c50d8ae3SPaolo Bonzini 	(PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
133c50d8ae3SPaolo Bonzini 					    * PT32_LEVEL_BITS))) - 1))
134c50d8ae3SPaolo Bonzini 
135c50d8ae3SPaolo Bonzini #include <trace/events/kvm.h>
136c50d8ae3SPaolo Bonzini 
137c50d8ae3SPaolo Bonzini /* make pte_list_desc fit well in cache line */
138c50d8ae3SPaolo Bonzini #define PTE_LIST_EXT 3
139c50d8ae3SPaolo Bonzini 
140c50d8ae3SPaolo Bonzini struct pte_list_desc {
141c50d8ae3SPaolo Bonzini 	u64 *sptes[PTE_LIST_EXT];
142c50d8ae3SPaolo Bonzini 	struct pte_list_desc *more;
143c50d8ae3SPaolo Bonzini };
144c50d8ae3SPaolo Bonzini 
145c50d8ae3SPaolo Bonzini struct kvm_shadow_walk_iterator {
146c50d8ae3SPaolo Bonzini 	u64 addr;
147c50d8ae3SPaolo Bonzini 	hpa_t shadow_addr;
148c50d8ae3SPaolo Bonzini 	u64 *sptep;
149c50d8ae3SPaolo Bonzini 	int level;
150c50d8ae3SPaolo Bonzini 	unsigned index;
151c50d8ae3SPaolo Bonzini };
152c50d8ae3SPaolo Bonzini 
153c50d8ae3SPaolo Bonzini #define for_each_shadow_entry_using_root(_vcpu, _root, _addr, _walker)     \
154c50d8ae3SPaolo Bonzini 	for (shadow_walk_init_using_root(&(_walker), (_vcpu),              \
155c50d8ae3SPaolo Bonzini 					 (_root), (_addr));                \
156c50d8ae3SPaolo Bonzini 	     shadow_walk_okay(&(_walker));			           \
157c50d8ae3SPaolo Bonzini 	     shadow_walk_next(&(_walker)))
158c50d8ae3SPaolo Bonzini 
159c50d8ae3SPaolo Bonzini #define for_each_shadow_entry(_vcpu, _addr, _walker)            \
160c50d8ae3SPaolo Bonzini 	for (shadow_walk_init(&(_walker), _vcpu, _addr);	\
161c50d8ae3SPaolo Bonzini 	     shadow_walk_okay(&(_walker));			\
162c50d8ae3SPaolo Bonzini 	     shadow_walk_next(&(_walker)))
163c50d8ae3SPaolo Bonzini 
164c50d8ae3SPaolo Bonzini #define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte)	\
165c50d8ae3SPaolo Bonzini 	for (shadow_walk_init(&(_walker), _vcpu, _addr);		\
166c50d8ae3SPaolo Bonzini 	     shadow_walk_okay(&(_walker)) &&				\
167c50d8ae3SPaolo Bonzini 		({ spte = mmu_spte_get_lockless(_walker.sptep); 1; });	\
168c50d8ae3SPaolo Bonzini 	     __shadow_walk_next(&(_walker), spte))
169c50d8ae3SPaolo Bonzini 
170c50d8ae3SPaolo Bonzini static struct kmem_cache *pte_list_desc_cache;
17102c00b3aSBen Gardon struct kmem_cache *mmu_page_header_cache;
172c50d8ae3SPaolo Bonzini static struct percpu_counter kvm_total_used_mmu_pages;
173c50d8ae3SPaolo Bonzini 
174c50d8ae3SPaolo Bonzini static void mmu_spte_set(u64 *sptep, u64 spte);
175c50d8ae3SPaolo Bonzini static union kvm_mmu_page_role
176c50d8ae3SPaolo Bonzini kvm_mmu_calc_root_page_role(struct kvm_vcpu *vcpu);
177c50d8ae3SPaolo Bonzini 
178c50d8ae3SPaolo Bonzini #define CREATE_TRACE_POINTS
179c50d8ae3SPaolo Bonzini #include "mmutrace.h"
180c50d8ae3SPaolo Bonzini 
181c50d8ae3SPaolo Bonzini 
182c50d8ae3SPaolo Bonzini static inline bool kvm_available_flush_tlb_with_range(void)
183c50d8ae3SPaolo Bonzini {
184afaf0b2fSSean Christopherson 	return kvm_x86_ops.tlb_remote_flush_with_range;
185c50d8ae3SPaolo Bonzini }
186c50d8ae3SPaolo Bonzini 
187c50d8ae3SPaolo Bonzini static void kvm_flush_remote_tlbs_with_range(struct kvm *kvm,
188c50d8ae3SPaolo Bonzini 		struct kvm_tlb_range *range)
189c50d8ae3SPaolo Bonzini {
190c50d8ae3SPaolo Bonzini 	int ret = -ENOTSUPP;
191c50d8ae3SPaolo Bonzini 
192afaf0b2fSSean Christopherson 	if (range && kvm_x86_ops.tlb_remote_flush_with_range)
193b3646477SJason Baron 		ret = static_call(kvm_x86_tlb_remote_flush_with_range)(kvm, range);
194c50d8ae3SPaolo Bonzini 
195c50d8ae3SPaolo Bonzini 	if (ret)
196c50d8ae3SPaolo Bonzini 		kvm_flush_remote_tlbs(kvm);
197c50d8ae3SPaolo Bonzini }
198c50d8ae3SPaolo Bonzini 
1992f2fad08SBen Gardon void kvm_flush_remote_tlbs_with_address(struct kvm *kvm,
200c50d8ae3SPaolo Bonzini 		u64 start_gfn, u64 pages)
201c50d8ae3SPaolo Bonzini {
202c50d8ae3SPaolo Bonzini 	struct kvm_tlb_range range;
203c50d8ae3SPaolo Bonzini 
204c50d8ae3SPaolo Bonzini 	range.start_gfn = start_gfn;
205c50d8ae3SPaolo Bonzini 	range.pages = pages;
206c50d8ae3SPaolo Bonzini 
207c50d8ae3SPaolo Bonzini 	kvm_flush_remote_tlbs_with_range(kvm, &range);
208c50d8ae3SPaolo Bonzini }
209c50d8ae3SPaolo Bonzini 
2105a9624afSPaolo Bonzini bool is_nx_huge_page_enabled(void)
211c50d8ae3SPaolo Bonzini {
212c50d8ae3SPaolo Bonzini 	return READ_ONCE(nx_huge_pages);
213c50d8ae3SPaolo Bonzini }
214c50d8ae3SPaolo Bonzini 
2158f79b064SBen Gardon static void mark_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 gfn,
2168f79b064SBen Gardon 			   unsigned int access)
2178f79b064SBen Gardon {
2188f79b064SBen Gardon 	u64 mask = make_mmio_spte(vcpu, gfn, access);
2198f79b064SBen Gardon 
220bb18842eSBen Gardon 	trace_mark_mmio_spte(sptep, gfn, mask);
221c50d8ae3SPaolo Bonzini 	mmu_spte_set(sptep, mask);
222c50d8ae3SPaolo Bonzini }
223c50d8ae3SPaolo Bonzini 
224c50d8ae3SPaolo Bonzini static gfn_t get_mmio_spte_gfn(u64 spte)
225c50d8ae3SPaolo Bonzini {
226c50d8ae3SPaolo Bonzini 	u64 gpa = spte & shadow_nonpresent_or_rsvd_lower_gfn_mask;
227c50d8ae3SPaolo Bonzini 
2288a967d65SPaolo Bonzini 	gpa |= (spte >> SHADOW_NONPRESENT_OR_RSVD_MASK_LEN)
229c50d8ae3SPaolo Bonzini 	       & shadow_nonpresent_or_rsvd_mask;
230c50d8ae3SPaolo Bonzini 
231c50d8ae3SPaolo Bonzini 	return gpa >> PAGE_SHIFT;
232c50d8ae3SPaolo Bonzini }
233c50d8ae3SPaolo Bonzini 
234c50d8ae3SPaolo Bonzini static unsigned get_mmio_spte_access(u64 spte)
235c50d8ae3SPaolo Bonzini {
236c50d8ae3SPaolo Bonzini 	return spte & shadow_mmio_access_mask;
237c50d8ae3SPaolo Bonzini }
238c50d8ae3SPaolo Bonzini 
239c50d8ae3SPaolo Bonzini static bool set_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
2400a2b64c5SBen Gardon 			  kvm_pfn_t pfn, unsigned int access)
241c50d8ae3SPaolo Bonzini {
242c50d8ae3SPaolo Bonzini 	if (unlikely(is_noslot_pfn(pfn))) {
243c50d8ae3SPaolo Bonzini 		mark_mmio_spte(vcpu, sptep, gfn, access);
244c50d8ae3SPaolo Bonzini 		return true;
245c50d8ae3SPaolo Bonzini 	}
246c50d8ae3SPaolo Bonzini 
247c50d8ae3SPaolo Bonzini 	return false;
248c50d8ae3SPaolo Bonzini }
249c50d8ae3SPaolo Bonzini 
250c50d8ae3SPaolo Bonzini static bool check_mmio_spte(struct kvm_vcpu *vcpu, u64 spte)
251c50d8ae3SPaolo Bonzini {
252c50d8ae3SPaolo Bonzini 	u64 kvm_gen, spte_gen, gen;
253c50d8ae3SPaolo Bonzini 
254c50d8ae3SPaolo Bonzini 	gen = kvm_vcpu_memslots(vcpu)->generation;
255c50d8ae3SPaolo Bonzini 	if (unlikely(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS))
256c50d8ae3SPaolo Bonzini 		return false;
257c50d8ae3SPaolo Bonzini 
258c50d8ae3SPaolo Bonzini 	kvm_gen = gen & MMIO_SPTE_GEN_MASK;
259c50d8ae3SPaolo Bonzini 	spte_gen = get_mmio_spte_generation(spte);
260c50d8ae3SPaolo Bonzini 
261c50d8ae3SPaolo Bonzini 	trace_check_mmio_spte(spte, kvm_gen, spte_gen);
262c50d8ae3SPaolo Bonzini 	return likely(kvm_gen == spte_gen);
263c50d8ae3SPaolo Bonzini }
264c50d8ae3SPaolo Bonzini 
265cd313569SMohammed Gamal static gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
266cd313569SMohammed Gamal                                   struct x86_exception *exception)
267cd313569SMohammed Gamal {
268ec7771abSMohammed Gamal 	/* Check if guest physical address doesn't exceed guest maximum */
269dc46515cSSean Christopherson 	if (kvm_vcpu_is_illegal_gpa(vcpu, gpa)) {
270ec7771abSMohammed Gamal 		exception->error_code |= PFERR_RSVD_MASK;
271ec7771abSMohammed Gamal 		return UNMAPPED_GVA;
272ec7771abSMohammed Gamal 	}
273ec7771abSMohammed Gamal 
274cd313569SMohammed Gamal         return gpa;
275cd313569SMohammed Gamal }
276cd313569SMohammed Gamal 
277c50d8ae3SPaolo Bonzini static int is_cpuid_PSE36(void)
278c50d8ae3SPaolo Bonzini {
279c50d8ae3SPaolo Bonzini 	return 1;
280c50d8ae3SPaolo Bonzini }
281c50d8ae3SPaolo Bonzini 
282c50d8ae3SPaolo Bonzini static int is_nx(struct kvm_vcpu *vcpu)
283c50d8ae3SPaolo Bonzini {
284c50d8ae3SPaolo Bonzini 	return vcpu->arch.efer & EFER_NX;
285c50d8ae3SPaolo Bonzini }
286c50d8ae3SPaolo Bonzini 
287c50d8ae3SPaolo Bonzini static gfn_t pse36_gfn_delta(u32 gpte)
288c50d8ae3SPaolo Bonzini {
289c50d8ae3SPaolo Bonzini 	int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
290c50d8ae3SPaolo Bonzini 
291c50d8ae3SPaolo Bonzini 	return (gpte & PT32_DIR_PSE36_MASK) << shift;
292c50d8ae3SPaolo Bonzini }
293c50d8ae3SPaolo Bonzini 
294c50d8ae3SPaolo Bonzini #ifdef CONFIG_X86_64
295c50d8ae3SPaolo Bonzini static void __set_spte(u64 *sptep, u64 spte)
296c50d8ae3SPaolo Bonzini {
297c50d8ae3SPaolo Bonzini 	WRITE_ONCE(*sptep, spte);
298c50d8ae3SPaolo Bonzini }
299c50d8ae3SPaolo Bonzini 
300c50d8ae3SPaolo Bonzini static void __update_clear_spte_fast(u64 *sptep, u64 spte)
301c50d8ae3SPaolo Bonzini {
302c50d8ae3SPaolo Bonzini 	WRITE_ONCE(*sptep, spte);
303c50d8ae3SPaolo Bonzini }
304c50d8ae3SPaolo Bonzini 
305c50d8ae3SPaolo Bonzini static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
306c50d8ae3SPaolo Bonzini {
307c50d8ae3SPaolo Bonzini 	return xchg(sptep, spte);
308c50d8ae3SPaolo Bonzini }
309c50d8ae3SPaolo Bonzini 
310c50d8ae3SPaolo Bonzini static u64 __get_spte_lockless(u64 *sptep)
311c50d8ae3SPaolo Bonzini {
312c50d8ae3SPaolo Bonzini 	return READ_ONCE(*sptep);
313c50d8ae3SPaolo Bonzini }
314c50d8ae3SPaolo Bonzini #else
315c50d8ae3SPaolo Bonzini union split_spte {
316c50d8ae3SPaolo Bonzini 	struct {
317c50d8ae3SPaolo Bonzini 		u32 spte_low;
318c50d8ae3SPaolo Bonzini 		u32 spte_high;
319c50d8ae3SPaolo Bonzini 	};
320c50d8ae3SPaolo Bonzini 	u64 spte;
321c50d8ae3SPaolo Bonzini };
322c50d8ae3SPaolo Bonzini 
323c50d8ae3SPaolo Bonzini static void count_spte_clear(u64 *sptep, u64 spte)
324c50d8ae3SPaolo Bonzini {
32557354682SSean Christopherson 	struct kvm_mmu_page *sp =  sptep_to_sp(sptep);
326c50d8ae3SPaolo Bonzini 
327c50d8ae3SPaolo Bonzini 	if (is_shadow_present_pte(spte))
328c50d8ae3SPaolo Bonzini 		return;
329c50d8ae3SPaolo Bonzini 
330c50d8ae3SPaolo Bonzini 	/* Ensure the spte is completely set before we increase the count */
331c50d8ae3SPaolo Bonzini 	smp_wmb();
332c50d8ae3SPaolo Bonzini 	sp->clear_spte_count++;
333c50d8ae3SPaolo Bonzini }
334c50d8ae3SPaolo Bonzini 
335c50d8ae3SPaolo Bonzini static void __set_spte(u64 *sptep, u64 spte)
336c50d8ae3SPaolo Bonzini {
337c50d8ae3SPaolo Bonzini 	union split_spte *ssptep, sspte;
338c50d8ae3SPaolo Bonzini 
339c50d8ae3SPaolo Bonzini 	ssptep = (union split_spte *)sptep;
340c50d8ae3SPaolo Bonzini 	sspte = (union split_spte)spte;
341c50d8ae3SPaolo Bonzini 
342c50d8ae3SPaolo Bonzini 	ssptep->spte_high = sspte.spte_high;
343c50d8ae3SPaolo Bonzini 
344c50d8ae3SPaolo Bonzini 	/*
345c50d8ae3SPaolo Bonzini 	 * If we map the spte from nonpresent to present, We should store
346c50d8ae3SPaolo Bonzini 	 * the high bits firstly, then set present bit, so cpu can not
347c50d8ae3SPaolo Bonzini 	 * fetch this spte while we are setting the spte.
348c50d8ae3SPaolo Bonzini 	 */
349c50d8ae3SPaolo Bonzini 	smp_wmb();
350c50d8ae3SPaolo Bonzini 
351c50d8ae3SPaolo Bonzini 	WRITE_ONCE(ssptep->spte_low, sspte.spte_low);
352c50d8ae3SPaolo Bonzini }
353c50d8ae3SPaolo Bonzini 
354c50d8ae3SPaolo Bonzini static void __update_clear_spte_fast(u64 *sptep, u64 spte)
355c50d8ae3SPaolo Bonzini {
356c50d8ae3SPaolo Bonzini 	union split_spte *ssptep, sspte;
357c50d8ae3SPaolo Bonzini 
358c50d8ae3SPaolo Bonzini 	ssptep = (union split_spte *)sptep;
359c50d8ae3SPaolo Bonzini 	sspte = (union split_spte)spte;
360c50d8ae3SPaolo Bonzini 
361c50d8ae3SPaolo Bonzini 	WRITE_ONCE(ssptep->spte_low, sspte.spte_low);
362c50d8ae3SPaolo Bonzini 
363c50d8ae3SPaolo Bonzini 	/*
364c50d8ae3SPaolo Bonzini 	 * If we map the spte from present to nonpresent, we should clear
365c50d8ae3SPaolo Bonzini 	 * present bit firstly to avoid vcpu fetch the old high bits.
366c50d8ae3SPaolo Bonzini 	 */
367c50d8ae3SPaolo Bonzini 	smp_wmb();
368c50d8ae3SPaolo Bonzini 
369c50d8ae3SPaolo Bonzini 	ssptep->spte_high = sspte.spte_high;
370c50d8ae3SPaolo Bonzini 	count_spte_clear(sptep, spte);
371c50d8ae3SPaolo Bonzini }
372c50d8ae3SPaolo Bonzini 
373c50d8ae3SPaolo Bonzini static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
374c50d8ae3SPaolo Bonzini {
375c50d8ae3SPaolo Bonzini 	union split_spte *ssptep, sspte, orig;
376c50d8ae3SPaolo Bonzini 
377c50d8ae3SPaolo Bonzini 	ssptep = (union split_spte *)sptep;
378c50d8ae3SPaolo Bonzini 	sspte = (union split_spte)spte;
379c50d8ae3SPaolo Bonzini 
380c50d8ae3SPaolo Bonzini 	/* xchg acts as a barrier before the setting of the high bits */
381c50d8ae3SPaolo Bonzini 	orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
382c50d8ae3SPaolo Bonzini 	orig.spte_high = ssptep->spte_high;
383c50d8ae3SPaolo Bonzini 	ssptep->spte_high = sspte.spte_high;
384c50d8ae3SPaolo Bonzini 	count_spte_clear(sptep, spte);
385c50d8ae3SPaolo Bonzini 
386c50d8ae3SPaolo Bonzini 	return orig.spte;
387c50d8ae3SPaolo Bonzini }
388c50d8ae3SPaolo Bonzini 
389c50d8ae3SPaolo Bonzini /*
390c50d8ae3SPaolo Bonzini  * The idea using the light way get the spte on x86_32 guest is from
391c50d8ae3SPaolo Bonzini  * gup_get_pte (mm/gup.c).
392c50d8ae3SPaolo Bonzini  *
393c50d8ae3SPaolo Bonzini  * An spte tlb flush may be pending, because kvm_set_pte_rmapp
394c50d8ae3SPaolo Bonzini  * coalesces them and we are running out of the MMU lock.  Therefore
395c50d8ae3SPaolo Bonzini  * we need to protect against in-progress updates of the spte.
396c50d8ae3SPaolo Bonzini  *
397c50d8ae3SPaolo Bonzini  * Reading the spte while an update is in progress may get the old value
398c50d8ae3SPaolo Bonzini  * for the high part of the spte.  The race is fine for a present->non-present
399c50d8ae3SPaolo Bonzini  * change (because the high part of the spte is ignored for non-present spte),
400c50d8ae3SPaolo Bonzini  * but for a present->present change we must reread the spte.
401c50d8ae3SPaolo Bonzini  *
402c50d8ae3SPaolo Bonzini  * All such changes are done in two steps (present->non-present and
403c50d8ae3SPaolo Bonzini  * non-present->present), hence it is enough to count the number of
404c50d8ae3SPaolo Bonzini  * present->non-present updates: if it changed while reading the spte,
405c50d8ae3SPaolo Bonzini  * we might have hit the race.  This is done using clear_spte_count.
406c50d8ae3SPaolo Bonzini  */
407c50d8ae3SPaolo Bonzini static u64 __get_spte_lockless(u64 *sptep)
408c50d8ae3SPaolo Bonzini {
40957354682SSean Christopherson 	struct kvm_mmu_page *sp =  sptep_to_sp(sptep);
410c50d8ae3SPaolo Bonzini 	union split_spte spte, *orig = (union split_spte *)sptep;
411c50d8ae3SPaolo Bonzini 	int count;
412c50d8ae3SPaolo Bonzini 
413c50d8ae3SPaolo Bonzini retry:
414c50d8ae3SPaolo Bonzini 	count = sp->clear_spte_count;
415c50d8ae3SPaolo Bonzini 	smp_rmb();
416c50d8ae3SPaolo Bonzini 
417c50d8ae3SPaolo Bonzini 	spte.spte_low = orig->spte_low;
418c50d8ae3SPaolo Bonzini 	smp_rmb();
419c50d8ae3SPaolo Bonzini 
420c50d8ae3SPaolo Bonzini 	spte.spte_high = orig->spte_high;
421c50d8ae3SPaolo Bonzini 	smp_rmb();
422c50d8ae3SPaolo Bonzini 
423c50d8ae3SPaolo Bonzini 	if (unlikely(spte.spte_low != orig->spte_low ||
424c50d8ae3SPaolo Bonzini 	      count != sp->clear_spte_count))
425c50d8ae3SPaolo Bonzini 		goto retry;
426c50d8ae3SPaolo Bonzini 
427c50d8ae3SPaolo Bonzini 	return spte.spte;
428c50d8ae3SPaolo Bonzini }
429c50d8ae3SPaolo Bonzini #endif
430c50d8ae3SPaolo Bonzini 
431c50d8ae3SPaolo Bonzini static bool spte_has_volatile_bits(u64 spte)
432c50d8ae3SPaolo Bonzini {
433c50d8ae3SPaolo Bonzini 	if (!is_shadow_present_pte(spte))
434c50d8ae3SPaolo Bonzini 		return false;
435c50d8ae3SPaolo Bonzini 
436c50d8ae3SPaolo Bonzini 	/*
437c50d8ae3SPaolo Bonzini 	 * Always atomically update spte if it can be updated
438c50d8ae3SPaolo Bonzini 	 * out of mmu-lock, it can ensure dirty bit is not lost,
439c50d8ae3SPaolo Bonzini 	 * also, it can help us to get a stable is_writable_pte()
440c50d8ae3SPaolo Bonzini 	 * to ensure tlb flush is not missed.
441c50d8ae3SPaolo Bonzini 	 */
442c50d8ae3SPaolo Bonzini 	if (spte_can_locklessly_be_made_writable(spte) ||
443c50d8ae3SPaolo Bonzini 	    is_access_track_spte(spte))
444c50d8ae3SPaolo Bonzini 		return true;
445c50d8ae3SPaolo Bonzini 
446c50d8ae3SPaolo Bonzini 	if (spte_ad_enabled(spte)) {
447c50d8ae3SPaolo Bonzini 		if ((spte & shadow_accessed_mask) == 0 ||
448c50d8ae3SPaolo Bonzini 	    	    (is_writable_pte(spte) && (spte & shadow_dirty_mask) == 0))
449c50d8ae3SPaolo Bonzini 			return true;
450c50d8ae3SPaolo Bonzini 	}
451c50d8ae3SPaolo Bonzini 
452c50d8ae3SPaolo Bonzini 	return false;
453c50d8ae3SPaolo Bonzini }
454c50d8ae3SPaolo Bonzini 
455c50d8ae3SPaolo Bonzini /* Rules for using mmu_spte_set:
456c50d8ae3SPaolo Bonzini  * Set the sptep from nonpresent to present.
457c50d8ae3SPaolo Bonzini  * Note: the sptep being assigned *must* be either not present
458c50d8ae3SPaolo Bonzini  * or in a state where the hardware will not attempt to update
459c50d8ae3SPaolo Bonzini  * the spte.
460c50d8ae3SPaolo Bonzini  */
461c50d8ae3SPaolo Bonzini static void mmu_spte_set(u64 *sptep, u64 new_spte)
462c50d8ae3SPaolo Bonzini {
463c50d8ae3SPaolo Bonzini 	WARN_ON(is_shadow_present_pte(*sptep));
464c50d8ae3SPaolo Bonzini 	__set_spte(sptep, new_spte);
465c50d8ae3SPaolo Bonzini }
466c50d8ae3SPaolo Bonzini 
467c50d8ae3SPaolo Bonzini /*
468c50d8ae3SPaolo Bonzini  * Update the SPTE (excluding the PFN), but do not track changes in its
469c50d8ae3SPaolo Bonzini  * accessed/dirty status.
470c50d8ae3SPaolo Bonzini  */
471c50d8ae3SPaolo Bonzini static u64 mmu_spte_update_no_track(u64 *sptep, u64 new_spte)
472c50d8ae3SPaolo Bonzini {
473c50d8ae3SPaolo Bonzini 	u64 old_spte = *sptep;
474c50d8ae3SPaolo Bonzini 
475c50d8ae3SPaolo Bonzini 	WARN_ON(!is_shadow_present_pte(new_spte));
476c50d8ae3SPaolo Bonzini 
477c50d8ae3SPaolo Bonzini 	if (!is_shadow_present_pte(old_spte)) {
478c50d8ae3SPaolo Bonzini 		mmu_spte_set(sptep, new_spte);
479c50d8ae3SPaolo Bonzini 		return old_spte;
480c50d8ae3SPaolo Bonzini 	}
481c50d8ae3SPaolo Bonzini 
482c50d8ae3SPaolo Bonzini 	if (!spte_has_volatile_bits(old_spte))
483c50d8ae3SPaolo Bonzini 		__update_clear_spte_fast(sptep, new_spte);
484c50d8ae3SPaolo Bonzini 	else
485c50d8ae3SPaolo Bonzini 		old_spte = __update_clear_spte_slow(sptep, new_spte);
486c50d8ae3SPaolo Bonzini 
487c50d8ae3SPaolo Bonzini 	WARN_ON(spte_to_pfn(old_spte) != spte_to_pfn(new_spte));
488c50d8ae3SPaolo Bonzini 
489c50d8ae3SPaolo Bonzini 	return old_spte;
490c50d8ae3SPaolo Bonzini }
491c50d8ae3SPaolo Bonzini 
492c50d8ae3SPaolo Bonzini /* Rules for using mmu_spte_update:
493c50d8ae3SPaolo Bonzini  * Update the state bits, it means the mapped pfn is not changed.
494c50d8ae3SPaolo Bonzini  *
495c50d8ae3SPaolo Bonzini  * Whenever we overwrite a writable spte with a read-only one we
496c50d8ae3SPaolo Bonzini  * should flush remote TLBs. Otherwise rmap_write_protect
497c50d8ae3SPaolo Bonzini  * will find a read-only spte, even though the writable spte
498c50d8ae3SPaolo Bonzini  * might be cached on a CPU's TLB, the return value indicates this
499c50d8ae3SPaolo Bonzini  * case.
500c50d8ae3SPaolo Bonzini  *
501c50d8ae3SPaolo Bonzini  * Returns true if the TLB needs to be flushed
502c50d8ae3SPaolo Bonzini  */
503c50d8ae3SPaolo Bonzini static bool mmu_spte_update(u64 *sptep, u64 new_spte)
504c50d8ae3SPaolo Bonzini {
505c50d8ae3SPaolo Bonzini 	bool flush = false;
506c50d8ae3SPaolo Bonzini 	u64 old_spte = mmu_spte_update_no_track(sptep, new_spte);
507c50d8ae3SPaolo Bonzini 
508c50d8ae3SPaolo Bonzini 	if (!is_shadow_present_pte(old_spte))
509c50d8ae3SPaolo Bonzini 		return false;
510c50d8ae3SPaolo Bonzini 
511c50d8ae3SPaolo Bonzini 	/*
512c50d8ae3SPaolo Bonzini 	 * For the spte updated out of mmu-lock is safe, since
513c50d8ae3SPaolo Bonzini 	 * we always atomically update it, see the comments in
514c50d8ae3SPaolo Bonzini 	 * spte_has_volatile_bits().
515c50d8ae3SPaolo Bonzini 	 */
516c50d8ae3SPaolo Bonzini 	if (spte_can_locklessly_be_made_writable(old_spte) &&
517c50d8ae3SPaolo Bonzini 	      !is_writable_pte(new_spte))
518c50d8ae3SPaolo Bonzini 		flush = true;
519c50d8ae3SPaolo Bonzini 
520c50d8ae3SPaolo Bonzini 	/*
521c50d8ae3SPaolo Bonzini 	 * Flush TLB when accessed/dirty states are changed in the page tables,
522c50d8ae3SPaolo Bonzini 	 * to guarantee consistency between TLB and page tables.
523c50d8ae3SPaolo Bonzini 	 */
524c50d8ae3SPaolo Bonzini 
525c50d8ae3SPaolo Bonzini 	if (is_accessed_spte(old_spte) && !is_accessed_spte(new_spte)) {
526c50d8ae3SPaolo Bonzini 		flush = true;
527c50d8ae3SPaolo Bonzini 		kvm_set_pfn_accessed(spte_to_pfn(old_spte));
528c50d8ae3SPaolo Bonzini 	}
529c50d8ae3SPaolo Bonzini 
530c50d8ae3SPaolo Bonzini 	if (is_dirty_spte(old_spte) && !is_dirty_spte(new_spte)) {
531c50d8ae3SPaolo Bonzini 		flush = true;
532c50d8ae3SPaolo Bonzini 		kvm_set_pfn_dirty(spte_to_pfn(old_spte));
533c50d8ae3SPaolo Bonzini 	}
534c50d8ae3SPaolo Bonzini 
535c50d8ae3SPaolo Bonzini 	return flush;
536c50d8ae3SPaolo Bonzini }
537c50d8ae3SPaolo Bonzini 
538c50d8ae3SPaolo Bonzini /*
539c50d8ae3SPaolo Bonzini  * Rules for using mmu_spte_clear_track_bits:
540c50d8ae3SPaolo Bonzini  * It sets the sptep from present to nonpresent, and track the
541c50d8ae3SPaolo Bonzini  * state bits, it is used to clear the last level sptep.
542c50d8ae3SPaolo Bonzini  * Returns non-zero if the PTE was previously valid.
543c50d8ae3SPaolo Bonzini  */
544c50d8ae3SPaolo Bonzini static int mmu_spte_clear_track_bits(u64 *sptep)
545c50d8ae3SPaolo Bonzini {
546c50d8ae3SPaolo Bonzini 	kvm_pfn_t pfn;
547c50d8ae3SPaolo Bonzini 	u64 old_spte = *sptep;
548c50d8ae3SPaolo Bonzini 
549c50d8ae3SPaolo Bonzini 	if (!spte_has_volatile_bits(old_spte))
550c50d8ae3SPaolo Bonzini 		__update_clear_spte_fast(sptep, 0ull);
551c50d8ae3SPaolo Bonzini 	else
552c50d8ae3SPaolo Bonzini 		old_spte = __update_clear_spte_slow(sptep, 0ull);
553c50d8ae3SPaolo Bonzini 
554c50d8ae3SPaolo Bonzini 	if (!is_shadow_present_pte(old_spte))
555c50d8ae3SPaolo Bonzini 		return 0;
556c50d8ae3SPaolo Bonzini 
557c50d8ae3SPaolo Bonzini 	pfn = spte_to_pfn(old_spte);
558c50d8ae3SPaolo Bonzini 
559c50d8ae3SPaolo Bonzini 	/*
560c50d8ae3SPaolo Bonzini 	 * KVM does not hold the refcount of the page used by
561c50d8ae3SPaolo Bonzini 	 * kvm mmu, before reclaiming the page, we should
562c50d8ae3SPaolo Bonzini 	 * unmap it from mmu first.
563c50d8ae3SPaolo Bonzini 	 */
564c50d8ae3SPaolo Bonzini 	WARN_ON(!kvm_is_reserved_pfn(pfn) && !page_count(pfn_to_page(pfn)));
565c50d8ae3SPaolo Bonzini 
566c50d8ae3SPaolo Bonzini 	if (is_accessed_spte(old_spte))
567c50d8ae3SPaolo Bonzini 		kvm_set_pfn_accessed(pfn);
568c50d8ae3SPaolo Bonzini 
569c50d8ae3SPaolo Bonzini 	if (is_dirty_spte(old_spte))
570c50d8ae3SPaolo Bonzini 		kvm_set_pfn_dirty(pfn);
571c50d8ae3SPaolo Bonzini 
572c50d8ae3SPaolo Bonzini 	return 1;
573c50d8ae3SPaolo Bonzini }
574c50d8ae3SPaolo Bonzini 
575c50d8ae3SPaolo Bonzini /*
576c50d8ae3SPaolo Bonzini  * Rules for using mmu_spte_clear_no_track:
577c50d8ae3SPaolo Bonzini  * Directly clear spte without caring the state bits of sptep,
578c50d8ae3SPaolo Bonzini  * it is used to set the upper level spte.
579c50d8ae3SPaolo Bonzini  */
580c50d8ae3SPaolo Bonzini static void mmu_spte_clear_no_track(u64 *sptep)
581c50d8ae3SPaolo Bonzini {
582c50d8ae3SPaolo Bonzini 	__update_clear_spte_fast(sptep, 0ull);
583c50d8ae3SPaolo Bonzini }
584c50d8ae3SPaolo Bonzini 
585c50d8ae3SPaolo Bonzini static u64 mmu_spte_get_lockless(u64 *sptep)
586c50d8ae3SPaolo Bonzini {
587c50d8ae3SPaolo Bonzini 	return __get_spte_lockless(sptep);
588c50d8ae3SPaolo Bonzini }
589c50d8ae3SPaolo Bonzini 
590c50d8ae3SPaolo Bonzini /* Restore an acc-track PTE back to a regular PTE */
591c50d8ae3SPaolo Bonzini static u64 restore_acc_track_spte(u64 spte)
592c50d8ae3SPaolo Bonzini {
593c50d8ae3SPaolo Bonzini 	u64 new_spte = spte;
5948a967d65SPaolo Bonzini 	u64 saved_bits = (spte >> SHADOW_ACC_TRACK_SAVED_BITS_SHIFT)
5958a967d65SPaolo Bonzini 			 & SHADOW_ACC_TRACK_SAVED_BITS_MASK;
596c50d8ae3SPaolo Bonzini 
597c50d8ae3SPaolo Bonzini 	WARN_ON_ONCE(spte_ad_enabled(spte));
598c50d8ae3SPaolo Bonzini 	WARN_ON_ONCE(!is_access_track_spte(spte));
599c50d8ae3SPaolo Bonzini 
600c50d8ae3SPaolo Bonzini 	new_spte &= ~shadow_acc_track_mask;
6018a967d65SPaolo Bonzini 	new_spte &= ~(SHADOW_ACC_TRACK_SAVED_BITS_MASK <<
6028a967d65SPaolo Bonzini 		      SHADOW_ACC_TRACK_SAVED_BITS_SHIFT);
603c50d8ae3SPaolo Bonzini 	new_spte |= saved_bits;
604c50d8ae3SPaolo Bonzini 
605c50d8ae3SPaolo Bonzini 	return new_spte;
606c50d8ae3SPaolo Bonzini }
607c50d8ae3SPaolo Bonzini 
608c50d8ae3SPaolo Bonzini /* Returns the Accessed status of the PTE and resets it at the same time. */
609c50d8ae3SPaolo Bonzini static bool mmu_spte_age(u64 *sptep)
610c50d8ae3SPaolo Bonzini {
611c50d8ae3SPaolo Bonzini 	u64 spte = mmu_spte_get_lockless(sptep);
612c50d8ae3SPaolo Bonzini 
613c50d8ae3SPaolo Bonzini 	if (!is_accessed_spte(spte))
614c50d8ae3SPaolo Bonzini 		return false;
615c50d8ae3SPaolo Bonzini 
616c50d8ae3SPaolo Bonzini 	if (spte_ad_enabled(spte)) {
617c50d8ae3SPaolo Bonzini 		clear_bit((ffs(shadow_accessed_mask) - 1),
618c50d8ae3SPaolo Bonzini 			  (unsigned long *)sptep);
619c50d8ae3SPaolo Bonzini 	} else {
620c50d8ae3SPaolo Bonzini 		/*
621c50d8ae3SPaolo Bonzini 		 * Capture the dirty status of the page, so that it doesn't get
622c50d8ae3SPaolo Bonzini 		 * lost when the SPTE is marked for access tracking.
623c50d8ae3SPaolo Bonzini 		 */
624c50d8ae3SPaolo Bonzini 		if (is_writable_pte(spte))
625c50d8ae3SPaolo Bonzini 			kvm_set_pfn_dirty(spte_to_pfn(spte));
626c50d8ae3SPaolo Bonzini 
627c50d8ae3SPaolo Bonzini 		spte = mark_spte_for_access_track(spte);
628c50d8ae3SPaolo Bonzini 		mmu_spte_update_no_track(sptep, spte);
629c50d8ae3SPaolo Bonzini 	}
630c50d8ae3SPaolo Bonzini 
631c50d8ae3SPaolo Bonzini 	return true;
632c50d8ae3SPaolo Bonzini }
633c50d8ae3SPaolo Bonzini 
634c50d8ae3SPaolo Bonzini static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
635c50d8ae3SPaolo Bonzini {
636c50d8ae3SPaolo Bonzini 	/*
637c50d8ae3SPaolo Bonzini 	 * Prevent page table teardown by making any free-er wait during
638c50d8ae3SPaolo Bonzini 	 * kvm_flush_remote_tlbs() IPI to all active vcpus.
639c50d8ae3SPaolo Bonzini 	 */
640c50d8ae3SPaolo Bonzini 	local_irq_disable();
641c50d8ae3SPaolo Bonzini 
642c50d8ae3SPaolo Bonzini 	/*
643c50d8ae3SPaolo Bonzini 	 * Make sure a following spte read is not reordered ahead of the write
644c50d8ae3SPaolo Bonzini 	 * to vcpu->mode.
645c50d8ae3SPaolo Bonzini 	 */
646c50d8ae3SPaolo Bonzini 	smp_store_mb(vcpu->mode, READING_SHADOW_PAGE_TABLES);
647c50d8ae3SPaolo Bonzini }
648c50d8ae3SPaolo Bonzini 
649c50d8ae3SPaolo Bonzini static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
650c50d8ae3SPaolo Bonzini {
651c50d8ae3SPaolo Bonzini 	/*
652c50d8ae3SPaolo Bonzini 	 * Make sure the write to vcpu->mode is not reordered in front of
653c50d8ae3SPaolo Bonzini 	 * reads to sptes.  If it does, kvm_mmu_commit_zap_page() can see us
654c50d8ae3SPaolo Bonzini 	 * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
655c50d8ae3SPaolo Bonzini 	 */
656c50d8ae3SPaolo Bonzini 	smp_store_release(&vcpu->mode, OUTSIDE_GUEST_MODE);
657c50d8ae3SPaolo Bonzini 	local_irq_enable();
658c50d8ae3SPaolo Bonzini }
659c50d8ae3SPaolo Bonzini 
660378f5cd6SSean Christopherson static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu, bool maybe_indirect)
661c50d8ae3SPaolo Bonzini {
662c50d8ae3SPaolo Bonzini 	int r;
663c50d8ae3SPaolo Bonzini 
664531281adSSean Christopherson 	/* 1 rmap, 1 parent PTE per level, and the prefetched rmaps. */
66594ce87efSSean Christopherson 	r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
666531281adSSean Christopherson 				       1 + PT64_ROOT_MAX_LEVEL + PTE_PREFETCH_NUM);
667c50d8ae3SPaolo Bonzini 	if (r)
668c50d8ae3SPaolo Bonzini 		return r;
66994ce87efSSean Christopherson 	r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_shadow_page_cache,
670171a90d7SSean Christopherson 				       PT64_ROOT_MAX_LEVEL);
671171a90d7SSean Christopherson 	if (r)
672171a90d7SSean Christopherson 		return r;
673378f5cd6SSean Christopherson 	if (maybe_indirect) {
67494ce87efSSean Christopherson 		r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_gfn_array_cache,
675171a90d7SSean Christopherson 					       PT64_ROOT_MAX_LEVEL);
676c50d8ae3SPaolo Bonzini 		if (r)
677c50d8ae3SPaolo Bonzini 			return r;
678378f5cd6SSean Christopherson 	}
67994ce87efSSean Christopherson 	return kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
680531281adSSean Christopherson 					  PT64_ROOT_MAX_LEVEL);
681c50d8ae3SPaolo Bonzini }
682c50d8ae3SPaolo Bonzini 
683c50d8ae3SPaolo Bonzini static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
684c50d8ae3SPaolo Bonzini {
68594ce87efSSean Christopherson 	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache);
68694ce87efSSean Christopherson 	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_shadow_page_cache);
68794ce87efSSean Christopherson 	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_gfn_array_cache);
68894ce87efSSean Christopherson 	kvm_mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
689c50d8ae3SPaolo Bonzini }
690c50d8ae3SPaolo Bonzini 
691c50d8ae3SPaolo Bonzini static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
692c50d8ae3SPaolo Bonzini {
69394ce87efSSean Christopherson 	return kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
694c50d8ae3SPaolo Bonzini }
695c50d8ae3SPaolo Bonzini 
696c50d8ae3SPaolo Bonzini static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
697c50d8ae3SPaolo Bonzini {
698c50d8ae3SPaolo Bonzini 	kmem_cache_free(pte_list_desc_cache, pte_list_desc);
699c50d8ae3SPaolo Bonzini }
700c50d8ae3SPaolo Bonzini 
701c50d8ae3SPaolo Bonzini static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
702c50d8ae3SPaolo Bonzini {
703c50d8ae3SPaolo Bonzini 	if (!sp->role.direct)
704c50d8ae3SPaolo Bonzini 		return sp->gfns[index];
705c50d8ae3SPaolo Bonzini 
706c50d8ae3SPaolo Bonzini 	return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
707c50d8ae3SPaolo Bonzini }
708c50d8ae3SPaolo Bonzini 
709c50d8ae3SPaolo Bonzini static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
710c50d8ae3SPaolo Bonzini {
711c50d8ae3SPaolo Bonzini 	if (!sp->role.direct) {
712c50d8ae3SPaolo Bonzini 		sp->gfns[index] = gfn;
713c50d8ae3SPaolo Bonzini 		return;
714c50d8ae3SPaolo Bonzini 	}
715c50d8ae3SPaolo Bonzini 
716c50d8ae3SPaolo Bonzini 	if (WARN_ON(gfn != kvm_mmu_page_get_gfn(sp, index)))
717c50d8ae3SPaolo Bonzini 		pr_err_ratelimited("gfn mismatch under direct page %llx "
718c50d8ae3SPaolo Bonzini 				   "(expected %llx, got %llx)\n",
719c50d8ae3SPaolo Bonzini 				   sp->gfn,
720c50d8ae3SPaolo Bonzini 				   kvm_mmu_page_get_gfn(sp, index), gfn);
721c50d8ae3SPaolo Bonzini }
722c50d8ae3SPaolo Bonzini 
723c50d8ae3SPaolo Bonzini /*
724c50d8ae3SPaolo Bonzini  * Return the pointer to the large page information for a given gfn,
725c50d8ae3SPaolo Bonzini  * handling slots that are not large page aligned.
726c50d8ae3SPaolo Bonzini  */
727c50d8ae3SPaolo Bonzini static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
728c50d8ae3SPaolo Bonzini 					      struct kvm_memory_slot *slot,
729c50d8ae3SPaolo Bonzini 					      int level)
730c50d8ae3SPaolo Bonzini {
731c50d8ae3SPaolo Bonzini 	unsigned long idx;
732c50d8ae3SPaolo Bonzini 
733c50d8ae3SPaolo Bonzini 	idx = gfn_to_index(gfn, slot->base_gfn, level);
734c50d8ae3SPaolo Bonzini 	return &slot->arch.lpage_info[level - 2][idx];
735c50d8ae3SPaolo Bonzini }
736c50d8ae3SPaolo Bonzini 
737c50d8ae3SPaolo Bonzini static void update_gfn_disallow_lpage_count(struct kvm_memory_slot *slot,
738c50d8ae3SPaolo Bonzini 					    gfn_t gfn, int count)
739c50d8ae3SPaolo Bonzini {
740c50d8ae3SPaolo Bonzini 	struct kvm_lpage_info *linfo;
741c50d8ae3SPaolo Bonzini 	int i;
742c50d8ae3SPaolo Bonzini 
7433bae0459SSean Christopherson 	for (i = PG_LEVEL_2M; i <= KVM_MAX_HUGEPAGE_LEVEL; ++i) {
744c50d8ae3SPaolo Bonzini 		linfo = lpage_info_slot(gfn, slot, i);
745c50d8ae3SPaolo Bonzini 		linfo->disallow_lpage += count;
746c50d8ae3SPaolo Bonzini 		WARN_ON(linfo->disallow_lpage < 0);
747c50d8ae3SPaolo Bonzini 	}
748c50d8ae3SPaolo Bonzini }
749c50d8ae3SPaolo Bonzini 
750c50d8ae3SPaolo Bonzini void kvm_mmu_gfn_disallow_lpage(struct kvm_memory_slot *slot, gfn_t gfn)
751c50d8ae3SPaolo Bonzini {
752c50d8ae3SPaolo Bonzini 	update_gfn_disallow_lpage_count(slot, gfn, 1);
753c50d8ae3SPaolo Bonzini }
754c50d8ae3SPaolo Bonzini 
755c50d8ae3SPaolo Bonzini void kvm_mmu_gfn_allow_lpage(struct kvm_memory_slot *slot, gfn_t gfn)
756c50d8ae3SPaolo Bonzini {
757c50d8ae3SPaolo Bonzini 	update_gfn_disallow_lpage_count(slot, gfn, -1);
758c50d8ae3SPaolo Bonzini }
759c50d8ae3SPaolo Bonzini 
760c50d8ae3SPaolo Bonzini static void account_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
761c50d8ae3SPaolo Bonzini {
762c50d8ae3SPaolo Bonzini 	struct kvm_memslots *slots;
763c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *slot;
764c50d8ae3SPaolo Bonzini 	gfn_t gfn;
765c50d8ae3SPaolo Bonzini 
766c50d8ae3SPaolo Bonzini 	kvm->arch.indirect_shadow_pages++;
767c50d8ae3SPaolo Bonzini 	gfn = sp->gfn;
768c50d8ae3SPaolo Bonzini 	slots = kvm_memslots_for_spte_role(kvm, sp->role);
769c50d8ae3SPaolo Bonzini 	slot = __gfn_to_memslot(slots, gfn);
770c50d8ae3SPaolo Bonzini 
771c50d8ae3SPaolo Bonzini 	/* the non-leaf shadow pages are keeping readonly. */
7723bae0459SSean Christopherson 	if (sp->role.level > PG_LEVEL_4K)
773c50d8ae3SPaolo Bonzini 		return kvm_slot_page_track_add_page(kvm, slot, gfn,
774c50d8ae3SPaolo Bonzini 						    KVM_PAGE_TRACK_WRITE);
775c50d8ae3SPaolo Bonzini 
776c50d8ae3SPaolo Bonzini 	kvm_mmu_gfn_disallow_lpage(slot, gfn);
777c50d8ae3SPaolo Bonzini }
778c50d8ae3SPaolo Bonzini 
77929cf0f50SBen Gardon void account_huge_nx_page(struct kvm *kvm, struct kvm_mmu_page *sp)
780c50d8ae3SPaolo Bonzini {
781c50d8ae3SPaolo Bonzini 	if (sp->lpage_disallowed)
782c50d8ae3SPaolo Bonzini 		return;
783c50d8ae3SPaolo Bonzini 
784c50d8ae3SPaolo Bonzini 	++kvm->stat.nx_lpage_splits;
785c50d8ae3SPaolo Bonzini 	list_add_tail(&sp->lpage_disallowed_link,
786c50d8ae3SPaolo Bonzini 		      &kvm->arch.lpage_disallowed_mmu_pages);
787c50d8ae3SPaolo Bonzini 	sp->lpage_disallowed = true;
788c50d8ae3SPaolo Bonzini }
789c50d8ae3SPaolo Bonzini 
790c50d8ae3SPaolo Bonzini static void unaccount_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp)
791c50d8ae3SPaolo Bonzini {
792c50d8ae3SPaolo Bonzini 	struct kvm_memslots *slots;
793c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *slot;
794c50d8ae3SPaolo Bonzini 	gfn_t gfn;
795c50d8ae3SPaolo Bonzini 
796c50d8ae3SPaolo Bonzini 	kvm->arch.indirect_shadow_pages--;
797c50d8ae3SPaolo Bonzini 	gfn = sp->gfn;
798c50d8ae3SPaolo Bonzini 	slots = kvm_memslots_for_spte_role(kvm, sp->role);
799c50d8ae3SPaolo Bonzini 	slot = __gfn_to_memslot(slots, gfn);
8003bae0459SSean Christopherson 	if (sp->role.level > PG_LEVEL_4K)
801c50d8ae3SPaolo Bonzini 		return kvm_slot_page_track_remove_page(kvm, slot, gfn,
802c50d8ae3SPaolo Bonzini 						       KVM_PAGE_TRACK_WRITE);
803c50d8ae3SPaolo Bonzini 
804c50d8ae3SPaolo Bonzini 	kvm_mmu_gfn_allow_lpage(slot, gfn);
805c50d8ae3SPaolo Bonzini }
806c50d8ae3SPaolo Bonzini 
80729cf0f50SBen Gardon void unaccount_huge_nx_page(struct kvm *kvm, struct kvm_mmu_page *sp)
808c50d8ae3SPaolo Bonzini {
809c50d8ae3SPaolo Bonzini 	--kvm->stat.nx_lpage_splits;
810c50d8ae3SPaolo Bonzini 	sp->lpage_disallowed = false;
811c50d8ae3SPaolo Bonzini 	list_del(&sp->lpage_disallowed_link);
812c50d8ae3SPaolo Bonzini }
813c50d8ae3SPaolo Bonzini 
814c50d8ae3SPaolo Bonzini static struct kvm_memory_slot *
815c50d8ae3SPaolo Bonzini gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
816c50d8ae3SPaolo Bonzini 			    bool no_dirty_log)
817c50d8ae3SPaolo Bonzini {
818c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *slot;
819c50d8ae3SPaolo Bonzini 
820c50d8ae3SPaolo Bonzini 	slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
82191b0d268SPaolo Bonzini 	if (!slot || slot->flags & KVM_MEMSLOT_INVALID)
82291b0d268SPaolo Bonzini 		return NULL;
823044c59c4SPeter Xu 	if (no_dirty_log && kvm_slot_dirty_track_enabled(slot))
82491b0d268SPaolo Bonzini 		return NULL;
825c50d8ae3SPaolo Bonzini 
826c50d8ae3SPaolo Bonzini 	return slot;
827c50d8ae3SPaolo Bonzini }
828c50d8ae3SPaolo Bonzini 
829c50d8ae3SPaolo Bonzini /*
830c50d8ae3SPaolo Bonzini  * About rmap_head encoding:
831c50d8ae3SPaolo Bonzini  *
832c50d8ae3SPaolo Bonzini  * If the bit zero of rmap_head->val is clear, then it points to the only spte
833c50d8ae3SPaolo Bonzini  * in this rmap chain. Otherwise, (rmap_head->val & ~1) points to a struct
834c50d8ae3SPaolo Bonzini  * pte_list_desc containing more mappings.
835c50d8ae3SPaolo Bonzini  */
836c50d8ae3SPaolo Bonzini 
837c50d8ae3SPaolo Bonzini /*
838c50d8ae3SPaolo Bonzini  * Returns the number of pointers in the rmap chain, not counting the new one.
839c50d8ae3SPaolo Bonzini  */
840c50d8ae3SPaolo Bonzini static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
841c50d8ae3SPaolo Bonzini 			struct kvm_rmap_head *rmap_head)
842c50d8ae3SPaolo Bonzini {
843c50d8ae3SPaolo Bonzini 	struct pte_list_desc *desc;
844c50d8ae3SPaolo Bonzini 	int i, count = 0;
845c50d8ae3SPaolo Bonzini 
846c50d8ae3SPaolo Bonzini 	if (!rmap_head->val) {
847805a0f83SStephen Zhang 		rmap_printk("%p %llx 0->1\n", spte, *spte);
848c50d8ae3SPaolo Bonzini 		rmap_head->val = (unsigned long)spte;
849c50d8ae3SPaolo Bonzini 	} else if (!(rmap_head->val & 1)) {
850805a0f83SStephen Zhang 		rmap_printk("%p %llx 1->many\n", spte, *spte);
851c50d8ae3SPaolo Bonzini 		desc = mmu_alloc_pte_list_desc(vcpu);
852c50d8ae3SPaolo Bonzini 		desc->sptes[0] = (u64 *)rmap_head->val;
853c50d8ae3SPaolo Bonzini 		desc->sptes[1] = spte;
854c50d8ae3SPaolo Bonzini 		rmap_head->val = (unsigned long)desc | 1;
855c50d8ae3SPaolo Bonzini 		++count;
856c50d8ae3SPaolo Bonzini 	} else {
857805a0f83SStephen Zhang 		rmap_printk("%p %llx many->many\n", spte, *spte);
858c50d8ae3SPaolo Bonzini 		desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
859c6c4f961SLi RongQing 		while (desc->sptes[PTE_LIST_EXT-1]) {
860c50d8ae3SPaolo Bonzini 			count += PTE_LIST_EXT;
861c6c4f961SLi RongQing 
862c6c4f961SLi RongQing 			if (!desc->more) {
863c50d8ae3SPaolo Bonzini 				desc->more = mmu_alloc_pte_list_desc(vcpu);
864c50d8ae3SPaolo Bonzini 				desc = desc->more;
865c6c4f961SLi RongQing 				break;
866c6c4f961SLi RongQing 			}
867c6c4f961SLi RongQing 			desc = desc->more;
868c50d8ae3SPaolo Bonzini 		}
869c50d8ae3SPaolo Bonzini 		for (i = 0; desc->sptes[i]; ++i)
870c50d8ae3SPaolo Bonzini 			++count;
871c50d8ae3SPaolo Bonzini 		desc->sptes[i] = spte;
872c50d8ae3SPaolo Bonzini 	}
873c50d8ae3SPaolo Bonzini 	return count;
874c50d8ae3SPaolo Bonzini }
875c50d8ae3SPaolo Bonzini 
876c50d8ae3SPaolo Bonzini static void
877c50d8ae3SPaolo Bonzini pte_list_desc_remove_entry(struct kvm_rmap_head *rmap_head,
878c50d8ae3SPaolo Bonzini 			   struct pte_list_desc *desc, int i,
879c50d8ae3SPaolo Bonzini 			   struct pte_list_desc *prev_desc)
880c50d8ae3SPaolo Bonzini {
881c50d8ae3SPaolo Bonzini 	int j;
882c50d8ae3SPaolo Bonzini 
883c50d8ae3SPaolo Bonzini 	for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
884c50d8ae3SPaolo Bonzini 		;
885c50d8ae3SPaolo Bonzini 	desc->sptes[i] = desc->sptes[j];
886c50d8ae3SPaolo Bonzini 	desc->sptes[j] = NULL;
887c50d8ae3SPaolo Bonzini 	if (j != 0)
888c50d8ae3SPaolo Bonzini 		return;
889c50d8ae3SPaolo Bonzini 	if (!prev_desc && !desc->more)
890fe3c2b4cSMiaohe Lin 		rmap_head->val = 0;
891c50d8ae3SPaolo Bonzini 	else
892c50d8ae3SPaolo Bonzini 		if (prev_desc)
893c50d8ae3SPaolo Bonzini 			prev_desc->more = desc->more;
894c50d8ae3SPaolo Bonzini 		else
895c50d8ae3SPaolo Bonzini 			rmap_head->val = (unsigned long)desc->more | 1;
896c50d8ae3SPaolo Bonzini 	mmu_free_pte_list_desc(desc);
897c50d8ae3SPaolo Bonzini }
898c50d8ae3SPaolo Bonzini 
899c50d8ae3SPaolo Bonzini static void __pte_list_remove(u64 *spte, struct kvm_rmap_head *rmap_head)
900c50d8ae3SPaolo Bonzini {
901c50d8ae3SPaolo Bonzini 	struct pte_list_desc *desc;
902c50d8ae3SPaolo Bonzini 	struct pte_list_desc *prev_desc;
903c50d8ae3SPaolo Bonzini 	int i;
904c50d8ae3SPaolo Bonzini 
905c50d8ae3SPaolo Bonzini 	if (!rmap_head->val) {
906c50d8ae3SPaolo Bonzini 		pr_err("%s: %p 0->BUG\n", __func__, spte);
907c50d8ae3SPaolo Bonzini 		BUG();
908c50d8ae3SPaolo Bonzini 	} else if (!(rmap_head->val & 1)) {
909805a0f83SStephen Zhang 		rmap_printk("%p 1->0\n", spte);
910c50d8ae3SPaolo Bonzini 		if ((u64 *)rmap_head->val != spte) {
911c50d8ae3SPaolo Bonzini 			pr_err("%s:  %p 1->BUG\n", __func__, spte);
912c50d8ae3SPaolo Bonzini 			BUG();
913c50d8ae3SPaolo Bonzini 		}
914c50d8ae3SPaolo Bonzini 		rmap_head->val = 0;
915c50d8ae3SPaolo Bonzini 	} else {
916805a0f83SStephen Zhang 		rmap_printk("%p many->many\n", spte);
917c50d8ae3SPaolo Bonzini 		desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
918c50d8ae3SPaolo Bonzini 		prev_desc = NULL;
919c50d8ae3SPaolo Bonzini 		while (desc) {
920c50d8ae3SPaolo Bonzini 			for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i) {
921c50d8ae3SPaolo Bonzini 				if (desc->sptes[i] == spte) {
922c50d8ae3SPaolo Bonzini 					pte_list_desc_remove_entry(rmap_head,
923c50d8ae3SPaolo Bonzini 							desc, i, prev_desc);
924c50d8ae3SPaolo Bonzini 					return;
925c50d8ae3SPaolo Bonzini 				}
926c50d8ae3SPaolo Bonzini 			}
927c50d8ae3SPaolo Bonzini 			prev_desc = desc;
928c50d8ae3SPaolo Bonzini 			desc = desc->more;
929c50d8ae3SPaolo Bonzini 		}
930c50d8ae3SPaolo Bonzini 		pr_err("%s: %p many->many\n", __func__, spte);
931c50d8ae3SPaolo Bonzini 		BUG();
932c50d8ae3SPaolo Bonzini 	}
933c50d8ae3SPaolo Bonzini }
934c50d8ae3SPaolo Bonzini 
935c50d8ae3SPaolo Bonzini static void pte_list_remove(struct kvm_rmap_head *rmap_head, u64 *sptep)
936c50d8ae3SPaolo Bonzini {
937c50d8ae3SPaolo Bonzini 	mmu_spte_clear_track_bits(sptep);
938c50d8ae3SPaolo Bonzini 	__pte_list_remove(sptep, rmap_head);
939c50d8ae3SPaolo Bonzini }
940c50d8ae3SPaolo Bonzini 
941c50d8ae3SPaolo Bonzini static struct kvm_rmap_head *__gfn_to_rmap(gfn_t gfn, int level,
942c50d8ae3SPaolo Bonzini 					   struct kvm_memory_slot *slot)
943c50d8ae3SPaolo Bonzini {
944c50d8ae3SPaolo Bonzini 	unsigned long idx;
945c50d8ae3SPaolo Bonzini 
946c50d8ae3SPaolo Bonzini 	idx = gfn_to_index(gfn, slot->base_gfn, level);
9473bae0459SSean Christopherson 	return &slot->arch.rmap[level - PG_LEVEL_4K][idx];
948c50d8ae3SPaolo Bonzini }
949c50d8ae3SPaolo Bonzini 
950c50d8ae3SPaolo Bonzini static struct kvm_rmap_head *gfn_to_rmap(struct kvm *kvm, gfn_t gfn,
951c50d8ae3SPaolo Bonzini 					 struct kvm_mmu_page *sp)
952c50d8ae3SPaolo Bonzini {
953c50d8ae3SPaolo Bonzini 	struct kvm_memslots *slots;
954c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *slot;
955c50d8ae3SPaolo Bonzini 
956c50d8ae3SPaolo Bonzini 	slots = kvm_memslots_for_spte_role(kvm, sp->role);
957c50d8ae3SPaolo Bonzini 	slot = __gfn_to_memslot(slots, gfn);
958c50d8ae3SPaolo Bonzini 	return __gfn_to_rmap(gfn, sp->role.level, slot);
959c50d8ae3SPaolo Bonzini }
960c50d8ae3SPaolo Bonzini 
961c50d8ae3SPaolo Bonzini static bool rmap_can_add(struct kvm_vcpu *vcpu)
962c50d8ae3SPaolo Bonzini {
963356ec69aSSean Christopherson 	struct kvm_mmu_memory_cache *mc;
964c50d8ae3SPaolo Bonzini 
965356ec69aSSean Christopherson 	mc = &vcpu->arch.mmu_pte_list_desc_cache;
96694ce87efSSean Christopherson 	return kvm_mmu_memory_cache_nr_free_objects(mc);
967c50d8ae3SPaolo Bonzini }
968c50d8ae3SPaolo Bonzini 
969c50d8ae3SPaolo Bonzini static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
970c50d8ae3SPaolo Bonzini {
971c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
972c50d8ae3SPaolo Bonzini 	struct kvm_rmap_head *rmap_head;
973c50d8ae3SPaolo Bonzini 
97457354682SSean Christopherson 	sp = sptep_to_sp(spte);
975c50d8ae3SPaolo Bonzini 	kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
976c50d8ae3SPaolo Bonzini 	rmap_head = gfn_to_rmap(vcpu->kvm, gfn, sp);
977c50d8ae3SPaolo Bonzini 	return pte_list_add(vcpu, spte, rmap_head);
978c50d8ae3SPaolo Bonzini }
979c50d8ae3SPaolo Bonzini 
980c50d8ae3SPaolo Bonzini static void rmap_remove(struct kvm *kvm, u64 *spte)
981c50d8ae3SPaolo Bonzini {
982c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
983c50d8ae3SPaolo Bonzini 	gfn_t gfn;
984c50d8ae3SPaolo Bonzini 	struct kvm_rmap_head *rmap_head;
985c50d8ae3SPaolo Bonzini 
98657354682SSean Christopherson 	sp = sptep_to_sp(spte);
987c50d8ae3SPaolo Bonzini 	gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
988c50d8ae3SPaolo Bonzini 	rmap_head = gfn_to_rmap(kvm, gfn, sp);
989c50d8ae3SPaolo Bonzini 	__pte_list_remove(spte, rmap_head);
990c50d8ae3SPaolo Bonzini }
991c50d8ae3SPaolo Bonzini 
992c50d8ae3SPaolo Bonzini /*
993c50d8ae3SPaolo Bonzini  * Used by the following functions to iterate through the sptes linked by a
994c50d8ae3SPaolo Bonzini  * rmap.  All fields are private and not assumed to be used outside.
995c50d8ae3SPaolo Bonzini  */
996c50d8ae3SPaolo Bonzini struct rmap_iterator {
997c50d8ae3SPaolo Bonzini 	/* private fields */
998c50d8ae3SPaolo Bonzini 	struct pte_list_desc *desc;	/* holds the sptep if not NULL */
999c50d8ae3SPaolo Bonzini 	int pos;			/* index of the sptep */
1000c50d8ae3SPaolo Bonzini };
1001c50d8ae3SPaolo Bonzini 
1002c50d8ae3SPaolo Bonzini /*
1003c50d8ae3SPaolo Bonzini  * Iteration must be started by this function.  This should also be used after
1004c50d8ae3SPaolo Bonzini  * removing/dropping sptes from the rmap link because in such cases the
10050a03cbdaSMiaohe Lin  * information in the iterator may not be valid.
1006c50d8ae3SPaolo Bonzini  *
1007c50d8ae3SPaolo Bonzini  * Returns sptep if found, NULL otherwise.
1008c50d8ae3SPaolo Bonzini  */
1009c50d8ae3SPaolo Bonzini static u64 *rmap_get_first(struct kvm_rmap_head *rmap_head,
1010c50d8ae3SPaolo Bonzini 			   struct rmap_iterator *iter)
1011c50d8ae3SPaolo Bonzini {
1012c50d8ae3SPaolo Bonzini 	u64 *sptep;
1013c50d8ae3SPaolo Bonzini 
1014c50d8ae3SPaolo Bonzini 	if (!rmap_head->val)
1015c50d8ae3SPaolo Bonzini 		return NULL;
1016c50d8ae3SPaolo Bonzini 
1017c50d8ae3SPaolo Bonzini 	if (!(rmap_head->val & 1)) {
1018c50d8ae3SPaolo Bonzini 		iter->desc = NULL;
1019c50d8ae3SPaolo Bonzini 		sptep = (u64 *)rmap_head->val;
1020c50d8ae3SPaolo Bonzini 		goto out;
1021c50d8ae3SPaolo Bonzini 	}
1022c50d8ae3SPaolo Bonzini 
1023c50d8ae3SPaolo Bonzini 	iter->desc = (struct pte_list_desc *)(rmap_head->val & ~1ul);
1024c50d8ae3SPaolo Bonzini 	iter->pos = 0;
1025c50d8ae3SPaolo Bonzini 	sptep = iter->desc->sptes[iter->pos];
1026c50d8ae3SPaolo Bonzini out:
1027c50d8ae3SPaolo Bonzini 	BUG_ON(!is_shadow_present_pte(*sptep));
1028c50d8ae3SPaolo Bonzini 	return sptep;
1029c50d8ae3SPaolo Bonzini }
1030c50d8ae3SPaolo Bonzini 
1031c50d8ae3SPaolo Bonzini /*
1032c50d8ae3SPaolo Bonzini  * Must be used with a valid iterator: e.g. after rmap_get_first().
1033c50d8ae3SPaolo Bonzini  *
1034c50d8ae3SPaolo Bonzini  * Returns sptep if found, NULL otherwise.
1035c50d8ae3SPaolo Bonzini  */
1036c50d8ae3SPaolo Bonzini static u64 *rmap_get_next(struct rmap_iterator *iter)
1037c50d8ae3SPaolo Bonzini {
1038c50d8ae3SPaolo Bonzini 	u64 *sptep;
1039c50d8ae3SPaolo Bonzini 
1040c50d8ae3SPaolo Bonzini 	if (iter->desc) {
1041c50d8ae3SPaolo Bonzini 		if (iter->pos < PTE_LIST_EXT - 1) {
1042c50d8ae3SPaolo Bonzini 			++iter->pos;
1043c50d8ae3SPaolo Bonzini 			sptep = iter->desc->sptes[iter->pos];
1044c50d8ae3SPaolo Bonzini 			if (sptep)
1045c50d8ae3SPaolo Bonzini 				goto out;
1046c50d8ae3SPaolo Bonzini 		}
1047c50d8ae3SPaolo Bonzini 
1048c50d8ae3SPaolo Bonzini 		iter->desc = iter->desc->more;
1049c50d8ae3SPaolo Bonzini 
1050c50d8ae3SPaolo Bonzini 		if (iter->desc) {
1051c50d8ae3SPaolo Bonzini 			iter->pos = 0;
1052c50d8ae3SPaolo Bonzini 			/* desc->sptes[0] cannot be NULL */
1053c50d8ae3SPaolo Bonzini 			sptep = iter->desc->sptes[iter->pos];
1054c50d8ae3SPaolo Bonzini 			goto out;
1055c50d8ae3SPaolo Bonzini 		}
1056c50d8ae3SPaolo Bonzini 	}
1057c50d8ae3SPaolo Bonzini 
1058c50d8ae3SPaolo Bonzini 	return NULL;
1059c50d8ae3SPaolo Bonzini out:
1060c50d8ae3SPaolo Bonzini 	BUG_ON(!is_shadow_present_pte(*sptep));
1061c50d8ae3SPaolo Bonzini 	return sptep;
1062c50d8ae3SPaolo Bonzini }
1063c50d8ae3SPaolo Bonzini 
1064c50d8ae3SPaolo Bonzini #define for_each_rmap_spte(_rmap_head_, _iter_, _spte_)			\
1065c50d8ae3SPaolo Bonzini 	for (_spte_ = rmap_get_first(_rmap_head_, _iter_);		\
1066c50d8ae3SPaolo Bonzini 	     _spte_; _spte_ = rmap_get_next(_iter_))
1067c50d8ae3SPaolo Bonzini 
1068c50d8ae3SPaolo Bonzini static void drop_spte(struct kvm *kvm, u64 *sptep)
1069c50d8ae3SPaolo Bonzini {
1070c50d8ae3SPaolo Bonzini 	if (mmu_spte_clear_track_bits(sptep))
1071c50d8ae3SPaolo Bonzini 		rmap_remove(kvm, sptep);
1072c50d8ae3SPaolo Bonzini }
1073c50d8ae3SPaolo Bonzini 
1074c50d8ae3SPaolo Bonzini 
1075c50d8ae3SPaolo Bonzini static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
1076c50d8ae3SPaolo Bonzini {
1077c50d8ae3SPaolo Bonzini 	if (is_large_pte(*sptep)) {
107857354682SSean Christopherson 		WARN_ON(sptep_to_sp(sptep)->role.level == PG_LEVEL_4K);
1079c50d8ae3SPaolo Bonzini 		drop_spte(kvm, sptep);
1080c50d8ae3SPaolo Bonzini 		--kvm->stat.lpages;
1081c50d8ae3SPaolo Bonzini 		return true;
1082c50d8ae3SPaolo Bonzini 	}
1083c50d8ae3SPaolo Bonzini 
1084c50d8ae3SPaolo Bonzini 	return false;
1085c50d8ae3SPaolo Bonzini }
1086c50d8ae3SPaolo Bonzini 
1087c50d8ae3SPaolo Bonzini static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
1088c50d8ae3SPaolo Bonzini {
1089c50d8ae3SPaolo Bonzini 	if (__drop_large_spte(vcpu->kvm, sptep)) {
109057354682SSean Christopherson 		struct kvm_mmu_page *sp = sptep_to_sp(sptep);
1091c50d8ae3SPaolo Bonzini 
1092c50d8ae3SPaolo Bonzini 		kvm_flush_remote_tlbs_with_address(vcpu->kvm, sp->gfn,
1093c50d8ae3SPaolo Bonzini 			KVM_PAGES_PER_HPAGE(sp->role.level));
1094c50d8ae3SPaolo Bonzini 	}
1095c50d8ae3SPaolo Bonzini }
1096c50d8ae3SPaolo Bonzini 
1097c50d8ae3SPaolo Bonzini /*
1098c50d8ae3SPaolo Bonzini  * Write-protect on the specified @sptep, @pt_protect indicates whether
1099c50d8ae3SPaolo Bonzini  * spte write-protection is caused by protecting shadow page table.
1100c50d8ae3SPaolo Bonzini  *
1101c50d8ae3SPaolo Bonzini  * Note: write protection is difference between dirty logging and spte
1102c50d8ae3SPaolo Bonzini  * protection:
1103c50d8ae3SPaolo Bonzini  * - for dirty logging, the spte can be set to writable at anytime if
1104c50d8ae3SPaolo Bonzini  *   its dirty bitmap is properly set.
1105c50d8ae3SPaolo Bonzini  * - for spte protection, the spte can be writable only after unsync-ing
1106c50d8ae3SPaolo Bonzini  *   shadow page.
1107c50d8ae3SPaolo Bonzini  *
1108c50d8ae3SPaolo Bonzini  * Return true if tlb need be flushed.
1109c50d8ae3SPaolo Bonzini  */
1110c50d8ae3SPaolo Bonzini static bool spte_write_protect(u64 *sptep, bool pt_protect)
1111c50d8ae3SPaolo Bonzini {
1112c50d8ae3SPaolo Bonzini 	u64 spte = *sptep;
1113c50d8ae3SPaolo Bonzini 
1114c50d8ae3SPaolo Bonzini 	if (!is_writable_pte(spte) &&
1115c50d8ae3SPaolo Bonzini 	      !(pt_protect && spte_can_locklessly_be_made_writable(spte)))
1116c50d8ae3SPaolo Bonzini 		return false;
1117c50d8ae3SPaolo Bonzini 
1118805a0f83SStephen Zhang 	rmap_printk("spte %p %llx\n", sptep, *sptep);
1119c50d8ae3SPaolo Bonzini 
1120c50d8ae3SPaolo Bonzini 	if (pt_protect)
1121c50d8ae3SPaolo Bonzini 		spte &= ~SPTE_MMU_WRITEABLE;
1122c50d8ae3SPaolo Bonzini 	spte = spte & ~PT_WRITABLE_MASK;
1123c50d8ae3SPaolo Bonzini 
1124c50d8ae3SPaolo Bonzini 	return mmu_spte_update(sptep, spte);
1125c50d8ae3SPaolo Bonzini }
1126c50d8ae3SPaolo Bonzini 
1127c50d8ae3SPaolo Bonzini static bool __rmap_write_protect(struct kvm *kvm,
1128c50d8ae3SPaolo Bonzini 				 struct kvm_rmap_head *rmap_head,
1129c50d8ae3SPaolo Bonzini 				 bool pt_protect)
1130c50d8ae3SPaolo Bonzini {
1131c50d8ae3SPaolo Bonzini 	u64 *sptep;
1132c50d8ae3SPaolo Bonzini 	struct rmap_iterator iter;
1133c50d8ae3SPaolo Bonzini 	bool flush = false;
1134c50d8ae3SPaolo Bonzini 
1135c50d8ae3SPaolo Bonzini 	for_each_rmap_spte(rmap_head, &iter, sptep)
1136c50d8ae3SPaolo Bonzini 		flush |= spte_write_protect(sptep, pt_protect);
1137c50d8ae3SPaolo Bonzini 
1138c50d8ae3SPaolo Bonzini 	return flush;
1139c50d8ae3SPaolo Bonzini }
1140c50d8ae3SPaolo Bonzini 
1141c50d8ae3SPaolo Bonzini static bool spte_clear_dirty(u64 *sptep)
1142c50d8ae3SPaolo Bonzini {
1143c50d8ae3SPaolo Bonzini 	u64 spte = *sptep;
1144c50d8ae3SPaolo Bonzini 
1145805a0f83SStephen Zhang 	rmap_printk("spte %p %llx\n", sptep, *sptep);
1146c50d8ae3SPaolo Bonzini 
1147c50d8ae3SPaolo Bonzini 	MMU_WARN_ON(!spte_ad_enabled(spte));
1148c50d8ae3SPaolo Bonzini 	spte &= ~shadow_dirty_mask;
1149c50d8ae3SPaolo Bonzini 	return mmu_spte_update(sptep, spte);
1150c50d8ae3SPaolo Bonzini }
1151c50d8ae3SPaolo Bonzini 
1152c50d8ae3SPaolo Bonzini static bool spte_wrprot_for_clear_dirty(u64 *sptep)
1153c50d8ae3SPaolo Bonzini {
1154c50d8ae3SPaolo Bonzini 	bool was_writable = test_and_clear_bit(PT_WRITABLE_SHIFT,
1155c50d8ae3SPaolo Bonzini 					       (unsigned long *)sptep);
1156c50d8ae3SPaolo Bonzini 	if (was_writable && !spte_ad_enabled(*sptep))
1157c50d8ae3SPaolo Bonzini 		kvm_set_pfn_dirty(spte_to_pfn(*sptep));
1158c50d8ae3SPaolo Bonzini 
1159c50d8ae3SPaolo Bonzini 	return was_writable;
1160c50d8ae3SPaolo Bonzini }
1161c50d8ae3SPaolo Bonzini 
1162c50d8ae3SPaolo Bonzini /*
1163c50d8ae3SPaolo Bonzini  * Gets the GFN ready for another round of dirty logging by clearing the
1164c50d8ae3SPaolo Bonzini  *	- D bit on ad-enabled SPTEs, and
1165c50d8ae3SPaolo Bonzini  *	- W bit on ad-disabled SPTEs.
1166c50d8ae3SPaolo Bonzini  * Returns true iff any D or W bits were cleared.
1167c50d8ae3SPaolo Bonzini  */
11680a234f5dSSean Christopherson static bool __rmap_clear_dirty(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
11690a234f5dSSean Christopherson 			       struct kvm_memory_slot *slot)
1170c50d8ae3SPaolo Bonzini {
1171c50d8ae3SPaolo Bonzini 	u64 *sptep;
1172c50d8ae3SPaolo Bonzini 	struct rmap_iterator iter;
1173c50d8ae3SPaolo Bonzini 	bool flush = false;
1174c50d8ae3SPaolo Bonzini 
1175c50d8ae3SPaolo Bonzini 	for_each_rmap_spte(rmap_head, &iter, sptep)
1176c50d8ae3SPaolo Bonzini 		if (spte_ad_need_write_protect(*sptep))
1177c50d8ae3SPaolo Bonzini 			flush |= spte_wrprot_for_clear_dirty(sptep);
1178c50d8ae3SPaolo Bonzini 		else
1179c50d8ae3SPaolo Bonzini 			flush |= spte_clear_dirty(sptep);
1180c50d8ae3SPaolo Bonzini 
1181c50d8ae3SPaolo Bonzini 	return flush;
1182c50d8ae3SPaolo Bonzini }
1183c50d8ae3SPaolo Bonzini 
1184c50d8ae3SPaolo Bonzini /**
1185c50d8ae3SPaolo Bonzini  * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
1186c50d8ae3SPaolo Bonzini  * @kvm: kvm instance
1187c50d8ae3SPaolo Bonzini  * @slot: slot to protect
1188c50d8ae3SPaolo Bonzini  * @gfn_offset: start of the BITS_PER_LONG pages we care about
1189c50d8ae3SPaolo Bonzini  * @mask: indicates which pages we should protect
1190c50d8ae3SPaolo Bonzini  *
1191c50d8ae3SPaolo Bonzini  * Used when we do not need to care about huge page mappings: e.g. during dirty
1192c50d8ae3SPaolo Bonzini  * logging we do not have any such mappings.
1193c50d8ae3SPaolo Bonzini  */
1194c50d8ae3SPaolo Bonzini static void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
1195c50d8ae3SPaolo Bonzini 				     struct kvm_memory_slot *slot,
1196c50d8ae3SPaolo Bonzini 				     gfn_t gfn_offset, unsigned long mask)
1197c50d8ae3SPaolo Bonzini {
1198c50d8ae3SPaolo Bonzini 	struct kvm_rmap_head *rmap_head;
1199c50d8ae3SPaolo Bonzini 
1200897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
1201a6a0b05dSBen Gardon 		kvm_tdp_mmu_clear_dirty_pt_masked(kvm, slot,
1202a6a0b05dSBen Gardon 				slot->base_gfn + gfn_offset, mask, true);
1203c50d8ae3SPaolo Bonzini 	while (mask) {
1204c50d8ae3SPaolo Bonzini 		rmap_head = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
12053bae0459SSean Christopherson 					  PG_LEVEL_4K, slot);
1206c50d8ae3SPaolo Bonzini 		__rmap_write_protect(kvm, rmap_head, false);
1207c50d8ae3SPaolo Bonzini 
1208c50d8ae3SPaolo Bonzini 		/* clear the first set bit */
1209c50d8ae3SPaolo Bonzini 		mask &= mask - 1;
1210c50d8ae3SPaolo Bonzini 	}
1211c50d8ae3SPaolo Bonzini }
1212c50d8ae3SPaolo Bonzini 
1213c50d8ae3SPaolo Bonzini /**
1214c50d8ae3SPaolo Bonzini  * kvm_mmu_clear_dirty_pt_masked - clear MMU D-bit for PT level pages, or write
1215c50d8ae3SPaolo Bonzini  * protect the page if the D-bit isn't supported.
1216c50d8ae3SPaolo Bonzini  * @kvm: kvm instance
1217c50d8ae3SPaolo Bonzini  * @slot: slot to clear D-bit
1218c50d8ae3SPaolo Bonzini  * @gfn_offset: start of the BITS_PER_LONG pages we care about
1219c50d8ae3SPaolo Bonzini  * @mask: indicates which pages we should clear D-bit
1220c50d8ae3SPaolo Bonzini  *
1221c50d8ae3SPaolo Bonzini  * Used for PML to re-log the dirty GPAs after userspace querying dirty_bitmap.
1222c50d8ae3SPaolo Bonzini  */
1223a018eba5SSean Christopherson static void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1224c50d8ae3SPaolo Bonzini 					 struct kvm_memory_slot *slot,
1225c50d8ae3SPaolo Bonzini 					 gfn_t gfn_offset, unsigned long mask)
1226c50d8ae3SPaolo Bonzini {
1227c50d8ae3SPaolo Bonzini 	struct kvm_rmap_head *rmap_head;
1228c50d8ae3SPaolo Bonzini 
1229897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
1230a6a0b05dSBen Gardon 		kvm_tdp_mmu_clear_dirty_pt_masked(kvm, slot,
1231a6a0b05dSBen Gardon 				slot->base_gfn + gfn_offset, mask, false);
1232c50d8ae3SPaolo Bonzini 	while (mask) {
1233c50d8ae3SPaolo Bonzini 		rmap_head = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask),
12343bae0459SSean Christopherson 					  PG_LEVEL_4K, slot);
12350a234f5dSSean Christopherson 		__rmap_clear_dirty(kvm, rmap_head, slot);
1236c50d8ae3SPaolo Bonzini 
1237c50d8ae3SPaolo Bonzini 		/* clear the first set bit */
1238c50d8ae3SPaolo Bonzini 		mask &= mask - 1;
1239c50d8ae3SPaolo Bonzini 	}
1240c50d8ae3SPaolo Bonzini }
1241c50d8ae3SPaolo Bonzini 
1242c50d8ae3SPaolo Bonzini /**
1243c50d8ae3SPaolo Bonzini  * kvm_arch_mmu_enable_log_dirty_pt_masked - enable dirty logging for selected
1244c50d8ae3SPaolo Bonzini  * PT level pages.
1245c50d8ae3SPaolo Bonzini  *
1246c50d8ae3SPaolo Bonzini  * It calls kvm_mmu_write_protect_pt_masked to write protect selected pages to
1247c50d8ae3SPaolo Bonzini  * enable dirty logging for them.
1248c50d8ae3SPaolo Bonzini  *
1249c50d8ae3SPaolo Bonzini  * Used when we do not need to care about huge page mappings: e.g. during dirty
1250c50d8ae3SPaolo Bonzini  * logging we do not have any such mappings.
1251c50d8ae3SPaolo Bonzini  */
1252c50d8ae3SPaolo Bonzini void kvm_arch_mmu_enable_log_dirty_pt_masked(struct kvm *kvm,
1253c50d8ae3SPaolo Bonzini 				struct kvm_memory_slot *slot,
1254c50d8ae3SPaolo Bonzini 				gfn_t gfn_offset, unsigned long mask)
1255c50d8ae3SPaolo Bonzini {
1256a018eba5SSean Christopherson 	if (kvm_x86_ops.cpu_dirty_log_size)
1257a018eba5SSean Christopherson 		kvm_mmu_clear_dirty_pt_masked(kvm, slot, gfn_offset, mask);
1258c50d8ae3SPaolo Bonzini 	else
1259c50d8ae3SPaolo Bonzini 		kvm_mmu_write_protect_pt_masked(kvm, slot, gfn_offset, mask);
1260c50d8ae3SPaolo Bonzini }
1261c50d8ae3SPaolo Bonzini 
1262fb04a1edSPeter Xu int kvm_cpu_dirty_log_size(void)
1263fb04a1edSPeter Xu {
12646dd03800SSean Christopherson 	return kvm_x86_ops.cpu_dirty_log_size;
1265fb04a1edSPeter Xu }
1266fb04a1edSPeter Xu 
1267c50d8ae3SPaolo Bonzini bool kvm_mmu_slot_gfn_write_protect(struct kvm *kvm,
1268c50d8ae3SPaolo Bonzini 				    struct kvm_memory_slot *slot, u64 gfn)
1269c50d8ae3SPaolo Bonzini {
1270c50d8ae3SPaolo Bonzini 	struct kvm_rmap_head *rmap_head;
1271c50d8ae3SPaolo Bonzini 	int i;
1272c50d8ae3SPaolo Bonzini 	bool write_protected = false;
1273c50d8ae3SPaolo Bonzini 
12743bae0459SSean Christopherson 	for (i = PG_LEVEL_4K; i <= KVM_MAX_HUGEPAGE_LEVEL; ++i) {
1275c50d8ae3SPaolo Bonzini 		rmap_head = __gfn_to_rmap(gfn, i, slot);
1276c50d8ae3SPaolo Bonzini 		write_protected |= __rmap_write_protect(kvm, rmap_head, true);
1277c50d8ae3SPaolo Bonzini 	}
1278c50d8ae3SPaolo Bonzini 
1279897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
128046044f72SBen Gardon 		write_protected |=
128146044f72SBen Gardon 			kvm_tdp_mmu_write_protect_gfn(kvm, slot, gfn);
128246044f72SBen Gardon 
1283c50d8ae3SPaolo Bonzini 	return write_protected;
1284c50d8ae3SPaolo Bonzini }
1285c50d8ae3SPaolo Bonzini 
1286c50d8ae3SPaolo Bonzini static bool rmap_write_protect(struct kvm_vcpu *vcpu, u64 gfn)
1287c50d8ae3SPaolo Bonzini {
1288c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *slot;
1289c50d8ae3SPaolo Bonzini 
1290c50d8ae3SPaolo Bonzini 	slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
1291c50d8ae3SPaolo Bonzini 	return kvm_mmu_slot_gfn_write_protect(vcpu->kvm, slot, gfn);
1292c50d8ae3SPaolo Bonzini }
1293c50d8ae3SPaolo Bonzini 
12940a234f5dSSean Christopherson static bool kvm_zap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
12950a234f5dSSean Christopherson 			  struct kvm_memory_slot *slot)
1296c50d8ae3SPaolo Bonzini {
1297c50d8ae3SPaolo Bonzini 	u64 *sptep;
1298c50d8ae3SPaolo Bonzini 	struct rmap_iterator iter;
1299c50d8ae3SPaolo Bonzini 	bool flush = false;
1300c50d8ae3SPaolo Bonzini 
1301c50d8ae3SPaolo Bonzini 	while ((sptep = rmap_get_first(rmap_head, &iter))) {
1302805a0f83SStephen Zhang 		rmap_printk("spte %p %llx.\n", sptep, *sptep);
1303c50d8ae3SPaolo Bonzini 
1304c50d8ae3SPaolo Bonzini 		pte_list_remove(rmap_head, sptep);
1305c50d8ae3SPaolo Bonzini 		flush = true;
1306c50d8ae3SPaolo Bonzini 	}
1307c50d8ae3SPaolo Bonzini 
1308c50d8ae3SPaolo Bonzini 	return flush;
1309c50d8ae3SPaolo Bonzini }
1310c50d8ae3SPaolo Bonzini 
1311c50d8ae3SPaolo Bonzini static int kvm_unmap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1312c50d8ae3SPaolo Bonzini 			   struct kvm_memory_slot *slot, gfn_t gfn, int level,
1313c50d8ae3SPaolo Bonzini 			   unsigned long data)
1314c50d8ae3SPaolo Bonzini {
13150a234f5dSSean Christopherson 	return kvm_zap_rmapp(kvm, rmap_head, slot);
1316c50d8ae3SPaolo Bonzini }
1317c50d8ae3SPaolo Bonzini 
1318c50d8ae3SPaolo Bonzini static int kvm_set_pte_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1319c50d8ae3SPaolo Bonzini 			     struct kvm_memory_slot *slot, gfn_t gfn, int level,
1320c50d8ae3SPaolo Bonzini 			     unsigned long data)
1321c50d8ae3SPaolo Bonzini {
1322c50d8ae3SPaolo Bonzini 	u64 *sptep;
1323c50d8ae3SPaolo Bonzini 	struct rmap_iterator iter;
1324c50d8ae3SPaolo Bonzini 	int need_flush = 0;
1325c50d8ae3SPaolo Bonzini 	u64 new_spte;
1326c50d8ae3SPaolo Bonzini 	pte_t *ptep = (pte_t *)data;
1327c50d8ae3SPaolo Bonzini 	kvm_pfn_t new_pfn;
1328c50d8ae3SPaolo Bonzini 
1329c50d8ae3SPaolo Bonzini 	WARN_ON(pte_huge(*ptep));
1330c50d8ae3SPaolo Bonzini 	new_pfn = pte_pfn(*ptep);
1331c50d8ae3SPaolo Bonzini 
1332c50d8ae3SPaolo Bonzini restart:
1333c50d8ae3SPaolo Bonzini 	for_each_rmap_spte(rmap_head, &iter, sptep) {
1334805a0f83SStephen Zhang 		rmap_printk("spte %p %llx gfn %llx (%d)\n",
1335c50d8ae3SPaolo Bonzini 			    sptep, *sptep, gfn, level);
1336c50d8ae3SPaolo Bonzini 
1337c50d8ae3SPaolo Bonzini 		need_flush = 1;
1338c50d8ae3SPaolo Bonzini 
1339c50d8ae3SPaolo Bonzini 		if (pte_write(*ptep)) {
1340c50d8ae3SPaolo Bonzini 			pte_list_remove(rmap_head, sptep);
1341c50d8ae3SPaolo Bonzini 			goto restart;
1342c50d8ae3SPaolo Bonzini 		} else {
1343cb3eedabSPaolo Bonzini 			new_spte = kvm_mmu_changed_pte_notifier_make_spte(
1344cb3eedabSPaolo Bonzini 					*sptep, new_pfn);
1345c50d8ae3SPaolo Bonzini 
1346c50d8ae3SPaolo Bonzini 			mmu_spte_clear_track_bits(sptep);
1347c50d8ae3SPaolo Bonzini 			mmu_spte_set(sptep, new_spte);
1348c50d8ae3SPaolo Bonzini 		}
1349c50d8ae3SPaolo Bonzini 	}
1350c50d8ae3SPaolo Bonzini 
1351c50d8ae3SPaolo Bonzini 	if (need_flush && kvm_available_flush_tlb_with_range()) {
1352c50d8ae3SPaolo Bonzini 		kvm_flush_remote_tlbs_with_address(kvm, gfn, 1);
1353c50d8ae3SPaolo Bonzini 		return 0;
1354c50d8ae3SPaolo Bonzini 	}
1355c50d8ae3SPaolo Bonzini 
1356c50d8ae3SPaolo Bonzini 	return need_flush;
1357c50d8ae3SPaolo Bonzini }
1358c50d8ae3SPaolo Bonzini 
1359c50d8ae3SPaolo Bonzini struct slot_rmap_walk_iterator {
1360c50d8ae3SPaolo Bonzini 	/* input fields. */
1361c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *slot;
1362c50d8ae3SPaolo Bonzini 	gfn_t start_gfn;
1363c50d8ae3SPaolo Bonzini 	gfn_t end_gfn;
1364c50d8ae3SPaolo Bonzini 	int start_level;
1365c50d8ae3SPaolo Bonzini 	int end_level;
1366c50d8ae3SPaolo Bonzini 
1367c50d8ae3SPaolo Bonzini 	/* output fields. */
1368c50d8ae3SPaolo Bonzini 	gfn_t gfn;
1369c50d8ae3SPaolo Bonzini 	struct kvm_rmap_head *rmap;
1370c50d8ae3SPaolo Bonzini 	int level;
1371c50d8ae3SPaolo Bonzini 
1372c50d8ae3SPaolo Bonzini 	/* private field. */
1373c50d8ae3SPaolo Bonzini 	struct kvm_rmap_head *end_rmap;
1374c50d8ae3SPaolo Bonzini };
1375c50d8ae3SPaolo Bonzini 
1376c50d8ae3SPaolo Bonzini static void
1377c50d8ae3SPaolo Bonzini rmap_walk_init_level(struct slot_rmap_walk_iterator *iterator, int level)
1378c50d8ae3SPaolo Bonzini {
1379c50d8ae3SPaolo Bonzini 	iterator->level = level;
1380c50d8ae3SPaolo Bonzini 	iterator->gfn = iterator->start_gfn;
1381c50d8ae3SPaolo Bonzini 	iterator->rmap = __gfn_to_rmap(iterator->gfn, level, iterator->slot);
1382c50d8ae3SPaolo Bonzini 	iterator->end_rmap = __gfn_to_rmap(iterator->end_gfn, level,
1383c50d8ae3SPaolo Bonzini 					   iterator->slot);
1384c50d8ae3SPaolo Bonzini }
1385c50d8ae3SPaolo Bonzini 
1386c50d8ae3SPaolo Bonzini static void
1387c50d8ae3SPaolo Bonzini slot_rmap_walk_init(struct slot_rmap_walk_iterator *iterator,
1388c50d8ae3SPaolo Bonzini 		    struct kvm_memory_slot *slot, int start_level,
1389c50d8ae3SPaolo Bonzini 		    int end_level, gfn_t start_gfn, gfn_t end_gfn)
1390c50d8ae3SPaolo Bonzini {
1391c50d8ae3SPaolo Bonzini 	iterator->slot = slot;
1392c50d8ae3SPaolo Bonzini 	iterator->start_level = start_level;
1393c50d8ae3SPaolo Bonzini 	iterator->end_level = end_level;
1394c50d8ae3SPaolo Bonzini 	iterator->start_gfn = start_gfn;
1395c50d8ae3SPaolo Bonzini 	iterator->end_gfn = end_gfn;
1396c50d8ae3SPaolo Bonzini 
1397c50d8ae3SPaolo Bonzini 	rmap_walk_init_level(iterator, iterator->start_level);
1398c50d8ae3SPaolo Bonzini }
1399c50d8ae3SPaolo Bonzini 
1400c50d8ae3SPaolo Bonzini static bool slot_rmap_walk_okay(struct slot_rmap_walk_iterator *iterator)
1401c50d8ae3SPaolo Bonzini {
1402c50d8ae3SPaolo Bonzini 	return !!iterator->rmap;
1403c50d8ae3SPaolo Bonzini }
1404c50d8ae3SPaolo Bonzini 
1405c50d8ae3SPaolo Bonzini static void slot_rmap_walk_next(struct slot_rmap_walk_iterator *iterator)
1406c50d8ae3SPaolo Bonzini {
1407c50d8ae3SPaolo Bonzini 	if (++iterator->rmap <= iterator->end_rmap) {
1408c50d8ae3SPaolo Bonzini 		iterator->gfn += (1UL << KVM_HPAGE_GFN_SHIFT(iterator->level));
1409c50d8ae3SPaolo Bonzini 		return;
1410c50d8ae3SPaolo Bonzini 	}
1411c50d8ae3SPaolo Bonzini 
1412c50d8ae3SPaolo Bonzini 	if (++iterator->level > iterator->end_level) {
1413c50d8ae3SPaolo Bonzini 		iterator->rmap = NULL;
1414c50d8ae3SPaolo Bonzini 		return;
1415c50d8ae3SPaolo Bonzini 	}
1416c50d8ae3SPaolo Bonzini 
1417c50d8ae3SPaolo Bonzini 	rmap_walk_init_level(iterator, iterator->level);
1418c50d8ae3SPaolo Bonzini }
1419c50d8ae3SPaolo Bonzini 
1420c50d8ae3SPaolo Bonzini #define for_each_slot_rmap_range(_slot_, _start_level_, _end_level_,	\
1421c50d8ae3SPaolo Bonzini 	   _start_gfn, _end_gfn, _iter_)				\
1422c50d8ae3SPaolo Bonzini 	for (slot_rmap_walk_init(_iter_, _slot_, _start_level_,		\
1423c50d8ae3SPaolo Bonzini 				 _end_level_, _start_gfn, _end_gfn);	\
1424c50d8ae3SPaolo Bonzini 	     slot_rmap_walk_okay(_iter_);				\
1425c50d8ae3SPaolo Bonzini 	     slot_rmap_walk_next(_iter_))
1426c50d8ae3SPaolo Bonzini 
1427c1b91493SSean Christopherson typedef int (*rmap_handler_t)(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1428c1b91493SSean Christopherson 			      struct kvm_memory_slot *slot, gfn_t gfn,
1429c1b91493SSean Christopherson 			      int level, unsigned long data);
1430c1b91493SSean Christopherson 
1431c1b91493SSean Christopherson static __always_inline int kvm_handle_hva_range(struct kvm *kvm,
1432c50d8ae3SPaolo Bonzini 						unsigned long start,
1433c50d8ae3SPaolo Bonzini 						unsigned long end,
1434c50d8ae3SPaolo Bonzini 						unsigned long data,
1435c1b91493SSean Christopherson 						rmap_handler_t handler)
1436c50d8ae3SPaolo Bonzini {
1437c50d8ae3SPaolo Bonzini 	struct kvm_memslots *slots;
1438c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *memslot;
1439c50d8ae3SPaolo Bonzini 	struct slot_rmap_walk_iterator iterator;
1440c50d8ae3SPaolo Bonzini 	int ret = 0;
1441c50d8ae3SPaolo Bonzini 	int i;
1442c50d8ae3SPaolo Bonzini 
1443c50d8ae3SPaolo Bonzini 	for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
1444c50d8ae3SPaolo Bonzini 		slots = __kvm_memslots(kvm, i);
1445c50d8ae3SPaolo Bonzini 		kvm_for_each_memslot(memslot, slots) {
1446c50d8ae3SPaolo Bonzini 			unsigned long hva_start, hva_end;
1447c50d8ae3SPaolo Bonzini 			gfn_t gfn_start, gfn_end;
1448c50d8ae3SPaolo Bonzini 
1449c50d8ae3SPaolo Bonzini 			hva_start = max(start, memslot->userspace_addr);
1450c50d8ae3SPaolo Bonzini 			hva_end = min(end, memslot->userspace_addr +
1451c50d8ae3SPaolo Bonzini 				      (memslot->npages << PAGE_SHIFT));
1452c50d8ae3SPaolo Bonzini 			if (hva_start >= hva_end)
1453c50d8ae3SPaolo Bonzini 				continue;
1454c50d8ae3SPaolo Bonzini 			/*
1455c50d8ae3SPaolo Bonzini 			 * {gfn(page) | page intersects with [hva_start, hva_end)} =
1456c50d8ae3SPaolo Bonzini 			 * {gfn_start, gfn_start+1, ..., gfn_end-1}.
1457c50d8ae3SPaolo Bonzini 			 */
1458c50d8ae3SPaolo Bonzini 			gfn_start = hva_to_gfn_memslot(hva_start, memslot);
1459c50d8ae3SPaolo Bonzini 			gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
1460c50d8ae3SPaolo Bonzini 
14613bae0459SSean Christopherson 			for_each_slot_rmap_range(memslot, PG_LEVEL_4K,
1462e662ec3eSSean Christopherson 						 KVM_MAX_HUGEPAGE_LEVEL,
1463c50d8ae3SPaolo Bonzini 						 gfn_start, gfn_end - 1,
1464c50d8ae3SPaolo Bonzini 						 &iterator)
1465c50d8ae3SPaolo Bonzini 				ret |= handler(kvm, iterator.rmap, memslot,
1466c50d8ae3SPaolo Bonzini 					       iterator.gfn, iterator.level, data);
1467c50d8ae3SPaolo Bonzini 		}
1468c50d8ae3SPaolo Bonzini 	}
1469c50d8ae3SPaolo Bonzini 
1470c50d8ae3SPaolo Bonzini 	return ret;
1471c50d8ae3SPaolo Bonzini }
1472c50d8ae3SPaolo Bonzini 
1473c50d8ae3SPaolo Bonzini static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
1474c1b91493SSean Christopherson 			  unsigned long data, rmap_handler_t handler)
1475c50d8ae3SPaolo Bonzini {
1476c50d8ae3SPaolo Bonzini 	return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler);
1477c50d8ae3SPaolo Bonzini }
1478c50d8ae3SPaolo Bonzini 
1479fdfe7cbdSWill Deacon int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end,
1480fdfe7cbdSWill Deacon 			unsigned flags)
1481c50d8ae3SPaolo Bonzini {
1482063afacdSBen Gardon 	int r;
1483063afacdSBen Gardon 
1484063afacdSBen Gardon 	r = kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp);
1485063afacdSBen Gardon 
1486897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
1487063afacdSBen Gardon 		r |= kvm_tdp_mmu_zap_hva_range(kvm, start, end);
1488063afacdSBen Gardon 
1489063afacdSBen Gardon 	return r;
1490c50d8ae3SPaolo Bonzini }
1491c50d8ae3SPaolo Bonzini 
1492c50d8ae3SPaolo Bonzini int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
1493c50d8ae3SPaolo Bonzini {
14941d8dd6b3SBen Gardon 	int r;
14951d8dd6b3SBen Gardon 
14961d8dd6b3SBen Gardon 	r = kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
14971d8dd6b3SBen Gardon 
1498897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
14991d8dd6b3SBen Gardon 		r |= kvm_tdp_mmu_set_spte_hva(kvm, hva, &pte);
15001d8dd6b3SBen Gardon 
15011d8dd6b3SBen Gardon 	return r;
1502c50d8ae3SPaolo Bonzini }
1503c50d8ae3SPaolo Bonzini 
1504c50d8ae3SPaolo Bonzini static int kvm_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1505c50d8ae3SPaolo Bonzini 			 struct kvm_memory_slot *slot, gfn_t gfn, int level,
1506c50d8ae3SPaolo Bonzini 			 unsigned long data)
1507c50d8ae3SPaolo Bonzini {
1508c50d8ae3SPaolo Bonzini 	u64 *sptep;
15093f649ab7SKees Cook 	struct rmap_iterator iter;
1510c50d8ae3SPaolo Bonzini 	int young = 0;
1511c50d8ae3SPaolo Bonzini 
1512c50d8ae3SPaolo Bonzini 	for_each_rmap_spte(rmap_head, &iter, sptep)
1513c50d8ae3SPaolo Bonzini 		young |= mmu_spte_age(sptep);
1514c50d8ae3SPaolo Bonzini 
1515c50d8ae3SPaolo Bonzini 	trace_kvm_age_page(gfn, level, slot, young);
1516c50d8ae3SPaolo Bonzini 	return young;
1517c50d8ae3SPaolo Bonzini }
1518c50d8ae3SPaolo Bonzini 
1519c50d8ae3SPaolo Bonzini static int kvm_test_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head,
1520c50d8ae3SPaolo Bonzini 			      struct kvm_memory_slot *slot, gfn_t gfn,
1521c50d8ae3SPaolo Bonzini 			      int level, unsigned long data)
1522c50d8ae3SPaolo Bonzini {
1523c50d8ae3SPaolo Bonzini 	u64 *sptep;
1524c50d8ae3SPaolo Bonzini 	struct rmap_iterator iter;
1525c50d8ae3SPaolo Bonzini 
1526c50d8ae3SPaolo Bonzini 	for_each_rmap_spte(rmap_head, &iter, sptep)
1527c50d8ae3SPaolo Bonzini 		if (is_accessed_spte(*sptep))
1528c50d8ae3SPaolo Bonzini 			return 1;
1529c50d8ae3SPaolo Bonzini 	return 0;
1530c50d8ae3SPaolo Bonzini }
1531c50d8ae3SPaolo Bonzini 
1532c50d8ae3SPaolo Bonzini #define RMAP_RECYCLE_THRESHOLD 1000
1533c50d8ae3SPaolo Bonzini 
1534c50d8ae3SPaolo Bonzini static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
1535c50d8ae3SPaolo Bonzini {
1536c50d8ae3SPaolo Bonzini 	struct kvm_rmap_head *rmap_head;
1537c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
1538c50d8ae3SPaolo Bonzini 
153957354682SSean Christopherson 	sp = sptep_to_sp(spte);
1540c50d8ae3SPaolo Bonzini 
1541c50d8ae3SPaolo Bonzini 	rmap_head = gfn_to_rmap(vcpu->kvm, gfn, sp);
1542c50d8ae3SPaolo Bonzini 
1543c50d8ae3SPaolo Bonzini 	kvm_unmap_rmapp(vcpu->kvm, rmap_head, NULL, gfn, sp->role.level, 0);
1544c50d8ae3SPaolo Bonzini 	kvm_flush_remote_tlbs_with_address(vcpu->kvm, sp->gfn,
1545c50d8ae3SPaolo Bonzini 			KVM_PAGES_PER_HPAGE(sp->role.level));
1546c50d8ae3SPaolo Bonzini }
1547c50d8ae3SPaolo Bonzini 
1548c50d8ae3SPaolo Bonzini int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end)
1549c50d8ae3SPaolo Bonzini {
1550f8e14497SBen Gardon 	int young = false;
1551f8e14497SBen Gardon 
1552f8e14497SBen Gardon 	young = kvm_handle_hva_range(kvm, start, end, 0, kvm_age_rmapp);
1553897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
1554f8e14497SBen Gardon 		young |= kvm_tdp_mmu_age_hva_range(kvm, start, end);
1555f8e14497SBen Gardon 
1556f8e14497SBen Gardon 	return young;
1557c50d8ae3SPaolo Bonzini }
1558c50d8ae3SPaolo Bonzini 
1559c50d8ae3SPaolo Bonzini int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
1560c50d8ae3SPaolo Bonzini {
1561f8e14497SBen Gardon 	int young = false;
1562f8e14497SBen Gardon 
1563f8e14497SBen Gardon 	young = kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
1564897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
1565f8e14497SBen Gardon 		young |= kvm_tdp_mmu_test_age_hva(kvm, hva);
1566f8e14497SBen Gardon 
1567f8e14497SBen Gardon 	return young;
1568c50d8ae3SPaolo Bonzini }
1569c50d8ae3SPaolo Bonzini 
1570c50d8ae3SPaolo Bonzini #ifdef MMU_DEBUG
1571c50d8ae3SPaolo Bonzini static int is_empty_shadow_page(u64 *spt)
1572c50d8ae3SPaolo Bonzini {
1573c50d8ae3SPaolo Bonzini 	u64 *pos;
1574c50d8ae3SPaolo Bonzini 	u64 *end;
1575c50d8ae3SPaolo Bonzini 
1576c50d8ae3SPaolo Bonzini 	for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
1577c50d8ae3SPaolo Bonzini 		if (is_shadow_present_pte(*pos)) {
1578c50d8ae3SPaolo Bonzini 			printk(KERN_ERR "%s: %p %llx\n", __func__,
1579c50d8ae3SPaolo Bonzini 			       pos, *pos);
1580c50d8ae3SPaolo Bonzini 			return 0;
1581c50d8ae3SPaolo Bonzini 		}
1582c50d8ae3SPaolo Bonzini 	return 1;
1583c50d8ae3SPaolo Bonzini }
1584c50d8ae3SPaolo Bonzini #endif
1585c50d8ae3SPaolo Bonzini 
1586c50d8ae3SPaolo Bonzini /*
1587c50d8ae3SPaolo Bonzini  * This value is the sum of all of the kvm instances's
1588c50d8ae3SPaolo Bonzini  * kvm->arch.n_used_mmu_pages values.  We need a global,
1589c50d8ae3SPaolo Bonzini  * aggregate version in order to make the slab shrinker
1590c50d8ae3SPaolo Bonzini  * faster
1591c50d8ae3SPaolo Bonzini  */
1592c50d8ae3SPaolo Bonzini static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, unsigned long nr)
1593c50d8ae3SPaolo Bonzini {
1594c50d8ae3SPaolo Bonzini 	kvm->arch.n_used_mmu_pages += nr;
1595c50d8ae3SPaolo Bonzini 	percpu_counter_add(&kvm_total_used_mmu_pages, nr);
1596c50d8ae3SPaolo Bonzini }
1597c50d8ae3SPaolo Bonzini 
1598c50d8ae3SPaolo Bonzini static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
1599c50d8ae3SPaolo Bonzini {
1600c50d8ae3SPaolo Bonzini 	MMU_WARN_ON(!is_empty_shadow_page(sp->spt));
1601c50d8ae3SPaolo Bonzini 	hlist_del(&sp->hash_link);
1602c50d8ae3SPaolo Bonzini 	list_del(&sp->link);
1603c50d8ae3SPaolo Bonzini 	free_page((unsigned long)sp->spt);
1604c50d8ae3SPaolo Bonzini 	if (!sp->role.direct)
1605c50d8ae3SPaolo Bonzini 		free_page((unsigned long)sp->gfns);
1606c50d8ae3SPaolo Bonzini 	kmem_cache_free(mmu_page_header_cache, sp);
1607c50d8ae3SPaolo Bonzini }
1608c50d8ae3SPaolo Bonzini 
1609c50d8ae3SPaolo Bonzini static unsigned kvm_page_table_hashfn(gfn_t gfn)
1610c50d8ae3SPaolo Bonzini {
1611c50d8ae3SPaolo Bonzini 	return hash_64(gfn, KVM_MMU_HASH_SHIFT);
1612c50d8ae3SPaolo Bonzini }
1613c50d8ae3SPaolo Bonzini 
1614c50d8ae3SPaolo Bonzini static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
1615c50d8ae3SPaolo Bonzini 				    struct kvm_mmu_page *sp, u64 *parent_pte)
1616c50d8ae3SPaolo Bonzini {
1617c50d8ae3SPaolo Bonzini 	if (!parent_pte)
1618c50d8ae3SPaolo Bonzini 		return;
1619c50d8ae3SPaolo Bonzini 
1620c50d8ae3SPaolo Bonzini 	pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
1621c50d8ae3SPaolo Bonzini }
1622c50d8ae3SPaolo Bonzini 
1623c50d8ae3SPaolo Bonzini static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
1624c50d8ae3SPaolo Bonzini 				       u64 *parent_pte)
1625c50d8ae3SPaolo Bonzini {
1626c50d8ae3SPaolo Bonzini 	__pte_list_remove(parent_pte, &sp->parent_ptes);
1627c50d8ae3SPaolo Bonzini }
1628c50d8ae3SPaolo Bonzini 
1629c50d8ae3SPaolo Bonzini static void drop_parent_pte(struct kvm_mmu_page *sp,
1630c50d8ae3SPaolo Bonzini 			    u64 *parent_pte)
1631c50d8ae3SPaolo Bonzini {
1632c50d8ae3SPaolo Bonzini 	mmu_page_remove_parent_pte(sp, parent_pte);
1633c50d8ae3SPaolo Bonzini 	mmu_spte_clear_no_track(parent_pte);
1634c50d8ae3SPaolo Bonzini }
1635c50d8ae3SPaolo Bonzini 
1636c50d8ae3SPaolo Bonzini static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu, int direct)
1637c50d8ae3SPaolo Bonzini {
1638c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
1639c50d8ae3SPaolo Bonzini 
164094ce87efSSean Christopherson 	sp = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
164194ce87efSSean Christopherson 	sp->spt = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_shadow_page_cache);
1642c50d8ae3SPaolo Bonzini 	if (!direct)
164394ce87efSSean Christopherson 		sp->gfns = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_gfn_array_cache);
1644c50d8ae3SPaolo Bonzini 	set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
1645c50d8ae3SPaolo Bonzini 
1646c50d8ae3SPaolo Bonzini 	/*
1647c50d8ae3SPaolo Bonzini 	 * active_mmu_pages must be a FIFO list, as kvm_zap_obsolete_pages()
1648c50d8ae3SPaolo Bonzini 	 * depends on valid pages being added to the head of the list.  See
1649c50d8ae3SPaolo Bonzini 	 * comments in kvm_zap_obsolete_pages().
1650c50d8ae3SPaolo Bonzini 	 */
1651c50d8ae3SPaolo Bonzini 	sp->mmu_valid_gen = vcpu->kvm->arch.mmu_valid_gen;
1652c50d8ae3SPaolo Bonzini 	list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
1653c50d8ae3SPaolo Bonzini 	kvm_mod_used_mmu_pages(vcpu->kvm, +1);
1654c50d8ae3SPaolo Bonzini 	return sp;
1655c50d8ae3SPaolo Bonzini }
1656c50d8ae3SPaolo Bonzini 
1657c50d8ae3SPaolo Bonzini static void mark_unsync(u64 *spte);
1658c50d8ae3SPaolo Bonzini static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
1659c50d8ae3SPaolo Bonzini {
1660c50d8ae3SPaolo Bonzini 	u64 *sptep;
1661c50d8ae3SPaolo Bonzini 	struct rmap_iterator iter;
1662c50d8ae3SPaolo Bonzini 
1663c50d8ae3SPaolo Bonzini 	for_each_rmap_spte(&sp->parent_ptes, &iter, sptep) {
1664c50d8ae3SPaolo Bonzini 		mark_unsync(sptep);
1665c50d8ae3SPaolo Bonzini 	}
1666c50d8ae3SPaolo Bonzini }
1667c50d8ae3SPaolo Bonzini 
1668c50d8ae3SPaolo Bonzini static void mark_unsync(u64 *spte)
1669c50d8ae3SPaolo Bonzini {
1670c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
1671c50d8ae3SPaolo Bonzini 	unsigned int index;
1672c50d8ae3SPaolo Bonzini 
167357354682SSean Christopherson 	sp = sptep_to_sp(spte);
1674c50d8ae3SPaolo Bonzini 	index = spte - sp->spt;
1675c50d8ae3SPaolo Bonzini 	if (__test_and_set_bit(index, sp->unsync_child_bitmap))
1676c50d8ae3SPaolo Bonzini 		return;
1677c50d8ae3SPaolo Bonzini 	if (sp->unsync_children++)
1678c50d8ae3SPaolo Bonzini 		return;
1679c50d8ae3SPaolo Bonzini 	kvm_mmu_mark_parents_unsync(sp);
1680c50d8ae3SPaolo Bonzini }
1681c50d8ae3SPaolo Bonzini 
1682c50d8ae3SPaolo Bonzini static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
1683c50d8ae3SPaolo Bonzini 			       struct kvm_mmu_page *sp)
1684c50d8ae3SPaolo Bonzini {
1685c50d8ae3SPaolo Bonzini 	return 0;
1686c50d8ae3SPaolo Bonzini }
1687c50d8ae3SPaolo Bonzini 
1688c50d8ae3SPaolo Bonzini #define KVM_PAGE_ARRAY_NR 16
1689c50d8ae3SPaolo Bonzini 
1690c50d8ae3SPaolo Bonzini struct kvm_mmu_pages {
1691c50d8ae3SPaolo Bonzini 	struct mmu_page_and_offset {
1692c50d8ae3SPaolo Bonzini 		struct kvm_mmu_page *sp;
1693c50d8ae3SPaolo Bonzini 		unsigned int idx;
1694c50d8ae3SPaolo Bonzini 	} page[KVM_PAGE_ARRAY_NR];
1695c50d8ae3SPaolo Bonzini 	unsigned int nr;
1696c50d8ae3SPaolo Bonzini };
1697c50d8ae3SPaolo Bonzini 
1698c50d8ae3SPaolo Bonzini static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
1699c50d8ae3SPaolo Bonzini 			 int idx)
1700c50d8ae3SPaolo Bonzini {
1701c50d8ae3SPaolo Bonzini 	int i;
1702c50d8ae3SPaolo Bonzini 
1703c50d8ae3SPaolo Bonzini 	if (sp->unsync)
1704c50d8ae3SPaolo Bonzini 		for (i=0; i < pvec->nr; i++)
1705c50d8ae3SPaolo Bonzini 			if (pvec->page[i].sp == sp)
1706c50d8ae3SPaolo Bonzini 				return 0;
1707c50d8ae3SPaolo Bonzini 
1708c50d8ae3SPaolo Bonzini 	pvec->page[pvec->nr].sp = sp;
1709c50d8ae3SPaolo Bonzini 	pvec->page[pvec->nr].idx = idx;
1710c50d8ae3SPaolo Bonzini 	pvec->nr++;
1711c50d8ae3SPaolo Bonzini 	return (pvec->nr == KVM_PAGE_ARRAY_NR);
1712c50d8ae3SPaolo Bonzini }
1713c50d8ae3SPaolo Bonzini 
1714c50d8ae3SPaolo Bonzini static inline void clear_unsync_child_bit(struct kvm_mmu_page *sp, int idx)
1715c50d8ae3SPaolo Bonzini {
1716c50d8ae3SPaolo Bonzini 	--sp->unsync_children;
1717c50d8ae3SPaolo Bonzini 	WARN_ON((int)sp->unsync_children < 0);
1718c50d8ae3SPaolo Bonzini 	__clear_bit(idx, sp->unsync_child_bitmap);
1719c50d8ae3SPaolo Bonzini }
1720c50d8ae3SPaolo Bonzini 
1721c50d8ae3SPaolo Bonzini static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
1722c50d8ae3SPaolo Bonzini 			   struct kvm_mmu_pages *pvec)
1723c50d8ae3SPaolo Bonzini {
1724c50d8ae3SPaolo Bonzini 	int i, ret, nr_unsync_leaf = 0;
1725c50d8ae3SPaolo Bonzini 
1726c50d8ae3SPaolo Bonzini 	for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
1727c50d8ae3SPaolo Bonzini 		struct kvm_mmu_page *child;
1728c50d8ae3SPaolo Bonzini 		u64 ent = sp->spt[i];
1729c50d8ae3SPaolo Bonzini 
1730c50d8ae3SPaolo Bonzini 		if (!is_shadow_present_pte(ent) || is_large_pte(ent)) {
1731c50d8ae3SPaolo Bonzini 			clear_unsync_child_bit(sp, i);
1732c50d8ae3SPaolo Bonzini 			continue;
1733c50d8ae3SPaolo Bonzini 		}
1734c50d8ae3SPaolo Bonzini 
1735e47c4aeeSSean Christopherson 		child = to_shadow_page(ent & PT64_BASE_ADDR_MASK);
1736c50d8ae3SPaolo Bonzini 
1737c50d8ae3SPaolo Bonzini 		if (child->unsync_children) {
1738c50d8ae3SPaolo Bonzini 			if (mmu_pages_add(pvec, child, i))
1739c50d8ae3SPaolo Bonzini 				return -ENOSPC;
1740c50d8ae3SPaolo Bonzini 
1741c50d8ae3SPaolo Bonzini 			ret = __mmu_unsync_walk(child, pvec);
1742c50d8ae3SPaolo Bonzini 			if (!ret) {
1743c50d8ae3SPaolo Bonzini 				clear_unsync_child_bit(sp, i);
1744c50d8ae3SPaolo Bonzini 				continue;
1745c50d8ae3SPaolo Bonzini 			} else if (ret > 0) {
1746c50d8ae3SPaolo Bonzini 				nr_unsync_leaf += ret;
1747c50d8ae3SPaolo Bonzini 			} else
1748c50d8ae3SPaolo Bonzini 				return ret;
1749c50d8ae3SPaolo Bonzini 		} else if (child->unsync) {
1750c50d8ae3SPaolo Bonzini 			nr_unsync_leaf++;
1751c50d8ae3SPaolo Bonzini 			if (mmu_pages_add(pvec, child, i))
1752c50d8ae3SPaolo Bonzini 				return -ENOSPC;
1753c50d8ae3SPaolo Bonzini 		} else
1754c50d8ae3SPaolo Bonzini 			clear_unsync_child_bit(sp, i);
1755c50d8ae3SPaolo Bonzini 	}
1756c50d8ae3SPaolo Bonzini 
1757c50d8ae3SPaolo Bonzini 	return nr_unsync_leaf;
1758c50d8ae3SPaolo Bonzini }
1759c50d8ae3SPaolo Bonzini 
1760c50d8ae3SPaolo Bonzini #define INVALID_INDEX (-1)
1761c50d8ae3SPaolo Bonzini 
1762c50d8ae3SPaolo Bonzini static int mmu_unsync_walk(struct kvm_mmu_page *sp,
1763c50d8ae3SPaolo Bonzini 			   struct kvm_mmu_pages *pvec)
1764c50d8ae3SPaolo Bonzini {
1765c50d8ae3SPaolo Bonzini 	pvec->nr = 0;
1766c50d8ae3SPaolo Bonzini 	if (!sp->unsync_children)
1767c50d8ae3SPaolo Bonzini 		return 0;
1768c50d8ae3SPaolo Bonzini 
1769c50d8ae3SPaolo Bonzini 	mmu_pages_add(pvec, sp, INVALID_INDEX);
1770c50d8ae3SPaolo Bonzini 	return __mmu_unsync_walk(sp, pvec);
1771c50d8ae3SPaolo Bonzini }
1772c50d8ae3SPaolo Bonzini 
1773c50d8ae3SPaolo Bonzini static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
1774c50d8ae3SPaolo Bonzini {
1775c50d8ae3SPaolo Bonzini 	WARN_ON(!sp->unsync);
1776c50d8ae3SPaolo Bonzini 	trace_kvm_mmu_sync_page(sp);
1777c50d8ae3SPaolo Bonzini 	sp->unsync = 0;
1778c50d8ae3SPaolo Bonzini 	--kvm->stat.mmu_unsync;
1779c50d8ae3SPaolo Bonzini }
1780c50d8ae3SPaolo Bonzini 
1781c50d8ae3SPaolo Bonzini static bool kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
1782c50d8ae3SPaolo Bonzini 				     struct list_head *invalid_list);
1783c50d8ae3SPaolo Bonzini static void kvm_mmu_commit_zap_page(struct kvm *kvm,
1784c50d8ae3SPaolo Bonzini 				    struct list_head *invalid_list);
1785c50d8ae3SPaolo Bonzini 
1786ac101b7cSSean Christopherson #define for_each_valid_sp(_kvm, _sp, _list)				\
1787ac101b7cSSean Christopherson 	hlist_for_each_entry(_sp, _list, hash_link)			\
1788c50d8ae3SPaolo Bonzini 		if (is_obsolete_sp((_kvm), (_sp))) {			\
1789c50d8ae3SPaolo Bonzini 		} else
1790c50d8ae3SPaolo Bonzini 
1791c50d8ae3SPaolo Bonzini #define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn)			\
1792ac101b7cSSean Christopherson 	for_each_valid_sp(_kvm, _sp,					\
1793ac101b7cSSean Christopherson 	  &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)])	\
1794c50d8ae3SPaolo Bonzini 		if ((_sp)->gfn != (_gfn) || (_sp)->role.direct) {} else
1795c50d8ae3SPaolo Bonzini 
1796c50d8ae3SPaolo Bonzini static inline bool is_ept_sp(struct kvm_mmu_page *sp)
1797c50d8ae3SPaolo Bonzini {
1798c50d8ae3SPaolo Bonzini 	return sp->role.cr0_wp && sp->role.smap_andnot_wp;
1799c50d8ae3SPaolo Bonzini }
1800c50d8ae3SPaolo Bonzini 
1801c50d8ae3SPaolo Bonzini /* @sp->gfn should be write-protected at the call site */
1802c50d8ae3SPaolo Bonzini static bool __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1803c50d8ae3SPaolo Bonzini 			    struct list_head *invalid_list)
1804c50d8ae3SPaolo Bonzini {
1805c50d8ae3SPaolo Bonzini 	if ((!is_ept_sp(sp) && sp->role.gpte_is_8_bytes != !!is_pae(vcpu)) ||
1806c50d8ae3SPaolo Bonzini 	    vcpu->arch.mmu->sync_page(vcpu, sp) == 0) {
1807c50d8ae3SPaolo Bonzini 		kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
1808c50d8ae3SPaolo Bonzini 		return false;
1809c50d8ae3SPaolo Bonzini 	}
1810c50d8ae3SPaolo Bonzini 
1811c50d8ae3SPaolo Bonzini 	return true;
1812c50d8ae3SPaolo Bonzini }
1813c50d8ae3SPaolo Bonzini 
1814c50d8ae3SPaolo Bonzini static bool kvm_mmu_remote_flush_or_zap(struct kvm *kvm,
1815c50d8ae3SPaolo Bonzini 					struct list_head *invalid_list,
1816c50d8ae3SPaolo Bonzini 					bool remote_flush)
1817c50d8ae3SPaolo Bonzini {
1818c50d8ae3SPaolo Bonzini 	if (!remote_flush && list_empty(invalid_list))
1819c50d8ae3SPaolo Bonzini 		return false;
1820c50d8ae3SPaolo Bonzini 
1821c50d8ae3SPaolo Bonzini 	if (!list_empty(invalid_list))
1822c50d8ae3SPaolo Bonzini 		kvm_mmu_commit_zap_page(kvm, invalid_list);
1823c50d8ae3SPaolo Bonzini 	else
1824c50d8ae3SPaolo Bonzini 		kvm_flush_remote_tlbs(kvm);
1825c50d8ae3SPaolo Bonzini 	return true;
1826c50d8ae3SPaolo Bonzini }
1827c50d8ae3SPaolo Bonzini 
1828c50d8ae3SPaolo Bonzini static void kvm_mmu_flush_or_zap(struct kvm_vcpu *vcpu,
1829c50d8ae3SPaolo Bonzini 				 struct list_head *invalid_list,
1830c50d8ae3SPaolo Bonzini 				 bool remote_flush, bool local_flush)
1831c50d8ae3SPaolo Bonzini {
1832c50d8ae3SPaolo Bonzini 	if (kvm_mmu_remote_flush_or_zap(vcpu->kvm, invalid_list, remote_flush))
1833c50d8ae3SPaolo Bonzini 		return;
1834c50d8ae3SPaolo Bonzini 
1835c50d8ae3SPaolo Bonzini 	if (local_flush)
18368c8560b8SSean Christopherson 		kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
1837c50d8ae3SPaolo Bonzini }
1838c50d8ae3SPaolo Bonzini 
1839c50d8ae3SPaolo Bonzini #ifdef CONFIG_KVM_MMU_AUDIT
1840c50d8ae3SPaolo Bonzini #include "mmu_audit.c"
1841c50d8ae3SPaolo Bonzini #else
1842c50d8ae3SPaolo Bonzini static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
1843c50d8ae3SPaolo Bonzini static void mmu_audit_disable(void) { }
1844c50d8ae3SPaolo Bonzini #endif
1845c50d8ae3SPaolo Bonzini 
1846c50d8ae3SPaolo Bonzini static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp)
1847c50d8ae3SPaolo Bonzini {
1848c50d8ae3SPaolo Bonzini 	return sp->role.invalid ||
1849c50d8ae3SPaolo Bonzini 	       unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen);
1850c50d8ae3SPaolo Bonzini }
1851c50d8ae3SPaolo Bonzini 
1852c50d8ae3SPaolo Bonzini static bool kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
1853c50d8ae3SPaolo Bonzini 			 struct list_head *invalid_list)
1854c50d8ae3SPaolo Bonzini {
1855c50d8ae3SPaolo Bonzini 	kvm_unlink_unsync_page(vcpu->kvm, sp);
1856c50d8ae3SPaolo Bonzini 	return __kvm_sync_page(vcpu, sp, invalid_list);
1857c50d8ae3SPaolo Bonzini }
1858c50d8ae3SPaolo Bonzini 
1859c50d8ae3SPaolo Bonzini /* @gfn should be write-protected at the call site */
1860c50d8ae3SPaolo Bonzini static bool kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn,
1861c50d8ae3SPaolo Bonzini 			   struct list_head *invalid_list)
1862c50d8ae3SPaolo Bonzini {
1863c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *s;
1864c50d8ae3SPaolo Bonzini 	bool ret = false;
1865c50d8ae3SPaolo Bonzini 
1866c50d8ae3SPaolo Bonzini 	for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) {
1867c50d8ae3SPaolo Bonzini 		if (!s->unsync)
1868c50d8ae3SPaolo Bonzini 			continue;
1869c50d8ae3SPaolo Bonzini 
18703bae0459SSean Christopherson 		WARN_ON(s->role.level != PG_LEVEL_4K);
1871c50d8ae3SPaolo Bonzini 		ret |= kvm_sync_page(vcpu, s, invalid_list);
1872c50d8ae3SPaolo Bonzini 	}
1873c50d8ae3SPaolo Bonzini 
1874c50d8ae3SPaolo Bonzini 	return ret;
1875c50d8ae3SPaolo Bonzini }
1876c50d8ae3SPaolo Bonzini 
1877c50d8ae3SPaolo Bonzini struct mmu_page_path {
1878c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *parent[PT64_ROOT_MAX_LEVEL];
1879c50d8ae3SPaolo Bonzini 	unsigned int idx[PT64_ROOT_MAX_LEVEL];
1880c50d8ae3SPaolo Bonzini };
1881c50d8ae3SPaolo Bonzini 
1882c50d8ae3SPaolo Bonzini #define for_each_sp(pvec, sp, parents, i)			\
1883c50d8ae3SPaolo Bonzini 		for (i = mmu_pages_first(&pvec, &parents);	\
1884c50d8ae3SPaolo Bonzini 			i < pvec.nr && ({ sp = pvec.page[i].sp; 1;});	\
1885c50d8ae3SPaolo Bonzini 			i = mmu_pages_next(&pvec, &parents, i))
1886c50d8ae3SPaolo Bonzini 
1887c50d8ae3SPaolo Bonzini static int mmu_pages_next(struct kvm_mmu_pages *pvec,
1888c50d8ae3SPaolo Bonzini 			  struct mmu_page_path *parents,
1889c50d8ae3SPaolo Bonzini 			  int i)
1890c50d8ae3SPaolo Bonzini {
1891c50d8ae3SPaolo Bonzini 	int n;
1892c50d8ae3SPaolo Bonzini 
1893c50d8ae3SPaolo Bonzini 	for (n = i+1; n < pvec->nr; n++) {
1894c50d8ae3SPaolo Bonzini 		struct kvm_mmu_page *sp = pvec->page[n].sp;
1895c50d8ae3SPaolo Bonzini 		unsigned idx = pvec->page[n].idx;
1896c50d8ae3SPaolo Bonzini 		int level = sp->role.level;
1897c50d8ae3SPaolo Bonzini 
1898c50d8ae3SPaolo Bonzini 		parents->idx[level-1] = idx;
18993bae0459SSean Christopherson 		if (level == PG_LEVEL_4K)
1900c50d8ae3SPaolo Bonzini 			break;
1901c50d8ae3SPaolo Bonzini 
1902c50d8ae3SPaolo Bonzini 		parents->parent[level-2] = sp;
1903c50d8ae3SPaolo Bonzini 	}
1904c50d8ae3SPaolo Bonzini 
1905c50d8ae3SPaolo Bonzini 	return n;
1906c50d8ae3SPaolo Bonzini }
1907c50d8ae3SPaolo Bonzini 
1908c50d8ae3SPaolo Bonzini static int mmu_pages_first(struct kvm_mmu_pages *pvec,
1909c50d8ae3SPaolo Bonzini 			   struct mmu_page_path *parents)
1910c50d8ae3SPaolo Bonzini {
1911c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
1912c50d8ae3SPaolo Bonzini 	int level;
1913c50d8ae3SPaolo Bonzini 
1914c50d8ae3SPaolo Bonzini 	if (pvec->nr == 0)
1915c50d8ae3SPaolo Bonzini 		return 0;
1916c50d8ae3SPaolo Bonzini 
1917c50d8ae3SPaolo Bonzini 	WARN_ON(pvec->page[0].idx != INVALID_INDEX);
1918c50d8ae3SPaolo Bonzini 
1919c50d8ae3SPaolo Bonzini 	sp = pvec->page[0].sp;
1920c50d8ae3SPaolo Bonzini 	level = sp->role.level;
19213bae0459SSean Christopherson 	WARN_ON(level == PG_LEVEL_4K);
1922c50d8ae3SPaolo Bonzini 
1923c50d8ae3SPaolo Bonzini 	parents->parent[level-2] = sp;
1924c50d8ae3SPaolo Bonzini 
1925c50d8ae3SPaolo Bonzini 	/* Also set up a sentinel.  Further entries in pvec are all
1926c50d8ae3SPaolo Bonzini 	 * children of sp, so this element is never overwritten.
1927c50d8ae3SPaolo Bonzini 	 */
1928c50d8ae3SPaolo Bonzini 	parents->parent[level-1] = NULL;
1929c50d8ae3SPaolo Bonzini 	return mmu_pages_next(pvec, parents, 0);
1930c50d8ae3SPaolo Bonzini }
1931c50d8ae3SPaolo Bonzini 
1932c50d8ae3SPaolo Bonzini static void mmu_pages_clear_parents(struct mmu_page_path *parents)
1933c50d8ae3SPaolo Bonzini {
1934c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
1935c50d8ae3SPaolo Bonzini 	unsigned int level = 0;
1936c50d8ae3SPaolo Bonzini 
1937c50d8ae3SPaolo Bonzini 	do {
1938c50d8ae3SPaolo Bonzini 		unsigned int idx = parents->idx[level];
1939c50d8ae3SPaolo Bonzini 		sp = parents->parent[level];
1940c50d8ae3SPaolo Bonzini 		if (!sp)
1941c50d8ae3SPaolo Bonzini 			return;
1942c50d8ae3SPaolo Bonzini 
1943c50d8ae3SPaolo Bonzini 		WARN_ON(idx == INVALID_INDEX);
1944c50d8ae3SPaolo Bonzini 		clear_unsync_child_bit(sp, idx);
1945c50d8ae3SPaolo Bonzini 		level++;
1946c50d8ae3SPaolo Bonzini 	} while (!sp->unsync_children);
1947c50d8ae3SPaolo Bonzini }
1948c50d8ae3SPaolo Bonzini 
1949c50d8ae3SPaolo Bonzini static void mmu_sync_children(struct kvm_vcpu *vcpu,
1950c50d8ae3SPaolo Bonzini 			      struct kvm_mmu_page *parent)
1951c50d8ae3SPaolo Bonzini {
1952c50d8ae3SPaolo Bonzini 	int i;
1953c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
1954c50d8ae3SPaolo Bonzini 	struct mmu_page_path parents;
1955c50d8ae3SPaolo Bonzini 	struct kvm_mmu_pages pages;
1956c50d8ae3SPaolo Bonzini 	LIST_HEAD(invalid_list);
1957c50d8ae3SPaolo Bonzini 	bool flush = false;
1958c50d8ae3SPaolo Bonzini 
1959c50d8ae3SPaolo Bonzini 	while (mmu_unsync_walk(parent, &pages)) {
1960c50d8ae3SPaolo Bonzini 		bool protected = false;
1961c50d8ae3SPaolo Bonzini 
1962c50d8ae3SPaolo Bonzini 		for_each_sp(pages, sp, parents, i)
1963c50d8ae3SPaolo Bonzini 			protected |= rmap_write_protect(vcpu, sp->gfn);
1964c50d8ae3SPaolo Bonzini 
1965c50d8ae3SPaolo Bonzini 		if (protected) {
1966c50d8ae3SPaolo Bonzini 			kvm_flush_remote_tlbs(vcpu->kvm);
1967c50d8ae3SPaolo Bonzini 			flush = false;
1968c50d8ae3SPaolo Bonzini 		}
1969c50d8ae3SPaolo Bonzini 
1970c50d8ae3SPaolo Bonzini 		for_each_sp(pages, sp, parents, i) {
1971c50d8ae3SPaolo Bonzini 			flush |= kvm_sync_page(vcpu, sp, &invalid_list);
1972c50d8ae3SPaolo Bonzini 			mmu_pages_clear_parents(&parents);
1973c50d8ae3SPaolo Bonzini 		}
1974531810caSBen Gardon 		if (need_resched() || rwlock_needbreak(&vcpu->kvm->mmu_lock)) {
1975c50d8ae3SPaolo Bonzini 			kvm_mmu_flush_or_zap(vcpu, &invalid_list, false, flush);
1976531810caSBen Gardon 			cond_resched_rwlock_write(&vcpu->kvm->mmu_lock);
1977c50d8ae3SPaolo Bonzini 			flush = false;
1978c50d8ae3SPaolo Bonzini 		}
1979c50d8ae3SPaolo Bonzini 	}
1980c50d8ae3SPaolo Bonzini 
1981c50d8ae3SPaolo Bonzini 	kvm_mmu_flush_or_zap(vcpu, &invalid_list, false, flush);
1982c50d8ae3SPaolo Bonzini }
1983c50d8ae3SPaolo Bonzini 
1984c50d8ae3SPaolo Bonzini static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
1985c50d8ae3SPaolo Bonzini {
1986c50d8ae3SPaolo Bonzini 	atomic_set(&sp->write_flooding_count,  0);
1987c50d8ae3SPaolo Bonzini }
1988c50d8ae3SPaolo Bonzini 
1989c50d8ae3SPaolo Bonzini static void clear_sp_write_flooding_count(u64 *spte)
1990c50d8ae3SPaolo Bonzini {
199157354682SSean Christopherson 	__clear_sp_write_flooding_count(sptep_to_sp(spte));
1992c50d8ae3SPaolo Bonzini }
1993c50d8ae3SPaolo Bonzini 
1994c50d8ae3SPaolo Bonzini static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
1995c50d8ae3SPaolo Bonzini 					     gfn_t gfn,
1996c50d8ae3SPaolo Bonzini 					     gva_t gaddr,
1997c50d8ae3SPaolo Bonzini 					     unsigned level,
1998c50d8ae3SPaolo Bonzini 					     int direct,
19990a2b64c5SBen Gardon 					     unsigned int access)
2000c50d8ae3SPaolo Bonzini {
2001fb58a9c3SSean Christopherson 	bool direct_mmu = vcpu->arch.mmu->direct_map;
2002c50d8ae3SPaolo Bonzini 	union kvm_mmu_page_role role;
2003ac101b7cSSean Christopherson 	struct hlist_head *sp_list;
2004c50d8ae3SPaolo Bonzini 	unsigned quadrant;
2005c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
2006c50d8ae3SPaolo Bonzini 	bool need_sync = false;
2007c50d8ae3SPaolo Bonzini 	bool flush = false;
2008c50d8ae3SPaolo Bonzini 	int collisions = 0;
2009c50d8ae3SPaolo Bonzini 	LIST_HEAD(invalid_list);
2010c50d8ae3SPaolo Bonzini 
2011c50d8ae3SPaolo Bonzini 	role = vcpu->arch.mmu->mmu_role.base;
2012c50d8ae3SPaolo Bonzini 	role.level = level;
2013c50d8ae3SPaolo Bonzini 	role.direct = direct;
2014c50d8ae3SPaolo Bonzini 	if (role.direct)
2015c50d8ae3SPaolo Bonzini 		role.gpte_is_8_bytes = true;
2016c50d8ae3SPaolo Bonzini 	role.access = access;
2017fb58a9c3SSean Christopherson 	if (!direct_mmu && vcpu->arch.mmu->root_level <= PT32_ROOT_LEVEL) {
2018c50d8ae3SPaolo Bonzini 		quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
2019c50d8ae3SPaolo Bonzini 		quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
2020c50d8ae3SPaolo Bonzini 		role.quadrant = quadrant;
2021c50d8ae3SPaolo Bonzini 	}
2022ac101b7cSSean Christopherson 
2023ac101b7cSSean Christopherson 	sp_list = &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)];
2024ac101b7cSSean Christopherson 	for_each_valid_sp(vcpu->kvm, sp, sp_list) {
2025c50d8ae3SPaolo Bonzini 		if (sp->gfn != gfn) {
2026c50d8ae3SPaolo Bonzini 			collisions++;
2027c50d8ae3SPaolo Bonzini 			continue;
2028c50d8ae3SPaolo Bonzini 		}
2029c50d8ae3SPaolo Bonzini 
2030c50d8ae3SPaolo Bonzini 		if (!need_sync && sp->unsync)
2031c50d8ae3SPaolo Bonzini 			need_sync = true;
2032c50d8ae3SPaolo Bonzini 
2033c50d8ae3SPaolo Bonzini 		if (sp->role.word != role.word)
2034c50d8ae3SPaolo Bonzini 			continue;
2035c50d8ae3SPaolo Bonzini 
2036fb58a9c3SSean Christopherson 		if (direct_mmu)
2037fb58a9c3SSean Christopherson 			goto trace_get_page;
2038fb58a9c3SSean Christopherson 
2039c50d8ae3SPaolo Bonzini 		if (sp->unsync) {
2040c50d8ae3SPaolo Bonzini 			/* The page is good, but __kvm_sync_page might still end
2041c50d8ae3SPaolo Bonzini 			 * up zapping it.  If so, break in order to rebuild it.
2042c50d8ae3SPaolo Bonzini 			 */
2043c50d8ae3SPaolo Bonzini 			if (!__kvm_sync_page(vcpu, sp, &invalid_list))
2044c50d8ae3SPaolo Bonzini 				break;
2045c50d8ae3SPaolo Bonzini 
2046c50d8ae3SPaolo Bonzini 			WARN_ON(!list_empty(&invalid_list));
20478c8560b8SSean Christopherson 			kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
2048c50d8ae3SPaolo Bonzini 		}
2049c50d8ae3SPaolo Bonzini 
2050c50d8ae3SPaolo Bonzini 		if (sp->unsync_children)
2051f6f6195bSLai Jiangshan 			kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
2052c50d8ae3SPaolo Bonzini 
2053c50d8ae3SPaolo Bonzini 		__clear_sp_write_flooding_count(sp);
2054fb58a9c3SSean Christopherson 
2055fb58a9c3SSean Christopherson trace_get_page:
2056c50d8ae3SPaolo Bonzini 		trace_kvm_mmu_get_page(sp, false);
2057c50d8ae3SPaolo Bonzini 		goto out;
2058c50d8ae3SPaolo Bonzini 	}
2059c50d8ae3SPaolo Bonzini 
2060c50d8ae3SPaolo Bonzini 	++vcpu->kvm->stat.mmu_cache_miss;
2061c50d8ae3SPaolo Bonzini 
2062c50d8ae3SPaolo Bonzini 	sp = kvm_mmu_alloc_page(vcpu, direct);
2063c50d8ae3SPaolo Bonzini 
2064c50d8ae3SPaolo Bonzini 	sp->gfn = gfn;
2065c50d8ae3SPaolo Bonzini 	sp->role = role;
2066ac101b7cSSean Christopherson 	hlist_add_head(&sp->hash_link, sp_list);
2067c50d8ae3SPaolo Bonzini 	if (!direct) {
2068c50d8ae3SPaolo Bonzini 		/*
2069c50d8ae3SPaolo Bonzini 		 * we should do write protection before syncing pages
2070c50d8ae3SPaolo Bonzini 		 * otherwise the content of the synced shadow page may
2071c50d8ae3SPaolo Bonzini 		 * be inconsistent with guest page table.
2072c50d8ae3SPaolo Bonzini 		 */
2073c50d8ae3SPaolo Bonzini 		account_shadowed(vcpu->kvm, sp);
20743bae0459SSean Christopherson 		if (level == PG_LEVEL_4K && rmap_write_protect(vcpu, gfn))
2075c50d8ae3SPaolo Bonzini 			kvm_flush_remote_tlbs_with_address(vcpu->kvm, gfn, 1);
2076c50d8ae3SPaolo Bonzini 
20773bae0459SSean Christopherson 		if (level > PG_LEVEL_4K && need_sync)
2078c50d8ae3SPaolo Bonzini 			flush |= kvm_sync_pages(vcpu, gfn, &invalid_list);
2079c50d8ae3SPaolo Bonzini 	}
2080c50d8ae3SPaolo Bonzini 	trace_kvm_mmu_get_page(sp, true);
2081c50d8ae3SPaolo Bonzini 
2082c50d8ae3SPaolo Bonzini 	kvm_mmu_flush_or_zap(vcpu, &invalid_list, false, flush);
2083c50d8ae3SPaolo Bonzini out:
2084c50d8ae3SPaolo Bonzini 	if (collisions > vcpu->kvm->stat.max_mmu_page_hash_collisions)
2085c50d8ae3SPaolo Bonzini 		vcpu->kvm->stat.max_mmu_page_hash_collisions = collisions;
2086c50d8ae3SPaolo Bonzini 	return sp;
2087c50d8ae3SPaolo Bonzini }
2088c50d8ae3SPaolo Bonzini 
2089c50d8ae3SPaolo Bonzini static void shadow_walk_init_using_root(struct kvm_shadow_walk_iterator *iterator,
2090c50d8ae3SPaolo Bonzini 					struct kvm_vcpu *vcpu, hpa_t root,
2091c50d8ae3SPaolo Bonzini 					u64 addr)
2092c50d8ae3SPaolo Bonzini {
2093c50d8ae3SPaolo Bonzini 	iterator->addr = addr;
2094c50d8ae3SPaolo Bonzini 	iterator->shadow_addr = root;
2095c50d8ae3SPaolo Bonzini 	iterator->level = vcpu->arch.mmu->shadow_root_level;
2096c50d8ae3SPaolo Bonzini 
2097c50d8ae3SPaolo Bonzini 	if (iterator->level == PT64_ROOT_4LEVEL &&
2098c50d8ae3SPaolo Bonzini 	    vcpu->arch.mmu->root_level < PT64_ROOT_4LEVEL &&
2099c50d8ae3SPaolo Bonzini 	    !vcpu->arch.mmu->direct_map)
2100c50d8ae3SPaolo Bonzini 		--iterator->level;
2101c50d8ae3SPaolo Bonzini 
2102c50d8ae3SPaolo Bonzini 	if (iterator->level == PT32E_ROOT_LEVEL) {
2103c50d8ae3SPaolo Bonzini 		/*
2104c50d8ae3SPaolo Bonzini 		 * prev_root is currently only used for 64-bit hosts. So only
2105c50d8ae3SPaolo Bonzini 		 * the active root_hpa is valid here.
2106c50d8ae3SPaolo Bonzini 		 */
2107c50d8ae3SPaolo Bonzini 		BUG_ON(root != vcpu->arch.mmu->root_hpa);
2108c50d8ae3SPaolo Bonzini 
2109c50d8ae3SPaolo Bonzini 		iterator->shadow_addr
2110c50d8ae3SPaolo Bonzini 			= vcpu->arch.mmu->pae_root[(addr >> 30) & 3];
2111c50d8ae3SPaolo Bonzini 		iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
2112c50d8ae3SPaolo Bonzini 		--iterator->level;
2113c50d8ae3SPaolo Bonzini 		if (!iterator->shadow_addr)
2114c50d8ae3SPaolo Bonzini 			iterator->level = 0;
2115c50d8ae3SPaolo Bonzini 	}
2116c50d8ae3SPaolo Bonzini }
2117c50d8ae3SPaolo Bonzini 
2118c50d8ae3SPaolo Bonzini static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
2119c50d8ae3SPaolo Bonzini 			     struct kvm_vcpu *vcpu, u64 addr)
2120c50d8ae3SPaolo Bonzini {
2121c50d8ae3SPaolo Bonzini 	shadow_walk_init_using_root(iterator, vcpu, vcpu->arch.mmu->root_hpa,
2122c50d8ae3SPaolo Bonzini 				    addr);
2123c50d8ae3SPaolo Bonzini }
2124c50d8ae3SPaolo Bonzini 
2125c50d8ae3SPaolo Bonzini static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
2126c50d8ae3SPaolo Bonzini {
21273bae0459SSean Christopherson 	if (iterator->level < PG_LEVEL_4K)
2128c50d8ae3SPaolo Bonzini 		return false;
2129c50d8ae3SPaolo Bonzini 
2130c50d8ae3SPaolo Bonzini 	iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
2131c50d8ae3SPaolo Bonzini 	iterator->sptep	= ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
2132c50d8ae3SPaolo Bonzini 	return true;
2133c50d8ae3SPaolo Bonzini }
2134c50d8ae3SPaolo Bonzini 
2135c50d8ae3SPaolo Bonzini static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
2136c50d8ae3SPaolo Bonzini 			       u64 spte)
2137c50d8ae3SPaolo Bonzini {
2138c50d8ae3SPaolo Bonzini 	if (is_last_spte(spte, iterator->level)) {
2139c50d8ae3SPaolo Bonzini 		iterator->level = 0;
2140c50d8ae3SPaolo Bonzini 		return;
2141c50d8ae3SPaolo Bonzini 	}
2142c50d8ae3SPaolo Bonzini 
2143c50d8ae3SPaolo Bonzini 	iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
2144c50d8ae3SPaolo Bonzini 	--iterator->level;
2145c50d8ae3SPaolo Bonzini }
2146c50d8ae3SPaolo Bonzini 
2147c50d8ae3SPaolo Bonzini static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
2148c50d8ae3SPaolo Bonzini {
2149c50d8ae3SPaolo Bonzini 	__shadow_walk_next(iterator, *iterator->sptep);
2150c50d8ae3SPaolo Bonzini }
2151c50d8ae3SPaolo Bonzini 
2152c50d8ae3SPaolo Bonzini static void link_shadow_page(struct kvm_vcpu *vcpu, u64 *sptep,
2153c50d8ae3SPaolo Bonzini 			     struct kvm_mmu_page *sp)
2154c50d8ae3SPaolo Bonzini {
2155c50d8ae3SPaolo Bonzini 	u64 spte;
2156c50d8ae3SPaolo Bonzini 
2157c50d8ae3SPaolo Bonzini 	BUILD_BUG_ON(VMX_EPT_WRITABLE_MASK != PT_WRITABLE_MASK);
2158c50d8ae3SPaolo Bonzini 
2159cc4674d0SBen Gardon 	spte = make_nonleaf_spte(sp->spt, sp_ad_disabled(sp));
2160c50d8ae3SPaolo Bonzini 
2161c50d8ae3SPaolo Bonzini 	mmu_spte_set(sptep, spte);
2162c50d8ae3SPaolo Bonzini 
2163c50d8ae3SPaolo Bonzini 	mmu_page_add_parent_pte(vcpu, sp, sptep);
2164c50d8ae3SPaolo Bonzini 
2165c50d8ae3SPaolo Bonzini 	if (sp->unsync_children || sp->unsync)
2166c50d8ae3SPaolo Bonzini 		mark_unsync(sptep);
2167c50d8ae3SPaolo Bonzini }
2168c50d8ae3SPaolo Bonzini 
2169c50d8ae3SPaolo Bonzini static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
2170c50d8ae3SPaolo Bonzini 				   unsigned direct_access)
2171c50d8ae3SPaolo Bonzini {
2172c50d8ae3SPaolo Bonzini 	if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
2173c50d8ae3SPaolo Bonzini 		struct kvm_mmu_page *child;
2174c50d8ae3SPaolo Bonzini 
2175c50d8ae3SPaolo Bonzini 		/*
2176c50d8ae3SPaolo Bonzini 		 * For the direct sp, if the guest pte's dirty bit
2177c50d8ae3SPaolo Bonzini 		 * changed form clean to dirty, it will corrupt the
2178c50d8ae3SPaolo Bonzini 		 * sp's access: allow writable in the read-only sp,
2179c50d8ae3SPaolo Bonzini 		 * so we should update the spte at this point to get
2180c50d8ae3SPaolo Bonzini 		 * a new sp with the correct access.
2181c50d8ae3SPaolo Bonzini 		 */
2182e47c4aeeSSean Christopherson 		child = to_shadow_page(*sptep & PT64_BASE_ADDR_MASK);
2183c50d8ae3SPaolo Bonzini 		if (child->role.access == direct_access)
2184c50d8ae3SPaolo Bonzini 			return;
2185c50d8ae3SPaolo Bonzini 
2186c50d8ae3SPaolo Bonzini 		drop_parent_pte(child, sptep);
2187c50d8ae3SPaolo Bonzini 		kvm_flush_remote_tlbs_with_address(vcpu->kvm, child->gfn, 1);
2188c50d8ae3SPaolo Bonzini 	}
2189c50d8ae3SPaolo Bonzini }
2190c50d8ae3SPaolo Bonzini 
21912de4085cSBen Gardon /* Returns the number of zapped non-leaf child shadow pages. */
21922de4085cSBen Gardon static int mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
21932de4085cSBen Gardon 			    u64 *spte, struct list_head *invalid_list)
2194c50d8ae3SPaolo Bonzini {
2195c50d8ae3SPaolo Bonzini 	u64 pte;
2196c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *child;
2197c50d8ae3SPaolo Bonzini 
2198c50d8ae3SPaolo Bonzini 	pte = *spte;
2199c50d8ae3SPaolo Bonzini 	if (is_shadow_present_pte(pte)) {
2200c50d8ae3SPaolo Bonzini 		if (is_last_spte(pte, sp->role.level)) {
2201c50d8ae3SPaolo Bonzini 			drop_spte(kvm, spte);
2202c50d8ae3SPaolo Bonzini 			if (is_large_pte(pte))
2203c50d8ae3SPaolo Bonzini 				--kvm->stat.lpages;
2204c50d8ae3SPaolo Bonzini 		} else {
2205e47c4aeeSSean Christopherson 			child = to_shadow_page(pte & PT64_BASE_ADDR_MASK);
2206c50d8ae3SPaolo Bonzini 			drop_parent_pte(child, spte);
22072de4085cSBen Gardon 
22082de4085cSBen Gardon 			/*
22092de4085cSBen Gardon 			 * Recursively zap nested TDP SPs, parentless SPs are
22102de4085cSBen Gardon 			 * unlikely to be used again in the near future.  This
22112de4085cSBen Gardon 			 * avoids retaining a large number of stale nested SPs.
22122de4085cSBen Gardon 			 */
22132de4085cSBen Gardon 			if (tdp_enabled && invalid_list &&
22142de4085cSBen Gardon 			    child->role.guest_mode && !child->parent_ptes.val)
22152de4085cSBen Gardon 				return kvm_mmu_prepare_zap_page(kvm, child,
22162de4085cSBen Gardon 								invalid_list);
2217c50d8ae3SPaolo Bonzini 		}
2218ace569e0SSean Christopherson 	} else if (is_mmio_spte(pte)) {
2219c50d8ae3SPaolo Bonzini 		mmu_spte_clear_no_track(spte);
2220ace569e0SSean Christopherson 	}
22212de4085cSBen Gardon 	return 0;
2222c50d8ae3SPaolo Bonzini }
2223c50d8ae3SPaolo Bonzini 
22242de4085cSBen Gardon static int kvm_mmu_page_unlink_children(struct kvm *kvm,
22252de4085cSBen Gardon 					struct kvm_mmu_page *sp,
22262de4085cSBen Gardon 					struct list_head *invalid_list)
2227c50d8ae3SPaolo Bonzini {
22282de4085cSBen Gardon 	int zapped = 0;
2229c50d8ae3SPaolo Bonzini 	unsigned i;
2230c50d8ae3SPaolo Bonzini 
2231c50d8ae3SPaolo Bonzini 	for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
22322de4085cSBen Gardon 		zapped += mmu_page_zap_pte(kvm, sp, sp->spt + i, invalid_list);
22332de4085cSBen Gardon 
22342de4085cSBen Gardon 	return zapped;
2235c50d8ae3SPaolo Bonzini }
2236c50d8ae3SPaolo Bonzini 
2237c50d8ae3SPaolo Bonzini static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
2238c50d8ae3SPaolo Bonzini {
2239c50d8ae3SPaolo Bonzini 	u64 *sptep;
2240c50d8ae3SPaolo Bonzini 	struct rmap_iterator iter;
2241c50d8ae3SPaolo Bonzini 
2242c50d8ae3SPaolo Bonzini 	while ((sptep = rmap_get_first(&sp->parent_ptes, &iter)))
2243c50d8ae3SPaolo Bonzini 		drop_parent_pte(sp, sptep);
2244c50d8ae3SPaolo Bonzini }
2245c50d8ae3SPaolo Bonzini 
2246c50d8ae3SPaolo Bonzini static int mmu_zap_unsync_children(struct kvm *kvm,
2247c50d8ae3SPaolo Bonzini 				   struct kvm_mmu_page *parent,
2248c50d8ae3SPaolo Bonzini 				   struct list_head *invalid_list)
2249c50d8ae3SPaolo Bonzini {
2250c50d8ae3SPaolo Bonzini 	int i, zapped = 0;
2251c50d8ae3SPaolo Bonzini 	struct mmu_page_path parents;
2252c50d8ae3SPaolo Bonzini 	struct kvm_mmu_pages pages;
2253c50d8ae3SPaolo Bonzini 
22543bae0459SSean Christopherson 	if (parent->role.level == PG_LEVEL_4K)
2255c50d8ae3SPaolo Bonzini 		return 0;
2256c50d8ae3SPaolo Bonzini 
2257c50d8ae3SPaolo Bonzini 	while (mmu_unsync_walk(parent, &pages)) {
2258c50d8ae3SPaolo Bonzini 		struct kvm_mmu_page *sp;
2259c50d8ae3SPaolo Bonzini 
2260c50d8ae3SPaolo Bonzini 		for_each_sp(pages, sp, parents, i) {
2261c50d8ae3SPaolo Bonzini 			kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
2262c50d8ae3SPaolo Bonzini 			mmu_pages_clear_parents(&parents);
2263c50d8ae3SPaolo Bonzini 			zapped++;
2264c50d8ae3SPaolo Bonzini 		}
2265c50d8ae3SPaolo Bonzini 	}
2266c50d8ae3SPaolo Bonzini 
2267c50d8ae3SPaolo Bonzini 	return zapped;
2268c50d8ae3SPaolo Bonzini }
2269c50d8ae3SPaolo Bonzini 
2270c50d8ae3SPaolo Bonzini static bool __kvm_mmu_prepare_zap_page(struct kvm *kvm,
2271c50d8ae3SPaolo Bonzini 				       struct kvm_mmu_page *sp,
2272c50d8ae3SPaolo Bonzini 				       struct list_head *invalid_list,
2273c50d8ae3SPaolo Bonzini 				       int *nr_zapped)
2274c50d8ae3SPaolo Bonzini {
2275c50d8ae3SPaolo Bonzini 	bool list_unstable;
2276c50d8ae3SPaolo Bonzini 
2277c50d8ae3SPaolo Bonzini 	trace_kvm_mmu_prepare_zap_page(sp);
2278c50d8ae3SPaolo Bonzini 	++kvm->stat.mmu_shadow_zapped;
2279c50d8ae3SPaolo Bonzini 	*nr_zapped = mmu_zap_unsync_children(kvm, sp, invalid_list);
22802de4085cSBen Gardon 	*nr_zapped += kvm_mmu_page_unlink_children(kvm, sp, invalid_list);
2281c50d8ae3SPaolo Bonzini 	kvm_mmu_unlink_parents(kvm, sp);
2282c50d8ae3SPaolo Bonzini 
2283c50d8ae3SPaolo Bonzini 	/* Zapping children means active_mmu_pages has become unstable. */
2284c50d8ae3SPaolo Bonzini 	list_unstable = *nr_zapped;
2285c50d8ae3SPaolo Bonzini 
2286c50d8ae3SPaolo Bonzini 	if (!sp->role.invalid && !sp->role.direct)
2287c50d8ae3SPaolo Bonzini 		unaccount_shadowed(kvm, sp);
2288c50d8ae3SPaolo Bonzini 
2289c50d8ae3SPaolo Bonzini 	if (sp->unsync)
2290c50d8ae3SPaolo Bonzini 		kvm_unlink_unsync_page(kvm, sp);
2291c50d8ae3SPaolo Bonzini 	if (!sp->root_count) {
2292c50d8ae3SPaolo Bonzini 		/* Count self */
2293c50d8ae3SPaolo Bonzini 		(*nr_zapped)++;
2294f95eec9bSSean Christopherson 
2295f95eec9bSSean Christopherson 		/*
2296f95eec9bSSean Christopherson 		 * Already invalid pages (previously active roots) are not on
2297f95eec9bSSean Christopherson 		 * the active page list.  See list_del() in the "else" case of
2298f95eec9bSSean Christopherson 		 * !sp->root_count.
2299f95eec9bSSean Christopherson 		 */
2300f95eec9bSSean Christopherson 		if (sp->role.invalid)
2301f95eec9bSSean Christopherson 			list_add(&sp->link, invalid_list);
2302f95eec9bSSean Christopherson 		else
2303c50d8ae3SPaolo Bonzini 			list_move(&sp->link, invalid_list);
2304c50d8ae3SPaolo Bonzini 		kvm_mod_used_mmu_pages(kvm, -1);
2305c50d8ae3SPaolo Bonzini 	} else {
2306f95eec9bSSean Christopherson 		/*
2307f95eec9bSSean Christopherson 		 * Remove the active root from the active page list, the root
2308f95eec9bSSean Christopherson 		 * will be explicitly freed when the root_count hits zero.
2309f95eec9bSSean Christopherson 		 */
2310f95eec9bSSean Christopherson 		list_del(&sp->link);
2311c50d8ae3SPaolo Bonzini 
2312c50d8ae3SPaolo Bonzini 		/*
2313c50d8ae3SPaolo Bonzini 		 * Obsolete pages cannot be used on any vCPUs, see the comment
2314c50d8ae3SPaolo Bonzini 		 * in kvm_mmu_zap_all_fast().  Note, is_obsolete_sp() also
2315c50d8ae3SPaolo Bonzini 		 * treats invalid shadow pages as being obsolete.
2316c50d8ae3SPaolo Bonzini 		 */
2317c50d8ae3SPaolo Bonzini 		if (!is_obsolete_sp(kvm, sp))
2318c50d8ae3SPaolo Bonzini 			kvm_reload_remote_mmus(kvm);
2319c50d8ae3SPaolo Bonzini 	}
2320c50d8ae3SPaolo Bonzini 
2321c50d8ae3SPaolo Bonzini 	if (sp->lpage_disallowed)
2322c50d8ae3SPaolo Bonzini 		unaccount_huge_nx_page(kvm, sp);
2323c50d8ae3SPaolo Bonzini 
2324c50d8ae3SPaolo Bonzini 	sp->role.invalid = 1;
2325c50d8ae3SPaolo Bonzini 	return list_unstable;
2326c50d8ae3SPaolo Bonzini }
2327c50d8ae3SPaolo Bonzini 
2328c50d8ae3SPaolo Bonzini static bool kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
2329c50d8ae3SPaolo Bonzini 				     struct list_head *invalid_list)
2330c50d8ae3SPaolo Bonzini {
2331c50d8ae3SPaolo Bonzini 	int nr_zapped;
2332c50d8ae3SPaolo Bonzini 
2333c50d8ae3SPaolo Bonzini 	__kvm_mmu_prepare_zap_page(kvm, sp, invalid_list, &nr_zapped);
2334c50d8ae3SPaolo Bonzini 	return nr_zapped;
2335c50d8ae3SPaolo Bonzini }
2336c50d8ae3SPaolo Bonzini 
2337c50d8ae3SPaolo Bonzini static void kvm_mmu_commit_zap_page(struct kvm *kvm,
2338c50d8ae3SPaolo Bonzini 				    struct list_head *invalid_list)
2339c50d8ae3SPaolo Bonzini {
2340c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp, *nsp;
2341c50d8ae3SPaolo Bonzini 
2342c50d8ae3SPaolo Bonzini 	if (list_empty(invalid_list))
2343c50d8ae3SPaolo Bonzini 		return;
2344c50d8ae3SPaolo Bonzini 
2345c50d8ae3SPaolo Bonzini 	/*
2346c50d8ae3SPaolo Bonzini 	 * We need to make sure everyone sees our modifications to
2347c50d8ae3SPaolo Bonzini 	 * the page tables and see changes to vcpu->mode here. The barrier
2348c50d8ae3SPaolo Bonzini 	 * in the kvm_flush_remote_tlbs() achieves this. This pairs
2349c50d8ae3SPaolo Bonzini 	 * with vcpu_enter_guest and walk_shadow_page_lockless_begin/end.
2350c50d8ae3SPaolo Bonzini 	 *
2351c50d8ae3SPaolo Bonzini 	 * In addition, kvm_flush_remote_tlbs waits for all vcpus to exit
2352c50d8ae3SPaolo Bonzini 	 * guest mode and/or lockless shadow page table walks.
2353c50d8ae3SPaolo Bonzini 	 */
2354c50d8ae3SPaolo Bonzini 	kvm_flush_remote_tlbs(kvm);
2355c50d8ae3SPaolo Bonzini 
2356c50d8ae3SPaolo Bonzini 	list_for_each_entry_safe(sp, nsp, invalid_list, link) {
2357c50d8ae3SPaolo Bonzini 		WARN_ON(!sp->role.invalid || sp->root_count);
2358c50d8ae3SPaolo Bonzini 		kvm_mmu_free_page(sp);
2359c50d8ae3SPaolo Bonzini 	}
2360c50d8ae3SPaolo Bonzini }
2361c50d8ae3SPaolo Bonzini 
23626b82ef2cSSean Christopherson static unsigned long kvm_mmu_zap_oldest_mmu_pages(struct kvm *kvm,
23636b82ef2cSSean Christopherson 						  unsigned long nr_to_zap)
2364c50d8ae3SPaolo Bonzini {
23656b82ef2cSSean Christopherson 	unsigned long total_zapped = 0;
23666b82ef2cSSean Christopherson 	struct kvm_mmu_page *sp, *tmp;
2367ba7888ddSSean Christopherson 	LIST_HEAD(invalid_list);
23686b82ef2cSSean Christopherson 	bool unstable;
23696b82ef2cSSean Christopherson 	int nr_zapped;
2370c50d8ae3SPaolo Bonzini 
2371c50d8ae3SPaolo Bonzini 	if (list_empty(&kvm->arch.active_mmu_pages))
2372ba7888ddSSean Christopherson 		return 0;
2373c50d8ae3SPaolo Bonzini 
23746b82ef2cSSean Christopherson restart:
23758fc51726SSean Christopherson 	list_for_each_entry_safe_reverse(sp, tmp, &kvm->arch.active_mmu_pages, link) {
23766b82ef2cSSean Christopherson 		/*
23776b82ef2cSSean Christopherson 		 * Don't zap active root pages, the page itself can't be freed
23786b82ef2cSSean Christopherson 		 * and zapping it will just force vCPUs to realloc and reload.
23796b82ef2cSSean Christopherson 		 */
23806b82ef2cSSean Christopherson 		if (sp->root_count)
23816b82ef2cSSean Christopherson 			continue;
23826b82ef2cSSean Christopherson 
23836b82ef2cSSean Christopherson 		unstable = __kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list,
23846b82ef2cSSean Christopherson 						      &nr_zapped);
23856b82ef2cSSean Christopherson 		total_zapped += nr_zapped;
23866b82ef2cSSean Christopherson 		if (total_zapped >= nr_to_zap)
2387ba7888ddSSean Christopherson 			break;
2388ba7888ddSSean Christopherson 
23896b82ef2cSSean Christopherson 		if (unstable)
23906b82ef2cSSean Christopherson 			goto restart;
2391ba7888ddSSean Christopherson 	}
23926b82ef2cSSean Christopherson 
23936b82ef2cSSean Christopherson 	kvm_mmu_commit_zap_page(kvm, &invalid_list);
23946b82ef2cSSean Christopherson 
23956b82ef2cSSean Christopherson 	kvm->stat.mmu_recycled += total_zapped;
23966b82ef2cSSean Christopherson 	return total_zapped;
23976b82ef2cSSean Christopherson }
23986b82ef2cSSean Christopherson 
2399afe8d7e6SSean Christopherson static inline unsigned long kvm_mmu_available_pages(struct kvm *kvm)
2400afe8d7e6SSean Christopherson {
2401afe8d7e6SSean Christopherson 	if (kvm->arch.n_max_mmu_pages > kvm->arch.n_used_mmu_pages)
2402afe8d7e6SSean Christopherson 		return kvm->arch.n_max_mmu_pages -
2403afe8d7e6SSean Christopherson 			kvm->arch.n_used_mmu_pages;
2404afe8d7e6SSean Christopherson 
2405afe8d7e6SSean Christopherson 	return 0;
2406c50d8ae3SPaolo Bonzini }
2407c50d8ae3SPaolo Bonzini 
2408ba7888ddSSean Christopherson static int make_mmu_pages_available(struct kvm_vcpu *vcpu)
2409ba7888ddSSean Christopherson {
24106b82ef2cSSean Christopherson 	unsigned long avail = kvm_mmu_available_pages(vcpu->kvm);
2411ba7888ddSSean Christopherson 
24126b82ef2cSSean Christopherson 	if (likely(avail >= KVM_MIN_FREE_MMU_PAGES))
2413ba7888ddSSean Christopherson 		return 0;
2414ba7888ddSSean Christopherson 
24156b82ef2cSSean Christopherson 	kvm_mmu_zap_oldest_mmu_pages(vcpu->kvm, KVM_REFILL_PAGES - avail);
2416ba7888ddSSean Christopherson 
24176e6ec584SSean Christopherson 	/*
24186e6ec584SSean Christopherson 	 * Note, this check is intentionally soft, it only guarantees that one
24196e6ec584SSean Christopherson 	 * page is available, while the caller may end up allocating as many as
24206e6ec584SSean Christopherson 	 * four pages, e.g. for PAE roots or for 5-level paging.  Temporarily
24216e6ec584SSean Christopherson 	 * exceeding the (arbitrary by default) limit will not harm the host,
24226e6ec584SSean Christopherson 	 * being too agressive may unnecessarily kill the guest, and getting an
24236e6ec584SSean Christopherson 	 * exact count is far more trouble than it's worth, especially in the
24246e6ec584SSean Christopherson 	 * page fault paths.
24256e6ec584SSean Christopherson 	 */
2426ba7888ddSSean Christopherson 	if (!kvm_mmu_available_pages(vcpu->kvm))
2427ba7888ddSSean Christopherson 		return -ENOSPC;
2428ba7888ddSSean Christopherson 	return 0;
2429ba7888ddSSean Christopherson }
2430ba7888ddSSean Christopherson 
2431c50d8ae3SPaolo Bonzini /*
2432c50d8ae3SPaolo Bonzini  * Changing the number of mmu pages allocated to the vm
2433c50d8ae3SPaolo Bonzini  * Note: if goal_nr_mmu_pages is too small, you will get dead lock
2434c50d8ae3SPaolo Bonzini  */
2435c50d8ae3SPaolo Bonzini void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long goal_nr_mmu_pages)
2436c50d8ae3SPaolo Bonzini {
2437531810caSBen Gardon 	write_lock(&kvm->mmu_lock);
2438c50d8ae3SPaolo Bonzini 
2439c50d8ae3SPaolo Bonzini 	if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
24406b82ef2cSSean Christopherson 		kvm_mmu_zap_oldest_mmu_pages(kvm, kvm->arch.n_used_mmu_pages -
24416b82ef2cSSean Christopherson 						  goal_nr_mmu_pages);
2442c50d8ae3SPaolo Bonzini 
2443c50d8ae3SPaolo Bonzini 		goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
2444c50d8ae3SPaolo Bonzini 	}
2445c50d8ae3SPaolo Bonzini 
2446c50d8ae3SPaolo Bonzini 	kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
2447c50d8ae3SPaolo Bonzini 
2448531810caSBen Gardon 	write_unlock(&kvm->mmu_lock);
2449c50d8ae3SPaolo Bonzini }
2450c50d8ae3SPaolo Bonzini 
2451c50d8ae3SPaolo Bonzini int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
2452c50d8ae3SPaolo Bonzini {
2453c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
2454c50d8ae3SPaolo Bonzini 	LIST_HEAD(invalid_list);
2455c50d8ae3SPaolo Bonzini 	int r;
2456c50d8ae3SPaolo Bonzini 
2457c50d8ae3SPaolo Bonzini 	pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
2458c50d8ae3SPaolo Bonzini 	r = 0;
2459531810caSBen Gardon 	write_lock(&kvm->mmu_lock);
2460c50d8ae3SPaolo Bonzini 	for_each_gfn_indirect_valid_sp(kvm, sp, gfn) {
2461c50d8ae3SPaolo Bonzini 		pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
2462c50d8ae3SPaolo Bonzini 			 sp->role.word);
2463c50d8ae3SPaolo Bonzini 		r = 1;
2464c50d8ae3SPaolo Bonzini 		kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
2465c50d8ae3SPaolo Bonzini 	}
2466c50d8ae3SPaolo Bonzini 	kvm_mmu_commit_zap_page(kvm, &invalid_list);
2467531810caSBen Gardon 	write_unlock(&kvm->mmu_lock);
2468c50d8ae3SPaolo Bonzini 
2469c50d8ae3SPaolo Bonzini 	return r;
2470c50d8ae3SPaolo Bonzini }
247196ad91aeSSean Christopherson 
247296ad91aeSSean Christopherson static int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
247396ad91aeSSean Christopherson {
247496ad91aeSSean Christopherson 	gpa_t gpa;
247596ad91aeSSean Christopherson 	int r;
247696ad91aeSSean Christopherson 
247796ad91aeSSean Christopherson 	if (vcpu->arch.mmu->direct_map)
247896ad91aeSSean Christopherson 		return 0;
247996ad91aeSSean Christopherson 
248096ad91aeSSean Christopherson 	gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
248196ad91aeSSean Christopherson 
248296ad91aeSSean Christopherson 	r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
248396ad91aeSSean Christopherson 
248496ad91aeSSean Christopherson 	return r;
248596ad91aeSSean Christopherson }
2486c50d8ae3SPaolo Bonzini 
2487c50d8ae3SPaolo Bonzini static void kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
2488c50d8ae3SPaolo Bonzini {
2489c50d8ae3SPaolo Bonzini 	trace_kvm_mmu_unsync_page(sp);
2490c50d8ae3SPaolo Bonzini 	++vcpu->kvm->stat.mmu_unsync;
2491c50d8ae3SPaolo Bonzini 	sp->unsync = 1;
2492c50d8ae3SPaolo Bonzini 
2493c50d8ae3SPaolo Bonzini 	kvm_mmu_mark_parents_unsync(sp);
2494c50d8ae3SPaolo Bonzini }
2495c50d8ae3SPaolo Bonzini 
24965a9624afSPaolo Bonzini bool mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
2497c50d8ae3SPaolo Bonzini 			    bool can_unsync)
2498c50d8ae3SPaolo Bonzini {
2499c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
2500c50d8ae3SPaolo Bonzini 
2501c50d8ae3SPaolo Bonzini 	if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE))
2502c50d8ae3SPaolo Bonzini 		return true;
2503c50d8ae3SPaolo Bonzini 
2504c50d8ae3SPaolo Bonzini 	for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
2505c50d8ae3SPaolo Bonzini 		if (!can_unsync)
2506c50d8ae3SPaolo Bonzini 			return true;
2507c50d8ae3SPaolo Bonzini 
2508c50d8ae3SPaolo Bonzini 		if (sp->unsync)
2509c50d8ae3SPaolo Bonzini 			continue;
2510c50d8ae3SPaolo Bonzini 
25113bae0459SSean Christopherson 		WARN_ON(sp->role.level != PG_LEVEL_4K);
2512c50d8ae3SPaolo Bonzini 		kvm_unsync_page(vcpu, sp);
2513c50d8ae3SPaolo Bonzini 	}
2514c50d8ae3SPaolo Bonzini 
2515c50d8ae3SPaolo Bonzini 	/*
2516c50d8ae3SPaolo Bonzini 	 * We need to ensure that the marking of unsync pages is visible
2517c50d8ae3SPaolo Bonzini 	 * before the SPTE is updated to allow writes because
2518c50d8ae3SPaolo Bonzini 	 * kvm_mmu_sync_roots() checks the unsync flags without holding
2519c50d8ae3SPaolo Bonzini 	 * the MMU lock and so can race with this. If the SPTE was updated
2520c50d8ae3SPaolo Bonzini 	 * before the page had been marked as unsync-ed, something like the
2521c50d8ae3SPaolo Bonzini 	 * following could happen:
2522c50d8ae3SPaolo Bonzini 	 *
2523c50d8ae3SPaolo Bonzini 	 * CPU 1                    CPU 2
2524c50d8ae3SPaolo Bonzini 	 * ---------------------------------------------------------------------
2525c50d8ae3SPaolo Bonzini 	 * 1.2 Host updates SPTE
2526c50d8ae3SPaolo Bonzini 	 *     to be writable
2527c50d8ae3SPaolo Bonzini 	 *                      2.1 Guest writes a GPTE for GVA X.
2528c50d8ae3SPaolo Bonzini 	 *                          (GPTE being in the guest page table shadowed
2529c50d8ae3SPaolo Bonzini 	 *                           by the SP from CPU 1.)
2530c50d8ae3SPaolo Bonzini 	 *                          This reads SPTE during the page table walk.
2531c50d8ae3SPaolo Bonzini 	 *                          Since SPTE.W is read as 1, there is no
2532c50d8ae3SPaolo Bonzini 	 *                          fault.
2533c50d8ae3SPaolo Bonzini 	 *
2534c50d8ae3SPaolo Bonzini 	 *                      2.2 Guest issues TLB flush.
2535c50d8ae3SPaolo Bonzini 	 *                          That causes a VM Exit.
2536c50d8ae3SPaolo Bonzini 	 *
2537c50d8ae3SPaolo Bonzini 	 *                      2.3 kvm_mmu_sync_pages() reads sp->unsync.
2538c50d8ae3SPaolo Bonzini 	 *                          Since it is false, so it just returns.
2539c50d8ae3SPaolo Bonzini 	 *
2540c50d8ae3SPaolo Bonzini 	 *                      2.4 Guest accesses GVA X.
2541c50d8ae3SPaolo Bonzini 	 *                          Since the mapping in the SP was not updated,
2542c50d8ae3SPaolo Bonzini 	 *                          so the old mapping for GVA X incorrectly
2543c50d8ae3SPaolo Bonzini 	 *                          gets used.
2544c50d8ae3SPaolo Bonzini 	 * 1.1 Host marks SP
2545c50d8ae3SPaolo Bonzini 	 *     as unsync
2546c50d8ae3SPaolo Bonzini 	 *     (sp->unsync = true)
2547c50d8ae3SPaolo Bonzini 	 *
2548c50d8ae3SPaolo Bonzini 	 * The write barrier below ensures that 1.1 happens before 1.2 and thus
2549c50d8ae3SPaolo Bonzini 	 * the situation in 2.4 does not arise. The implicit barrier in 2.2
2550c50d8ae3SPaolo Bonzini 	 * pairs with this write barrier.
2551c50d8ae3SPaolo Bonzini 	 */
2552c50d8ae3SPaolo Bonzini 	smp_wmb();
2553c50d8ae3SPaolo Bonzini 
2554c50d8ae3SPaolo Bonzini 	return false;
2555c50d8ae3SPaolo Bonzini }
2556c50d8ae3SPaolo Bonzini 
2557799a4190SBen Gardon static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
2558799a4190SBen Gardon 		    unsigned int pte_access, int level,
2559799a4190SBen Gardon 		    gfn_t gfn, kvm_pfn_t pfn, bool speculative,
2560799a4190SBen Gardon 		    bool can_unsync, bool host_writable)
2561799a4190SBen Gardon {
2562799a4190SBen Gardon 	u64 spte;
2563799a4190SBen Gardon 	struct kvm_mmu_page *sp;
2564799a4190SBen Gardon 	int ret;
2565799a4190SBen Gardon 
2566799a4190SBen Gardon 	if (set_mmio_spte(vcpu, sptep, gfn, pfn, pte_access))
2567799a4190SBen Gardon 		return 0;
2568799a4190SBen Gardon 
2569799a4190SBen Gardon 	sp = sptep_to_sp(sptep);
2570799a4190SBen Gardon 
2571799a4190SBen Gardon 	ret = make_spte(vcpu, pte_access, level, gfn, pfn, *sptep, speculative,
2572799a4190SBen Gardon 			can_unsync, host_writable, sp_ad_disabled(sp), &spte);
2573799a4190SBen Gardon 
2574799a4190SBen Gardon 	if (spte & PT_WRITABLE_MASK)
2575799a4190SBen Gardon 		kvm_vcpu_mark_page_dirty(vcpu, gfn);
2576799a4190SBen Gardon 
257712703759SSean Christopherson 	if (*sptep == spte)
257812703759SSean Christopherson 		ret |= SET_SPTE_SPURIOUS;
257912703759SSean Christopherson 	else if (mmu_spte_update(sptep, spte))
2580c50d8ae3SPaolo Bonzini 		ret |= SET_SPTE_NEED_REMOTE_TLB_FLUSH;
2581c50d8ae3SPaolo Bonzini 	return ret;
2582c50d8ae3SPaolo Bonzini }
2583c50d8ae3SPaolo Bonzini 
25840a2b64c5SBen Gardon static int mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
2585e88b8093SSean Christopherson 			unsigned int pte_access, bool write_fault, int level,
25860a2b64c5SBen Gardon 			gfn_t gfn, kvm_pfn_t pfn, bool speculative,
25870a2b64c5SBen Gardon 			bool host_writable)
2588c50d8ae3SPaolo Bonzini {
2589c50d8ae3SPaolo Bonzini 	int was_rmapped = 0;
2590c50d8ae3SPaolo Bonzini 	int rmap_count;
2591c50d8ae3SPaolo Bonzini 	int set_spte_ret;
2592c4371c2aSSean Christopherson 	int ret = RET_PF_FIXED;
2593c50d8ae3SPaolo Bonzini 	bool flush = false;
2594c50d8ae3SPaolo Bonzini 
2595c50d8ae3SPaolo Bonzini 	pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__,
2596c50d8ae3SPaolo Bonzini 		 *sptep, write_fault, gfn);
2597c50d8ae3SPaolo Bonzini 
2598c50d8ae3SPaolo Bonzini 	if (is_shadow_present_pte(*sptep)) {
2599c50d8ae3SPaolo Bonzini 		/*
2600c50d8ae3SPaolo Bonzini 		 * If we overwrite a PTE page pointer with a 2MB PMD, unlink
2601c50d8ae3SPaolo Bonzini 		 * the parent of the now unreachable PTE.
2602c50d8ae3SPaolo Bonzini 		 */
26033bae0459SSean Christopherson 		if (level > PG_LEVEL_4K && !is_large_pte(*sptep)) {
2604c50d8ae3SPaolo Bonzini 			struct kvm_mmu_page *child;
2605c50d8ae3SPaolo Bonzini 			u64 pte = *sptep;
2606c50d8ae3SPaolo Bonzini 
2607e47c4aeeSSean Christopherson 			child = to_shadow_page(pte & PT64_BASE_ADDR_MASK);
2608c50d8ae3SPaolo Bonzini 			drop_parent_pte(child, sptep);
2609c50d8ae3SPaolo Bonzini 			flush = true;
2610c50d8ae3SPaolo Bonzini 		} else if (pfn != spte_to_pfn(*sptep)) {
2611c50d8ae3SPaolo Bonzini 			pgprintk("hfn old %llx new %llx\n",
2612c50d8ae3SPaolo Bonzini 				 spte_to_pfn(*sptep), pfn);
2613c50d8ae3SPaolo Bonzini 			drop_spte(vcpu->kvm, sptep);
2614c50d8ae3SPaolo Bonzini 			flush = true;
2615c50d8ae3SPaolo Bonzini 		} else
2616c50d8ae3SPaolo Bonzini 			was_rmapped = 1;
2617c50d8ae3SPaolo Bonzini 	}
2618c50d8ae3SPaolo Bonzini 
2619c50d8ae3SPaolo Bonzini 	set_spte_ret = set_spte(vcpu, sptep, pte_access, level, gfn, pfn,
2620c50d8ae3SPaolo Bonzini 				speculative, true, host_writable);
2621c50d8ae3SPaolo Bonzini 	if (set_spte_ret & SET_SPTE_WRITE_PROTECTED_PT) {
2622c50d8ae3SPaolo Bonzini 		if (write_fault)
2623c50d8ae3SPaolo Bonzini 			ret = RET_PF_EMULATE;
26248c8560b8SSean Christopherson 		kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
2625c50d8ae3SPaolo Bonzini 	}
2626c50d8ae3SPaolo Bonzini 
2627c50d8ae3SPaolo Bonzini 	if (set_spte_ret & SET_SPTE_NEED_REMOTE_TLB_FLUSH || flush)
2628c50d8ae3SPaolo Bonzini 		kvm_flush_remote_tlbs_with_address(vcpu->kvm, gfn,
2629c50d8ae3SPaolo Bonzini 				KVM_PAGES_PER_HPAGE(level));
2630c50d8ae3SPaolo Bonzini 
2631c50d8ae3SPaolo Bonzini 	if (unlikely(is_mmio_spte(*sptep)))
2632c50d8ae3SPaolo Bonzini 		ret = RET_PF_EMULATE;
2633c50d8ae3SPaolo Bonzini 
263412703759SSean Christopherson 	/*
263512703759SSean Christopherson 	 * The fault is fully spurious if and only if the new SPTE and old SPTE
263612703759SSean Christopherson 	 * are identical, and emulation is not required.
263712703759SSean Christopherson 	 */
263812703759SSean Christopherson 	if ((set_spte_ret & SET_SPTE_SPURIOUS) && ret == RET_PF_FIXED) {
263912703759SSean Christopherson 		WARN_ON_ONCE(!was_rmapped);
264012703759SSean Christopherson 		return RET_PF_SPURIOUS;
264112703759SSean Christopherson 	}
264212703759SSean Christopherson 
2643c50d8ae3SPaolo Bonzini 	pgprintk("%s: setting spte %llx\n", __func__, *sptep);
2644c50d8ae3SPaolo Bonzini 	trace_kvm_mmu_set_spte(level, gfn, sptep);
2645c50d8ae3SPaolo Bonzini 	if (!was_rmapped && is_large_pte(*sptep))
2646c50d8ae3SPaolo Bonzini 		++vcpu->kvm->stat.lpages;
2647c50d8ae3SPaolo Bonzini 
2648c50d8ae3SPaolo Bonzini 	if (is_shadow_present_pte(*sptep)) {
2649c50d8ae3SPaolo Bonzini 		if (!was_rmapped) {
2650c50d8ae3SPaolo Bonzini 			rmap_count = rmap_add(vcpu, sptep, gfn);
2651c50d8ae3SPaolo Bonzini 			if (rmap_count > RMAP_RECYCLE_THRESHOLD)
2652c50d8ae3SPaolo Bonzini 				rmap_recycle(vcpu, sptep, gfn);
2653c50d8ae3SPaolo Bonzini 		}
2654c50d8ae3SPaolo Bonzini 	}
2655c50d8ae3SPaolo Bonzini 
2656c50d8ae3SPaolo Bonzini 	return ret;
2657c50d8ae3SPaolo Bonzini }
2658c50d8ae3SPaolo Bonzini 
2659c50d8ae3SPaolo Bonzini static kvm_pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
2660c50d8ae3SPaolo Bonzini 				     bool no_dirty_log)
2661c50d8ae3SPaolo Bonzini {
2662c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *slot;
2663c50d8ae3SPaolo Bonzini 
2664c50d8ae3SPaolo Bonzini 	slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
2665c50d8ae3SPaolo Bonzini 	if (!slot)
2666c50d8ae3SPaolo Bonzini 		return KVM_PFN_ERR_FAULT;
2667c50d8ae3SPaolo Bonzini 
2668c50d8ae3SPaolo Bonzini 	return gfn_to_pfn_memslot_atomic(slot, gfn);
2669c50d8ae3SPaolo Bonzini }
2670c50d8ae3SPaolo Bonzini 
2671c50d8ae3SPaolo Bonzini static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
2672c50d8ae3SPaolo Bonzini 				    struct kvm_mmu_page *sp,
2673c50d8ae3SPaolo Bonzini 				    u64 *start, u64 *end)
2674c50d8ae3SPaolo Bonzini {
2675c50d8ae3SPaolo Bonzini 	struct page *pages[PTE_PREFETCH_NUM];
2676c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *slot;
26770a2b64c5SBen Gardon 	unsigned int access = sp->role.access;
2678c50d8ae3SPaolo Bonzini 	int i, ret;
2679c50d8ae3SPaolo Bonzini 	gfn_t gfn;
2680c50d8ae3SPaolo Bonzini 
2681c50d8ae3SPaolo Bonzini 	gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
2682c50d8ae3SPaolo Bonzini 	slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK);
2683c50d8ae3SPaolo Bonzini 	if (!slot)
2684c50d8ae3SPaolo Bonzini 		return -1;
2685c50d8ae3SPaolo Bonzini 
2686c50d8ae3SPaolo Bonzini 	ret = gfn_to_page_many_atomic(slot, gfn, pages, end - start);
2687c50d8ae3SPaolo Bonzini 	if (ret <= 0)
2688c50d8ae3SPaolo Bonzini 		return -1;
2689c50d8ae3SPaolo Bonzini 
2690c50d8ae3SPaolo Bonzini 	for (i = 0; i < ret; i++, gfn++, start++) {
2691e88b8093SSean Christopherson 		mmu_set_spte(vcpu, start, access, false, sp->role.level, gfn,
2692c50d8ae3SPaolo Bonzini 			     page_to_pfn(pages[i]), true, true);
2693c50d8ae3SPaolo Bonzini 		put_page(pages[i]);
2694c50d8ae3SPaolo Bonzini 	}
2695c50d8ae3SPaolo Bonzini 
2696c50d8ae3SPaolo Bonzini 	return 0;
2697c50d8ae3SPaolo Bonzini }
2698c50d8ae3SPaolo Bonzini 
2699c50d8ae3SPaolo Bonzini static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
2700c50d8ae3SPaolo Bonzini 				  struct kvm_mmu_page *sp, u64 *sptep)
2701c50d8ae3SPaolo Bonzini {
2702c50d8ae3SPaolo Bonzini 	u64 *spte, *start = NULL;
2703c50d8ae3SPaolo Bonzini 	int i;
2704c50d8ae3SPaolo Bonzini 
2705c50d8ae3SPaolo Bonzini 	WARN_ON(!sp->role.direct);
2706c50d8ae3SPaolo Bonzini 
2707c50d8ae3SPaolo Bonzini 	i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
2708c50d8ae3SPaolo Bonzini 	spte = sp->spt + i;
2709c50d8ae3SPaolo Bonzini 
2710c50d8ae3SPaolo Bonzini 	for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
2711c50d8ae3SPaolo Bonzini 		if (is_shadow_present_pte(*spte) || spte == sptep) {
2712c50d8ae3SPaolo Bonzini 			if (!start)
2713c50d8ae3SPaolo Bonzini 				continue;
2714c50d8ae3SPaolo Bonzini 			if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
2715c50d8ae3SPaolo Bonzini 				break;
2716c50d8ae3SPaolo Bonzini 			start = NULL;
2717c50d8ae3SPaolo Bonzini 		} else if (!start)
2718c50d8ae3SPaolo Bonzini 			start = spte;
2719c50d8ae3SPaolo Bonzini 	}
2720c50d8ae3SPaolo Bonzini }
2721c50d8ae3SPaolo Bonzini 
2722c50d8ae3SPaolo Bonzini static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
2723c50d8ae3SPaolo Bonzini {
2724c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
2725c50d8ae3SPaolo Bonzini 
272657354682SSean Christopherson 	sp = sptep_to_sp(sptep);
2727c50d8ae3SPaolo Bonzini 
2728c50d8ae3SPaolo Bonzini 	/*
2729c50d8ae3SPaolo Bonzini 	 * Without accessed bits, there's no way to distinguish between
2730c50d8ae3SPaolo Bonzini 	 * actually accessed translations and prefetched, so disable pte
2731c50d8ae3SPaolo Bonzini 	 * prefetch if accessed bits aren't available.
2732c50d8ae3SPaolo Bonzini 	 */
2733c50d8ae3SPaolo Bonzini 	if (sp_ad_disabled(sp))
2734c50d8ae3SPaolo Bonzini 		return;
2735c50d8ae3SPaolo Bonzini 
27363bae0459SSean Christopherson 	if (sp->role.level > PG_LEVEL_4K)
2737c50d8ae3SPaolo Bonzini 		return;
2738c50d8ae3SPaolo Bonzini 
27394a42d848SDavid Stevens 	/*
27404a42d848SDavid Stevens 	 * If addresses are being invalidated, skip prefetching to avoid
27414a42d848SDavid Stevens 	 * accidentally prefetching those addresses.
27424a42d848SDavid Stevens 	 */
27434a42d848SDavid Stevens 	if (unlikely(vcpu->kvm->mmu_notifier_count))
27444a42d848SDavid Stevens 		return;
27454a42d848SDavid Stevens 
2746c50d8ae3SPaolo Bonzini 	__direct_pte_prefetch(vcpu, sp, sptep);
2747c50d8ae3SPaolo Bonzini }
2748c50d8ae3SPaolo Bonzini 
27491b6d9d9eSSean Christopherson static int host_pfn_mapping_level(struct kvm *kvm, gfn_t gfn, kvm_pfn_t pfn,
27501b6d9d9eSSean Christopherson 				  struct kvm_memory_slot *slot)
2751db543216SSean Christopherson {
2752db543216SSean Christopherson 	unsigned long hva;
2753db543216SSean Christopherson 	pte_t *pte;
2754db543216SSean Christopherson 	int level;
2755db543216SSean Christopherson 
2756e851265aSSean Christopherson 	if (!PageCompound(pfn_to_page(pfn)) && !kvm_is_zone_device_pfn(pfn))
27573bae0459SSean Christopherson 		return PG_LEVEL_4K;
2758db543216SSean Christopherson 
2759293e306eSSean Christopherson 	/*
2760293e306eSSean Christopherson 	 * Note, using the already-retrieved memslot and __gfn_to_hva_memslot()
2761293e306eSSean Christopherson 	 * is not solely for performance, it's also necessary to avoid the
2762293e306eSSean Christopherson 	 * "writable" check in __gfn_to_hva_many(), which will always fail on
2763293e306eSSean Christopherson 	 * read-only memslots due to gfn_to_hva() assuming writes.  Earlier
2764293e306eSSean Christopherson 	 * page fault steps have already verified the guest isn't writing a
2765293e306eSSean Christopherson 	 * read-only memslot.
2766293e306eSSean Christopherson 	 */
2767db543216SSean Christopherson 	hva = __gfn_to_hva_memslot(slot, gfn);
2768db543216SSean Christopherson 
27691b6d9d9eSSean Christopherson 	pte = lookup_address_in_mm(kvm->mm, hva, &level);
2770db543216SSean Christopherson 	if (unlikely(!pte))
27713bae0459SSean Christopherson 		return PG_LEVEL_4K;
2772db543216SSean Christopherson 
2773db543216SSean Christopherson 	return level;
2774db543216SSean Christopherson }
2775db543216SSean Christopherson 
27761b6d9d9eSSean Christopherson int kvm_mmu_max_mapping_level(struct kvm *kvm, struct kvm_memory_slot *slot,
27771b6d9d9eSSean Christopherson 			      gfn_t gfn, kvm_pfn_t pfn, int max_level)
27781b6d9d9eSSean Christopherson {
27791b6d9d9eSSean Christopherson 	struct kvm_lpage_info *linfo;
27801b6d9d9eSSean Christopherson 
27811b6d9d9eSSean Christopherson 	max_level = min(max_level, max_huge_page_level);
27821b6d9d9eSSean Christopherson 	for ( ; max_level > PG_LEVEL_4K; max_level--) {
27831b6d9d9eSSean Christopherson 		linfo = lpage_info_slot(gfn, slot, max_level);
27841b6d9d9eSSean Christopherson 		if (!linfo->disallow_lpage)
27851b6d9d9eSSean Christopherson 			break;
27861b6d9d9eSSean Christopherson 	}
27871b6d9d9eSSean Christopherson 
27881b6d9d9eSSean Christopherson 	if (max_level == PG_LEVEL_4K)
27891b6d9d9eSSean Christopherson 		return PG_LEVEL_4K;
27901b6d9d9eSSean Christopherson 
27911b6d9d9eSSean Christopherson 	return host_pfn_mapping_level(kvm, gfn, pfn, slot);
27921b6d9d9eSSean Christopherson }
27931b6d9d9eSSean Christopherson 
2794bb18842eSBen Gardon int kvm_mmu_hugepage_adjust(struct kvm_vcpu *vcpu, gfn_t gfn,
27953cf06612SSean Christopherson 			    int max_level, kvm_pfn_t *pfnp,
27963cf06612SSean Christopherson 			    bool huge_page_disallowed, int *req_level)
27970885904dSSean Christopherson {
2798293e306eSSean Christopherson 	struct kvm_memory_slot *slot;
27990885904dSSean Christopherson 	kvm_pfn_t pfn = *pfnp;
280017eff019SSean Christopherson 	kvm_pfn_t mask;
280183f06fa7SSean Christopherson 	int level;
28020885904dSSean Christopherson 
28033cf06612SSean Christopherson 	*req_level = PG_LEVEL_4K;
28043cf06612SSean Christopherson 
28053bae0459SSean Christopherson 	if (unlikely(max_level == PG_LEVEL_4K))
28063bae0459SSean Christopherson 		return PG_LEVEL_4K;
280717eff019SSean Christopherson 
2808e851265aSSean Christopherson 	if (is_error_noslot_pfn(pfn) || kvm_is_reserved_pfn(pfn))
28093bae0459SSean Christopherson 		return PG_LEVEL_4K;
281017eff019SSean Christopherson 
2811293e306eSSean Christopherson 	slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, true);
2812293e306eSSean Christopherson 	if (!slot)
28133bae0459SSean Christopherson 		return PG_LEVEL_4K;
2814293e306eSSean Christopherson 
28151b6d9d9eSSean Christopherson 	level = kvm_mmu_max_mapping_level(vcpu->kvm, slot, gfn, pfn, max_level);
28163bae0459SSean Christopherson 	if (level == PG_LEVEL_4K)
281783f06fa7SSean Christopherson 		return level;
281817eff019SSean Christopherson 
28193cf06612SSean Christopherson 	*req_level = level = min(level, max_level);
28203cf06612SSean Christopherson 
28213cf06612SSean Christopherson 	/*
28223cf06612SSean Christopherson 	 * Enforce the iTLB multihit workaround after capturing the requested
28233cf06612SSean Christopherson 	 * level, which will be used to do precise, accurate accounting.
28243cf06612SSean Christopherson 	 */
28253cf06612SSean Christopherson 	if (huge_page_disallowed)
28263cf06612SSean Christopherson 		return PG_LEVEL_4K;
28274cd071d1SSean Christopherson 
28280885904dSSean Christopherson 	/*
28294cd071d1SSean Christopherson 	 * mmu_notifier_retry() was successful and mmu_lock is held, so
28304cd071d1SSean Christopherson 	 * the pmd can't be split from under us.
28310885904dSSean Christopherson 	 */
28320885904dSSean Christopherson 	mask = KVM_PAGES_PER_HPAGE(level) - 1;
28330885904dSSean Christopherson 	VM_BUG_ON((gfn & mask) != (pfn & mask));
28344cd071d1SSean Christopherson 	*pfnp = pfn & ~mask;
283583f06fa7SSean Christopherson 
283683f06fa7SSean Christopherson 	return level;
28370885904dSSean Christopherson }
28380885904dSSean Christopherson 
2839bb18842eSBen Gardon void disallowed_hugepage_adjust(u64 spte, gfn_t gfn, int cur_level,
2840bb18842eSBen Gardon 				kvm_pfn_t *pfnp, int *goal_levelp)
2841c50d8ae3SPaolo Bonzini {
2842bb18842eSBen Gardon 	int level = *goal_levelp;
2843c50d8ae3SPaolo Bonzini 
28447d945312SBen Gardon 	if (cur_level == level && level > PG_LEVEL_4K &&
2845c50d8ae3SPaolo Bonzini 	    is_shadow_present_pte(spte) &&
2846c50d8ae3SPaolo Bonzini 	    !is_large_pte(spte)) {
2847c50d8ae3SPaolo Bonzini 		/*
2848c50d8ae3SPaolo Bonzini 		 * A small SPTE exists for this pfn, but FNAME(fetch)
2849c50d8ae3SPaolo Bonzini 		 * and __direct_map would like to create a large PTE
2850c50d8ae3SPaolo Bonzini 		 * instead: just force them to go down another level,
2851c50d8ae3SPaolo Bonzini 		 * patching back for them into pfn the next 9 bits of
2852c50d8ae3SPaolo Bonzini 		 * the address.
2853c50d8ae3SPaolo Bonzini 		 */
28547d945312SBen Gardon 		u64 page_mask = KVM_PAGES_PER_HPAGE(level) -
28557d945312SBen Gardon 				KVM_PAGES_PER_HPAGE(level - 1);
2856c50d8ae3SPaolo Bonzini 		*pfnp |= gfn & page_mask;
2857bb18842eSBen Gardon 		(*goal_levelp)--;
2858c50d8ae3SPaolo Bonzini 	}
2859c50d8ae3SPaolo Bonzini }
2860c50d8ae3SPaolo Bonzini 
28616c2fd34fSSean Christopherson static int __direct_map(struct kvm_vcpu *vcpu, gpa_t gpa, u32 error_code,
286283f06fa7SSean Christopherson 			int map_writable, int max_level, kvm_pfn_t pfn,
28636c2fd34fSSean Christopherson 			bool prefault, bool is_tdp)
2864c50d8ae3SPaolo Bonzini {
28656c2fd34fSSean Christopherson 	bool nx_huge_page_workaround_enabled = is_nx_huge_page_enabled();
28666c2fd34fSSean Christopherson 	bool write = error_code & PFERR_WRITE_MASK;
28676c2fd34fSSean Christopherson 	bool exec = error_code & PFERR_FETCH_MASK;
28686c2fd34fSSean Christopherson 	bool huge_page_disallowed = exec && nx_huge_page_workaround_enabled;
2869c50d8ae3SPaolo Bonzini 	struct kvm_shadow_walk_iterator it;
2870c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
28713cf06612SSean Christopherson 	int level, req_level, ret;
2872c50d8ae3SPaolo Bonzini 	gfn_t gfn = gpa >> PAGE_SHIFT;
2873c50d8ae3SPaolo Bonzini 	gfn_t base_gfn = gfn;
2874c50d8ae3SPaolo Bonzini 
28750c7a98e3SSean Christopherson 	if (WARN_ON(!VALID_PAGE(vcpu->arch.mmu->root_hpa)))
2876c50d8ae3SPaolo Bonzini 		return RET_PF_RETRY;
2877c50d8ae3SPaolo Bonzini 
28783cf06612SSean Christopherson 	level = kvm_mmu_hugepage_adjust(vcpu, gfn, max_level, &pfn,
28793cf06612SSean Christopherson 					huge_page_disallowed, &req_level);
28804cd071d1SSean Christopherson 
2881c50d8ae3SPaolo Bonzini 	trace_kvm_mmu_spte_requested(gpa, level, pfn);
2882c50d8ae3SPaolo Bonzini 	for_each_shadow_entry(vcpu, gpa, it) {
2883c50d8ae3SPaolo Bonzini 		/*
2884c50d8ae3SPaolo Bonzini 		 * We cannot overwrite existing page tables with an NX
2885c50d8ae3SPaolo Bonzini 		 * large page, as the leaf could be executable.
2886c50d8ae3SPaolo Bonzini 		 */
2887dcc70651SSean Christopherson 		if (nx_huge_page_workaround_enabled)
28887d945312SBen Gardon 			disallowed_hugepage_adjust(*it.sptep, gfn, it.level,
28897d945312SBen Gardon 						   &pfn, &level);
2890c50d8ae3SPaolo Bonzini 
2891c50d8ae3SPaolo Bonzini 		base_gfn = gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
2892c50d8ae3SPaolo Bonzini 		if (it.level == level)
2893c50d8ae3SPaolo Bonzini 			break;
2894c50d8ae3SPaolo Bonzini 
2895c50d8ae3SPaolo Bonzini 		drop_large_spte(vcpu, it.sptep);
2896c50d8ae3SPaolo Bonzini 		if (!is_shadow_present_pte(*it.sptep)) {
2897c50d8ae3SPaolo Bonzini 			sp = kvm_mmu_get_page(vcpu, base_gfn, it.addr,
2898c50d8ae3SPaolo Bonzini 					      it.level - 1, true, ACC_ALL);
2899c50d8ae3SPaolo Bonzini 
2900c50d8ae3SPaolo Bonzini 			link_shadow_page(vcpu, it.sptep, sp);
29015bcaf3e1SSean Christopherson 			if (is_tdp && huge_page_disallowed &&
29025bcaf3e1SSean Christopherson 			    req_level >= it.level)
2903c50d8ae3SPaolo Bonzini 				account_huge_nx_page(vcpu->kvm, sp);
2904c50d8ae3SPaolo Bonzini 		}
2905c50d8ae3SPaolo Bonzini 	}
2906c50d8ae3SPaolo Bonzini 
2907c50d8ae3SPaolo Bonzini 	ret = mmu_set_spte(vcpu, it.sptep, ACC_ALL,
2908c50d8ae3SPaolo Bonzini 			   write, level, base_gfn, pfn, prefault,
2909c50d8ae3SPaolo Bonzini 			   map_writable);
291012703759SSean Christopherson 	if (ret == RET_PF_SPURIOUS)
291112703759SSean Christopherson 		return ret;
291212703759SSean Christopherson 
2913c50d8ae3SPaolo Bonzini 	direct_pte_prefetch(vcpu, it.sptep);
2914c50d8ae3SPaolo Bonzini 	++vcpu->stat.pf_fixed;
2915c50d8ae3SPaolo Bonzini 	return ret;
2916c50d8ae3SPaolo Bonzini }
2917c50d8ae3SPaolo Bonzini 
2918c50d8ae3SPaolo Bonzini static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
2919c50d8ae3SPaolo Bonzini {
2920c50d8ae3SPaolo Bonzini 	send_sig_mceerr(BUS_MCEERR_AR, (void __user *)address, PAGE_SHIFT, tsk);
2921c50d8ae3SPaolo Bonzini }
2922c50d8ae3SPaolo Bonzini 
2923c50d8ae3SPaolo Bonzini static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, kvm_pfn_t pfn)
2924c50d8ae3SPaolo Bonzini {
2925c50d8ae3SPaolo Bonzini 	/*
2926c50d8ae3SPaolo Bonzini 	 * Do not cache the mmio info caused by writing the readonly gfn
2927c50d8ae3SPaolo Bonzini 	 * into the spte otherwise read access on readonly gfn also can
2928c50d8ae3SPaolo Bonzini 	 * caused mmio page fault and treat it as mmio access.
2929c50d8ae3SPaolo Bonzini 	 */
2930c50d8ae3SPaolo Bonzini 	if (pfn == KVM_PFN_ERR_RO_FAULT)
2931c50d8ae3SPaolo Bonzini 		return RET_PF_EMULATE;
2932c50d8ae3SPaolo Bonzini 
2933c50d8ae3SPaolo Bonzini 	if (pfn == KVM_PFN_ERR_HWPOISON) {
2934c50d8ae3SPaolo Bonzini 		kvm_send_hwpoison_signal(kvm_vcpu_gfn_to_hva(vcpu, gfn), current);
2935c50d8ae3SPaolo Bonzini 		return RET_PF_RETRY;
2936c50d8ae3SPaolo Bonzini 	}
2937c50d8ae3SPaolo Bonzini 
2938c50d8ae3SPaolo Bonzini 	return -EFAULT;
2939c50d8ae3SPaolo Bonzini }
2940c50d8ae3SPaolo Bonzini 
2941c50d8ae3SPaolo Bonzini static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
29420a2b64c5SBen Gardon 				kvm_pfn_t pfn, unsigned int access,
29430a2b64c5SBen Gardon 				int *ret_val)
2944c50d8ae3SPaolo Bonzini {
2945c50d8ae3SPaolo Bonzini 	/* The pfn is invalid, report the error! */
2946c50d8ae3SPaolo Bonzini 	if (unlikely(is_error_pfn(pfn))) {
2947c50d8ae3SPaolo Bonzini 		*ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
2948c50d8ae3SPaolo Bonzini 		return true;
2949c50d8ae3SPaolo Bonzini 	}
2950c50d8ae3SPaolo Bonzini 
2951*30ab5901SSean Christopherson 	if (unlikely(is_noslot_pfn(pfn))) {
2952c50d8ae3SPaolo Bonzini 		vcpu_cache_mmio_info(vcpu, gva, gfn,
2953c50d8ae3SPaolo Bonzini 				     access & shadow_mmio_access_mask);
2954*30ab5901SSean Christopherson 		/*
2955*30ab5901SSean Christopherson 		 * If MMIO caching is disabled, emulate immediately without
2956*30ab5901SSean Christopherson 		 * touching the shadow page tables as attempting to install an
2957*30ab5901SSean Christopherson 		 * MMIO SPTE will just be an expensive nop.
2958*30ab5901SSean Christopherson 		 */
2959*30ab5901SSean Christopherson 		if (unlikely(!shadow_mmio_value)) {
2960*30ab5901SSean Christopherson 			*ret_val = RET_PF_EMULATE;
2961*30ab5901SSean Christopherson 			return true;
2962*30ab5901SSean Christopherson 		}
2963*30ab5901SSean Christopherson 	}
2964c50d8ae3SPaolo Bonzini 
2965c50d8ae3SPaolo Bonzini 	return false;
2966c50d8ae3SPaolo Bonzini }
2967c50d8ae3SPaolo Bonzini 
2968c50d8ae3SPaolo Bonzini static bool page_fault_can_be_fast(u32 error_code)
2969c50d8ae3SPaolo Bonzini {
2970c50d8ae3SPaolo Bonzini 	/*
2971c50d8ae3SPaolo Bonzini 	 * Do not fix the mmio spte with invalid generation number which
2972c50d8ae3SPaolo Bonzini 	 * need to be updated by slow page fault path.
2973c50d8ae3SPaolo Bonzini 	 */
2974c50d8ae3SPaolo Bonzini 	if (unlikely(error_code & PFERR_RSVD_MASK))
2975c50d8ae3SPaolo Bonzini 		return false;
2976c50d8ae3SPaolo Bonzini 
2977c50d8ae3SPaolo Bonzini 	/* See if the page fault is due to an NX violation */
2978c50d8ae3SPaolo Bonzini 	if (unlikely(((error_code & (PFERR_FETCH_MASK | PFERR_PRESENT_MASK))
2979c50d8ae3SPaolo Bonzini 		      == (PFERR_FETCH_MASK | PFERR_PRESENT_MASK))))
2980c50d8ae3SPaolo Bonzini 		return false;
2981c50d8ae3SPaolo Bonzini 
2982c50d8ae3SPaolo Bonzini 	/*
2983c50d8ae3SPaolo Bonzini 	 * #PF can be fast if:
2984c50d8ae3SPaolo Bonzini 	 * 1. The shadow page table entry is not present, which could mean that
2985c50d8ae3SPaolo Bonzini 	 *    the fault is potentially caused by access tracking (if enabled).
2986c50d8ae3SPaolo Bonzini 	 * 2. The shadow page table entry is present and the fault
2987c50d8ae3SPaolo Bonzini 	 *    is caused by write-protect, that means we just need change the W
2988c50d8ae3SPaolo Bonzini 	 *    bit of the spte which can be done out of mmu-lock.
2989c50d8ae3SPaolo Bonzini 	 *
2990c50d8ae3SPaolo Bonzini 	 * However, if access tracking is disabled we know that a non-present
2991c50d8ae3SPaolo Bonzini 	 * page must be a genuine page fault where we have to create a new SPTE.
2992c50d8ae3SPaolo Bonzini 	 * So, if access tracking is disabled, we return true only for write
2993c50d8ae3SPaolo Bonzini 	 * accesses to a present page.
2994c50d8ae3SPaolo Bonzini 	 */
2995c50d8ae3SPaolo Bonzini 
2996c50d8ae3SPaolo Bonzini 	return shadow_acc_track_mask != 0 ||
2997c50d8ae3SPaolo Bonzini 	       ((error_code & (PFERR_WRITE_MASK | PFERR_PRESENT_MASK))
2998c50d8ae3SPaolo Bonzini 		== (PFERR_WRITE_MASK | PFERR_PRESENT_MASK));
2999c50d8ae3SPaolo Bonzini }
3000c50d8ae3SPaolo Bonzini 
3001c50d8ae3SPaolo Bonzini /*
3002c50d8ae3SPaolo Bonzini  * Returns true if the SPTE was fixed successfully. Otherwise,
3003c50d8ae3SPaolo Bonzini  * someone else modified the SPTE from its original value.
3004c50d8ae3SPaolo Bonzini  */
3005c50d8ae3SPaolo Bonzini static bool
3006c50d8ae3SPaolo Bonzini fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
3007c50d8ae3SPaolo Bonzini 			u64 *sptep, u64 old_spte, u64 new_spte)
3008c50d8ae3SPaolo Bonzini {
3009c50d8ae3SPaolo Bonzini 	gfn_t gfn;
3010c50d8ae3SPaolo Bonzini 
3011c50d8ae3SPaolo Bonzini 	WARN_ON(!sp->role.direct);
3012c50d8ae3SPaolo Bonzini 
3013c50d8ae3SPaolo Bonzini 	/*
3014c50d8ae3SPaolo Bonzini 	 * Theoretically we could also set dirty bit (and flush TLB) here in
3015c50d8ae3SPaolo Bonzini 	 * order to eliminate unnecessary PML logging. See comments in
3016c50d8ae3SPaolo Bonzini 	 * set_spte. But fast_page_fault is very unlikely to happen with PML
3017c50d8ae3SPaolo Bonzini 	 * enabled, so we do not do this. This might result in the same GPA
3018c50d8ae3SPaolo Bonzini 	 * to be logged in PML buffer again when the write really happens, and
3019c50d8ae3SPaolo Bonzini 	 * eventually to be called by mark_page_dirty twice. But it's also no
3020c50d8ae3SPaolo Bonzini 	 * harm. This also avoids the TLB flush needed after setting dirty bit
3021c50d8ae3SPaolo Bonzini 	 * so non-PML cases won't be impacted.
3022c50d8ae3SPaolo Bonzini 	 *
3023c50d8ae3SPaolo Bonzini 	 * Compare with set_spte where instead shadow_dirty_mask is set.
3024c50d8ae3SPaolo Bonzini 	 */
3025c50d8ae3SPaolo Bonzini 	if (cmpxchg64(sptep, old_spte, new_spte) != old_spte)
3026c50d8ae3SPaolo Bonzini 		return false;
3027c50d8ae3SPaolo Bonzini 
3028c50d8ae3SPaolo Bonzini 	if (is_writable_pte(new_spte) && !is_writable_pte(old_spte)) {
3029c50d8ae3SPaolo Bonzini 		/*
3030c50d8ae3SPaolo Bonzini 		 * The gfn of direct spte is stable since it is
3031c50d8ae3SPaolo Bonzini 		 * calculated by sp->gfn.
3032c50d8ae3SPaolo Bonzini 		 */
3033c50d8ae3SPaolo Bonzini 		gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
3034c50d8ae3SPaolo Bonzini 		kvm_vcpu_mark_page_dirty(vcpu, gfn);
3035c50d8ae3SPaolo Bonzini 	}
3036c50d8ae3SPaolo Bonzini 
3037c50d8ae3SPaolo Bonzini 	return true;
3038c50d8ae3SPaolo Bonzini }
3039c50d8ae3SPaolo Bonzini 
3040c50d8ae3SPaolo Bonzini static bool is_access_allowed(u32 fault_err_code, u64 spte)
3041c50d8ae3SPaolo Bonzini {
3042c50d8ae3SPaolo Bonzini 	if (fault_err_code & PFERR_FETCH_MASK)
3043c50d8ae3SPaolo Bonzini 		return is_executable_pte(spte);
3044c50d8ae3SPaolo Bonzini 
3045c50d8ae3SPaolo Bonzini 	if (fault_err_code & PFERR_WRITE_MASK)
3046c50d8ae3SPaolo Bonzini 		return is_writable_pte(spte);
3047c50d8ae3SPaolo Bonzini 
3048c50d8ae3SPaolo Bonzini 	/* Fault was on Read access */
3049c50d8ae3SPaolo Bonzini 	return spte & PT_PRESENT_MASK;
3050c50d8ae3SPaolo Bonzini }
3051c50d8ae3SPaolo Bonzini 
3052c50d8ae3SPaolo Bonzini /*
3053c4371c2aSSean Christopherson  * Returns one of RET_PF_INVALID, RET_PF_FIXED or RET_PF_SPURIOUS.
3054c50d8ae3SPaolo Bonzini  */
3055c4371c2aSSean Christopherson static int fast_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
3056c50d8ae3SPaolo Bonzini 			   u32 error_code)
3057c50d8ae3SPaolo Bonzini {
3058c50d8ae3SPaolo Bonzini 	struct kvm_shadow_walk_iterator iterator;
3059c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
3060c4371c2aSSean Christopherson 	int ret = RET_PF_INVALID;
3061c50d8ae3SPaolo Bonzini 	u64 spte = 0ull;
3062c50d8ae3SPaolo Bonzini 	uint retry_count = 0;
3063c50d8ae3SPaolo Bonzini 
3064c50d8ae3SPaolo Bonzini 	if (!page_fault_can_be_fast(error_code))
3065c4371c2aSSean Christopherson 		return ret;
3066c50d8ae3SPaolo Bonzini 
3067c50d8ae3SPaolo Bonzini 	walk_shadow_page_lockless_begin(vcpu);
3068c50d8ae3SPaolo Bonzini 
3069c50d8ae3SPaolo Bonzini 	do {
3070c50d8ae3SPaolo Bonzini 		u64 new_spte;
3071c50d8ae3SPaolo Bonzini 
3072736c291cSSean Christopherson 		for_each_shadow_entry_lockless(vcpu, cr2_or_gpa, iterator, spte)
3073f9fa2509SSean Christopherson 			if (!is_shadow_present_pte(spte))
3074c50d8ae3SPaolo Bonzini 				break;
3075c50d8ae3SPaolo Bonzini 
3076ec89e643SSean Christopherson 		if (!is_shadow_present_pte(spte))
3077ec89e643SSean Christopherson 			break;
3078ec89e643SSean Christopherson 
307957354682SSean Christopherson 		sp = sptep_to_sp(iterator.sptep);
3080c50d8ae3SPaolo Bonzini 		if (!is_last_spte(spte, sp->role.level))
3081c50d8ae3SPaolo Bonzini 			break;
3082c50d8ae3SPaolo Bonzini 
3083c50d8ae3SPaolo Bonzini 		/*
3084c50d8ae3SPaolo Bonzini 		 * Check whether the memory access that caused the fault would
3085c50d8ae3SPaolo Bonzini 		 * still cause it if it were to be performed right now. If not,
3086c50d8ae3SPaolo Bonzini 		 * then this is a spurious fault caused by TLB lazily flushed,
3087c50d8ae3SPaolo Bonzini 		 * or some other CPU has already fixed the PTE after the
3088c50d8ae3SPaolo Bonzini 		 * current CPU took the fault.
3089c50d8ae3SPaolo Bonzini 		 *
3090c50d8ae3SPaolo Bonzini 		 * Need not check the access of upper level table entries since
3091c50d8ae3SPaolo Bonzini 		 * they are always ACC_ALL.
3092c50d8ae3SPaolo Bonzini 		 */
3093c50d8ae3SPaolo Bonzini 		if (is_access_allowed(error_code, spte)) {
3094c4371c2aSSean Christopherson 			ret = RET_PF_SPURIOUS;
3095c50d8ae3SPaolo Bonzini 			break;
3096c50d8ae3SPaolo Bonzini 		}
3097c50d8ae3SPaolo Bonzini 
3098c50d8ae3SPaolo Bonzini 		new_spte = spte;
3099c50d8ae3SPaolo Bonzini 
3100c50d8ae3SPaolo Bonzini 		if (is_access_track_spte(spte))
3101c50d8ae3SPaolo Bonzini 			new_spte = restore_acc_track_spte(new_spte);
3102c50d8ae3SPaolo Bonzini 
3103c50d8ae3SPaolo Bonzini 		/*
3104c50d8ae3SPaolo Bonzini 		 * Currently, to simplify the code, write-protection can
3105c50d8ae3SPaolo Bonzini 		 * be removed in the fast path only if the SPTE was
3106c50d8ae3SPaolo Bonzini 		 * write-protected for dirty-logging or access tracking.
3107c50d8ae3SPaolo Bonzini 		 */
3108c50d8ae3SPaolo Bonzini 		if ((error_code & PFERR_WRITE_MASK) &&
3109e6302698SMiaohe Lin 		    spte_can_locklessly_be_made_writable(spte)) {
3110c50d8ae3SPaolo Bonzini 			new_spte |= PT_WRITABLE_MASK;
3111c50d8ae3SPaolo Bonzini 
3112c50d8ae3SPaolo Bonzini 			/*
3113c50d8ae3SPaolo Bonzini 			 * Do not fix write-permission on the large spte.  Since
3114c50d8ae3SPaolo Bonzini 			 * we only dirty the first page into the dirty-bitmap in
3115c50d8ae3SPaolo Bonzini 			 * fast_pf_fix_direct_spte(), other pages are missed
3116c50d8ae3SPaolo Bonzini 			 * if its slot has dirty logging enabled.
3117c50d8ae3SPaolo Bonzini 			 *
3118c50d8ae3SPaolo Bonzini 			 * Instead, we let the slow page fault path create a
3119c50d8ae3SPaolo Bonzini 			 * normal spte to fix the access.
3120c50d8ae3SPaolo Bonzini 			 *
3121c50d8ae3SPaolo Bonzini 			 * See the comments in kvm_arch_commit_memory_region().
3122c50d8ae3SPaolo Bonzini 			 */
31233bae0459SSean Christopherson 			if (sp->role.level > PG_LEVEL_4K)
3124c50d8ae3SPaolo Bonzini 				break;
3125c50d8ae3SPaolo Bonzini 		}
3126c50d8ae3SPaolo Bonzini 
3127c50d8ae3SPaolo Bonzini 		/* Verify that the fault can be handled in the fast path */
3128c50d8ae3SPaolo Bonzini 		if (new_spte == spte ||
3129c50d8ae3SPaolo Bonzini 		    !is_access_allowed(error_code, new_spte))
3130c50d8ae3SPaolo Bonzini 			break;
3131c50d8ae3SPaolo Bonzini 
3132c50d8ae3SPaolo Bonzini 		/*
3133c50d8ae3SPaolo Bonzini 		 * Currently, fast page fault only works for direct mapping
3134c50d8ae3SPaolo Bonzini 		 * since the gfn is not stable for indirect shadow page. See
31353ecad8c2SMauro Carvalho Chehab 		 * Documentation/virt/kvm/locking.rst to get more detail.
3136c50d8ae3SPaolo Bonzini 		 */
3137c4371c2aSSean Christopherson 		if (fast_pf_fix_direct_spte(vcpu, sp, iterator.sptep, spte,
3138c4371c2aSSean Christopherson 					    new_spte)) {
3139c4371c2aSSean Christopherson 			ret = RET_PF_FIXED;
3140c50d8ae3SPaolo Bonzini 			break;
3141c4371c2aSSean Christopherson 		}
3142c50d8ae3SPaolo Bonzini 
3143c50d8ae3SPaolo Bonzini 		if (++retry_count > 4) {
3144c50d8ae3SPaolo Bonzini 			printk_once(KERN_WARNING
3145c50d8ae3SPaolo Bonzini 				"kvm: Fast #PF retrying more than 4 times.\n");
3146c50d8ae3SPaolo Bonzini 			break;
3147c50d8ae3SPaolo Bonzini 		}
3148c50d8ae3SPaolo Bonzini 
3149c50d8ae3SPaolo Bonzini 	} while (true);
3150c50d8ae3SPaolo Bonzini 
3151736c291cSSean Christopherson 	trace_fast_page_fault(vcpu, cr2_or_gpa, error_code, iterator.sptep,
3152c4371c2aSSean Christopherson 			      spte, ret);
3153c50d8ae3SPaolo Bonzini 	walk_shadow_page_lockless_end(vcpu);
3154c50d8ae3SPaolo Bonzini 
3155c4371c2aSSean Christopherson 	return ret;
3156c50d8ae3SPaolo Bonzini }
3157c50d8ae3SPaolo Bonzini 
3158c50d8ae3SPaolo Bonzini static void mmu_free_root_page(struct kvm *kvm, hpa_t *root_hpa,
3159c50d8ae3SPaolo Bonzini 			       struct list_head *invalid_list)
3160c50d8ae3SPaolo Bonzini {
3161c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
3162c50d8ae3SPaolo Bonzini 
3163c50d8ae3SPaolo Bonzini 	if (!VALID_PAGE(*root_hpa))
3164c50d8ae3SPaolo Bonzini 		return;
3165c50d8ae3SPaolo Bonzini 
3166e47c4aeeSSean Christopherson 	sp = to_shadow_page(*root_hpa & PT64_BASE_ADDR_MASK);
316702c00b3aSBen Gardon 
316802c00b3aSBen Gardon 	if (kvm_mmu_put_root(kvm, sp)) {
3169897218ffSPaolo Bonzini 		if (is_tdp_mmu_page(sp))
317002c00b3aSBen Gardon 			kvm_tdp_mmu_free_root(kvm, sp);
317102c00b3aSBen Gardon 		else if (sp->role.invalid)
3172c50d8ae3SPaolo Bonzini 			kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
317302c00b3aSBen Gardon 	}
3174c50d8ae3SPaolo Bonzini 
3175c50d8ae3SPaolo Bonzini 	*root_hpa = INVALID_PAGE;
3176c50d8ae3SPaolo Bonzini }
3177c50d8ae3SPaolo Bonzini 
3178c50d8ae3SPaolo Bonzini /* roots_to_free must be some combination of the KVM_MMU_ROOT_* flags */
3179c50d8ae3SPaolo Bonzini void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
3180c50d8ae3SPaolo Bonzini 			ulong roots_to_free)
3181c50d8ae3SPaolo Bonzini {
31824d710de9SSean Christopherson 	struct kvm *kvm = vcpu->kvm;
3183c50d8ae3SPaolo Bonzini 	int i;
3184c50d8ae3SPaolo Bonzini 	LIST_HEAD(invalid_list);
3185c50d8ae3SPaolo Bonzini 	bool free_active_root = roots_to_free & KVM_MMU_ROOT_CURRENT;
3186c50d8ae3SPaolo Bonzini 
3187c50d8ae3SPaolo Bonzini 	BUILD_BUG_ON(KVM_MMU_NUM_PREV_ROOTS >= BITS_PER_LONG);
3188c50d8ae3SPaolo Bonzini 
3189c50d8ae3SPaolo Bonzini 	/* Before acquiring the MMU lock, see if we need to do any real work. */
3190c50d8ae3SPaolo Bonzini 	if (!(free_active_root && VALID_PAGE(mmu->root_hpa))) {
3191c50d8ae3SPaolo Bonzini 		for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
3192c50d8ae3SPaolo Bonzini 			if ((roots_to_free & KVM_MMU_ROOT_PREVIOUS(i)) &&
3193c50d8ae3SPaolo Bonzini 			    VALID_PAGE(mmu->prev_roots[i].hpa))
3194c50d8ae3SPaolo Bonzini 				break;
3195c50d8ae3SPaolo Bonzini 
3196c50d8ae3SPaolo Bonzini 		if (i == KVM_MMU_NUM_PREV_ROOTS)
3197c50d8ae3SPaolo Bonzini 			return;
3198c50d8ae3SPaolo Bonzini 	}
3199c50d8ae3SPaolo Bonzini 
3200531810caSBen Gardon 	write_lock(&kvm->mmu_lock);
3201c50d8ae3SPaolo Bonzini 
3202c50d8ae3SPaolo Bonzini 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
3203c50d8ae3SPaolo Bonzini 		if (roots_to_free & KVM_MMU_ROOT_PREVIOUS(i))
32044d710de9SSean Christopherson 			mmu_free_root_page(kvm, &mmu->prev_roots[i].hpa,
3205c50d8ae3SPaolo Bonzini 					   &invalid_list);
3206c50d8ae3SPaolo Bonzini 
3207c50d8ae3SPaolo Bonzini 	if (free_active_root) {
3208c50d8ae3SPaolo Bonzini 		if (mmu->shadow_root_level >= PT64_ROOT_4LEVEL &&
3209c50d8ae3SPaolo Bonzini 		    (mmu->root_level >= PT64_ROOT_4LEVEL || mmu->direct_map)) {
32104d710de9SSean Christopherson 			mmu_free_root_page(kvm, &mmu->root_hpa, &invalid_list);
321104d45551SSean Christopherson 		} else if (mmu->pae_root) {
3212c50d8ae3SPaolo Bonzini 			for (i = 0; i < 4; ++i)
3213c50d8ae3SPaolo Bonzini 				if (mmu->pae_root[i] != 0)
32144d710de9SSean Christopherson 					mmu_free_root_page(kvm,
3215c50d8ae3SPaolo Bonzini 							   &mmu->pae_root[i],
3216c50d8ae3SPaolo Bonzini 							   &invalid_list);
3217c50d8ae3SPaolo Bonzini 		}
321804d45551SSean Christopherson 		mmu->root_hpa = INVALID_PAGE;
3219be01e8e2SSean Christopherson 		mmu->root_pgd = 0;
3220c50d8ae3SPaolo Bonzini 	}
3221c50d8ae3SPaolo Bonzini 
32224d710de9SSean Christopherson 	kvm_mmu_commit_zap_page(kvm, &invalid_list);
3223531810caSBen Gardon 	write_unlock(&kvm->mmu_lock);
3224c50d8ae3SPaolo Bonzini }
3225c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_free_roots);
3226c50d8ae3SPaolo Bonzini 
3227c50d8ae3SPaolo Bonzini static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
3228c50d8ae3SPaolo Bonzini {
3229c50d8ae3SPaolo Bonzini 	int ret = 0;
3230c50d8ae3SPaolo Bonzini 
3231995decb6SVitaly Kuznetsov 	if (!kvm_vcpu_is_visible_gfn(vcpu, root_gfn)) {
3232c50d8ae3SPaolo Bonzini 		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3233c50d8ae3SPaolo Bonzini 		ret = 1;
3234c50d8ae3SPaolo Bonzini 	}
3235c50d8ae3SPaolo Bonzini 
3236c50d8ae3SPaolo Bonzini 	return ret;
3237c50d8ae3SPaolo Bonzini }
3238c50d8ae3SPaolo Bonzini 
32398123f265SSean Christopherson static hpa_t mmu_alloc_root(struct kvm_vcpu *vcpu, gfn_t gfn, gva_t gva,
32408123f265SSean Christopherson 			    u8 level, bool direct)
3241c50d8ae3SPaolo Bonzini {
3242c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
32438123f265SSean Christopherson 
32448123f265SSean Christopherson 	sp = kvm_mmu_get_page(vcpu, gfn, gva, level, direct, ACC_ALL);
32458123f265SSean Christopherson 	++sp->root_count;
32468123f265SSean Christopherson 
32478123f265SSean Christopherson 	return __pa(sp->spt);
32488123f265SSean Christopherson }
32498123f265SSean Christopherson 
32508123f265SSean Christopherson static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
32518123f265SSean Christopherson {
3252b37233c9SSean Christopherson 	struct kvm_mmu *mmu = vcpu->arch.mmu;
3253b37233c9SSean Christopherson 	u8 shadow_root_level = mmu->shadow_root_level;
32548123f265SSean Christopherson 	hpa_t root;
3255c50d8ae3SPaolo Bonzini 	unsigned i;
3256c50d8ae3SPaolo Bonzini 
3257897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(vcpu->kvm)) {
325802c00b3aSBen Gardon 		root = kvm_tdp_mmu_get_vcpu_root_hpa(vcpu);
3259b37233c9SSean Christopherson 		mmu->root_hpa = root;
326002c00b3aSBen Gardon 	} else if (shadow_root_level >= PT64_ROOT_4LEVEL) {
32616e6ec584SSean Christopherson 		root = mmu_alloc_root(vcpu, 0, 0, shadow_root_level, true);
3262b37233c9SSean Christopherson 		mmu->root_hpa = root;
32638123f265SSean Christopherson 	} else if (shadow_root_level == PT32E_ROOT_LEVEL) {
326473ad1606SSean Christopherson 		if (WARN_ON_ONCE(!mmu->pae_root))
326573ad1606SSean Christopherson 			return -EIO;
326673ad1606SSean Christopherson 
3267c50d8ae3SPaolo Bonzini 		for (i = 0; i < 4; ++i) {
3268e49e0b7bSSean Christopherson 			WARN_ON_ONCE(mmu->pae_root[i] &&
3269e49e0b7bSSean Christopherson 				     VALID_PAGE(mmu->pae_root[i]));
3270c50d8ae3SPaolo Bonzini 
32718123f265SSean Christopherson 			root = mmu_alloc_root(vcpu, i << (30 - PAGE_SHIFT),
32728123f265SSean Christopherson 					      i << 30, PT32_ROOT_LEVEL, true);
327317e368d9SSean Christopherson 			mmu->pae_root[i] = root | PT_PRESENT_MASK |
327417e368d9SSean Christopherson 					   shadow_me_mask;
3275c50d8ae3SPaolo Bonzini 		}
3276b37233c9SSean Christopherson 		mmu->root_hpa = __pa(mmu->pae_root);
327773ad1606SSean Christopherson 	} else {
327873ad1606SSean Christopherson 		WARN_ONCE(1, "Bad TDP root level = %d\n", shadow_root_level);
327973ad1606SSean Christopherson 		return -EIO;
328073ad1606SSean Christopherson 	}
32813651c7fcSSean Christopherson 
3282be01e8e2SSean Christopherson 	/* root_pgd is ignored for direct MMUs. */
3283b37233c9SSean Christopherson 	mmu->root_pgd = 0;
3284c50d8ae3SPaolo Bonzini 
3285c50d8ae3SPaolo Bonzini 	return 0;
3286c50d8ae3SPaolo Bonzini }
3287c50d8ae3SPaolo Bonzini 
3288c50d8ae3SPaolo Bonzini static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
3289c50d8ae3SPaolo Bonzini {
3290b37233c9SSean Christopherson 	struct kvm_mmu *mmu = vcpu->arch.mmu;
32916e0918aeSSean Christopherson 	u64 pdptrs[4], pm_mask;
3292be01e8e2SSean Christopherson 	gfn_t root_gfn, root_pgd;
32938123f265SSean Christopherson 	hpa_t root;
3294c50d8ae3SPaolo Bonzini 	int i;
3295c50d8ae3SPaolo Bonzini 
3296b37233c9SSean Christopherson 	root_pgd = mmu->get_guest_pgd(vcpu);
3297be01e8e2SSean Christopherson 	root_gfn = root_pgd >> PAGE_SHIFT;
3298c50d8ae3SPaolo Bonzini 
3299c50d8ae3SPaolo Bonzini 	if (mmu_check_root(vcpu, root_gfn))
3300c50d8ae3SPaolo Bonzini 		return 1;
3301c50d8ae3SPaolo Bonzini 
33026e0918aeSSean Christopherson 	if (mmu->root_level == PT32E_ROOT_LEVEL) {
33036e0918aeSSean Christopherson 		for (i = 0; i < 4; ++i) {
33046e0918aeSSean Christopherson 			pdptrs[i] = mmu->get_pdptr(vcpu, i);
33056e0918aeSSean Christopherson 			if (!(pdptrs[i] & PT_PRESENT_MASK))
33066e0918aeSSean Christopherson 				continue;
33076e0918aeSSean Christopherson 
33086e0918aeSSean Christopherson 			if (mmu_check_root(vcpu, pdptrs[i] >> PAGE_SHIFT))
33096e0918aeSSean Christopherson 				return 1;
33106e0918aeSSean Christopherson 		}
33116e0918aeSSean Christopherson 	}
33126e0918aeSSean Christopherson 
3313c50d8ae3SPaolo Bonzini 	/*
3314c50d8ae3SPaolo Bonzini 	 * Do we shadow a long mode page table? If so we need to
3315c50d8ae3SPaolo Bonzini 	 * write-protect the guests page table root.
3316c50d8ae3SPaolo Bonzini 	 */
3317b37233c9SSean Christopherson 	if (mmu->root_level >= PT64_ROOT_4LEVEL) {
33188123f265SSean Christopherson 		root = mmu_alloc_root(vcpu, root_gfn, 0,
3319b37233c9SSean Christopherson 				      mmu->shadow_root_level, false);
3320b37233c9SSean Christopherson 		mmu->root_hpa = root;
3321be01e8e2SSean Christopherson 		goto set_root_pgd;
3322c50d8ae3SPaolo Bonzini 	}
3323c50d8ae3SPaolo Bonzini 
332473ad1606SSean Christopherson 	if (WARN_ON_ONCE(!mmu->pae_root))
332573ad1606SSean Christopherson 		return -EIO;
332673ad1606SSean Christopherson 
3327c50d8ae3SPaolo Bonzini 	/*
3328c50d8ae3SPaolo Bonzini 	 * We shadow a 32 bit page table. This may be a legacy 2-level
3329c50d8ae3SPaolo Bonzini 	 * or a PAE 3-level page table. In either case we need to be aware that
3330c50d8ae3SPaolo Bonzini 	 * the shadow page table may be a PAE or a long mode page table.
3331c50d8ae3SPaolo Bonzini 	 */
333217e368d9SSean Christopherson 	pm_mask = PT_PRESENT_MASK | shadow_me_mask;
3333748e52b9SSean Christopherson 	if (mmu->shadow_root_level == PT64_ROOT_4LEVEL) {
3334c50d8ae3SPaolo Bonzini 		pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
3335c50d8ae3SPaolo Bonzini 
333673ad1606SSean Christopherson 		if (WARN_ON_ONCE(!mmu->lm_root))
333773ad1606SSean Christopherson 			return -EIO;
333873ad1606SSean Christopherson 
3339748e52b9SSean Christopherson 		mmu->lm_root[0] = __pa(mmu->pae_root) | pm_mask;
334004d45551SSean Christopherson 	}
334104d45551SSean Christopherson 
3342c50d8ae3SPaolo Bonzini 	for (i = 0; i < 4; ++i) {
3343e49e0b7bSSean Christopherson 		WARN_ON_ONCE(mmu->pae_root[i] && VALID_PAGE(mmu->pae_root[i]));
33446e6ec584SSean Christopherson 
3345b37233c9SSean Christopherson 		if (mmu->root_level == PT32E_ROOT_LEVEL) {
33466e0918aeSSean Christopherson 			if (!(pdptrs[i] & PT_PRESENT_MASK)) {
3347b37233c9SSean Christopherson 				mmu->pae_root[i] = 0;
3348c50d8ae3SPaolo Bonzini 				continue;
3349c50d8ae3SPaolo Bonzini 			}
33506e0918aeSSean Christopherson 			root_gfn = pdptrs[i] >> PAGE_SHIFT;
3351c50d8ae3SPaolo Bonzini 		}
3352c50d8ae3SPaolo Bonzini 
33538123f265SSean Christopherson 		root = mmu_alloc_root(vcpu, root_gfn, i << 30,
33548123f265SSean Christopherson 				      PT32_ROOT_LEVEL, false);
3355b37233c9SSean Christopherson 		mmu->pae_root[i] = root | pm_mask;
3356c50d8ae3SPaolo Bonzini 	}
3357c50d8ae3SPaolo Bonzini 
3358ba0a194fSSean Christopherson 	if (mmu->shadow_root_level == PT64_ROOT_4LEVEL)
3359b37233c9SSean Christopherson 		mmu->root_hpa = __pa(mmu->lm_root);
3360ba0a194fSSean Christopherson 	else
3361ba0a194fSSean Christopherson 		mmu->root_hpa = __pa(mmu->pae_root);
3362c50d8ae3SPaolo Bonzini 
3363be01e8e2SSean Christopherson set_root_pgd:
3364b37233c9SSean Christopherson 	mmu->root_pgd = root_pgd;
3365c50d8ae3SPaolo Bonzini 
3366c50d8ae3SPaolo Bonzini 	return 0;
3367c50d8ae3SPaolo Bonzini }
3368c50d8ae3SPaolo Bonzini 
3369748e52b9SSean Christopherson static int mmu_alloc_special_roots(struct kvm_vcpu *vcpu)
3370748e52b9SSean Christopherson {
3371748e52b9SSean Christopherson 	struct kvm_mmu *mmu = vcpu->arch.mmu;
3372748e52b9SSean Christopherson 	u64 *lm_root, *pae_root;
3373748e52b9SSean Christopherson 
3374748e52b9SSean Christopherson 	/*
3375748e52b9SSean Christopherson 	 * When shadowing 32-bit or PAE NPT with 64-bit NPT, the PML4 and PDP
3376748e52b9SSean Christopherson 	 * tables are allocated and initialized at root creation as there is no
3377748e52b9SSean Christopherson 	 * equivalent level in the guest's NPT to shadow.  Allocate the tables
3378748e52b9SSean Christopherson 	 * on demand, as running a 32-bit L1 VMM on 64-bit KVM is very rare.
3379748e52b9SSean Christopherson 	 */
3380748e52b9SSean Christopherson 	if (mmu->direct_map || mmu->root_level >= PT64_ROOT_4LEVEL ||
3381748e52b9SSean Christopherson 	    mmu->shadow_root_level < PT64_ROOT_4LEVEL)
3382748e52b9SSean Christopherson 		return 0;
3383748e52b9SSean Christopherson 
3384748e52b9SSean Christopherson 	/*
3385748e52b9SSean Christopherson 	 * This mess only works with 4-level paging and needs to be updated to
3386748e52b9SSean Christopherson 	 * work with 5-level paging.
3387748e52b9SSean Christopherson 	 */
3388748e52b9SSean Christopherson 	if (WARN_ON_ONCE(mmu->shadow_root_level != PT64_ROOT_4LEVEL))
3389748e52b9SSean Christopherson 		return -EIO;
3390748e52b9SSean Christopherson 
3391748e52b9SSean Christopherson 	if (mmu->pae_root && mmu->lm_root)
3392748e52b9SSean Christopherson 		return 0;
3393748e52b9SSean Christopherson 
3394748e52b9SSean Christopherson 	/*
3395748e52b9SSean Christopherson 	 * The special roots should always be allocated in concert.  Yell and
3396748e52b9SSean Christopherson 	 * bail if KVM ends up in a state where only one of the roots is valid.
3397748e52b9SSean Christopherson 	 */
3398748e52b9SSean Christopherson 	if (WARN_ON_ONCE(!tdp_enabled || mmu->pae_root || mmu->lm_root))
3399748e52b9SSean Christopherson 		return -EIO;
3400748e52b9SSean Christopherson 
3401748e52b9SSean Christopherson 	/* Unlike 32-bit NPT, the PDP table doesn't need to be in low mem. */
3402748e52b9SSean Christopherson 	pae_root = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
3403748e52b9SSean Christopherson 	if (!pae_root)
3404748e52b9SSean Christopherson 		return -ENOMEM;
3405748e52b9SSean Christopherson 
3406748e52b9SSean Christopherson 	lm_root = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
3407748e52b9SSean Christopherson 	if (!lm_root) {
3408748e52b9SSean Christopherson 		free_page((unsigned long)pae_root);
3409748e52b9SSean Christopherson 		return -ENOMEM;
3410748e52b9SSean Christopherson 	}
3411748e52b9SSean Christopherson 
3412748e52b9SSean Christopherson 	mmu->pae_root = pae_root;
3413748e52b9SSean Christopherson 	mmu->lm_root = lm_root;
3414748e52b9SSean Christopherson 
3415748e52b9SSean Christopherson 	return 0;
3416748e52b9SSean Christopherson }
3417748e52b9SSean Christopherson 
3418c50d8ae3SPaolo Bonzini void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
3419c50d8ae3SPaolo Bonzini {
3420c50d8ae3SPaolo Bonzini 	int i;
3421c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
3422c50d8ae3SPaolo Bonzini 
3423c50d8ae3SPaolo Bonzini 	if (vcpu->arch.mmu->direct_map)
3424c50d8ae3SPaolo Bonzini 		return;
3425c50d8ae3SPaolo Bonzini 
3426c50d8ae3SPaolo Bonzini 	if (!VALID_PAGE(vcpu->arch.mmu->root_hpa))
3427c50d8ae3SPaolo Bonzini 		return;
3428c50d8ae3SPaolo Bonzini 
3429c50d8ae3SPaolo Bonzini 	vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY);
3430c50d8ae3SPaolo Bonzini 
3431c50d8ae3SPaolo Bonzini 	if (vcpu->arch.mmu->root_level >= PT64_ROOT_4LEVEL) {
3432c50d8ae3SPaolo Bonzini 		hpa_t root = vcpu->arch.mmu->root_hpa;
3433e47c4aeeSSean Christopherson 		sp = to_shadow_page(root);
3434c50d8ae3SPaolo Bonzini 
3435c50d8ae3SPaolo Bonzini 		/*
3436c50d8ae3SPaolo Bonzini 		 * Even if another CPU was marking the SP as unsync-ed
3437c50d8ae3SPaolo Bonzini 		 * simultaneously, any guest page table changes are not
3438c50d8ae3SPaolo Bonzini 		 * guaranteed to be visible anyway until this VCPU issues a TLB
3439c50d8ae3SPaolo Bonzini 		 * flush strictly after those changes are made. We only need to
3440c50d8ae3SPaolo Bonzini 		 * ensure that the other CPU sets these flags before any actual
3441c50d8ae3SPaolo Bonzini 		 * changes to the page tables are made. The comments in
3442c50d8ae3SPaolo Bonzini 		 * mmu_need_write_protect() describe what could go wrong if this
3443c50d8ae3SPaolo Bonzini 		 * requirement isn't satisfied.
3444c50d8ae3SPaolo Bonzini 		 */
3445c50d8ae3SPaolo Bonzini 		if (!smp_load_acquire(&sp->unsync) &&
3446c50d8ae3SPaolo Bonzini 		    !smp_load_acquire(&sp->unsync_children))
3447c50d8ae3SPaolo Bonzini 			return;
3448c50d8ae3SPaolo Bonzini 
3449531810caSBen Gardon 		write_lock(&vcpu->kvm->mmu_lock);
3450c50d8ae3SPaolo Bonzini 		kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
3451c50d8ae3SPaolo Bonzini 
3452c50d8ae3SPaolo Bonzini 		mmu_sync_children(vcpu, sp);
3453c50d8ae3SPaolo Bonzini 
3454c50d8ae3SPaolo Bonzini 		kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
3455531810caSBen Gardon 		write_unlock(&vcpu->kvm->mmu_lock);
3456c50d8ae3SPaolo Bonzini 		return;
3457c50d8ae3SPaolo Bonzini 	}
3458c50d8ae3SPaolo Bonzini 
3459531810caSBen Gardon 	write_lock(&vcpu->kvm->mmu_lock);
3460c50d8ae3SPaolo Bonzini 	kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
3461c50d8ae3SPaolo Bonzini 
3462c50d8ae3SPaolo Bonzini 	for (i = 0; i < 4; ++i) {
3463c50d8ae3SPaolo Bonzini 		hpa_t root = vcpu->arch.mmu->pae_root[i];
3464c50d8ae3SPaolo Bonzini 
3465c50d8ae3SPaolo Bonzini 		if (root && VALID_PAGE(root)) {
3466c50d8ae3SPaolo Bonzini 			root &= PT64_BASE_ADDR_MASK;
3467e47c4aeeSSean Christopherson 			sp = to_shadow_page(root);
3468c50d8ae3SPaolo Bonzini 			mmu_sync_children(vcpu, sp);
3469c50d8ae3SPaolo Bonzini 		}
3470c50d8ae3SPaolo Bonzini 	}
3471c50d8ae3SPaolo Bonzini 
3472c50d8ae3SPaolo Bonzini 	kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
3473531810caSBen Gardon 	write_unlock(&vcpu->kvm->mmu_lock);
3474c50d8ae3SPaolo Bonzini }
3475c50d8ae3SPaolo Bonzini 
3476736c291cSSean Christopherson static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gpa_t vaddr,
3477c50d8ae3SPaolo Bonzini 				  u32 access, struct x86_exception *exception)
3478c50d8ae3SPaolo Bonzini {
3479c50d8ae3SPaolo Bonzini 	if (exception)
3480c50d8ae3SPaolo Bonzini 		exception->error_code = 0;
3481c50d8ae3SPaolo Bonzini 	return vaddr;
3482c50d8ae3SPaolo Bonzini }
3483c50d8ae3SPaolo Bonzini 
3484736c291cSSean Christopherson static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gpa_t vaddr,
3485c50d8ae3SPaolo Bonzini 					 u32 access,
3486c50d8ae3SPaolo Bonzini 					 struct x86_exception *exception)
3487c50d8ae3SPaolo Bonzini {
3488c50d8ae3SPaolo Bonzini 	if (exception)
3489c50d8ae3SPaolo Bonzini 		exception->error_code = 0;
3490c50d8ae3SPaolo Bonzini 	return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access, exception);
3491c50d8ae3SPaolo Bonzini }
3492c50d8ae3SPaolo Bonzini 
3493c50d8ae3SPaolo Bonzini static bool
3494c50d8ae3SPaolo Bonzini __is_rsvd_bits_set(struct rsvd_bits_validate *rsvd_check, u64 pte, int level)
3495c50d8ae3SPaolo Bonzini {
3496b5c3c1b3SSean Christopherson 	int bit7 = (pte >> 7) & 1;
3497c50d8ae3SPaolo Bonzini 
3498b5c3c1b3SSean Christopherson 	return pte & rsvd_check->rsvd_bits_mask[bit7][level-1];
3499c50d8ae3SPaolo Bonzini }
3500c50d8ae3SPaolo Bonzini 
3501b5c3c1b3SSean Christopherson static bool __is_bad_mt_xwr(struct rsvd_bits_validate *rsvd_check, u64 pte)
3502c50d8ae3SPaolo Bonzini {
3503b5c3c1b3SSean Christopherson 	return rsvd_check->bad_mt_xwr & BIT_ULL(pte & 0x3f);
3504c50d8ae3SPaolo Bonzini }
3505c50d8ae3SPaolo Bonzini 
3506c50d8ae3SPaolo Bonzini static bool mmio_info_in_cache(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3507c50d8ae3SPaolo Bonzini {
3508c50d8ae3SPaolo Bonzini 	/*
3509c50d8ae3SPaolo Bonzini 	 * A nested guest cannot use the MMIO cache if it is using nested
3510c50d8ae3SPaolo Bonzini 	 * page tables, because cr2 is a nGPA while the cache stores GPAs.
3511c50d8ae3SPaolo Bonzini 	 */
3512c50d8ae3SPaolo Bonzini 	if (mmu_is_nested(vcpu))
3513c50d8ae3SPaolo Bonzini 		return false;
3514c50d8ae3SPaolo Bonzini 
3515c50d8ae3SPaolo Bonzini 	if (direct)
3516c50d8ae3SPaolo Bonzini 		return vcpu_match_mmio_gpa(vcpu, addr);
3517c50d8ae3SPaolo Bonzini 
3518c50d8ae3SPaolo Bonzini 	return vcpu_match_mmio_gva(vcpu, addr);
3519c50d8ae3SPaolo Bonzini }
3520c50d8ae3SPaolo Bonzini 
352195fb5b02SBen Gardon /*
352295fb5b02SBen Gardon  * Return the level of the lowest level SPTE added to sptes.
352395fb5b02SBen Gardon  * That SPTE may be non-present.
352495fb5b02SBen Gardon  */
352539b4d43eSSean Christopherson static int get_walk(struct kvm_vcpu *vcpu, u64 addr, u64 *sptes, int *root_level)
3526c50d8ae3SPaolo Bonzini {
3527c50d8ae3SPaolo Bonzini 	struct kvm_shadow_walk_iterator iterator;
35282aa07893SSean Christopherson 	int leaf = -1;
352995fb5b02SBen Gardon 	u64 spte;
3530c50d8ae3SPaolo Bonzini 
3531c50d8ae3SPaolo Bonzini 	walk_shadow_page_lockless_begin(vcpu);
3532c50d8ae3SPaolo Bonzini 
353339b4d43eSSean Christopherson 	for (shadow_walk_init(&iterator, vcpu, addr),
353439b4d43eSSean Christopherson 	     *root_level = iterator.level;
3535c50d8ae3SPaolo Bonzini 	     shadow_walk_okay(&iterator);
3536c50d8ae3SPaolo Bonzini 	     __shadow_walk_next(&iterator, spte)) {
353795fb5b02SBen Gardon 		leaf = iterator.level;
3538c50d8ae3SPaolo Bonzini 		spte = mmu_spte_get_lockless(iterator.sptep);
3539c50d8ae3SPaolo Bonzini 
3540dde81f94SSean Christopherson 		sptes[leaf] = spte;
3541c50d8ae3SPaolo Bonzini 
3542c50d8ae3SPaolo Bonzini 		if (!is_shadow_present_pte(spte))
3543c50d8ae3SPaolo Bonzini 			break;
354495fb5b02SBen Gardon 	}
354595fb5b02SBen Gardon 
354695fb5b02SBen Gardon 	walk_shadow_page_lockless_end(vcpu);
354795fb5b02SBen Gardon 
354895fb5b02SBen Gardon 	return leaf;
354995fb5b02SBen Gardon }
355095fb5b02SBen Gardon 
35519aa41879SSean Christopherson /* return true if reserved bit(s) are detected on a valid, non-MMIO SPTE. */
355295fb5b02SBen Gardon static bool get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr, u64 *sptep)
355395fb5b02SBen Gardon {
3554dde81f94SSean Christopherson 	u64 sptes[PT64_ROOT_MAX_LEVEL + 1];
355595fb5b02SBen Gardon 	struct rsvd_bits_validate *rsvd_check;
355639b4d43eSSean Christopherson 	int root, leaf, level;
355795fb5b02SBen Gardon 	bool reserved = false;
355895fb5b02SBen Gardon 
355995fb5b02SBen Gardon 	if (!VALID_PAGE(vcpu->arch.mmu->root_hpa)) {
356095fb5b02SBen Gardon 		*sptep = 0ull;
356195fb5b02SBen Gardon 		return reserved;
356295fb5b02SBen Gardon 	}
356395fb5b02SBen Gardon 
356495fb5b02SBen Gardon 	if (is_tdp_mmu_root(vcpu->kvm, vcpu->arch.mmu->root_hpa))
356539b4d43eSSean Christopherson 		leaf = kvm_tdp_mmu_get_walk(vcpu, addr, sptes, &root);
356695fb5b02SBen Gardon 	else
356739b4d43eSSean Christopherson 		leaf = get_walk(vcpu, addr, sptes, &root);
356895fb5b02SBen Gardon 
35692aa07893SSean Christopherson 	if (unlikely(leaf < 0)) {
35702aa07893SSean Christopherson 		*sptep = 0ull;
35712aa07893SSean Christopherson 		return reserved;
35722aa07893SSean Christopherson 	}
35732aa07893SSean Christopherson 
35749aa41879SSean Christopherson 	*sptep = sptes[leaf];
35759aa41879SSean Christopherson 
35769aa41879SSean Christopherson 	/*
35779aa41879SSean Christopherson 	 * Skip reserved bits checks on the terminal leaf if it's not a valid
35789aa41879SSean Christopherson 	 * SPTE.  Note, this also (intentionally) skips MMIO SPTEs, which, by
35799aa41879SSean Christopherson 	 * design, always have reserved bits set.  The purpose of the checks is
35809aa41879SSean Christopherson 	 * to detect reserved bits on non-MMIO SPTEs. i.e. buggy SPTEs.
35819aa41879SSean Christopherson 	 */
35829aa41879SSean Christopherson 	if (!is_shadow_present_pte(sptes[leaf]))
35839aa41879SSean Christopherson 		leaf++;
358495fb5b02SBen Gardon 
358595fb5b02SBen Gardon 	rsvd_check = &vcpu->arch.mmu->shadow_zero_check;
358695fb5b02SBen Gardon 
35879aa41879SSean Christopherson 	for (level = root; level >= leaf; level--)
3588b5c3c1b3SSean Christopherson 		/*
3589b5c3c1b3SSean Christopherson 		 * Use a bitwise-OR instead of a logical-OR to aggregate the
3590b5c3c1b3SSean Christopherson 		 * reserved bit and EPT's invalid memtype/XWR checks to avoid
3591b5c3c1b3SSean Christopherson 		 * adding a Jcc in the loop.
3592b5c3c1b3SSean Christopherson 		 */
3593dde81f94SSean Christopherson 		reserved |= __is_bad_mt_xwr(rsvd_check, sptes[level]) |
3594dde81f94SSean Christopherson 			    __is_rsvd_bits_set(rsvd_check, sptes[level], level);
3595c50d8ae3SPaolo Bonzini 
3596c50d8ae3SPaolo Bonzini 	if (reserved) {
3597c50d8ae3SPaolo Bonzini 		pr_err("%s: detect reserved bits on spte, addr 0x%llx, dump hierarchy:\n",
3598c50d8ae3SPaolo Bonzini 		       __func__, addr);
359995fb5b02SBen Gardon 		for (level = root; level >= leaf; level--)
3600c50d8ae3SPaolo Bonzini 			pr_err("------ spte 0x%llx level %d.\n",
3601dde81f94SSean Christopherson 			       sptes[level], level);
3602c50d8ae3SPaolo Bonzini 	}
3603ddce6208SSean Christopherson 
3604c50d8ae3SPaolo Bonzini 	return reserved;
3605c50d8ae3SPaolo Bonzini }
3606c50d8ae3SPaolo Bonzini 
3607c50d8ae3SPaolo Bonzini static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr, bool direct)
3608c50d8ae3SPaolo Bonzini {
3609c50d8ae3SPaolo Bonzini 	u64 spte;
3610c50d8ae3SPaolo Bonzini 	bool reserved;
3611c50d8ae3SPaolo Bonzini 
3612c50d8ae3SPaolo Bonzini 	if (mmio_info_in_cache(vcpu, addr, direct))
3613c50d8ae3SPaolo Bonzini 		return RET_PF_EMULATE;
3614c50d8ae3SPaolo Bonzini 
361595fb5b02SBen Gardon 	reserved = get_mmio_spte(vcpu, addr, &spte);
3616c50d8ae3SPaolo Bonzini 	if (WARN_ON(reserved))
3617c50d8ae3SPaolo Bonzini 		return -EINVAL;
3618c50d8ae3SPaolo Bonzini 
3619c50d8ae3SPaolo Bonzini 	if (is_mmio_spte(spte)) {
3620c50d8ae3SPaolo Bonzini 		gfn_t gfn = get_mmio_spte_gfn(spte);
36210a2b64c5SBen Gardon 		unsigned int access = get_mmio_spte_access(spte);
3622c50d8ae3SPaolo Bonzini 
3623c50d8ae3SPaolo Bonzini 		if (!check_mmio_spte(vcpu, spte))
3624c50d8ae3SPaolo Bonzini 			return RET_PF_INVALID;
3625c50d8ae3SPaolo Bonzini 
3626c50d8ae3SPaolo Bonzini 		if (direct)
3627c50d8ae3SPaolo Bonzini 			addr = 0;
3628c50d8ae3SPaolo Bonzini 
3629c50d8ae3SPaolo Bonzini 		trace_handle_mmio_page_fault(addr, gfn, access);
3630c50d8ae3SPaolo Bonzini 		vcpu_cache_mmio_info(vcpu, addr, gfn, access);
3631c50d8ae3SPaolo Bonzini 		return RET_PF_EMULATE;
3632c50d8ae3SPaolo Bonzini 	}
3633c50d8ae3SPaolo Bonzini 
3634c50d8ae3SPaolo Bonzini 	/*
3635c50d8ae3SPaolo Bonzini 	 * If the page table is zapped by other cpus, let CPU fault again on
3636c50d8ae3SPaolo Bonzini 	 * the address.
3637c50d8ae3SPaolo Bonzini 	 */
3638c50d8ae3SPaolo Bonzini 	return RET_PF_RETRY;
3639c50d8ae3SPaolo Bonzini }
3640c50d8ae3SPaolo Bonzini 
3641c50d8ae3SPaolo Bonzini static bool page_fault_handle_page_track(struct kvm_vcpu *vcpu,
3642c50d8ae3SPaolo Bonzini 					 u32 error_code, gfn_t gfn)
3643c50d8ae3SPaolo Bonzini {
3644c50d8ae3SPaolo Bonzini 	if (unlikely(error_code & PFERR_RSVD_MASK))
3645c50d8ae3SPaolo Bonzini 		return false;
3646c50d8ae3SPaolo Bonzini 
3647c50d8ae3SPaolo Bonzini 	if (!(error_code & PFERR_PRESENT_MASK) ||
3648c50d8ae3SPaolo Bonzini 	      !(error_code & PFERR_WRITE_MASK))
3649c50d8ae3SPaolo Bonzini 		return false;
3650c50d8ae3SPaolo Bonzini 
3651c50d8ae3SPaolo Bonzini 	/*
3652c50d8ae3SPaolo Bonzini 	 * guest is writing the page which is write tracked which can
3653c50d8ae3SPaolo Bonzini 	 * not be fixed by page fault handler.
3654c50d8ae3SPaolo Bonzini 	 */
3655c50d8ae3SPaolo Bonzini 	if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE))
3656c50d8ae3SPaolo Bonzini 		return true;
3657c50d8ae3SPaolo Bonzini 
3658c50d8ae3SPaolo Bonzini 	return false;
3659c50d8ae3SPaolo Bonzini }
3660c50d8ae3SPaolo Bonzini 
3661c50d8ae3SPaolo Bonzini static void shadow_page_table_clear_flood(struct kvm_vcpu *vcpu, gva_t addr)
3662c50d8ae3SPaolo Bonzini {
3663c50d8ae3SPaolo Bonzini 	struct kvm_shadow_walk_iterator iterator;
3664c50d8ae3SPaolo Bonzini 	u64 spte;
3665c50d8ae3SPaolo Bonzini 
3666c50d8ae3SPaolo Bonzini 	walk_shadow_page_lockless_begin(vcpu);
3667c50d8ae3SPaolo Bonzini 	for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
3668c50d8ae3SPaolo Bonzini 		clear_sp_write_flooding_count(iterator.sptep);
3669c50d8ae3SPaolo Bonzini 		if (!is_shadow_present_pte(spte))
3670c50d8ae3SPaolo Bonzini 			break;
3671c50d8ae3SPaolo Bonzini 	}
3672c50d8ae3SPaolo Bonzini 	walk_shadow_page_lockless_end(vcpu);
3673c50d8ae3SPaolo Bonzini }
3674c50d8ae3SPaolo Bonzini 
3675e8c22266SVitaly Kuznetsov static bool kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
36769f1a8526SSean Christopherson 				    gfn_t gfn)
3677c50d8ae3SPaolo Bonzini {
3678c50d8ae3SPaolo Bonzini 	struct kvm_arch_async_pf arch;
3679c50d8ae3SPaolo Bonzini 
3680c50d8ae3SPaolo Bonzini 	arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
3681c50d8ae3SPaolo Bonzini 	arch.gfn = gfn;
3682c50d8ae3SPaolo Bonzini 	arch.direct_map = vcpu->arch.mmu->direct_map;
3683d8dd54e0SSean Christopherson 	arch.cr3 = vcpu->arch.mmu->get_guest_pgd(vcpu);
3684c50d8ae3SPaolo Bonzini 
36859f1a8526SSean Christopherson 	return kvm_setup_async_pf(vcpu, cr2_or_gpa,
36869f1a8526SSean Christopherson 				  kvm_vcpu_gfn_to_hva(vcpu, gfn), &arch);
3687c50d8ae3SPaolo Bonzini }
3688c50d8ae3SPaolo Bonzini 
3689c50d8ae3SPaolo Bonzini static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
36904a42d848SDavid Stevens 			 gpa_t cr2_or_gpa, kvm_pfn_t *pfn, hva_t *hva,
36914a42d848SDavid Stevens 			 bool write, bool *writable)
3692c50d8ae3SPaolo Bonzini {
3693c36b7150SPaolo Bonzini 	struct kvm_memory_slot *slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn);
3694c50d8ae3SPaolo Bonzini 	bool async;
3695c50d8ae3SPaolo Bonzini 
3696e0c37868SSean Christopherson 	/*
3697e0c37868SSean Christopherson 	 * Retry the page fault if the gfn hit a memslot that is being deleted
3698e0c37868SSean Christopherson 	 * or moved.  This ensures any existing SPTEs for the old memslot will
3699e0c37868SSean Christopherson 	 * be zapped before KVM inserts a new MMIO SPTE for the gfn.
3700e0c37868SSean Christopherson 	 */
3701e0c37868SSean Christopherson 	if (slot && (slot->flags & KVM_MEMSLOT_INVALID))
3702e0c37868SSean Christopherson 		return true;
3703e0c37868SSean Christopherson 
3704c36b7150SPaolo Bonzini 	/* Don't expose private memslots to L2. */
3705c36b7150SPaolo Bonzini 	if (is_guest_mode(vcpu) && !kvm_is_visible_memslot(slot)) {
3706c50d8ae3SPaolo Bonzini 		*pfn = KVM_PFN_NOSLOT;
3707c583eed6SSean Christopherson 		*writable = false;
3708c50d8ae3SPaolo Bonzini 		return false;
3709c50d8ae3SPaolo Bonzini 	}
3710c50d8ae3SPaolo Bonzini 
3711c50d8ae3SPaolo Bonzini 	async = false;
37124a42d848SDavid Stevens 	*pfn = __gfn_to_pfn_memslot(slot, gfn, false, &async,
37134a42d848SDavid Stevens 				    write, writable, hva);
3714c50d8ae3SPaolo Bonzini 	if (!async)
3715c50d8ae3SPaolo Bonzini 		return false; /* *pfn has correct page already */
3716c50d8ae3SPaolo Bonzini 
3717c50d8ae3SPaolo Bonzini 	if (!prefault && kvm_can_do_async_pf(vcpu)) {
37189f1a8526SSean Christopherson 		trace_kvm_try_async_get_page(cr2_or_gpa, gfn);
3719c50d8ae3SPaolo Bonzini 		if (kvm_find_async_pf_gfn(vcpu, gfn)) {
37209f1a8526SSean Christopherson 			trace_kvm_async_pf_doublefault(cr2_or_gpa, gfn);
3721c50d8ae3SPaolo Bonzini 			kvm_make_request(KVM_REQ_APF_HALT, vcpu);
3722c50d8ae3SPaolo Bonzini 			return true;
37239f1a8526SSean Christopherson 		} else if (kvm_arch_setup_async_pf(vcpu, cr2_or_gpa, gfn))
3724c50d8ae3SPaolo Bonzini 			return true;
3725c50d8ae3SPaolo Bonzini 	}
3726c50d8ae3SPaolo Bonzini 
37274a42d848SDavid Stevens 	*pfn = __gfn_to_pfn_memslot(slot, gfn, false, NULL,
37284a42d848SDavid Stevens 				    write, writable, hva);
3729c50d8ae3SPaolo Bonzini 	return false;
3730c50d8ae3SPaolo Bonzini }
3731c50d8ae3SPaolo Bonzini 
37320f90e1c1SSean Christopherson static int direct_page_fault(struct kvm_vcpu *vcpu, gpa_t gpa, u32 error_code,
37330f90e1c1SSean Christopherson 			     bool prefault, int max_level, bool is_tdp)
3734c50d8ae3SPaolo Bonzini {
3735367fd790SSean Christopherson 	bool write = error_code & PFERR_WRITE_MASK;
37360f90e1c1SSean Christopherson 	bool map_writable;
3737c50d8ae3SPaolo Bonzini 
37380f90e1c1SSean Christopherson 	gfn_t gfn = gpa >> PAGE_SHIFT;
37390f90e1c1SSean Christopherson 	unsigned long mmu_seq;
37400f90e1c1SSean Christopherson 	kvm_pfn_t pfn;
37414a42d848SDavid Stevens 	hva_t hva;
374283f06fa7SSean Christopherson 	int r;
3743c50d8ae3SPaolo Bonzini 
3744c50d8ae3SPaolo Bonzini 	if (page_fault_handle_page_track(vcpu, error_code, gfn))
3745c50d8ae3SPaolo Bonzini 		return RET_PF_EMULATE;
3746c50d8ae3SPaolo Bonzini 
3747bb18842eSBen Gardon 	if (!is_tdp_mmu_root(vcpu->kvm, vcpu->arch.mmu->root_hpa)) {
3748c4371c2aSSean Christopherson 		r = fast_page_fault(vcpu, gpa, error_code);
3749c4371c2aSSean Christopherson 		if (r != RET_PF_INVALID)
3750c4371c2aSSean Christopherson 			return r;
3751bb18842eSBen Gardon 	}
375283291445SSean Christopherson 
3753378f5cd6SSean Christopherson 	r = mmu_topup_memory_caches(vcpu, false);
3754c50d8ae3SPaolo Bonzini 	if (r)
3755c50d8ae3SPaolo Bonzini 		return r;
3756c50d8ae3SPaolo Bonzini 
3757367fd790SSean Christopherson 	mmu_seq = vcpu->kvm->mmu_notifier_seq;
3758367fd790SSean Christopherson 	smp_rmb();
3759367fd790SSean Christopherson 
37604a42d848SDavid Stevens 	if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, &hva,
37614a42d848SDavid Stevens 			 write, &map_writable))
3762367fd790SSean Christopherson 		return RET_PF_RETRY;
3763367fd790SSean Christopherson 
37640f90e1c1SSean Christopherson 	if (handle_abnormal_pfn(vcpu, is_tdp ? 0 : gpa, gfn, pfn, ACC_ALL, &r))
3765367fd790SSean Christopherson 		return r;
3766367fd790SSean Christopherson 
3767367fd790SSean Christopherson 	r = RET_PF_RETRY;
3768a2855afcSBen Gardon 
3769a2855afcSBen Gardon 	if (is_tdp_mmu_root(vcpu->kvm, vcpu->arch.mmu->root_hpa))
3770a2855afcSBen Gardon 		read_lock(&vcpu->kvm->mmu_lock);
3771a2855afcSBen Gardon 	else
3772531810caSBen Gardon 		write_lock(&vcpu->kvm->mmu_lock);
3773a2855afcSBen Gardon 
37744a42d848SDavid Stevens 	if (!is_noslot_pfn(pfn) && mmu_notifier_retry_hva(vcpu->kvm, mmu_seq, hva))
3775367fd790SSean Christopherson 		goto out_unlock;
37767bd7ded6SSean Christopherson 	r = make_mmu_pages_available(vcpu);
37777bd7ded6SSean Christopherson 	if (r)
3778367fd790SSean Christopherson 		goto out_unlock;
3779bb18842eSBen Gardon 
3780bb18842eSBen Gardon 	if (is_tdp_mmu_root(vcpu->kvm, vcpu->arch.mmu->root_hpa))
3781bb18842eSBen Gardon 		r = kvm_tdp_mmu_map(vcpu, gpa, error_code, map_writable, max_level,
3782bb18842eSBen Gardon 				    pfn, prefault);
3783bb18842eSBen Gardon 	else
37846c2fd34fSSean Christopherson 		r = __direct_map(vcpu, gpa, error_code, map_writable, max_level, pfn,
37856c2fd34fSSean Christopherson 				 prefault, is_tdp);
37860f90e1c1SSean Christopherson 
3787367fd790SSean Christopherson out_unlock:
3788a2855afcSBen Gardon 	if (is_tdp_mmu_root(vcpu->kvm, vcpu->arch.mmu->root_hpa))
3789a2855afcSBen Gardon 		read_unlock(&vcpu->kvm->mmu_lock);
3790a2855afcSBen Gardon 	else
3791531810caSBen Gardon 		write_unlock(&vcpu->kvm->mmu_lock);
3792367fd790SSean Christopherson 	kvm_release_pfn_clean(pfn);
3793367fd790SSean Christopherson 	return r;
3794c50d8ae3SPaolo Bonzini }
3795c50d8ae3SPaolo Bonzini 
37960f90e1c1SSean Christopherson static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gpa_t gpa,
37970f90e1c1SSean Christopherson 				u32 error_code, bool prefault)
37980f90e1c1SSean Christopherson {
37990f90e1c1SSean Christopherson 	pgprintk("%s: gva %lx error %x\n", __func__, gpa, error_code);
38000f90e1c1SSean Christopherson 
38010f90e1c1SSean Christopherson 	/* This path builds a PAE pagetable, we can map 2mb pages at maximum. */
38020f90e1c1SSean Christopherson 	return direct_page_fault(vcpu, gpa & PAGE_MASK, error_code, prefault,
38033bae0459SSean Christopherson 				 PG_LEVEL_2M, false);
38040f90e1c1SSean Christopherson }
38050f90e1c1SSean Christopherson 
3806c50d8ae3SPaolo Bonzini int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code,
3807c50d8ae3SPaolo Bonzini 				u64 fault_address, char *insn, int insn_len)
3808c50d8ae3SPaolo Bonzini {
3809c50d8ae3SPaolo Bonzini 	int r = 1;
38109ce372b3SVitaly Kuznetsov 	u32 flags = vcpu->arch.apf.host_apf_flags;
3811c50d8ae3SPaolo Bonzini 
3812736c291cSSean Christopherson #ifndef CONFIG_X86_64
3813736c291cSSean Christopherson 	/* A 64-bit CR2 should be impossible on 32-bit KVM. */
3814736c291cSSean Christopherson 	if (WARN_ON_ONCE(fault_address >> 32))
3815736c291cSSean Christopherson 		return -EFAULT;
3816736c291cSSean Christopherson #endif
3817736c291cSSean Christopherson 
3818c50d8ae3SPaolo Bonzini 	vcpu->arch.l1tf_flush_l1d = true;
38199ce372b3SVitaly Kuznetsov 	if (!flags) {
3820c50d8ae3SPaolo Bonzini 		trace_kvm_page_fault(fault_address, error_code);
3821c50d8ae3SPaolo Bonzini 
3822c50d8ae3SPaolo Bonzini 		if (kvm_event_needs_reinjection(vcpu))
3823c50d8ae3SPaolo Bonzini 			kvm_mmu_unprotect_page_virt(vcpu, fault_address);
3824c50d8ae3SPaolo Bonzini 		r = kvm_mmu_page_fault(vcpu, fault_address, error_code, insn,
3825c50d8ae3SPaolo Bonzini 				insn_len);
38269ce372b3SVitaly Kuznetsov 	} else if (flags & KVM_PV_REASON_PAGE_NOT_PRESENT) {
382768fd66f1SVitaly Kuznetsov 		vcpu->arch.apf.host_apf_flags = 0;
3828c50d8ae3SPaolo Bonzini 		local_irq_disable();
38296bca69adSThomas Gleixner 		kvm_async_pf_task_wait_schedule(fault_address);
3830c50d8ae3SPaolo Bonzini 		local_irq_enable();
38319ce372b3SVitaly Kuznetsov 	} else {
38329ce372b3SVitaly Kuznetsov 		WARN_ONCE(1, "Unexpected host async PF flags: %x\n", flags);
3833c50d8ae3SPaolo Bonzini 	}
38349ce372b3SVitaly Kuznetsov 
3835c50d8ae3SPaolo Bonzini 	return r;
3836c50d8ae3SPaolo Bonzini }
3837c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_handle_page_fault);
3838c50d8ae3SPaolo Bonzini 
38397a02674dSSean Christopherson int kvm_tdp_page_fault(struct kvm_vcpu *vcpu, gpa_t gpa, u32 error_code,
3840c50d8ae3SPaolo Bonzini 		       bool prefault)
3841c50d8ae3SPaolo Bonzini {
3842cb9b88c6SSean Christopherson 	int max_level;
3843c50d8ae3SPaolo Bonzini 
3844e662ec3eSSean Christopherson 	for (max_level = KVM_MAX_HUGEPAGE_LEVEL;
38453bae0459SSean Christopherson 	     max_level > PG_LEVEL_4K;
3846cb9b88c6SSean Christopherson 	     max_level--) {
3847cb9b88c6SSean Christopherson 		int page_num = KVM_PAGES_PER_HPAGE(max_level);
38480f90e1c1SSean Christopherson 		gfn_t base = (gpa >> PAGE_SHIFT) & ~(page_num - 1);
3849c50d8ae3SPaolo Bonzini 
3850cb9b88c6SSean Christopherson 		if (kvm_mtrr_check_gfn_range_consistency(vcpu, base, page_num))
3851cb9b88c6SSean Christopherson 			break;
3852c50d8ae3SPaolo Bonzini 	}
3853c50d8ae3SPaolo Bonzini 
38540f90e1c1SSean Christopherson 	return direct_page_fault(vcpu, gpa, error_code, prefault,
38550f90e1c1SSean Christopherson 				 max_level, true);
3856c50d8ae3SPaolo Bonzini }
3857c50d8ae3SPaolo Bonzini 
3858c50d8ae3SPaolo Bonzini static void nonpaging_init_context(struct kvm_vcpu *vcpu,
3859c50d8ae3SPaolo Bonzini 				   struct kvm_mmu *context)
3860c50d8ae3SPaolo Bonzini {
3861c50d8ae3SPaolo Bonzini 	context->page_fault = nonpaging_page_fault;
3862c50d8ae3SPaolo Bonzini 	context->gva_to_gpa = nonpaging_gva_to_gpa;
3863c50d8ae3SPaolo Bonzini 	context->sync_page = nonpaging_sync_page;
38645efac074SPaolo Bonzini 	context->invlpg = NULL;
3865c50d8ae3SPaolo Bonzini 	context->root_level = 0;
3866c50d8ae3SPaolo Bonzini 	context->shadow_root_level = PT32E_ROOT_LEVEL;
3867c50d8ae3SPaolo Bonzini 	context->direct_map = true;
3868c50d8ae3SPaolo Bonzini 	context->nx = false;
3869c50d8ae3SPaolo Bonzini }
3870c50d8ae3SPaolo Bonzini 
3871be01e8e2SSean Christopherson static inline bool is_root_usable(struct kvm_mmu_root_info *root, gpa_t pgd,
38720be44352SSean Christopherson 				  union kvm_mmu_page_role role)
38730be44352SSean Christopherson {
3874be01e8e2SSean Christopherson 	return (role.direct || pgd == root->pgd) &&
3875e47c4aeeSSean Christopherson 	       VALID_PAGE(root->hpa) && to_shadow_page(root->hpa) &&
3876e47c4aeeSSean Christopherson 	       role.word == to_shadow_page(root->hpa)->role.word;
38770be44352SSean Christopherson }
38780be44352SSean Christopherson 
3879c50d8ae3SPaolo Bonzini /*
3880be01e8e2SSean Christopherson  * Find out if a previously cached root matching the new pgd/role is available.
3881c50d8ae3SPaolo Bonzini  * The current root is also inserted into the cache.
3882c50d8ae3SPaolo Bonzini  * If a matching root was found, it is assigned to kvm_mmu->root_hpa and true is
3883c50d8ae3SPaolo Bonzini  * returned.
3884c50d8ae3SPaolo Bonzini  * Otherwise, the LRU root from the cache is assigned to kvm_mmu->root_hpa and
3885c50d8ae3SPaolo Bonzini  * false is returned. This root should now be freed by the caller.
3886c50d8ae3SPaolo Bonzini  */
3887be01e8e2SSean Christopherson static bool cached_root_available(struct kvm_vcpu *vcpu, gpa_t new_pgd,
3888c50d8ae3SPaolo Bonzini 				  union kvm_mmu_page_role new_role)
3889c50d8ae3SPaolo Bonzini {
3890c50d8ae3SPaolo Bonzini 	uint i;
3891c50d8ae3SPaolo Bonzini 	struct kvm_mmu_root_info root;
3892c50d8ae3SPaolo Bonzini 	struct kvm_mmu *mmu = vcpu->arch.mmu;
3893c50d8ae3SPaolo Bonzini 
3894be01e8e2SSean Christopherson 	root.pgd = mmu->root_pgd;
3895c50d8ae3SPaolo Bonzini 	root.hpa = mmu->root_hpa;
3896c50d8ae3SPaolo Bonzini 
3897be01e8e2SSean Christopherson 	if (is_root_usable(&root, new_pgd, new_role))
38980be44352SSean Christopherson 		return true;
38990be44352SSean Christopherson 
3900c50d8ae3SPaolo Bonzini 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
3901c50d8ae3SPaolo Bonzini 		swap(root, mmu->prev_roots[i]);
3902c50d8ae3SPaolo Bonzini 
3903be01e8e2SSean Christopherson 		if (is_root_usable(&root, new_pgd, new_role))
3904c50d8ae3SPaolo Bonzini 			break;
3905c50d8ae3SPaolo Bonzini 	}
3906c50d8ae3SPaolo Bonzini 
3907c50d8ae3SPaolo Bonzini 	mmu->root_hpa = root.hpa;
3908be01e8e2SSean Christopherson 	mmu->root_pgd = root.pgd;
3909c50d8ae3SPaolo Bonzini 
3910c50d8ae3SPaolo Bonzini 	return i < KVM_MMU_NUM_PREV_ROOTS;
3911c50d8ae3SPaolo Bonzini }
3912c50d8ae3SPaolo Bonzini 
3913be01e8e2SSean Christopherson static bool fast_pgd_switch(struct kvm_vcpu *vcpu, gpa_t new_pgd,
3914b869855bSSean Christopherson 			    union kvm_mmu_page_role new_role)
3915c50d8ae3SPaolo Bonzini {
3916c50d8ae3SPaolo Bonzini 	struct kvm_mmu *mmu = vcpu->arch.mmu;
3917c50d8ae3SPaolo Bonzini 
3918c50d8ae3SPaolo Bonzini 	/*
3919c50d8ae3SPaolo Bonzini 	 * For now, limit the fast switch to 64-bit hosts+VMs in order to avoid
3920c50d8ae3SPaolo Bonzini 	 * having to deal with PDPTEs. We may add support for 32-bit hosts/VMs
3921c50d8ae3SPaolo Bonzini 	 * later if necessary.
3922c50d8ae3SPaolo Bonzini 	 */
3923c50d8ae3SPaolo Bonzini 	if (mmu->shadow_root_level >= PT64_ROOT_4LEVEL &&
3924b869855bSSean Christopherson 	    mmu->root_level >= PT64_ROOT_4LEVEL)
3925fe9304d3SVitaly Kuznetsov 		return cached_root_available(vcpu, new_pgd, new_role);
3926c50d8ae3SPaolo Bonzini 
3927c50d8ae3SPaolo Bonzini 	return false;
3928c50d8ae3SPaolo Bonzini }
3929c50d8ae3SPaolo Bonzini 
3930be01e8e2SSean Christopherson static void __kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd,
3931c50d8ae3SPaolo Bonzini 			      union kvm_mmu_page_role new_role,
39324a632ac6SSean Christopherson 			      bool skip_tlb_flush, bool skip_mmu_sync)
3933c50d8ae3SPaolo Bonzini {
3934be01e8e2SSean Christopherson 	if (!fast_pgd_switch(vcpu, new_pgd, new_role)) {
3935b869855bSSean Christopherson 		kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, KVM_MMU_ROOT_CURRENT);
3936b869855bSSean Christopherson 		return;
3937c50d8ae3SPaolo Bonzini 	}
3938c50d8ae3SPaolo Bonzini 
3939c50d8ae3SPaolo Bonzini 	/*
3940b869855bSSean Christopherson 	 * It's possible that the cached previous root page is obsolete because
3941b869855bSSean Christopherson 	 * of a change in the MMU generation number. However, changing the
3942b869855bSSean Christopherson 	 * generation number is accompanied by KVM_REQ_MMU_RELOAD, which will
3943b869855bSSean Christopherson 	 * free the root set here and allocate a new one.
3944b869855bSSean Christopherson 	 */
3945b869855bSSean Christopherson 	kvm_make_request(KVM_REQ_LOAD_MMU_PGD, vcpu);
3946b869855bSSean Christopherson 
394771fe7013SSean Christopherson 	if (!skip_mmu_sync || force_flush_and_sync_on_reuse)
3948b869855bSSean Christopherson 		kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
394971fe7013SSean Christopherson 	if (!skip_tlb_flush || force_flush_and_sync_on_reuse)
3950b869855bSSean Christopherson 		kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
3951b869855bSSean Christopherson 
3952b869855bSSean Christopherson 	/*
3953b869855bSSean Christopherson 	 * The last MMIO access's GVA and GPA are cached in the VCPU. When
3954b869855bSSean Christopherson 	 * switching to a new CR3, that GVA->GPA mapping may no longer be
3955b869855bSSean Christopherson 	 * valid. So clear any cached MMIO info even when we don't need to sync
3956b869855bSSean Christopherson 	 * the shadow page tables.
3957c50d8ae3SPaolo Bonzini 	 */
3958c50d8ae3SPaolo Bonzini 	vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY);
3959c50d8ae3SPaolo Bonzini 
3960daa5b6c1SBen Gardon 	/*
3961daa5b6c1SBen Gardon 	 * If this is a direct root page, it doesn't have a write flooding
3962daa5b6c1SBen Gardon 	 * count. Otherwise, clear the write flooding count.
3963daa5b6c1SBen Gardon 	 */
3964daa5b6c1SBen Gardon 	if (!new_role.direct)
3965daa5b6c1SBen Gardon 		__clear_sp_write_flooding_count(
3966daa5b6c1SBen Gardon 				to_shadow_page(vcpu->arch.mmu->root_hpa));
3967c50d8ae3SPaolo Bonzini }
3968c50d8ae3SPaolo Bonzini 
3969be01e8e2SSean Christopherson void kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd, bool skip_tlb_flush,
39704a632ac6SSean Christopherson 		     bool skip_mmu_sync)
3971c50d8ae3SPaolo Bonzini {
3972be01e8e2SSean Christopherson 	__kvm_mmu_new_pgd(vcpu, new_pgd, kvm_mmu_calc_root_page_role(vcpu),
39734a632ac6SSean Christopherson 			  skip_tlb_flush, skip_mmu_sync);
3974c50d8ae3SPaolo Bonzini }
3975be01e8e2SSean Christopherson EXPORT_SYMBOL_GPL(kvm_mmu_new_pgd);
3976c50d8ae3SPaolo Bonzini 
3977c50d8ae3SPaolo Bonzini static unsigned long get_cr3(struct kvm_vcpu *vcpu)
3978c50d8ae3SPaolo Bonzini {
3979c50d8ae3SPaolo Bonzini 	return kvm_read_cr3(vcpu);
3980c50d8ae3SPaolo Bonzini }
3981c50d8ae3SPaolo Bonzini 
3982c50d8ae3SPaolo Bonzini static bool sync_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn,
39830a2b64c5SBen Gardon 			   unsigned int access, int *nr_present)
3984c50d8ae3SPaolo Bonzini {
3985c50d8ae3SPaolo Bonzini 	if (unlikely(is_mmio_spte(*sptep))) {
3986c50d8ae3SPaolo Bonzini 		if (gfn != get_mmio_spte_gfn(*sptep)) {
3987c50d8ae3SPaolo Bonzini 			mmu_spte_clear_no_track(sptep);
3988c50d8ae3SPaolo Bonzini 			return true;
3989c50d8ae3SPaolo Bonzini 		}
3990c50d8ae3SPaolo Bonzini 
3991c50d8ae3SPaolo Bonzini 		(*nr_present)++;
3992c50d8ae3SPaolo Bonzini 		mark_mmio_spte(vcpu, sptep, gfn, access);
3993c50d8ae3SPaolo Bonzini 		return true;
3994c50d8ae3SPaolo Bonzini 	}
3995c50d8ae3SPaolo Bonzini 
3996c50d8ae3SPaolo Bonzini 	return false;
3997c50d8ae3SPaolo Bonzini }
3998c50d8ae3SPaolo Bonzini 
3999c50d8ae3SPaolo Bonzini static inline bool is_last_gpte(struct kvm_mmu *mmu,
4000c50d8ae3SPaolo Bonzini 				unsigned level, unsigned gpte)
4001c50d8ae3SPaolo Bonzini {
4002c50d8ae3SPaolo Bonzini 	/*
4003c50d8ae3SPaolo Bonzini 	 * The RHS has bit 7 set iff level < mmu->last_nonleaf_level.
4004c50d8ae3SPaolo Bonzini 	 * If it is clear, there are no large pages at this level, so clear
4005c50d8ae3SPaolo Bonzini 	 * PT_PAGE_SIZE_MASK in gpte if that is the case.
4006c50d8ae3SPaolo Bonzini 	 */
4007c50d8ae3SPaolo Bonzini 	gpte &= level - mmu->last_nonleaf_level;
4008c50d8ae3SPaolo Bonzini 
4009c50d8ae3SPaolo Bonzini 	/*
40103bae0459SSean Christopherson 	 * PG_LEVEL_4K always terminates.  The RHS has bit 7 set
40113bae0459SSean Christopherson 	 * iff level <= PG_LEVEL_4K, which for our purpose means
40123bae0459SSean Christopherson 	 * level == PG_LEVEL_4K; set PT_PAGE_SIZE_MASK in gpte then.
4013c50d8ae3SPaolo Bonzini 	 */
40143bae0459SSean Christopherson 	gpte |= level - PG_LEVEL_4K - 1;
4015c50d8ae3SPaolo Bonzini 
4016c50d8ae3SPaolo Bonzini 	return gpte & PT_PAGE_SIZE_MASK;
4017c50d8ae3SPaolo Bonzini }
4018c50d8ae3SPaolo Bonzini 
4019c50d8ae3SPaolo Bonzini #define PTTYPE_EPT 18 /* arbitrary */
4020c50d8ae3SPaolo Bonzini #define PTTYPE PTTYPE_EPT
4021c50d8ae3SPaolo Bonzini #include "paging_tmpl.h"
4022c50d8ae3SPaolo Bonzini #undef PTTYPE
4023c50d8ae3SPaolo Bonzini 
4024c50d8ae3SPaolo Bonzini #define PTTYPE 64
4025c50d8ae3SPaolo Bonzini #include "paging_tmpl.h"
4026c50d8ae3SPaolo Bonzini #undef PTTYPE
4027c50d8ae3SPaolo Bonzini 
4028c50d8ae3SPaolo Bonzini #define PTTYPE 32
4029c50d8ae3SPaolo Bonzini #include "paging_tmpl.h"
4030c50d8ae3SPaolo Bonzini #undef PTTYPE
4031c50d8ae3SPaolo Bonzini 
4032c50d8ae3SPaolo Bonzini static void
4033c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
4034c50d8ae3SPaolo Bonzini 			struct rsvd_bits_validate *rsvd_check,
40355b7f575cSSean Christopherson 			u64 pa_bits_rsvd, int level, bool nx, bool gbpages,
4036c50d8ae3SPaolo Bonzini 			bool pse, bool amd)
4037c50d8ae3SPaolo Bonzini {
4038c50d8ae3SPaolo Bonzini 	u64 gbpages_bit_rsvd = 0;
4039c50d8ae3SPaolo Bonzini 	u64 nonleaf_bit8_rsvd = 0;
40405b7f575cSSean Christopherson 	u64 high_bits_rsvd;
4041c50d8ae3SPaolo Bonzini 
4042c50d8ae3SPaolo Bonzini 	rsvd_check->bad_mt_xwr = 0;
4043c50d8ae3SPaolo Bonzini 
4044c50d8ae3SPaolo Bonzini 	if (!gbpages)
4045c50d8ae3SPaolo Bonzini 		gbpages_bit_rsvd = rsvd_bits(7, 7);
4046c50d8ae3SPaolo Bonzini 
40475b7f575cSSean Christopherson 	if (level == PT32E_ROOT_LEVEL)
40485b7f575cSSean Christopherson 		high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 62);
40495b7f575cSSean Christopherson 	else
40505b7f575cSSean Christopherson 		high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 51);
40515b7f575cSSean Christopherson 
40525b7f575cSSean Christopherson 	/* Note, NX doesn't exist in PDPTEs, this is handled below. */
40535b7f575cSSean Christopherson 	if (!nx)
40545b7f575cSSean Christopherson 		high_bits_rsvd |= rsvd_bits(63, 63);
40555b7f575cSSean Christopherson 
4056c50d8ae3SPaolo Bonzini 	/*
4057c50d8ae3SPaolo Bonzini 	 * Non-leaf PML4Es and PDPEs reserve bit 8 (which would be the G bit for
4058c50d8ae3SPaolo Bonzini 	 * leaf entries) on AMD CPUs only.
4059c50d8ae3SPaolo Bonzini 	 */
4060c50d8ae3SPaolo Bonzini 	if (amd)
4061c50d8ae3SPaolo Bonzini 		nonleaf_bit8_rsvd = rsvd_bits(8, 8);
4062c50d8ae3SPaolo Bonzini 
4063c50d8ae3SPaolo Bonzini 	switch (level) {
4064c50d8ae3SPaolo Bonzini 	case PT32_ROOT_LEVEL:
4065c50d8ae3SPaolo Bonzini 		/* no rsvd bits for 2 level 4K page table entries */
4066c50d8ae3SPaolo Bonzini 		rsvd_check->rsvd_bits_mask[0][1] = 0;
4067c50d8ae3SPaolo Bonzini 		rsvd_check->rsvd_bits_mask[0][0] = 0;
4068c50d8ae3SPaolo Bonzini 		rsvd_check->rsvd_bits_mask[1][0] =
4069c50d8ae3SPaolo Bonzini 			rsvd_check->rsvd_bits_mask[0][0];
4070c50d8ae3SPaolo Bonzini 
4071c50d8ae3SPaolo Bonzini 		if (!pse) {
4072c50d8ae3SPaolo Bonzini 			rsvd_check->rsvd_bits_mask[1][1] = 0;
4073c50d8ae3SPaolo Bonzini 			break;
4074c50d8ae3SPaolo Bonzini 		}
4075c50d8ae3SPaolo Bonzini 
4076c50d8ae3SPaolo Bonzini 		if (is_cpuid_PSE36())
4077c50d8ae3SPaolo Bonzini 			/* 36bits PSE 4MB page */
4078c50d8ae3SPaolo Bonzini 			rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
4079c50d8ae3SPaolo Bonzini 		else
4080c50d8ae3SPaolo Bonzini 			/* 32 bits PSE 4MB page */
4081c50d8ae3SPaolo Bonzini 			rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
4082c50d8ae3SPaolo Bonzini 		break;
4083c50d8ae3SPaolo Bonzini 	case PT32E_ROOT_LEVEL:
40845b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[0][2] = rsvd_bits(63, 63) |
40855b7f575cSSean Christopherson 						   high_bits_rsvd |
40865b7f575cSSean Christopherson 						   rsvd_bits(5, 8) |
40875b7f575cSSean Christopherson 						   rsvd_bits(1, 2);	/* PDPTE */
40885b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd;	/* PDE */
40895b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd;	/* PTE */
40905b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd |
4091c50d8ae3SPaolo Bonzini 						   rsvd_bits(13, 20);	/* large page */
4092c50d8ae3SPaolo Bonzini 		rsvd_check->rsvd_bits_mask[1][0] =
4093c50d8ae3SPaolo Bonzini 			rsvd_check->rsvd_bits_mask[0][0];
4094c50d8ae3SPaolo Bonzini 		break;
4095c50d8ae3SPaolo Bonzini 	case PT64_ROOT_5LEVEL:
40965b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[0][4] = high_bits_rsvd |
40975b7f575cSSean Christopherson 						   nonleaf_bit8_rsvd |
40985b7f575cSSean Christopherson 						   rsvd_bits(7, 7);
4099c50d8ae3SPaolo Bonzini 		rsvd_check->rsvd_bits_mask[1][4] =
4100c50d8ae3SPaolo Bonzini 			rsvd_check->rsvd_bits_mask[0][4];
4101df561f66SGustavo A. R. Silva 		fallthrough;
4102c50d8ae3SPaolo Bonzini 	case PT64_ROOT_4LEVEL:
41035b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[0][3] = high_bits_rsvd |
41045b7f575cSSean Christopherson 						   nonleaf_bit8_rsvd |
41055b7f575cSSean Christopherson 						   rsvd_bits(7, 7);
41065b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[0][2] = high_bits_rsvd |
41075b7f575cSSean Christopherson 						   gbpages_bit_rsvd;
41085b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd;
41095b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd;
4110c50d8ae3SPaolo Bonzini 		rsvd_check->rsvd_bits_mask[1][3] =
4111c50d8ae3SPaolo Bonzini 			rsvd_check->rsvd_bits_mask[0][3];
41125b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[1][2] = high_bits_rsvd |
41135b7f575cSSean Christopherson 						   gbpages_bit_rsvd |
4114c50d8ae3SPaolo Bonzini 						   rsvd_bits(13, 29);
41155b7f575cSSean Christopherson 		rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd |
4116c50d8ae3SPaolo Bonzini 						   rsvd_bits(13, 20); /* large page */
4117c50d8ae3SPaolo Bonzini 		rsvd_check->rsvd_bits_mask[1][0] =
4118c50d8ae3SPaolo Bonzini 			rsvd_check->rsvd_bits_mask[0][0];
4119c50d8ae3SPaolo Bonzini 		break;
4120c50d8ae3SPaolo Bonzini 	}
4121c50d8ae3SPaolo Bonzini }
4122c50d8ae3SPaolo Bonzini 
4123c50d8ae3SPaolo Bonzini static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
4124c50d8ae3SPaolo Bonzini 				  struct kvm_mmu *context)
4125c50d8ae3SPaolo Bonzini {
4126c50d8ae3SPaolo Bonzini 	__reset_rsvds_bits_mask(vcpu, &context->guest_rsvd_check,
41275b7f575cSSean Christopherson 				vcpu->arch.reserved_gpa_bits,
41285b7f575cSSean Christopherson 				context->root_level, context->nx,
4129c50d8ae3SPaolo Bonzini 				guest_cpuid_has(vcpu, X86_FEATURE_GBPAGES),
413023493d0aSSean Christopherson 				is_pse(vcpu),
413123493d0aSSean Christopherson 				guest_cpuid_is_amd_or_hygon(vcpu));
4132c50d8ae3SPaolo Bonzini }
4133c50d8ae3SPaolo Bonzini 
4134c50d8ae3SPaolo Bonzini static void
4135c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask_ept(struct rsvd_bits_validate *rsvd_check,
41365b7f575cSSean Christopherson 			    u64 pa_bits_rsvd, bool execonly)
4137c50d8ae3SPaolo Bonzini {
41385b7f575cSSean Christopherson 	u64 high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 51);
4139c50d8ae3SPaolo Bonzini 	u64 bad_mt_xwr;
4140c50d8ae3SPaolo Bonzini 
41415b7f575cSSean Christopherson 	rsvd_check->rsvd_bits_mask[0][4] = high_bits_rsvd | rsvd_bits(3, 7);
41425b7f575cSSean Christopherson 	rsvd_check->rsvd_bits_mask[0][3] = high_bits_rsvd | rsvd_bits(3, 7);
41435b7f575cSSean Christopherson 	rsvd_check->rsvd_bits_mask[0][2] = high_bits_rsvd | rsvd_bits(3, 6);
41445b7f575cSSean Christopherson 	rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd | rsvd_bits(3, 6);
41455b7f575cSSean Christopherson 	rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd;
4146c50d8ae3SPaolo Bonzini 
4147c50d8ae3SPaolo Bonzini 	/* large page */
4148c50d8ae3SPaolo Bonzini 	rsvd_check->rsvd_bits_mask[1][4] = rsvd_check->rsvd_bits_mask[0][4];
4149c50d8ae3SPaolo Bonzini 	rsvd_check->rsvd_bits_mask[1][3] = rsvd_check->rsvd_bits_mask[0][3];
41505b7f575cSSean Christopherson 	rsvd_check->rsvd_bits_mask[1][2] = high_bits_rsvd | rsvd_bits(12, 29);
41515b7f575cSSean Christopherson 	rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd | rsvd_bits(12, 20);
4152c50d8ae3SPaolo Bonzini 	rsvd_check->rsvd_bits_mask[1][0] = rsvd_check->rsvd_bits_mask[0][0];
4153c50d8ae3SPaolo Bonzini 
4154c50d8ae3SPaolo Bonzini 	bad_mt_xwr = 0xFFull << (2 * 8);	/* bits 3..5 must not be 2 */
4155c50d8ae3SPaolo Bonzini 	bad_mt_xwr |= 0xFFull << (3 * 8);	/* bits 3..5 must not be 3 */
4156c50d8ae3SPaolo Bonzini 	bad_mt_xwr |= 0xFFull << (7 * 8);	/* bits 3..5 must not be 7 */
4157c50d8ae3SPaolo Bonzini 	bad_mt_xwr |= REPEAT_BYTE(1ull << 2);	/* bits 0..2 must not be 010 */
4158c50d8ae3SPaolo Bonzini 	bad_mt_xwr |= REPEAT_BYTE(1ull << 6);	/* bits 0..2 must not be 110 */
4159c50d8ae3SPaolo Bonzini 	if (!execonly) {
4160c50d8ae3SPaolo Bonzini 		/* bits 0..2 must not be 100 unless VMX capabilities allow it */
4161c50d8ae3SPaolo Bonzini 		bad_mt_xwr |= REPEAT_BYTE(1ull << 4);
4162c50d8ae3SPaolo Bonzini 	}
4163c50d8ae3SPaolo Bonzini 	rsvd_check->bad_mt_xwr = bad_mt_xwr;
4164c50d8ae3SPaolo Bonzini }
4165c50d8ae3SPaolo Bonzini 
4166c50d8ae3SPaolo Bonzini static void reset_rsvds_bits_mask_ept(struct kvm_vcpu *vcpu,
4167c50d8ae3SPaolo Bonzini 		struct kvm_mmu *context, bool execonly)
4168c50d8ae3SPaolo Bonzini {
4169c50d8ae3SPaolo Bonzini 	__reset_rsvds_bits_mask_ept(&context->guest_rsvd_check,
41705b7f575cSSean Christopherson 				    vcpu->arch.reserved_gpa_bits, execonly);
4171c50d8ae3SPaolo Bonzini }
4172c50d8ae3SPaolo Bonzini 
41736f8e65a6SSean Christopherson static inline u64 reserved_hpa_bits(void)
41746f8e65a6SSean Christopherson {
41756f8e65a6SSean Christopherson 	return rsvd_bits(shadow_phys_bits, 63);
41766f8e65a6SSean Christopherson }
41776f8e65a6SSean Christopherson 
4178c50d8ae3SPaolo Bonzini /*
4179c50d8ae3SPaolo Bonzini  * the page table on host is the shadow page table for the page
4180c50d8ae3SPaolo Bonzini  * table in guest or amd nested guest, its mmu features completely
4181c50d8ae3SPaolo Bonzini  * follow the features in guest.
4182c50d8ae3SPaolo Bonzini  */
4183c50d8ae3SPaolo Bonzini void
4184c50d8ae3SPaolo Bonzini reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
4185c50d8ae3SPaolo Bonzini {
4186c50d8ae3SPaolo Bonzini 	bool uses_nx = context->nx ||
4187c50d8ae3SPaolo Bonzini 		context->mmu_role.base.smep_andnot_wp;
4188c50d8ae3SPaolo Bonzini 	struct rsvd_bits_validate *shadow_zero_check;
4189c50d8ae3SPaolo Bonzini 	int i;
4190c50d8ae3SPaolo Bonzini 
4191c50d8ae3SPaolo Bonzini 	/*
4192c50d8ae3SPaolo Bonzini 	 * Passing "true" to the last argument is okay; it adds a check
4193c50d8ae3SPaolo Bonzini 	 * on bit 8 of the SPTEs which KVM doesn't use anyway.
4194c50d8ae3SPaolo Bonzini 	 */
4195c50d8ae3SPaolo Bonzini 	shadow_zero_check = &context->shadow_zero_check;
4196c50d8ae3SPaolo Bonzini 	__reset_rsvds_bits_mask(vcpu, shadow_zero_check,
41976f8e65a6SSean Christopherson 				reserved_hpa_bits(),
4198c50d8ae3SPaolo Bonzini 				context->shadow_root_level, uses_nx,
4199c50d8ae3SPaolo Bonzini 				guest_cpuid_has(vcpu, X86_FEATURE_GBPAGES),
4200c50d8ae3SPaolo Bonzini 				is_pse(vcpu), true);
4201c50d8ae3SPaolo Bonzini 
4202c50d8ae3SPaolo Bonzini 	if (!shadow_me_mask)
4203c50d8ae3SPaolo Bonzini 		return;
4204c50d8ae3SPaolo Bonzini 
4205c50d8ae3SPaolo Bonzini 	for (i = context->shadow_root_level; --i >= 0;) {
4206c50d8ae3SPaolo Bonzini 		shadow_zero_check->rsvd_bits_mask[0][i] &= ~shadow_me_mask;
4207c50d8ae3SPaolo Bonzini 		shadow_zero_check->rsvd_bits_mask[1][i] &= ~shadow_me_mask;
4208c50d8ae3SPaolo Bonzini 	}
4209c50d8ae3SPaolo Bonzini 
4210c50d8ae3SPaolo Bonzini }
4211c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(reset_shadow_zero_bits_mask);
4212c50d8ae3SPaolo Bonzini 
4213c50d8ae3SPaolo Bonzini static inline bool boot_cpu_is_amd(void)
4214c50d8ae3SPaolo Bonzini {
4215c50d8ae3SPaolo Bonzini 	WARN_ON_ONCE(!tdp_enabled);
4216c50d8ae3SPaolo Bonzini 	return shadow_x_mask == 0;
4217c50d8ae3SPaolo Bonzini }
4218c50d8ae3SPaolo Bonzini 
4219c50d8ae3SPaolo Bonzini /*
4220c50d8ae3SPaolo Bonzini  * the direct page table on host, use as much mmu features as
4221c50d8ae3SPaolo Bonzini  * possible, however, kvm currently does not do execution-protection.
4222c50d8ae3SPaolo Bonzini  */
4223c50d8ae3SPaolo Bonzini static void
4224c50d8ae3SPaolo Bonzini reset_tdp_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
4225c50d8ae3SPaolo Bonzini 				struct kvm_mmu *context)
4226c50d8ae3SPaolo Bonzini {
4227c50d8ae3SPaolo Bonzini 	struct rsvd_bits_validate *shadow_zero_check;
4228c50d8ae3SPaolo Bonzini 	int i;
4229c50d8ae3SPaolo Bonzini 
4230c50d8ae3SPaolo Bonzini 	shadow_zero_check = &context->shadow_zero_check;
4231c50d8ae3SPaolo Bonzini 
4232c50d8ae3SPaolo Bonzini 	if (boot_cpu_is_amd())
4233c50d8ae3SPaolo Bonzini 		__reset_rsvds_bits_mask(vcpu, shadow_zero_check,
42346f8e65a6SSean Christopherson 					reserved_hpa_bits(),
4235c50d8ae3SPaolo Bonzini 					context->shadow_root_level, false,
4236c50d8ae3SPaolo Bonzini 					boot_cpu_has(X86_FEATURE_GBPAGES),
4237c50d8ae3SPaolo Bonzini 					true, true);
4238c50d8ae3SPaolo Bonzini 	else
4239c50d8ae3SPaolo Bonzini 		__reset_rsvds_bits_mask_ept(shadow_zero_check,
42406f8e65a6SSean Christopherson 					    reserved_hpa_bits(), false);
4241c50d8ae3SPaolo Bonzini 
4242c50d8ae3SPaolo Bonzini 	if (!shadow_me_mask)
4243c50d8ae3SPaolo Bonzini 		return;
4244c50d8ae3SPaolo Bonzini 
4245c50d8ae3SPaolo Bonzini 	for (i = context->shadow_root_level; --i >= 0;) {
4246c50d8ae3SPaolo Bonzini 		shadow_zero_check->rsvd_bits_mask[0][i] &= ~shadow_me_mask;
4247c50d8ae3SPaolo Bonzini 		shadow_zero_check->rsvd_bits_mask[1][i] &= ~shadow_me_mask;
4248c50d8ae3SPaolo Bonzini 	}
4249c50d8ae3SPaolo Bonzini }
4250c50d8ae3SPaolo Bonzini 
4251c50d8ae3SPaolo Bonzini /*
4252c50d8ae3SPaolo Bonzini  * as the comments in reset_shadow_zero_bits_mask() except it
4253c50d8ae3SPaolo Bonzini  * is the shadow page table for intel nested guest.
4254c50d8ae3SPaolo Bonzini  */
4255c50d8ae3SPaolo Bonzini static void
4256c50d8ae3SPaolo Bonzini reset_ept_shadow_zero_bits_mask(struct kvm_vcpu *vcpu,
4257c50d8ae3SPaolo Bonzini 				struct kvm_mmu *context, bool execonly)
4258c50d8ae3SPaolo Bonzini {
4259c50d8ae3SPaolo Bonzini 	__reset_rsvds_bits_mask_ept(&context->shadow_zero_check,
42606f8e65a6SSean Christopherson 				    reserved_hpa_bits(), execonly);
4261c50d8ae3SPaolo Bonzini }
4262c50d8ae3SPaolo Bonzini 
4263c50d8ae3SPaolo Bonzini #define BYTE_MASK(access) \
4264c50d8ae3SPaolo Bonzini 	((1 & (access) ? 2 : 0) | \
4265c50d8ae3SPaolo Bonzini 	 (2 & (access) ? 4 : 0) | \
4266c50d8ae3SPaolo Bonzini 	 (3 & (access) ? 8 : 0) | \
4267c50d8ae3SPaolo Bonzini 	 (4 & (access) ? 16 : 0) | \
4268c50d8ae3SPaolo Bonzini 	 (5 & (access) ? 32 : 0) | \
4269c50d8ae3SPaolo Bonzini 	 (6 & (access) ? 64 : 0) | \
4270c50d8ae3SPaolo Bonzini 	 (7 & (access) ? 128 : 0))
4271c50d8ae3SPaolo Bonzini 
4272c50d8ae3SPaolo Bonzini 
4273c50d8ae3SPaolo Bonzini static void update_permission_bitmask(struct kvm_vcpu *vcpu,
4274c50d8ae3SPaolo Bonzini 				      struct kvm_mmu *mmu, bool ept)
4275c50d8ae3SPaolo Bonzini {
4276c50d8ae3SPaolo Bonzini 	unsigned byte;
4277c50d8ae3SPaolo Bonzini 
4278c50d8ae3SPaolo Bonzini 	const u8 x = BYTE_MASK(ACC_EXEC_MASK);
4279c50d8ae3SPaolo Bonzini 	const u8 w = BYTE_MASK(ACC_WRITE_MASK);
4280c50d8ae3SPaolo Bonzini 	const u8 u = BYTE_MASK(ACC_USER_MASK);
4281c50d8ae3SPaolo Bonzini 
4282c50d8ae3SPaolo Bonzini 	bool cr4_smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP) != 0;
4283c50d8ae3SPaolo Bonzini 	bool cr4_smap = kvm_read_cr4_bits(vcpu, X86_CR4_SMAP) != 0;
4284c50d8ae3SPaolo Bonzini 	bool cr0_wp = is_write_protection(vcpu);
4285c50d8ae3SPaolo Bonzini 
4286c50d8ae3SPaolo Bonzini 	for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) {
4287c50d8ae3SPaolo Bonzini 		unsigned pfec = byte << 1;
4288c50d8ae3SPaolo Bonzini 
4289c50d8ae3SPaolo Bonzini 		/*
4290c50d8ae3SPaolo Bonzini 		 * Each "*f" variable has a 1 bit for each UWX value
4291c50d8ae3SPaolo Bonzini 		 * that causes a fault with the given PFEC.
4292c50d8ae3SPaolo Bonzini 		 */
4293c50d8ae3SPaolo Bonzini 
4294c50d8ae3SPaolo Bonzini 		/* Faults from writes to non-writable pages */
4295c50d8ae3SPaolo Bonzini 		u8 wf = (pfec & PFERR_WRITE_MASK) ? (u8)~w : 0;
4296c50d8ae3SPaolo Bonzini 		/* Faults from user mode accesses to supervisor pages */
4297c50d8ae3SPaolo Bonzini 		u8 uf = (pfec & PFERR_USER_MASK) ? (u8)~u : 0;
4298c50d8ae3SPaolo Bonzini 		/* Faults from fetches of non-executable pages*/
4299c50d8ae3SPaolo Bonzini 		u8 ff = (pfec & PFERR_FETCH_MASK) ? (u8)~x : 0;
4300c50d8ae3SPaolo Bonzini 		/* Faults from kernel mode fetches of user pages */
4301c50d8ae3SPaolo Bonzini 		u8 smepf = 0;
4302c50d8ae3SPaolo Bonzini 		/* Faults from kernel mode accesses of user pages */
4303c50d8ae3SPaolo Bonzini 		u8 smapf = 0;
4304c50d8ae3SPaolo Bonzini 
4305c50d8ae3SPaolo Bonzini 		if (!ept) {
4306c50d8ae3SPaolo Bonzini 			/* Faults from kernel mode accesses to user pages */
4307c50d8ae3SPaolo Bonzini 			u8 kf = (pfec & PFERR_USER_MASK) ? 0 : u;
4308c50d8ae3SPaolo Bonzini 
4309c50d8ae3SPaolo Bonzini 			/* Not really needed: !nx will cause pte.nx to fault */
4310c50d8ae3SPaolo Bonzini 			if (!mmu->nx)
4311c50d8ae3SPaolo Bonzini 				ff = 0;
4312c50d8ae3SPaolo Bonzini 
4313c50d8ae3SPaolo Bonzini 			/* Allow supervisor writes if !cr0.wp */
4314c50d8ae3SPaolo Bonzini 			if (!cr0_wp)
4315c50d8ae3SPaolo Bonzini 				wf = (pfec & PFERR_USER_MASK) ? wf : 0;
4316c50d8ae3SPaolo Bonzini 
4317c50d8ae3SPaolo Bonzini 			/* Disallow supervisor fetches of user code if cr4.smep */
4318c50d8ae3SPaolo Bonzini 			if (cr4_smep)
4319c50d8ae3SPaolo Bonzini 				smepf = (pfec & PFERR_FETCH_MASK) ? kf : 0;
4320c50d8ae3SPaolo Bonzini 
4321c50d8ae3SPaolo Bonzini 			/*
4322c50d8ae3SPaolo Bonzini 			 * SMAP:kernel-mode data accesses from user-mode
4323c50d8ae3SPaolo Bonzini 			 * mappings should fault. A fault is considered
4324c50d8ae3SPaolo Bonzini 			 * as a SMAP violation if all of the following
4325c50d8ae3SPaolo Bonzini 			 * conditions are true:
4326c50d8ae3SPaolo Bonzini 			 *   - X86_CR4_SMAP is set in CR4
4327c50d8ae3SPaolo Bonzini 			 *   - A user page is accessed
4328c50d8ae3SPaolo Bonzini 			 *   - The access is not a fetch
4329c50d8ae3SPaolo Bonzini 			 *   - Page fault in kernel mode
4330c50d8ae3SPaolo Bonzini 			 *   - if CPL = 3 or X86_EFLAGS_AC is clear
4331c50d8ae3SPaolo Bonzini 			 *
4332c50d8ae3SPaolo Bonzini 			 * Here, we cover the first three conditions.
4333c50d8ae3SPaolo Bonzini 			 * The fourth is computed dynamically in permission_fault();
4334c50d8ae3SPaolo Bonzini 			 * PFERR_RSVD_MASK bit will be set in PFEC if the access is
4335c50d8ae3SPaolo Bonzini 			 * *not* subject to SMAP restrictions.
4336c50d8ae3SPaolo Bonzini 			 */
4337c50d8ae3SPaolo Bonzini 			if (cr4_smap)
4338c50d8ae3SPaolo Bonzini 				smapf = (pfec & (PFERR_RSVD_MASK|PFERR_FETCH_MASK)) ? 0 : kf;
4339c50d8ae3SPaolo Bonzini 		}
4340c50d8ae3SPaolo Bonzini 
4341c50d8ae3SPaolo Bonzini 		mmu->permissions[byte] = ff | uf | wf | smepf | smapf;
4342c50d8ae3SPaolo Bonzini 	}
4343c50d8ae3SPaolo Bonzini }
4344c50d8ae3SPaolo Bonzini 
4345c50d8ae3SPaolo Bonzini /*
4346c50d8ae3SPaolo Bonzini * PKU is an additional mechanism by which the paging controls access to
4347c50d8ae3SPaolo Bonzini * user-mode addresses based on the value in the PKRU register.  Protection
4348c50d8ae3SPaolo Bonzini * key violations are reported through a bit in the page fault error code.
4349c50d8ae3SPaolo Bonzini * Unlike other bits of the error code, the PK bit is not known at the
4350c50d8ae3SPaolo Bonzini * call site of e.g. gva_to_gpa; it must be computed directly in
4351c50d8ae3SPaolo Bonzini * permission_fault based on two bits of PKRU, on some machine state (CR4,
4352c50d8ae3SPaolo Bonzini * CR0, EFER, CPL), and on other bits of the error code and the page tables.
4353c50d8ae3SPaolo Bonzini *
4354c50d8ae3SPaolo Bonzini * In particular the following conditions come from the error code, the
4355c50d8ae3SPaolo Bonzini * page tables and the machine state:
4356c50d8ae3SPaolo Bonzini * - PK is always zero unless CR4.PKE=1 and EFER.LMA=1
4357c50d8ae3SPaolo Bonzini * - PK is always zero if RSVD=1 (reserved bit set) or F=1 (instruction fetch)
4358c50d8ae3SPaolo Bonzini * - PK is always zero if U=0 in the page tables
4359c50d8ae3SPaolo Bonzini * - PKRU.WD is ignored if CR0.WP=0 and the access is a supervisor access.
4360c50d8ae3SPaolo Bonzini *
4361c50d8ae3SPaolo Bonzini * The PKRU bitmask caches the result of these four conditions.  The error
4362c50d8ae3SPaolo Bonzini * code (minus the P bit) and the page table's U bit form an index into the
4363c50d8ae3SPaolo Bonzini * PKRU bitmask.  Two bits of the PKRU bitmask are then extracted and ANDed
4364c50d8ae3SPaolo Bonzini * with the two bits of the PKRU register corresponding to the protection key.
4365c50d8ae3SPaolo Bonzini * For the first three conditions above the bits will be 00, thus masking
4366c50d8ae3SPaolo Bonzini * away both AD and WD.  For all reads or if the last condition holds, WD
4367c50d8ae3SPaolo Bonzini * only will be masked away.
4368c50d8ae3SPaolo Bonzini */
4369c50d8ae3SPaolo Bonzini static void update_pkru_bitmask(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
4370c50d8ae3SPaolo Bonzini 				bool ept)
4371c50d8ae3SPaolo Bonzini {
4372c50d8ae3SPaolo Bonzini 	unsigned bit;
4373c50d8ae3SPaolo Bonzini 	bool wp;
4374c50d8ae3SPaolo Bonzini 
4375c50d8ae3SPaolo Bonzini 	if (ept) {
4376c50d8ae3SPaolo Bonzini 		mmu->pkru_mask = 0;
4377c50d8ae3SPaolo Bonzini 		return;
4378c50d8ae3SPaolo Bonzini 	}
4379c50d8ae3SPaolo Bonzini 
4380c50d8ae3SPaolo Bonzini 	/* PKEY is enabled only if CR4.PKE and EFER.LMA are both set. */
4381c50d8ae3SPaolo Bonzini 	if (!kvm_read_cr4_bits(vcpu, X86_CR4_PKE) || !is_long_mode(vcpu)) {
4382c50d8ae3SPaolo Bonzini 		mmu->pkru_mask = 0;
4383c50d8ae3SPaolo Bonzini 		return;
4384c50d8ae3SPaolo Bonzini 	}
4385c50d8ae3SPaolo Bonzini 
4386c50d8ae3SPaolo Bonzini 	wp = is_write_protection(vcpu);
4387c50d8ae3SPaolo Bonzini 
4388c50d8ae3SPaolo Bonzini 	for (bit = 0; bit < ARRAY_SIZE(mmu->permissions); ++bit) {
4389c50d8ae3SPaolo Bonzini 		unsigned pfec, pkey_bits;
4390c50d8ae3SPaolo Bonzini 		bool check_pkey, check_write, ff, uf, wf, pte_user;
4391c50d8ae3SPaolo Bonzini 
4392c50d8ae3SPaolo Bonzini 		pfec = bit << 1;
4393c50d8ae3SPaolo Bonzini 		ff = pfec & PFERR_FETCH_MASK;
4394c50d8ae3SPaolo Bonzini 		uf = pfec & PFERR_USER_MASK;
4395c50d8ae3SPaolo Bonzini 		wf = pfec & PFERR_WRITE_MASK;
4396c50d8ae3SPaolo Bonzini 
4397c50d8ae3SPaolo Bonzini 		/* PFEC.RSVD is replaced by ACC_USER_MASK. */
4398c50d8ae3SPaolo Bonzini 		pte_user = pfec & PFERR_RSVD_MASK;
4399c50d8ae3SPaolo Bonzini 
4400c50d8ae3SPaolo Bonzini 		/*
4401c50d8ae3SPaolo Bonzini 		 * Only need to check the access which is not an
4402c50d8ae3SPaolo Bonzini 		 * instruction fetch and is to a user page.
4403c50d8ae3SPaolo Bonzini 		 */
4404c50d8ae3SPaolo Bonzini 		check_pkey = (!ff && pte_user);
4405c50d8ae3SPaolo Bonzini 		/*
4406c50d8ae3SPaolo Bonzini 		 * write access is controlled by PKRU if it is a
4407c50d8ae3SPaolo Bonzini 		 * user access or CR0.WP = 1.
4408c50d8ae3SPaolo Bonzini 		 */
4409c50d8ae3SPaolo Bonzini 		check_write = check_pkey && wf && (uf || wp);
4410c50d8ae3SPaolo Bonzini 
4411c50d8ae3SPaolo Bonzini 		/* PKRU.AD stops both read and write access. */
4412c50d8ae3SPaolo Bonzini 		pkey_bits = !!check_pkey;
4413c50d8ae3SPaolo Bonzini 		/* PKRU.WD stops write access. */
4414c50d8ae3SPaolo Bonzini 		pkey_bits |= (!!check_write) << 1;
4415c50d8ae3SPaolo Bonzini 
4416c50d8ae3SPaolo Bonzini 		mmu->pkru_mask |= (pkey_bits & 3) << pfec;
4417c50d8ae3SPaolo Bonzini 	}
4418c50d8ae3SPaolo Bonzini }
4419c50d8ae3SPaolo Bonzini 
4420c50d8ae3SPaolo Bonzini static void update_last_nonleaf_level(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
4421c50d8ae3SPaolo Bonzini {
4422c50d8ae3SPaolo Bonzini 	unsigned root_level = mmu->root_level;
4423c50d8ae3SPaolo Bonzini 
4424c50d8ae3SPaolo Bonzini 	mmu->last_nonleaf_level = root_level;
4425c50d8ae3SPaolo Bonzini 	if (root_level == PT32_ROOT_LEVEL && is_pse(vcpu))
4426c50d8ae3SPaolo Bonzini 		mmu->last_nonleaf_level++;
4427c50d8ae3SPaolo Bonzini }
4428c50d8ae3SPaolo Bonzini 
4429c50d8ae3SPaolo Bonzini static void paging64_init_context_common(struct kvm_vcpu *vcpu,
4430c50d8ae3SPaolo Bonzini 					 struct kvm_mmu *context,
4431c50d8ae3SPaolo Bonzini 					 int level)
4432c50d8ae3SPaolo Bonzini {
4433c50d8ae3SPaolo Bonzini 	context->nx = is_nx(vcpu);
4434c50d8ae3SPaolo Bonzini 	context->root_level = level;
4435c50d8ae3SPaolo Bonzini 
4436c50d8ae3SPaolo Bonzini 	reset_rsvds_bits_mask(vcpu, context);
4437c50d8ae3SPaolo Bonzini 	update_permission_bitmask(vcpu, context, false);
4438c50d8ae3SPaolo Bonzini 	update_pkru_bitmask(vcpu, context, false);
4439c50d8ae3SPaolo Bonzini 	update_last_nonleaf_level(vcpu, context);
4440c50d8ae3SPaolo Bonzini 
4441c50d8ae3SPaolo Bonzini 	MMU_WARN_ON(!is_pae(vcpu));
4442c50d8ae3SPaolo Bonzini 	context->page_fault = paging64_page_fault;
4443c50d8ae3SPaolo Bonzini 	context->gva_to_gpa = paging64_gva_to_gpa;
4444c50d8ae3SPaolo Bonzini 	context->sync_page = paging64_sync_page;
4445c50d8ae3SPaolo Bonzini 	context->invlpg = paging64_invlpg;
4446c50d8ae3SPaolo Bonzini 	context->shadow_root_level = level;
4447c50d8ae3SPaolo Bonzini 	context->direct_map = false;
4448c50d8ae3SPaolo Bonzini }
4449c50d8ae3SPaolo Bonzini 
4450c50d8ae3SPaolo Bonzini static void paging64_init_context(struct kvm_vcpu *vcpu,
4451c50d8ae3SPaolo Bonzini 				  struct kvm_mmu *context)
4452c50d8ae3SPaolo Bonzini {
4453c50d8ae3SPaolo Bonzini 	int root_level = is_la57_mode(vcpu) ?
4454c50d8ae3SPaolo Bonzini 			 PT64_ROOT_5LEVEL : PT64_ROOT_4LEVEL;
4455c50d8ae3SPaolo Bonzini 
4456c50d8ae3SPaolo Bonzini 	paging64_init_context_common(vcpu, context, root_level);
4457c50d8ae3SPaolo Bonzini }
4458c50d8ae3SPaolo Bonzini 
4459c50d8ae3SPaolo Bonzini static void paging32_init_context(struct kvm_vcpu *vcpu,
4460c50d8ae3SPaolo Bonzini 				  struct kvm_mmu *context)
4461c50d8ae3SPaolo Bonzini {
4462c50d8ae3SPaolo Bonzini 	context->nx = false;
4463c50d8ae3SPaolo Bonzini 	context->root_level = PT32_ROOT_LEVEL;
4464c50d8ae3SPaolo Bonzini 
4465c50d8ae3SPaolo Bonzini 	reset_rsvds_bits_mask(vcpu, context);
4466c50d8ae3SPaolo Bonzini 	update_permission_bitmask(vcpu, context, false);
4467c50d8ae3SPaolo Bonzini 	update_pkru_bitmask(vcpu, context, false);
4468c50d8ae3SPaolo Bonzini 	update_last_nonleaf_level(vcpu, context);
4469c50d8ae3SPaolo Bonzini 
4470c50d8ae3SPaolo Bonzini 	context->page_fault = paging32_page_fault;
4471c50d8ae3SPaolo Bonzini 	context->gva_to_gpa = paging32_gva_to_gpa;
4472c50d8ae3SPaolo Bonzini 	context->sync_page = paging32_sync_page;
4473c50d8ae3SPaolo Bonzini 	context->invlpg = paging32_invlpg;
4474c50d8ae3SPaolo Bonzini 	context->shadow_root_level = PT32E_ROOT_LEVEL;
4475c50d8ae3SPaolo Bonzini 	context->direct_map = false;
4476c50d8ae3SPaolo Bonzini }
4477c50d8ae3SPaolo Bonzini 
4478c50d8ae3SPaolo Bonzini static void paging32E_init_context(struct kvm_vcpu *vcpu,
4479c50d8ae3SPaolo Bonzini 				   struct kvm_mmu *context)
4480c50d8ae3SPaolo Bonzini {
4481c50d8ae3SPaolo Bonzini 	paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
4482c50d8ae3SPaolo Bonzini }
4483c50d8ae3SPaolo Bonzini 
4484c50d8ae3SPaolo Bonzini static union kvm_mmu_extended_role kvm_calc_mmu_role_ext(struct kvm_vcpu *vcpu)
4485c50d8ae3SPaolo Bonzini {
4486c50d8ae3SPaolo Bonzini 	union kvm_mmu_extended_role ext = {0};
4487c50d8ae3SPaolo Bonzini 
4488c50d8ae3SPaolo Bonzini 	ext.cr0_pg = !!is_paging(vcpu);
4489c50d8ae3SPaolo Bonzini 	ext.cr4_pae = !!is_pae(vcpu);
4490c50d8ae3SPaolo Bonzini 	ext.cr4_smep = !!kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
4491c50d8ae3SPaolo Bonzini 	ext.cr4_smap = !!kvm_read_cr4_bits(vcpu, X86_CR4_SMAP);
4492c50d8ae3SPaolo Bonzini 	ext.cr4_pse = !!is_pse(vcpu);
4493c50d8ae3SPaolo Bonzini 	ext.cr4_pke = !!kvm_read_cr4_bits(vcpu, X86_CR4_PKE);
4494c50d8ae3SPaolo Bonzini 	ext.maxphyaddr = cpuid_maxphyaddr(vcpu);
4495c50d8ae3SPaolo Bonzini 
4496c50d8ae3SPaolo Bonzini 	ext.valid = 1;
4497c50d8ae3SPaolo Bonzini 
4498c50d8ae3SPaolo Bonzini 	return ext;
4499c50d8ae3SPaolo Bonzini }
4500c50d8ae3SPaolo Bonzini 
4501c50d8ae3SPaolo Bonzini static union kvm_mmu_role kvm_calc_mmu_role_common(struct kvm_vcpu *vcpu,
4502c50d8ae3SPaolo Bonzini 						   bool base_only)
4503c50d8ae3SPaolo Bonzini {
4504c50d8ae3SPaolo Bonzini 	union kvm_mmu_role role = {0};
4505c50d8ae3SPaolo Bonzini 
4506c50d8ae3SPaolo Bonzini 	role.base.access = ACC_ALL;
4507c50d8ae3SPaolo Bonzini 	role.base.nxe = !!is_nx(vcpu);
4508c50d8ae3SPaolo Bonzini 	role.base.cr0_wp = is_write_protection(vcpu);
4509c50d8ae3SPaolo Bonzini 	role.base.smm = is_smm(vcpu);
4510c50d8ae3SPaolo Bonzini 	role.base.guest_mode = is_guest_mode(vcpu);
4511c50d8ae3SPaolo Bonzini 
4512c50d8ae3SPaolo Bonzini 	if (base_only)
4513c50d8ae3SPaolo Bonzini 		return role;
4514c50d8ae3SPaolo Bonzini 
4515c50d8ae3SPaolo Bonzini 	role.ext = kvm_calc_mmu_role_ext(vcpu);
4516c50d8ae3SPaolo Bonzini 
4517c50d8ae3SPaolo Bonzini 	return role;
4518c50d8ae3SPaolo Bonzini }
4519c50d8ae3SPaolo Bonzini 
4520d468d94bSSean Christopherson static inline int kvm_mmu_get_tdp_level(struct kvm_vcpu *vcpu)
4521d468d94bSSean Christopherson {
4522d468d94bSSean Christopherson 	/* Use 5-level TDP if and only if it's useful/necessary. */
452383013059SSean Christopherson 	if (max_tdp_level == 5 && cpuid_maxphyaddr(vcpu) <= 48)
4524d468d94bSSean Christopherson 		return 4;
4525d468d94bSSean Christopherson 
452683013059SSean Christopherson 	return max_tdp_level;
4527d468d94bSSean Christopherson }
4528d468d94bSSean Christopherson 
4529c50d8ae3SPaolo Bonzini static union kvm_mmu_role
4530c50d8ae3SPaolo Bonzini kvm_calc_tdp_mmu_root_page_role(struct kvm_vcpu *vcpu, bool base_only)
4531c50d8ae3SPaolo Bonzini {
4532c50d8ae3SPaolo Bonzini 	union kvm_mmu_role role = kvm_calc_mmu_role_common(vcpu, base_only);
4533c50d8ae3SPaolo Bonzini 
4534c50d8ae3SPaolo Bonzini 	role.base.ad_disabled = (shadow_accessed_mask == 0);
4535d468d94bSSean Christopherson 	role.base.level = kvm_mmu_get_tdp_level(vcpu);
4536c50d8ae3SPaolo Bonzini 	role.base.direct = true;
4537c50d8ae3SPaolo Bonzini 	role.base.gpte_is_8_bytes = true;
4538c50d8ae3SPaolo Bonzini 
4539c50d8ae3SPaolo Bonzini 	return role;
4540c50d8ae3SPaolo Bonzini }
4541c50d8ae3SPaolo Bonzini 
4542c50d8ae3SPaolo Bonzini static void init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
4543c50d8ae3SPaolo Bonzini {
45448c008659SPaolo Bonzini 	struct kvm_mmu *context = &vcpu->arch.root_mmu;
4545c50d8ae3SPaolo Bonzini 	union kvm_mmu_role new_role =
4546c50d8ae3SPaolo Bonzini 		kvm_calc_tdp_mmu_root_page_role(vcpu, false);
4547c50d8ae3SPaolo Bonzini 
4548c50d8ae3SPaolo Bonzini 	if (new_role.as_u64 == context->mmu_role.as_u64)
4549c50d8ae3SPaolo Bonzini 		return;
4550c50d8ae3SPaolo Bonzini 
4551c50d8ae3SPaolo Bonzini 	context->mmu_role.as_u64 = new_role.as_u64;
45527a02674dSSean Christopherson 	context->page_fault = kvm_tdp_page_fault;
4553c50d8ae3SPaolo Bonzini 	context->sync_page = nonpaging_sync_page;
45545efac074SPaolo Bonzini 	context->invlpg = NULL;
4555d468d94bSSean Christopherson 	context->shadow_root_level = kvm_mmu_get_tdp_level(vcpu);
4556c50d8ae3SPaolo Bonzini 	context->direct_map = true;
4557d8dd54e0SSean Christopherson 	context->get_guest_pgd = get_cr3;
4558c50d8ae3SPaolo Bonzini 	context->get_pdptr = kvm_pdptr_read;
4559c50d8ae3SPaolo Bonzini 	context->inject_page_fault = kvm_inject_page_fault;
4560c50d8ae3SPaolo Bonzini 
4561c50d8ae3SPaolo Bonzini 	if (!is_paging(vcpu)) {
4562c50d8ae3SPaolo Bonzini 		context->nx = false;
4563c50d8ae3SPaolo Bonzini 		context->gva_to_gpa = nonpaging_gva_to_gpa;
4564c50d8ae3SPaolo Bonzini 		context->root_level = 0;
4565c50d8ae3SPaolo Bonzini 	} else if (is_long_mode(vcpu)) {
4566c50d8ae3SPaolo Bonzini 		context->nx = is_nx(vcpu);
4567c50d8ae3SPaolo Bonzini 		context->root_level = is_la57_mode(vcpu) ?
4568c50d8ae3SPaolo Bonzini 				PT64_ROOT_5LEVEL : PT64_ROOT_4LEVEL;
4569c50d8ae3SPaolo Bonzini 		reset_rsvds_bits_mask(vcpu, context);
4570c50d8ae3SPaolo Bonzini 		context->gva_to_gpa = paging64_gva_to_gpa;
4571c50d8ae3SPaolo Bonzini 	} else if (is_pae(vcpu)) {
4572c50d8ae3SPaolo Bonzini 		context->nx = is_nx(vcpu);
4573c50d8ae3SPaolo Bonzini 		context->root_level = PT32E_ROOT_LEVEL;
4574c50d8ae3SPaolo Bonzini 		reset_rsvds_bits_mask(vcpu, context);
4575c50d8ae3SPaolo Bonzini 		context->gva_to_gpa = paging64_gva_to_gpa;
4576c50d8ae3SPaolo Bonzini 	} else {
4577c50d8ae3SPaolo Bonzini 		context->nx = false;
4578c50d8ae3SPaolo Bonzini 		context->root_level = PT32_ROOT_LEVEL;
4579c50d8ae3SPaolo Bonzini 		reset_rsvds_bits_mask(vcpu, context);
4580c50d8ae3SPaolo Bonzini 		context->gva_to_gpa = paging32_gva_to_gpa;
4581c50d8ae3SPaolo Bonzini 	}
4582c50d8ae3SPaolo Bonzini 
4583c50d8ae3SPaolo Bonzini 	update_permission_bitmask(vcpu, context, false);
4584c50d8ae3SPaolo Bonzini 	update_pkru_bitmask(vcpu, context, false);
4585c50d8ae3SPaolo Bonzini 	update_last_nonleaf_level(vcpu, context);
4586c50d8ae3SPaolo Bonzini 	reset_tdp_shadow_zero_bits_mask(vcpu, context);
4587c50d8ae3SPaolo Bonzini }
4588c50d8ae3SPaolo Bonzini 
4589c50d8ae3SPaolo Bonzini static union kvm_mmu_role
459059505b55SSean Christopherson kvm_calc_shadow_root_page_role_common(struct kvm_vcpu *vcpu, bool base_only)
4591c50d8ae3SPaolo Bonzini {
4592c50d8ae3SPaolo Bonzini 	union kvm_mmu_role role = kvm_calc_mmu_role_common(vcpu, base_only);
4593c50d8ae3SPaolo Bonzini 
4594c50d8ae3SPaolo Bonzini 	role.base.smep_andnot_wp = role.ext.cr4_smep &&
4595c50d8ae3SPaolo Bonzini 		!is_write_protection(vcpu);
4596c50d8ae3SPaolo Bonzini 	role.base.smap_andnot_wp = role.ext.cr4_smap &&
4597c50d8ae3SPaolo Bonzini 		!is_write_protection(vcpu);
4598c50d8ae3SPaolo Bonzini 	role.base.gpte_is_8_bytes = !!is_pae(vcpu);
4599c50d8ae3SPaolo Bonzini 
460059505b55SSean Christopherson 	return role;
460159505b55SSean Christopherson }
460259505b55SSean Christopherson 
460359505b55SSean Christopherson static union kvm_mmu_role
460459505b55SSean Christopherson kvm_calc_shadow_mmu_root_page_role(struct kvm_vcpu *vcpu, bool base_only)
460559505b55SSean Christopherson {
460659505b55SSean Christopherson 	union kvm_mmu_role role =
460759505b55SSean Christopherson 		kvm_calc_shadow_root_page_role_common(vcpu, base_only);
460859505b55SSean Christopherson 
460959505b55SSean Christopherson 	role.base.direct = !is_paging(vcpu);
461059505b55SSean Christopherson 
4611c50d8ae3SPaolo Bonzini 	if (!is_long_mode(vcpu))
4612c50d8ae3SPaolo Bonzini 		role.base.level = PT32E_ROOT_LEVEL;
4613c50d8ae3SPaolo Bonzini 	else if (is_la57_mode(vcpu))
4614c50d8ae3SPaolo Bonzini 		role.base.level = PT64_ROOT_5LEVEL;
4615c50d8ae3SPaolo Bonzini 	else
4616c50d8ae3SPaolo Bonzini 		role.base.level = PT64_ROOT_4LEVEL;
4617c50d8ae3SPaolo Bonzini 
4618c50d8ae3SPaolo Bonzini 	return role;
4619c50d8ae3SPaolo Bonzini }
4620c50d8ae3SPaolo Bonzini 
46218c008659SPaolo Bonzini static void shadow_mmu_init_context(struct kvm_vcpu *vcpu, struct kvm_mmu *context,
46228c008659SPaolo Bonzini 				    u32 cr0, u32 cr4, u32 efer,
46238c008659SPaolo Bonzini 				    union kvm_mmu_role new_role)
4624c50d8ae3SPaolo Bonzini {
4625929d1cfaSPaolo Bonzini 	if (!(cr0 & X86_CR0_PG))
4626c50d8ae3SPaolo Bonzini 		nonpaging_init_context(vcpu, context);
4627929d1cfaSPaolo Bonzini 	else if (efer & EFER_LMA)
4628c50d8ae3SPaolo Bonzini 		paging64_init_context(vcpu, context);
4629929d1cfaSPaolo Bonzini 	else if (cr4 & X86_CR4_PAE)
4630c50d8ae3SPaolo Bonzini 		paging32E_init_context(vcpu, context);
4631c50d8ae3SPaolo Bonzini 	else
4632c50d8ae3SPaolo Bonzini 		paging32_init_context(vcpu, context);
4633c50d8ae3SPaolo Bonzini 
4634c50d8ae3SPaolo Bonzini 	context->mmu_role.as_u64 = new_role.as_u64;
4635c50d8ae3SPaolo Bonzini 	reset_shadow_zero_bits_mask(vcpu, context);
4636c50d8ae3SPaolo Bonzini }
46370f04a2acSVitaly Kuznetsov 
46380f04a2acSVitaly Kuznetsov static void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, u32 cr0, u32 cr4, u32 efer)
46390f04a2acSVitaly Kuznetsov {
46408c008659SPaolo Bonzini 	struct kvm_mmu *context = &vcpu->arch.root_mmu;
46410f04a2acSVitaly Kuznetsov 	union kvm_mmu_role new_role =
46420f04a2acSVitaly Kuznetsov 		kvm_calc_shadow_mmu_root_page_role(vcpu, false);
46430f04a2acSVitaly Kuznetsov 
46440f04a2acSVitaly Kuznetsov 	if (new_role.as_u64 != context->mmu_role.as_u64)
46458c008659SPaolo Bonzini 		shadow_mmu_init_context(vcpu, context, cr0, cr4, efer, new_role);
46460f04a2acSVitaly Kuznetsov }
46470f04a2acSVitaly Kuznetsov 
464859505b55SSean Christopherson static union kvm_mmu_role
464959505b55SSean Christopherson kvm_calc_shadow_npt_root_page_role(struct kvm_vcpu *vcpu)
465059505b55SSean Christopherson {
465159505b55SSean Christopherson 	union kvm_mmu_role role =
465259505b55SSean Christopherson 		kvm_calc_shadow_root_page_role_common(vcpu, false);
465359505b55SSean Christopherson 
465459505b55SSean Christopherson 	role.base.direct = false;
4655d468d94bSSean Christopherson 	role.base.level = kvm_mmu_get_tdp_level(vcpu);
465659505b55SSean Christopherson 
465759505b55SSean Christopherson 	return role;
465859505b55SSean Christopherson }
465959505b55SSean Christopherson 
46600f04a2acSVitaly Kuznetsov void kvm_init_shadow_npt_mmu(struct kvm_vcpu *vcpu, u32 cr0, u32 cr4, u32 efer,
46610f04a2acSVitaly Kuznetsov 			     gpa_t nested_cr3)
46620f04a2acSVitaly Kuznetsov {
46638c008659SPaolo Bonzini 	struct kvm_mmu *context = &vcpu->arch.guest_mmu;
466459505b55SSean Christopherson 	union kvm_mmu_role new_role = kvm_calc_shadow_npt_root_page_role(vcpu);
46650f04a2acSVitaly Kuznetsov 
4666a506fdd2SVitaly Kuznetsov 	__kvm_mmu_new_pgd(vcpu, nested_cr3, new_role.base, false, false);
4667a506fdd2SVitaly Kuznetsov 
4668a3322d5cSSean Christopherson 	if (new_role.as_u64 != context->mmu_role.as_u64) {
46698c008659SPaolo Bonzini 		shadow_mmu_init_context(vcpu, context, cr0, cr4, efer, new_role);
4670a3322d5cSSean Christopherson 
4671a3322d5cSSean Christopherson 		/*
4672a3322d5cSSean Christopherson 		 * Override the level set by the common init helper, nested TDP
4673a3322d5cSSean Christopherson 		 * always uses the host's TDP configuration.
4674a3322d5cSSean Christopherson 		 */
4675a3322d5cSSean Christopherson 		context->shadow_root_level = new_role.base.level;
4676a3322d5cSSean Christopherson 	}
46770f04a2acSVitaly Kuznetsov }
46780f04a2acSVitaly Kuznetsov EXPORT_SYMBOL_GPL(kvm_init_shadow_npt_mmu);
4679c50d8ae3SPaolo Bonzini 
4680c50d8ae3SPaolo Bonzini static union kvm_mmu_role
4681c50d8ae3SPaolo Bonzini kvm_calc_shadow_ept_root_page_role(struct kvm_vcpu *vcpu, bool accessed_dirty,
4682bb1fcc70SSean Christopherson 				   bool execonly, u8 level)
4683c50d8ae3SPaolo Bonzini {
4684c50d8ae3SPaolo Bonzini 	union kvm_mmu_role role = {0};
4685c50d8ae3SPaolo Bonzini 
4686c50d8ae3SPaolo Bonzini 	/* SMM flag is inherited from root_mmu */
4687c50d8ae3SPaolo Bonzini 	role.base.smm = vcpu->arch.root_mmu.mmu_role.base.smm;
4688c50d8ae3SPaolo Bonzini 
4689bb1fcc70SSean Christopherson 	role.base.level = level;
4690c50d8ae3SPaolo Bonzini 	role.base.gpte_is_8_bytes = true;
4691c50d8ae3SPaolo Bonzini 	role.base.direct = false;
4692c50d8ae3SPaolo Bonzini 	role.base.ad_disabled = !accessed_dirty;
4693c50d8ae3SPaolo Bonzini 	role.base.guest_mode = true;
4694c50d8ae3SPaolo Bonzini 	role.base.access = ACC_ALL;
4695c50d8ae3SPaolo Bonzini 
4696c50d8ae3SPaolo Bonzini 	/*
4697c50d8ae3SPaolo Bonzini 	 * WP=1 and NOT_WP=1 is an impossible combination, use WP and the
4698c50d8ae3SPaolo Bonzini 	 * SMAP variation to denote shadow EPT entries.
4699c50d8ae3SPaolo Bonzini 	 */
4700c50d8ae3SPaolo Bonzini 	role.base.cr0_wp = true;
4701c50d8ae3SPaolo Bonzini 	role.base.smap_andnot_wp = true;
4702c50d8ae3SPaolo Bonzini 
4703c50d8ae3SPaolo Bonzini 	role.ext = kvm_calc_mmu_role_ext(vcpu);
4704c50d8ae3SPaolo Bonzini 	role.ext.execonly = execonly;
4705c50d8ae3SPaolo Bonzini 
4706c50d8ae3SPaolo Bonzini 	return role;
4707c50d8ae3SPaolo Bonzini }
4708c50d8ae3SPaolo Bonzini 
4709c50d8ae3SPaolo Bonzini void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly,
4710c50d8ae3SPaolo Bonzini 			     bool accessed_dirty, gpa_t new_eptp)
4711c50d8ae3SPaolo Bonzini {
47128c008659SPaolo Bonzini 	struct kvm_mmu *context = &vcpu->arch.guest_mmu;
4713bb1fcc70SSean Christopherson 	u8 level = vmx_eptp_page_walk_level(new_eptp);
4714c50d8ae3SPaolo Bonzini 	union kvm_mmu_role new_role =
4715c50d8ae3SPaolo Bonzini 		kvm_calc_shadow_ept_root_page_role(vcpu, accessed_dirty,
4716bb1fcc70SSean Christopherson 						   execonly, level);
4717c50d8ae3SPaolo Bonzini 
4718be01e8e2SSean Christopherson 	__kvm_mmu_new_pgd(vcpu, new_eptp, new_role.base, true, true);
4719c50d8ae3SPaolo Bonzini 
4720c50d8ae3SPaolo Bonzini 	if (new_role.as_u64 == context->mmu_role.as_u64)
4721c50d8ae3SPaolo Bonzini 		return;
4722c50d8ae3SPaolo Bonzini 
4723bb1fcc70SSean Christopherson 	context->shadow_root_level = level;
4724c50d8ae3SPaolo Bonzini 
4725c50d8ae3SPaolo Bonzini 	context->nx = true;
4726c50d8ae3SPaolo Bonzini 	context->ept_ad = accessed_dirty;
4727c50d8ae3SPaolo Bonzini 	context->page_fault = ept_page_fault;
4728c50d8ae3SPaolo Bonzini 	context->gva_to_gpa = ept_gva_to_gpa;
4729c50d8ae3SPaolo Bonzini 	context->sync_page = ept_sync_page;
4730c50d8ae3SPaolo Bonzini 	context->invlpg = ept_invlpg;
4731bb1fcc70SSean Christopherson 	context->root_level = level;
4732c50d8ae3SPaolo Bonzini 	context->direct_map = false;
4733c50d8ae3SPaolo Bonzini 	context->mmu_role.as_u64 = new_role.as_u64;
4734c50d8ae3SPaolo Bonzini 
4735c50d8ae3SPaolo Bonzini 	update_permission_bitmask(vcpu, context, true);
4736c50d8ae3SPaolo Bonzini 	update_pkru_bitmask(vcpu, context, true);
4737c50d8ae3SPaolo Bonzini 	update_last_nonleaf_level(vcpu, context);
4738c50d8ae3SPaolo Bonzini 	reset_rsvds_bits_mask_ept(vcpu, context, execonly);
4739c50d8ae3SPaolo Bonzini 	reset_ept_shadow_zero_bits_mask(vcpu, context, execonly);
4740c50d8ae3SPaolo Bonzini }
4741c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_init_shadow_ept_mmu);
4742c50d8ae3SPaolo Bonzini 
4743c50d8ae3SPaolo Bonzini static void init_kvm_softmmu(struct kvm_vcpu *vcpu)
4744c50d8ae3SPaolo Bonzini {
47458c008659SPaolo Bonzini 	struct kvm_mmu *context = &vcpu->arch.root_mmu;
4746c50d8ae3SPaolo Bonzini 
4747929d1cfaSPaolo Bonzini 	kvm_init_shadow_mmu(vcpu,
4748929d1cfaSPaolo Bonzini 			    kvm_read_cr0_bits(vcpu, X86_CR0_PG),
4749929d1cfaSPaolo Bonzini 			    kvm_read_cr4_bits(vcpu, X86_CR4_PAE),
4750929d1cfaSPaolo Bonzini 			    vcpu->arch.efer);
4751929d1cfaSPaolo Bonzini 
4752d8dd54e0SSean Christopherson 	context->get_guest_pgd     = get_cr3;
4753c50d8ae3SPaolo Bonzini 	context->get_pdptr         = kvm_pdptr_read;
4754c50d8ae3SPaolo Bonzini 	context->inject_page_fault = kvm_inject_page_fault;
4755c50d8ae3SPaolo Bonzini }
4756c50d8ae3SPaolo Bonzini 
4757c50d8ae3SPaolo Bonzini static void init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
4758c50d8ae3SPaolo Bonzini {
4759c50d8ae3SPaolo Bonzini 	union kvm_mmu_role new_role = kvm_calc_mmu_role_common(vcpu, false);
4760c50d8ae3SPaolo Bonzini 	struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
4761c50d8ae3SPaolo Bonzini 
4762c50d8ae3SPaolo Bonzini 	if (new_role.as_u64 == g_context->mmu_role.as_u64)
4763c50d8ae3SPaolo Bonzini 		return;
4764c50d8ae3SPaolo Bonzini 
4765c50d8ae3SPaolo Bonzini 	g_context->mmu_role.as_u64 = new_role.as_u64;
4766d8dd54e0SSean Christopherson 	g_context->get_guest_pgd     = get_cr3;
4767c50d8ae3SPaolo Bonzini 	g_context->get_pdptr         = kvm_pdptr_read;
4768c50d8ae3SPaolo Bonzini 	g_context->inject_page_fault = kvm_inject_page_fault;
4769c50d8ae3SPaolo Bonzini 
4770c50d8ae3SPaolo Bonzini 	/*
47715efac074SPaolo Bonzini 	 * L2 page tables are never shadowed, so there is no need to sync
47725efac074SPaolo Bonzini 	 * SPTEs.
47735efac074SPaolo Bonzini 	 */
47745efac074SPaolo Bonzini 	g_context->invlpg            = NULL;
47755efac074SPaolo Bonzini 
47765efac074SPaolo Bonzini 	/*
4777c50d8ae3SPaolo Bonzini 	 * Note that arch.mmu->gva_to_gpa translates l2_gpa to l1_gpa using
4778c50d8ae3SPaolo Bonzini 	 * L1's nested page tables (e.g. EPT12). The nested translation
4779c50d8ae3SPaolo Bonzini 	 * of l2_gva to l1_gpa is done by arch.nested_mmu.gva_to_gpa using
4780c50d8ae3SPaolo Bonzini 	 * L2's page tables as the first level of translation and L1's
4781c50d8ae3SPaolo Bonzini 	 * nested page tables as the second level of translation. Basically
4782c50d8ae3SPaolo Bonzini 	 * the gva_to_gpa functions between mmu and nested_mmu are swapped.
4783c50d8ae3SPaolo Bonzini 	 */
4784c50d8ae3SPaolo Bonzini 	if (!is_paging(vcpu)) {
4785c50d8ae3SPaolo Bonzini 		g_context->nx = false;
4786c50d8ae3SPaolo Bonzini 		g_context->root_level = 0;
4787c50d8ae3SPaolo Bonzini 		g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
4788c50d8ae3SPaolo Bonzini 	} else if (is_long_mode(vcpu)) {
4789c50d8ae3SPaolo Bonzini 		g_context->nx = is_nx(vcpu);
4790c50d8ae3SPaolo Bonzini 		g_context->root_level = is_la57_mode(vcpu) ?
4791c50d8ae3SPaolo Bonzini 					PT64_ROOT_5LEVEL : PT64_ROOT_4LEVEL;
4792c50d8ae3SPaolo Bonzini 		reset_rsvds_bits_mask(vcpu, g_context);
4793c50d8ae3SPaolo Bonzini 		g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
4794c50d8ae3SPaolo Bonzini 	} else if (is_pae(vcpu)) {
4795c50d8ae3SPaolo Bonzini 		g_context->nx = is_nx(vcpu);
4796c50d8ae3SPaolo Bonzini 		g_context->root_level = PT32E_ROOT_LEVEL;
4797c50d8ae3SPaolo Bonzini 		reset_rsvds_bits_mask(vcpu, g_context);
4798c50d8ae3SPaolo Bonzini 		g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
4799c50d8ae3SPaolo Bonzini 	} else {
4800c50d8ae3SPaolo Bonzini 		g_context->nx = false;
4801c50d8ae3SPaolo Bonzini 		g_context->root_level = PT32_ROOT_LEVEL;
4802c50d8ae3SPaolo Bonzini 		reset_rsvds_bits_mask(vcpu, g_context);
4803c50d8ae3SPaolo Bonzini 		g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
4804c50d8ae3SPaolo Bonzini 	}
4805c50d8ae3SPaolo Bonzini 
4806c50d8ae3SPaolo Bonzini 	update_permission_bitmask(vcpu, g_context, false);
4807c50d8ae3SPaolo Bonzini 	update_pkru_bitmask(vcpu, g_context, false);
4808c50d8ae3SPaolo Bonzini 	update_last_nonleaf_level(vcpu, g_context);
4809c50d8ae3SPaolo Bonzini }
4810c50d8ae3SPaolo Bonzini 
4811c50d8ae3SPaolo Bonzini void kvm_init_mmu(struct kvm_vcpu *vcpu, bool reset_roots)
4812c50d8ae3SPaolo Bonzini {
4813c50d8ae3SPaolo Bonzini 	if (reset_roots) {
4814c50d8ae3SPaolo Bonzini 		uint i;
4815c50d8ae3SPaolo Bonzini 
4816c50d8ae3SPaolo Bonzini 		vcpu->arch.mmu->root_hpa = INVALID_PAGE;
4817c50d8ae3SPaolo Bonzini 
4818c50d8ae3SPaolo Bonzini 		for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
4819c50d8ae3SPaolo Bonzini 			vcpu->arch.mmu->prev_roots[i] = KVM_MMU_ROOT_INFO_INVALID;
4820c50d8ae3SPaolo Bonzini 	}
4821c50d8ae3SPaolo Bonzini 
4822c50d8ae3SPaolo Bonzini 	if (mmu_is_nested(vcpu))
4823c50d8ae3SPaolo Bonzini 		init_kvm_nested_mmu(vcpu);
4824c50d8ae3SPaolo Bonzini 	else if (tdp_enabled)
4825c50d8ae3SPaolo Bonzini 		init_kvm_tdp_mmu(vcpu);
4826c50d8ae3SPaolo Bonzini 	else
4827c50d8ae3SPaolo Bonzini 		init_kvm_softmmu(vcpu);
4828c50d8ae3SPaolo Bonzini }
4829c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_init_mmu);
4830c50d8ae3SPaolo Bonzini 
4831c50d8ae3SPaolo Bonzini static union kvm_mmu_page_role
4832c50d8ae3SPaolo Bonzini kvm_mmu_calc_root_page_role(struct kvm_vcpu *vcpu)
4833c50d8ae3SPaolo Bonzini {
4834c50d8ae3SPaolo Bonzini 	union kvm_mmu_role role;
4835c50d8ae3SPaolo Bonzini 
4836c50d8ae3SPaolo Bonzini 	if (tdp_enabled)
4837c50d8ae3SPaolo Bonzini 		role = kvm_calc_tdp_mmu_root_page_role(vcpu, true);
4838c50d8ae3SPaolo Bonzini 	else
4839c50d8ae3SPaolo Bonzini 		role = kvm_calc_shadow_mmu_root_page_role(vcpu, true);
4840c50d8ae3SPaolo Bonzini 
4841c50d8ae3SPaolo Bonzini 	return role.base;
4842c50d8ae3SPaolo Bonzini }
4843c50d8ae3SPaolo Bonzini 
4844c50d8ae3SPaolo Bonzini void kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
4845c50d8ae3SPaolo Bonzini {
4846c50d8ae3SPaolo Bonzini 	kvm_mmu_unload(vcpu);
4847c50d8ae3SPaolo Bonzini 	kvm_init_mmu(vcpu, true);
4848c50d8ae3SPaolo Bonzini }
4849c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
4850c50d8ae3SPaolo Bonzini 
4851c50d8ae3SPaolo Bonzini int kvm_mmu_load(struct kvm_vcpu *vcpu)
4852c50d8ae3SPaolo Bonzini {
4853c50d8ae3SPaolo Bonzini 	int r;
4854c50d8ae3SPaolo Bonzini 
4855378f5cd6SSean Christopherson 	r = mmu_topup_memory_caches(vcpu, !vcpu->arch.mmu->direct_map);
4856c50d8ae3SPaolo Bonzini 	if (r)
4857c50d8ae3SPaolo Bonzini 		goto out;
4858748e52b9SSean Christopherson 	r = mmu_alloc_special_roots(vcpu);
4859748e52b9SSean Christopherson 	if (r)
4860748e52b9SSean Christopherson 		goto out;
48616e6ec584SSean Christopherson 	write_lock(&vcpu->kvm->mmu_lock);
48626e6ec584SSean Christopherson 	if (make_mmu_pages_available(vcpu))
48636e6ec584SSean Christopherson 		r = -ENOSPC;
48646e6ec584SSean Christopherson 	else if (vcpu->arch.mmu->direct_map)
48656e6ec584SSean Christopherson 		r = mmu_alloc_direct_roots(vcpu);
48666e6ec584SSean Christopherson 	else
48676e6ec584SSean Christopherson 		r = mmu_alloc_shadow_roots(vcpu);
48686e6ec584SSean Christopherson 	write_unlock(&vcpu->kvm->mmu_lock);
4869c50d8ae3SPaolo Bonzini 	if (r)
4870c50d8ae3SPaolo Bonzini 		goto out;
4871a91f387bSSean Christopherson 
4872a91f387bSSean Christopherson 	kvm_mmu_sync_roots(vcpu);
4873a91f387bSSean Christopherson 
4874727a7e27SPaolo Bonzini 	kvm_mmu_load_pgd(vcpu);
4875b3646477SJason Baron 	static_call(kvm_x86_tlb_flush_current)(vcpu);
4876c50d8ae3SPaolo Bonzini out:
4877c50d8ae3SPaolo Bonzini 	return r;
4878c50d8ae3SPaolo Bonzini }
4879c50d8ae3SPaolo Bonzini 
4880c50d8ae3SPaolo Bonzini void kvm_mmu_unload(struct kvm_vcpu *vcpu)
4881c50d8ae3SPaolo Bonzini {
4882c50d8ae3SPaolo Bonzini 	kvm_mmu_free_roots(vcpu, &vcpu->arch.root_mmu, KVM_MMU_ROOTS_ALL);
4883c50d8ae3SPaolo Bonzini 	WARN_ON(VALID_PAGE(vcpu->arch.root_mmu.root_hpa));
4884c50d8ae3SPaolo Bonzini 	kvm_mmu_free_roots(vcpu, &vcpu->arch.guest_mmu, KVM_MMU_ROOTS_ALL);
4885c50d8ae3SPaolo Bonzini 	WARN_ON(VALID_PAGE(vcpu->arch.guest_mmu.root_hpa));
4886c50d8ae3SPaolo Bonzini }
4887c50d8ae3SPaolo Bonzini 
4888c50d8ae3SPaolo Bonzini static bool need_remote_flush(u64 old, u64 new)
4889c50d8ae3SPaolo Bonzini {
4890c50d8ae3SPaolo Bonzini 	if (!is_shadow_present_pte(old))
4891c50d8ae3SPaolo Bonzini 		return false;
4892c50d8ae3SPaolo Bonzini 	if (!is_shadow_present_pte(new))
4893c50d8ae3SPaolo Bonzini 		return true;
4894c50d8ae3SPaolo Bonzini 	if ((old ^ new) & PT64_BASE_ADDR_MASK)
4895c50d8ae3SPaolo Bonzini 		return true;
4896c50d8ae3SPaolo Bonzini 	old ^= shadow_nx_mask;
4897c50d8ae3SPaolo Bonzini 	new ^= shadow_nx_mask;
4898c50d8ae3SPaolo Bonzini 	return (old & ~new & PT64_PERM_MASK) != 0;
4899c50d8ae3SPaolo Bonzini }
4900c50d8ae3SPaolo Bonzini 
4901c50d8ae3SPaolo Bonzini static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
4902c50d8ae3SPaolo Bonzini 				    int *bytes)
4903c50d8ae3SPaolo Bonzini {
4904c50d8ae3SPaolo Bonzini 	u64 gentry = 0;
4905c50d8ae3SPaolo Bonzini 	int r;
4906c50d8ae3SPaolo Bonzini 
4907c50d8ae3SPaolo Bonzini 	/*
4908c50d8ae3SPaolo Bonzini 	 * Assume that the pte write on a page table of the same type
4909c50d8ae3SPaolo Bonzini 	 * as the current vcpu paging mode since we update the sptes only
4910c50d8ae3SPaolo Bonzini 	 * when they have the same mode.
4911c50d8ae3SPaolo Bonzini 	 */
4912c50d8ae3SPaolo Bonzini 	if (is_pae(vcpu) && *bytes == 4) {
4913c50d8ae3SPaolo Bonzini 		/* Handle a 32-bit guest writing two halves of a 64-bit gpte */
4914c50d8ae3SPaolo Bonzini 		*gpa &= ~(gpa_t)7;
4915c50d8ae3SPaolo Bonzini 		*bytes = 8;
4916c50d8ae3SPaolo Bonzini 	}
4917c50d8ae3SPaolo Bonzini 
4918c50d8ae3SPaolo Bonzini 	if (*bytes == 4 || *bytes == 8) {
4919c50d8ae3SPaolo Bonzini 		r = kvm_vcpu_read_guest_atomic(vcpu, *gpa, &gentry, *bytes);
4920c50d8ae3SPaolo Bonzini 		if (r)
4921c50d8ae3SPaolo Bonzini 			gentry = 0;
4922c50d8ae3SPaolo Bonzini 	}
4923c50d8ae3SPaolo Bonzini 
4924c50d8ae3SPaolo Bonzini 	return gentry;
4925c50d8ae3SPaolo Bonzini }
4926c50d8ae3SPaolo Bonzini 
4927c50d8ae3SPaolo Bonzini /*
4928c50d8ae3SPaolo Bonzini  * If we're seeing too many writes to a page, it may no longer be a page table,
4929c50d8ae3SPaolo Bonzini  * or we may be forking, in which case it is better to unmap the page.
4930c50d8ae3SPaolo Bonzini  */
4931c50d8ae3SPaolo Bonzini static bool detect_write_flooding(struct kvm_mmu_page *sp)
4932c50d8ae3SPaolo Bonzini {
4933c50d8ae3SPaolo Bonzini 	/*
4934c50d8ae3SPaolo Bonzini 	 * Skip write-flooding detected for the sp whose level is 1, because
4935c50d8ae3SPaolo Bonzini 	 * it can become unsync, then the guest page is not write-protected.
4936c50d8ae3SPaolo Bonzini 	 */
49373bae0459SSean Christopherson 	if (sp->role.level == PG_LEVEL_4K)
4938c50d8ae3SPaolo Bonzini 		return false;
4939c50d8ae3SPaolo Bonzini 
4940c50d8ae3SPaolo Bonzini 	atomic_inc(&sp->write_flooding_count);
4941c50d8ae3SPaolo Bonzini 	return atomic_read(&sp->write_flooding_count) >= 3;
4942c50d8ae3SPaolo Bonzini }
4943c50d8ae3SPaolo Bonzini 
4944c50d8ae3SPaolo Bonzini /*
4945c50d8ae3SPaolo Bonzini  * Misaligned accesses are too much trouble to fix up; also, they usually
4946c50d8ae3SPaolo Bonzini  * indicate a page is not used as a page table.
4947c50d8ae3SPaolo Bonzini  */
4948c50d8ae3SPaolo Bonzini static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
4949c50d8ae3SPaolo Bonzini 				    int bytes)
4950c50d8ae3SPaolo Bonzini {
4951c50d8ae3SPaolo Bonzini 	unsigned offset, pte_size, misaligned;
4952c50d8ae3SPaolo Bonzini 
4953c50d8ae3SPaolo Bonzini 	pgprintk("misaligned: gpa %llx bytes %d role %x\n",
4954c50d8ae3SPaolo Bonzini 		 gpa, bytes, sp->role.word);
4955c50d8ae3SPaolo Bonzini 
4956c50d8ae3SPaolo Bonzini 	offset = offset_in_page(gpa);
4957c50d8ae3SPaolo Bonzini 	pte_size = sp->role.gpte_is_8_bytes ? 8 : 4;
4958c50d8ae3SPaolo Bonzini 
4959c50d8ae3SPaolo Bonzini 	/*
4960c50d8ae3SPaolo Bonzini 	 * Sometimes, the OS only writes the last one bytes to update status
4961c50d8ae3SPaolo Bonzini 	 * bits, for example, in linux, andb instruction is used in clear_bit().
4962c50d8ae3SPaolo Bonzini 	 */
4963c50d8ae3SPaolo Bonzini 	if (!(offset & (pte_size - 1)) && bytes == 1)
4964c50d8ae3SPaolo Bonzini 		return false;
4965c50d8ae3SPaolo Bonzini 
4966c50d8ae3SPaolo Bonzini 	misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
4967c50d8ae3SPaolo Bonzini 	misaligned |= bytes < 4;
4968c50d8ae3SPaolo Bonzini 
4969c50d8ae3SPaolo Bonzini 	return misaligned;
4970c50d8ae3SPaolo Bonzini }
4971c50d8ae3SPaolo Bonzini 
4972c50d8ae3SPaolo Bonzini static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
4973c50d8ae3SPaolo Bonzini {
4974c50d8ae3SPaolo Bonzini 	unsigned page_offset, quadrant;
4975c50d8ae3SPaolo Bonzini 	u64 *spte;
4976c50d8ae3SPaolo Bonzini 	int level;
4977c50d8ae3SPaolo Bonzini 
4978c50d8ae3SPaolo Bonzini 	page_offset = offset_in_page(gpa);
4979c50d8ae3SPaolo Bonzini 	level = sp->role.level;
4980c50d8ae3SPaolo Bonzini 	*nspte = 1;
4981c50d8ae3SPaolo Bonzini 	if (!sp->role.gpte_is_8_bytes) {
4982c50d8ae3SPaolo Bonzini 		page_offset <<= 1;	/* 32->64 */
4983c50d8ae3SPaolo Bonzini 		/*
4984c50d8ae3SPaolo Bonzini 		 * A 32-bit pde maps 4MB while the shadow pdes map
4985c50d8ae3SPaolo Bonzini 		 * only 2MB.  So we need to double the offset again
4986c50d8ae3SPaolo Bonzini 		 * and zap two pdes instead of one.
4987c50d8ae3SPaolo Bonzini 		 */
4988c50d8ae3SPaolo Bonzini 		if (level == PT32_ROOT_LEVEL) {
4989c50d8ae3SPaolo Bonzini 			page_offset &= ~7; /* kill rounding error */
4990c50d8ae3SPaolo Bonzini 			page_offset <<= 1;
4991c50d8ae3SPaolo Bonzini 			*nspte = 2;
4992c50d8ae3SPaolo Bonzini 		}
4993c50d8ae3SPaolo Bonzini 		quadrant = page_offset >> PAGE_SHIFT;
4994c50d8ae3SPaolo Bonzini 		page_offset &= ~PAGE_MASK;
4995c50d8ae3SPaolo Bonzini 		if (quadrant != sp->role.quadrant)
4996c50d8ae3SPaolo Bonzini 			return NULL;
4997c50d8ae3SPaolo Bonzini 	}
4998c50d8ae3SPaolo Bonzini 
4999c50d8ae3SPaolo Bonzini 	spte = &sp->spt[page_offset / sizeof(*spte)];
5000c50d8ae3SPaolo Bonzini 	return spte;
5001c50d8ae3SPaolo Bonzini }
5002c50d8ae3SPaolo Bonzini 
5003c50d8ae3SPaolo Bonzini static void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
5004c50d8ae3SPaolo Bonzini 			      const u8 *new, int bytes,
5005c50d8ae3SPaolo Bonzini 			      struct kvm_page_track_notifier_node *node)
5006c50d8ae3SPaolo Bonzini {
5007c50d8ae3SPaolo Bonzini 	gfn_t gfn = gpa >> PAGE_SHIFT;
5008c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
5009c50d8ae3SPaolo Bonzini 	LIST_HEAD(invalid_list);
5010c50d8ae3SPaolo Bonzini 	u64 entry, gentry, *spte;
5011c50d8ae3SPaolo Bonzini 	int npte;
5012c50d8ae3SPaolo Bonzini 	bool remote_flush, local_flush;
5013c50d8ae3SPaolo Bonzini 
5014c50d8ae3SPaolo Bonzini 	/*
5015c50d8ae3SPaolo Bonzini 	 * If we don't have indirect shadow pages, it means no page is
5016c50d8ae3SPaolo Bonzini 	 * write-protected, so we can exit simply.
5017c50d8ae3SPaolo Bonzini 	 */
5018c50d8ae3SPaolo Bonzini 	if (!READ_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
5019c50d8ae3SPaolo Bonzini 		return;
5020c50d8ae3SPaolo Bonzini 
5021c50d8ae3SPaolo Bonzini 	remote_flush = local_flush = false;
5022c50d8ae3SPaolo Bonzini 
5023c50d8ae3SPaolo Bonzini 	pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
5024c50d8ae3SPaolo Bonzini 
5025c50d8ae3SPaolo Bonzini 	/*
5026c50d8ae3SPaolo Bonzini 	 * No need to care whether allocation memory is successful
5027c50d8ae3SPaolo Bonzini 	 * or not since pte prefetch is skiped if it does not have
5028c50d8ae3SPaolo Bonzini 	 * enough objects in the cache.
5029c50d8ae3SPaolo Bonzini 	 */
5030378f5cd6SSean Christopherson 	mmu_topup_memory_caches(vcpu, true);
5031c50d8ae3SPaolo Bonzini 
5032531810caSBen Gardon 	write_lock(&vcpu->kvm->mmu_lock);
5033c50d8ae3SPaolo Bonzini 
5034c50d8ae3SPaolo Bonzini 	gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, &bytes);
5035c50d8ae3SPaolo Bonzini 
5036c50d8ae3SPaolo Bonzini 	++vcpu->kvm->stat.mmu_pte_write;
5037c50d8ae3SPaolo Bonzini 	kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
5038c50d8ae3SPaolo Bonzini 
5039c50d8ae3SPaolo Bonzini 	for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) {
5040c50d8ae3SPaolo Bonzini 		if (detect_write_misaligned(sp, gpa, bytes) ||
5041c50d8ae3SPaolo Bonzini 		      detect_write_flooding(sp)) {
5042c50d8ae3SPaolo Bonzini 			kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
5043c50d8ae3SPaolo Bonzini 			++vcpu->kvm->stat.mmu_flooded;
5044c50d8ae3SPaolo Bonzini 			continue;
5045c50d8ae3SPaolo Bonzini 		}
5046c50d8ae3SPaolo Bonzini 
5047c50d8ae3SPaolo Bonzini 		spte = get_written_sptes(sp, gpa, &npte);
5048c50d8ae3SPaolo Bonzini 		if (!spte)
5049c50d8ae3SPaolo Bonzini 			continue;
5050c50d8ae3SPaolo Bonzini 
5051c50d8ae3SPaolo Bonzini 		local_flush = true;
5052c50d8ae3SPaolo Bonzini 		while (npte--) {
5053c50d8ae3SPaolo Bonzini 			entry = *spte;
50542de4085cSBen Gardon 			mmu_page_zap_pte(vcpu->kvm, sp, spte, NULL);
5055c5e2184dSSean Christopherson 			if (gentry && sp->role.level != PG_LEVEL_4K)
5056c5e2184dSSean Christopherson 				++vcpu->kvm->stat.mmu_pde_zapped;
5057c50d8ae3SPaolo Bonzini 			if (need_remote_flush(entry, *spte))
5058c50d8ae3SPaolo Bonzini 				remote_flush = true;
5059c50d8ae3SPaolo Bonzini 			++spte;
5060c50d8ae3SPaolo Bonzini 		}
5061c50d8ae3SPaolo Bonzini 	}
5062c50d8ae3SPaolo Bonzini 	kvm_mmu_flush_or_zap(vcpu, &invalid_list, remote_flush, local_flush);
5063c50d8ae3SPaolo Bonzini 	kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
5064531810caSBen Gardon 	write_unlock(&vcpu->kvm->mmu_lock);
5065c50d8ae3SPaolo Bonzini }
5066c50d8ae3SPaolo Bonzini 
5067736c291cSSean Christopherson int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u64 error_code,
5068c50d8ae3SPaolo Bonzini 		       void *insn, int insn_len)
5069c50d8ae3SPaolo Bonzini {
507092daa48bSSean Christopherson 	int r, emulation_type = EMULTYPE_PF;
5071c50d8ae3SPaolo Bonzini 	bool direct = vcpu->arch.mmu->direct_map;
5072c50d8ae3SPaolo Bonzini 
50736948199aSSean Christopherson 	if (WARN_ON(!VALID_PAGE(vcpu->arch.mmu->root_hpa)))
5074ddce6208SSean Christopherson 		return RET_PF_RETRY;
5075ddce6208SSean Christopherson 
5076c50d8ae3SPaolo Bonzini 	r = RET_PF_INVALID;
5077c50d8ae3SPaolo Bonzini 	if (unlikely(error_code & PFERR_RSVD_MASK)) {
5078736c291cSSean Christopherson 		r = handle_mmio_page_fault(vcpu, cr2_or_gpa, direct);
5079c50d8ae3SPaolo Bonzini 		if (r == RET_PF_EMULATE)
5080c50d8ae3SPaolo Bonzini 			goto emulate;
5081c50d8ae3SPaolo Bonzini 	}
5082c50d8ae3SPaolo Bonzini 
5083c50d8ae3SPaolo Bonzini 	if (r == RET_PF_INVALID) {
50847a02674dSSean Christopherson 		r = kvm_mmu_do_page_fault(vcpu, cr2_or_gpa,
50857a02674dSSean Christopherson 					  lower_32_bits(error_code), false);
50867b367bc9SSean Christopherson 		if (WARN_ON_ONCE(r == RET_PF_INVALID))
50877b367bc9SSean Christopherson 			return -EIO;
5088c50d8ae3SPaolo Bonzini 	}
5089c50d8ae3SPaolo Bonzini 
5090c50d8ae3SPaolo Bonzini 	if (r < 0)
5091c50d8ae3SPaolo Bonzini 		return r;
509283a2ba4cSSean Christopherson 	if (r != RET_PF_EMULATE)
509383a2ba4cSSean Christopherson 		return 1;
5094c50d8ae3SPaolo Bonzini 
5095c50d8ae3SPaolo Bonzini 	/*
5096c50d8ae3SPaolo Bonzini 	 * Before emulating the instruction, check if the error code
5097c50d8ae3SPaolo Bonzini 	 * was due to a RO violation while translating the guest page.
5098c50d8ae3SPaolo Bonzini 	 * This can occur when using nested virtualization with nested
5099c50d8ae3SPaolo Bonzini 	 * paging in both guests. If true, we simply unprotect the page
5100c50d8ae3SPaolo Bonzini 	 * and resume the guest.
5101c50d8ae3SPaolo Bonzini 	 */
5102c50d8ae3SPaolo Bonzini 	if (vcpu->arch.mmu->direct_map &&
5103c50d8ae3SPaolo Bonzini 	    (error_code & PFERR_NESTED_GUEST_PAGE) == PFERR_NESTED_GUEST_PAGE) {
5104736c291cSSean Christopherson 		kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(cr2_or_gpa));
5105c50d8ae3SPaolo Bonzini 		return 1;
5106c50d8ae3SPaolo Bonzini 	}
5107c50d8ae3SPaolo Bonzini 
5108c50d8ae3SPaolo Bonzini 	/*
5109c50d8ae3SPaolo Bonzini 	 * vcpu->arch.mmu.page_fault returned RET_PF_EMULATE, but we can still
5110c50d8ae3SPaolo Bonzini 	 * optimistically try to just unprotect the page and let the processor
5111c50d8ae3SPaolo Bonzini 	 * re-execute the instruction that caused the page fault.  Do not allow
5112c50d8ae3SPaolo Bonzini 	 * retrying MMIO emulation, as it's not only pointless but could also
5113c50d8ae3SPaolo Bonzini 	 * cause us to enter an infinite loop because the processor will keep
5114c50d8ae3SPaolo Bonzini 	 * faulting on the non-existent MMIO address.  Retrying an instruction
5115c50d8ae3SPaolo Bonzini 	 * from a nested guest is also pointless and dangerous as we are only
5116c50d8ae3SPaolo Bonzini 	 * explicitly shadowing L1's page tables, i.e. unprotecting something
5117c50d8ae3SPaolo Bonzini 	 * for L1 isn't going to magically fix whatever issue cause L2 to fail.
5118c50d8ae3SPaolo Bonzini 	 */
5119736c291cSSean Christopherson 	if (!mmio_info_in_cache(vcpu, cr2_or_gpa, direct) && !is_guest_mode(vcpu))
512092daa48bSSean Christopherson 		emulation_type |= EMULTYPE_ALLOW_RETRY_PF;
5121c50d8ae3SPaolo Bonzini emulate:
5122736c291cSSean Christopherson 	return x86_emulate_instruction(vcpu, cr2_or_gpa, emulation_type, insn,
5123c50d8ae3SPaolo Bonzini 				       insn_len);
5124c50d8ae3SPaolo Bonzini }
5125c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
5126c50d8ae3SPaolo Bonzini 
51275efac074SPaolo Bonzini void kvm_mmu_invalidate_gva(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
51285efac074SPaolo Bonzini 			    gva_t gva, hpa_t root_hpa)
5129c50d8ae3SPaolo Bonzini {
5130c50d8ae3SPaolo Bonzini 	int i;
5131c50d8ae3SPaolo Bonzini 
51325efac074SPaolo Bonzini 	/* It's actually a GPA for vcpu->arch.guest_mmu.  */
51335efac074SPaolo Bonzini 	if (mmu != &vcpu->arch.guest_mmu) {
51345efac074SPaolo Bonzini 		/* INVLPG on a non-canonical address is a NOP according to the SDM.  */
5135c50d8ae3SPaolo Bonzini 		if (is_noncanonical_address(gva, vcpu))
5136c50d8ae3SPaolo Bonzini 			return;
5137c50d8ae3SPaolo Bonzini 
5138b3646477SJason Baron 		static_call(kvm_x86_tlb_flush_gva)(vcpu, gva);
51395efac074SPaolo Bonzini 	}
51405efac074SPaolo Bonzini 
51415efac074SPaolo Bonzini 	if (!mmu->invlpg)
51425efac074SPaolo Bonzini 		return;
51435efac074SPaolo Bonzini 
51445efac074SPaolo Bonzini 	if (root_hpa == INVALID_PAGE) {
5145c50d8ae3SPaolo Bonzini 		mmu->invlpg(vcpu, gva, mmu->root_hpa);
5146c50d8ae3SPaolo Bonzini 
5147c50d8ae3SPaolo Bonzini 		/*
5148c50d8ae3SPaolo Bonzini 		 * INVLPG is required to invalidate any global mappings for the VA,
5149c50d8ae3SPaolo Bonzini 		 * irrespective of PCID. Since it would take us roughly similar amount
5150c50d8ae3SPaolo Bonzini 		 * of work to determine whether any of the prev_root mappings of the VA
5151c50d8ae3SPaolo Bonzini 		 * is marked global, or to just sync it blindly, so we might as well
5152c50d8ae3SPaolo Bonzini 		 * just always sync it.
5153c50d8ae3SPaolo Bonzini 		 *
5154c50d8ae3SPaolo Bonzini 		 * Mappings not reachable via the current cr3 or the prev_roots will be
5155c50d8ae3SPaolo Bonzini 		 * synced when switching to that cr3, so nothing needs to be done here
5156c50d8ae3SPaolo Bonzini 		 * for them.
5157c50d8ae3SPaolo Bonzini 		 */
5158c50d8ae3SPaolo Bonzini 		for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
5159c50d8ae3SPaolo Bonzini 			if (VALID_PAGE(mmu->prev_roots[i].hpa))
5160c50d8ae3SPaolo Bonzini 				mmu->invlpg(vcpu, gva, mmu->prev_roots[i].hpa);
51615efac074SPaolo Bonzini 	} else {
51625efac074SPaolo Bonzini 		mmu->invlpg(vcpu, gva, root_hpa);
51635efac074SPaolo Bonzini 	}
51645efac074SPaolo Bonzini }
5165c50d8ae3SPaolo Bonzini 
51665efac074SPaolo Bonzini void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
51675efac074SPaolo Bonzini {
51685efac074SPaolo Bonzini 	kvm_mmu_invalidate_gva(vcpu, vcpu->arch.mmu, gva, INVALID_PAGE);
5169c50d8ae3SPaolo Bonzini 	++vcpu->stat.invlpg;
5170c50d8ae3SPaolo Bonzini }
5171c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
5172c50d8ae3SPaolo Bonzini 
51735efac074SPaolo Bonzini 
5174c50d8ae3SPaolo Bonzini void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid)
5175c50d8ae3SPaolo Bonzini {
5176c50d8ae3SPaolo Bonzini 	struct kvm_mmu *mmu = vcpu->arch.mmu;
5177c50d8ae3SPaolo Bonzini 	bool tlb_flush = false;
5178c50d8ae3SPaolo Bonzini 	uint i;
5179c50d8ae3SPaolo Bonzini 
5180c50d8ae3SPaolo Bonzini 	if (pcid == kvm_get_active_pcid(vcpu)) {
5181c50d8ae3SPaolo Bonzini 		mmu->invlpg(vcpu, gva, mmu->root_hpa);
5182c50d8ae3SPaolo Bonzini 		tlb_flush = true;
5183c50d8ae3SPaolo Bonzini 	}
5184c50d8ae3SPaolo Bonzini 
5185c50d8ae3SPaolo Bonzini 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) {
5186c50d8ae3SPaolo Bonzini 		if (VALID_PAGE(mmu->prev_roots[i].hpa) &&
5187be01e8e2SSean Christopherson 		    pcid == kvm_get_pcid(vcpu, mmu->prev_roots[i].pgd)) {
5188c50d8ae3SPaolo Bonzini 			mmu->invlpg(vcpu, gva, mmu->prev_roots[i].hpa);
5189c50d8ae3SPaolo Bonzini 			tlb_flush = true;
5190c50d8ae3SPaolo Bonzini 		}
5191c50d8ae3SPaolo Bonzini 	}
5192c50d8ae3SPaolo Bonzini 
5193c50d8ae3SPaolo Bonzini 	if (tlb_flush)
5194b3646477SJason Baron 		static_call(kvm_x86_tlb_flush_gva)(vcpu, gva);
5195c50d8ae3SPaolo Bonzini 
5196c50d8ae3SPaolo Bonzini 	++vcpu->stat.invlpg;
5197c50d8ae3SPaolo Bonzini 
5198c50d8ae3SPaolo Bonzini 	/*
5199c50d8ae3SPaolo Bonzini 	 * Mappings not reachable via the current cr3 or the prev_roots will be
5200c50d8ae3SPaolo Bonzini 	 * synced when switching to that cr3, so nothing needs to be done here
5201c50d8ae3SPaolo Bonzini 	 * for them.
5202c50d8ae3SPaolo Bonzini 	 */
5203c50d8ae3SPaolo Bonzini }
5204c50d8ae3SPaolo Bonzini 
520583013059SSean Christopherson void kvm_configure_mmu(bool enable_tdp, int tdp_max_root_level,
520683013059SSean Christopherson 		       int tdp_huge_page_level)
5207c50d8ae3SPaolo Bonzini {
5208bde77235SSean Christopherson 	tdp_enabled = enable_tdp;
520983013059SSean Christopherson 	max_tdp_level = tdp_max_root_level;
5210703c335dSSean Christopherson 
5211703c335dSSean Christopherson 	/*
52121d92d2e8SSean Christopherson 	 * max_huge_page_level reflects KVM's MMU capabilities irrespective
5213703c335dSSean Christopherson 	 * of kernel support, e.g. KVM may be capable of using 1GB pages when
5214703c335dSSean Christopherson 	 * the kernel is not.  But, KVM never creates a page size greater than
5215703c335dSSean Christopherson 	 * what is used by the kernel for any given HVA, i.e. the kernel's
5216703c335dSSean Christopherson 	 * capabilities are ultimately consulted by kvm_mmu_hugepage_adjust().
5217703c335dSSean Christopherson 	 */
5218703c335dSSean Christopherson 	if (tdp_enabled)
52191d92d2e8SSean Christopherson 		max_huge_page_level = tdp_huge_page_level;
5220703c335dSSean Christopherson 	else if (boot_cpu_has(X86_FEATURE_GBPAGES))
52211d92d2e8SSean Christopherson 		max_huge_page_level = PG_LEVEL_1G;
5222703c335dSSean Christopherson 	else
52231d92d2e8SSean Christopherson 		max_huge_page_level = PG_LEVEL_2M;
5224c50d8ae3SPaolo Bonzini }
5225bde77235SSean Christopherson EXPORT_SYMBOL_GPL(kvm_configure_mmu);
5226c50d8ae3SPaolo Bonzini 
5227c50d8ae3SPaolo Bonzini /* The return value indicates if tlb flush on all vcpus is needed. */
52280a234f5dSSean Christopherson typedef bool (*slot_level_handler) (struct kvm *kvm, struct kvm_rmap_head *rmap_head,
52290a234f5dSSean Christopherson 				    struct kvm_memory_slot *slot);
5230c50d8ae3SPaolo Bonzini 
5231c50d8ae3SPaolo Bonzini /* The caller should hold mmu-lock before calling this function. */
5232c50d8ae3SPaolo Bonzini static __always_inline bool
5233c50d8ae3SPaolo Bonzini slot_handle_level_range(struct kvm *kvm, struct kvm_memory_slot *memslot,
5234c50d8ae3SPaolo Bonzini 			slot_level_handler fn, int start_level, int end_level,
5235c50d8ae3SPaolo Bonzini 			gfn_t start_gfn, gfn_t end_gfn, bool lock_flush_tlb)
5236c50d8ae3SPaolo Bonzini {
5237c50d8ae3SPaolo Bonzini 	struct slot_rmap_walk_iterator iterator;
5238c50d8ae3SPaolo Bonzini 	bool flush = false;
5239c50d8ae3SPaolo Bonzini 
5240c50d8ae3SPaolo Bonzini 	for_each_slot_rmap_range(memslot, start_level, end_level, start_gfn,
5241c50d8ae3SPaolo Bonzini 			end_gfn, &iterator) {
5242c50d8ae3SPaolo Bonzini 		if (iterator.rmap)
52430a234f5dSSean Christopherson 			flush |= fn(kvm, iterator.rmap, memslot);
5244c50d8ae3SPaolo Bonzini 
5245531810caSBen Gardon 		if (need_resched() || rwlock_needbreak(&kvm->mmu_lock)) {
5246c50d8ae3SPaolo Bonzini 			if (flush && lock_flush_tlb) {
5247c50d8ae3SPaolo Bonzini 				kvm_flush_remote_tlbs_with_address(kvm,
5248c50d8ae3SPaolo Bonzini 						start_gfn,
5249c50d8ae3SPaolo Bonzini 						iterator.gfn - start_gfn + 1);
5250c50d8ae3SPaolo Bonzini 				flush = false;
5251c50d8ae3SPaolo Bonzini 			}
5252531810caSBen Gardon 			cond_resched_rwlock_write(&kvm->mmu_lock);
5253c50d8ae3SPaolo Bonzini 		}
5254c50d8ae3SPaolo Bonzini 	}
5255c50d8ae3SPaolo Bonzini 
5256c50d8ae3SPaolo Bonzini 	if (flush && lock_flush_tlb) {
5257c50d8ae3SPaolo Bonzini 		kvm_flush_remote_tlbs_with_address(kvm, start_gfn,
5258c50d8ae3SPaolo Bonzini 						   end_gfn - start_gfn + 1);
5259c50d8ae3SPaolo Bonzini 		flush = false;
5260c50d8ae3SPaolo Bonzini 	}
5261c50d8ae3SPaolo Bonzini 
5262c50d8ae3SPaolo Bonzini 	return flush;
5263c50d8ae3SPaolo Bonzini }
5264c50d8ae3SPaolo Bonzini 
5265c50d8ae3SPaolo Bonzini static __always_inline bool
5266c50d8ae3SPaolo Bonzini slot_handle_level(struct kvm *kvm, struct kvm_memory_slot *memslot,
5267c50d8ae3SPaolo Bonzini 		  slot_level_handler fn, int start_level, int end_level,
5268c50d8ae3SPaolo Bonzini 		  bool lock_flush_tlb)
5269c50d8ae3SPaolo Bonzini {
5270c50d8ae3SPaolo Bonzini 	return slot_handle_level_range(kvm, memslot, fn, start_level,
5271c50d8ae3SPaolo Bonzini 			end_level, memslot->base_gfn,
5272c50d8ae3SPaolo Bonzini 			memslot->base_gfn + memslot->npages - 1,
5273c50d8ae3SPaolo Bonzini 			lock_flush_tlb);
5274c50d8ae3SPaolo Bonzini }
5275c50d8ae3SPaolo Bonzini 
5276c50d8ae3SPaolo Bonzini static __always_inline bool
5277c50d8ae3SPaolo Bonzini slot_handle_leaf(struct kvm *kvm, struct kvm_memory_slot *memslot,
5278c50d8ae3SPaolo Bonzini 		 slot_level_handler fn, bool lock_flush_tlb)
5279c50d8ae3SPaolo Bonzini {
52803bae0459SSean Christopherson 	return slot_handle_level(kvm, memslot, fn, PG_LEVEL_4K,
52813bae0459SSean Christopherson 				 PG_LEVEL_4K, lock_flush_tlb);
5282c50d8ae3SPaolo Bonzini }
5283c50d8ae3SPaolo Bonzini 
5284c50d8ae3SPaolo Bonzini static void free_mmu_pages(struct kvm_mmu *mmu)
5285c50d8ae3SPaolo Bonzini {
5286c50d8ae3SPaolo Bonzini 	free_page((unsigned long)mmu->pae_root);
5287c50d8ae3SPaolo Bonzini 	free_page((unsigned long)mmu->lm_root);
5288c50d8ae3SPaolo Bonzini }
5289c50d8ae3SPaolo Bonzini 
529004d28e37SSean Christopherson static int __kvm_mmu_create(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu)
5291c50d8ae3SPaolo Bonzini {
5292c50d8ae3SPaolo Bonzini 	struct page *page;
5293c50d8ae3SPaolo Bonzini 	int i;
5294c50d8ae3SPaolo Bonzini 
529504d28e37SSean Christopherson 	mmu->root_hpa = INVALID_PAGE;
529604d28e37SSean Christopherson 	mmu->root_pgd = 0;
529704d28e37SSean Christopherson 	mmu->translate_gpa = translate_gpa;
529804d28e37SSean Christopherson 	for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++)
529904d28e37SSean Christopherson 		mmu->prev_roots[i] = KVM_MMU_ROOT_INFO_INVALID;
530004d28e37SSean Christopherson 
5301c50d8ae3SPaolo Bonzini 	/*
5302c50d8ae3SPaolo Bonzini 	 * When using PAE paging, the four PDPTEs are treated as 'root' pages,
5303c50d8ae3SPaolo Bonzini 	 * while the PDP table is a per-vCPU construct that's allocated at MMU
5304c50d8ae3SPaolo Bonzini 	 * creation.  When emulating 32-bit mode, cr3 is only 32 bits even on
5305c50d8ae3SPaolo Bonzini 	 * x86_64.  Therefore we need to allocate the PDP table in the first
530604d45551SSean Christopherson 	 * 4GB of memory, which happens to fit the DMA32 zone.  TDP paging
530704d45551SSean Christopherson 	 * generally doesn't use PAE paging and can skip allocating the PDP
530804d45551SSean Christopherson 	 * table.  The main exception, handled here, is SVM's 32-bit NPT.  The
530904d45551SSean Christopherson 	 * other exception is for shadowing L1's 32-bit or PAE NPT on 64-bit
531004d45551SSean Christopherson 	 * KVM; that horror is handled on-demand by mmu_alloc_shadow_roots().
5311c50d8ae3SPaolo Bonzini 	 */
5312d468d94bSSean Christopherson 	if (tdp_enabled && kvm_mmu_get_tdp_level(vcpu) > PT32E_ROOT_LEVEL)
5313c50d8ae3SPaolo Bonzini 		return 0;
5314c50d8ae3SPaolo Bonzini 
5315c50d8ae3SPaolo Bonzini 	page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_DMA32);
5316c50d8ae3SPaolo Bonzini 	if (!page)
5317c50d8ae3SPaolo Bonzini 		return -ENOMEM;
5318c50d8ae3SPaolo Bonzini 
5319c50d8ae3SPaolo Bonzini 	mmu->pae_root = page_address(page);
5320c50d8ae3SPaolo Bonzini 	for (i = 0; i < 4; ++i)
5321c50d8ae3SPaolo Bonzini 		mmu->pae_root[i] = INVALID_PAGE;
5322c50d8ae3SPaolo Bonzini 
5323c50d8ae3SPaolo Bonzini 	return 0;
5324c50d8ae3SPaolo Bonzini }
5325c50d8ae3SPaolo Bonzini 
5326c50d8ae3SPaolo Bonzini int kvm_mmu_create(struct kvm_vcpu *vcpu)
5327c50d8ae3SPaolo Bonzini {
5328c50d8ae3SPaolo Bonzini 	int ret;
5329c50d8ae3SPaolo Bonzini 
53305962bfb7SSean Christopherson 	vcpu->arch.mmu_pte_list_desc_cache.kmem_cache = pte_list_desc_cache;
53315f6078f9SSean Christopherson 	vcpu->arch.mmu_pte_list_desc_cache.gfp_zero = __GFP_ZERO;
53325f6078f9SSean Christopherson 
53335962bfb7SSean Christopherson 	vcpu->arch.mmu_page_header_cache.kmem_cache = mmu_page_header_cache;
53345f6078f9SSean Christopherson 	vcpu->arch.mmu_page_header_cache.gfp_zero = __GFP_ZERO;
53355962bfb7SSean Christopherson 
533696880883SSean Christopherson 	vcpu->arch.mmu_shadow_page_cache.gfp_zero = __GFP_ZERO;
533796880883SSean Christopherson 
5338c50d8ae3SPaolo Bonzini 	vcpu->arch.mmu = &vcpu->arch.root_mmu;
5339c50d8ae3SPaolo Bonzini 	vcpu->arch.walk_mmu = &vcpu->arch.root_mmu;
5340c50d8ae3SPaolo Bonzini 
5341c50d8ae3SPaolo Bonzini 	vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
5342c50d8ae3SPaolo Bonzini 
534304d28e37SSean Christopherson 	ret = __kvm_mmu_create(vcpu, &vcpu->arch.guest_mmu);
5344c50d8ae3SPaolo Bonzini 	if (ret)
5345c50d8ae3SPaolo Bonzini 		return ret;
5346c50d8ae3SPaolo Bonzini 
534704d28e37SSean Christopherson 	ret = __kvm_mmu_create(vcpu, &vcpu->arch.root_mmu);
5348c50d8ae3SPaolo Bonzini 	if (ret)
5349c50d8ae3SPaolo Bonzini 		goto fail_allocate_root;
5350c50d8ae3SPaolo Bonzini 
5351c50d8ae3SPaolo Bonzini 	return ret;
5352c50d8ae3SPaolo Bonzini  fail_allocate_root:
5353c50d8ae3SPaolo Bonzini 	free_mmu_pages(&vcpu->arch.guest_mmu);
5354c50d8ae3SPaolo Bonzini 	return ret;
5355c50d8ae3SPaolo Bonzini }
5356c50d8ae3SPaolo Bonzini 
5357c50d8ae3SPaolo Bonzini #define BATCH_ZAP_PAGES	10
5358c50d8ae3SPaolo Bonzini static void kvm_zap_obsolete_pages(struct kvm *kvm)
5359c50d8ae3SPaolo Bonzini {
5360c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp, *node;
5361c50d8ae3SPaolo Bonzini 	int nr_zapped, batch = 0;
5362c50d8ae3SPaolo Bonzini 
5363c50d8ae3SPaolo Bonzini restart:
5364c50d8ae3SPaolo Bonzini 	list_for_each_entry_safe_reverse(sp, node,
5365c50d8ae3SPaolo Bonzini 	      &kvm->arch.active_mmu_pages, link) {
5366c50d8ae3SPaolo Bonzini 		/*
5367c50d8ae3SPaolo Bonzini 		 * No obsolete valid page exists before a newly created page
5368c50d8ae3SPaolo Bonzini 		 * since active_mmu_pages is a FIFO list.
5369c50d8ae3SPaolo Bonzini 		 */
5370c50d8ae3SPaolo Bonzini 		if (!is_obsolete_sp(kvm, sp))
5371c50d8ae3SPaolo Bonzini 			break;
5372c50d8ae3SPaolo Bonzini 
5373c50d8ae3SPaolo Bonzini 		/*
5374f95eec9bSSean Christopherson 		 * Invalid pages should never land back on the list of active
5375f95eec9bSSean Christopherson 		 * pages.  Skip the bogus page, otherwise we'll get stuck in an
5376f95eec9bSSean Christopherson 		 * infinite loop if the page gets put back on the list (again).
5377c50d8ae3SPaolo Bonzini 		 */
5378f95eec9bSSean Christopherson 		if (WARN_ON(sp->role.invalid))
5379c50d8ae3SPaolo Bonzini 			continue;
5380c50d8ae3SPaolo Bonzini 
5381c50d8ae3SPaolo Bonzini 		/*
5382c50d8ae3SPaolo Bonzini 		 * No need to flush the TLB since we're only zapping shadow
5383c50d8ae3SPaolo Bonzini 		 * pages with an obsolete generation number and all vCPUS have
5384c50d8ae3SPaolo Bonzini 		 * loaded a new root, i.e. the shadow pages being zapped cannot
5385c50d8ae3SPaolo Bonzini 		 * be in active use by the guest.
5386c50d8ae3SPaolo Bonzini 		 */
5387c50d8ae3SPaolo Bonzini 		if (batch >= BATCH_ZAP_PAGES &&
5388531810caSBen Gardon 		    cond_resched_rwlock_write(&kvm->mmu_lock)) {
5389c50d8ae3SPaolo Bonzini 			batch = 0;
5390c50d8ae3SPaolo Bonzini 			goto restart;
5391c50d8ae3SPaolo Bonzini 		}
5392c50d8ae3SPaolo Bonzini 
5393c50d8ae3SPaolo Bonzini 		if (__kvm_mmu_prepare_zap_page(kvm, sp,
5394c50d8ae3SPaolo Bonzini 				&kvm->arch.zapped_obsolete_pages, &nr_zapped)) {
5395c50d8ae3SPaolo Bonzini 			batch += nr_zapped;
5396c50d8ae3SPaolo Bonzini 			goto restart;
5397c50d8ae3SPaolo Bonzini 		}
5398c50d8ae3SPaolo Bonzini 	}
5399c50d8ae3SPaolo Bonzini 
5400c50d8ae3SPaolo Bonzini 	/*
5401c50d8ae3SPaolo Bonzini 	 * Trigger a remote TLB flush before freeing the page tables to ensure
5402c50d8ae3SPaolo Bonzini 	 * KVM is not in the middle of a lockless shadow page table walk, which
5403c50d8ae3SPaolo Bonzini 	 * may reference the pages.
5404c50d8ae3SPaolo Bonzini 	 */
5405c50d8ae3SPaolo Bonzini 	kvm_mmu_commit_zap_page(kvm, &kvm->arch.zapped_obsolete_pages);
5406c50d8ae3SPaolo Bonzini }
5407c50d8ae3SPaolo Bonzini 
5408c50d8ae3SPaolo Bonzini /*
5409c50d8ae3SPaolo Bonzini  * Fast invalidate all shadow pages and use lock-break technique
5410c50d8ae3SPaolo Bonzini  * to zap obsolete pages.
5411c50d8ae3SPaolo Bonzini  *
5412c50d8ae3SPaolo Bonzini  * It's required when memslot is being deleted or VM is being
5413c50d8ae3SPaolo Bonzini  * destroyed, in these cases, we should ensure that KVM MMU does
5414c50d8ae3SPaolo Bonzini  * not use any resource of the being-deleted slot or all slots
5415c50d8ae3SPaolo Bonzini  * after calling the function.
5416c50d8ae3SPaolo Bonzini  */
5417c50d8ae3SPaolo Bonzini static void kvm_mmu_zap_all_fast(struct kvm *kvm)
5418c50d8ae3SPaolo Bonzini {
5419c50d8ae3SPaolo Bonzini 	lockdep_assert_held(&kvm->slots_lock);
5420c50d8ae3SPaolo Bonzini 
5421531810caSBen Gardon 	write_lock(&kvm->mmu_lock);
5422c50d8ae3SPaolo Bonzini 	trace_kvm_mmu_zap_all_fast(kvm);
5423c50d8ae3SPaolo Bonzini 
5424c50d8ae3SPaolo Bonzini 	/*
5425c50d8ae3SPaolo Bonzini 	 * Toggle mmu_valid_gen between '0' and '1'.  Because slots_lock is
5426c50d8ae3SPaolo Bonzini 	 * held for the entire duration of zapping obsolete pages, it's
5427c50d8ae3SPaolo Bonzini 	 * impossible for there to be multiple invalid generations associated
5428c50d8ae3SPaolo Bonzini 	 * with *valid* shadow pages at any given time, i.e. there is exactly
5429c50d8ae3SPaolo Bonzini 	 * one valid generation and (at most) one invalid generation.
5430c50d8ae3SPaolo Bonzini 	 */
5431c50d8ae3SPaolo Bonzini 	kvm->arch.mmu_valid_gen = kvm->arch.mmu_valid_gen ? 0 : 1;
5432c50d8ae3SPaolo Bonzini 
5433c50d8ae3SPaolo Bonzini 	/*
5434c50d8ae3SPaolo Bonzini 	 * Notify all vcpus to reload its shadow page table and flush TLB.
5435c50d8ae3SPaolo Bonzini 	 * Then all vcpus will switch to new shadow page table with the new
5436c50d8ae3SPaolo Bonzini 	 * mmu_valid_gen.
5437c50d8ae3SPaolo Bonzini 	 *
5438c50d8ae3SPaolo Bonzini 	 * Note: we need to do this under the protection of mmu_lock,
5439c50d8ae3SPaolo Bonzini 	 * otherwise, vcpu would purge shadow page but miss tlb flush.
5440c50d8ae3SPaolo Bonzini 	 */
5441c50d8ae3SPaolo Bonzini 	kvm_reload_remote_mmus(kvm);
5442c50d8ae3SPaolo Bonzini 
5443c50d8ae3SPaolo Bonzini 	kvm_zap_obsolete_pages(kvm);
5444faaf05b0SBen Gardon 
5445897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
5446faaf05b0SBen Gardon 		kvm_tdp_mmu_zap_all(kvm);
5447faaf05b0SBen Gardon 
5448531810caSBen Gardon 	write_unlock(&kvm->mmu_lock);
5449c50d8ae3SPaolo Bonzini }
5450c50d8ae3SPaolo Bonzini 
5451c50d8ae3SPaolo Bonzini static bool kvm_has_zapped_obsolete_pages(struct kvm *kvm)
5452c50d8ae3SPaolo Bonzini {
5453c50d8ae3SPaolo Bonzini 	return unlikely(!list_empty_careful(&kvm->arch.zapped_obsolete_pages));
5454c50d8ae3SPaolo Bonzini }
5455c50d8ae3SPaolo Bonzini 
5456c50d8ae3SPaolo Bonzini static void kvm_mmu_invalidate_zap_pages_in_memslot(struct kvm *kvm,
5457c50d8ae3SPaolo Bonzini 			struct kvm_memory_slot *slot,
5458c50d8ae3SPaolo Bonzini 			struct kvm_page_track_notifier_node *node)
5459c50d8ae3SPaolo Bonzini {
5460c50d8ae3SPaolo Bonzini 	kvm_mmu_zap_all_fast(kvm);
5461c50d8ae3SPaolo Bonzini }
5462c50d8ae3SPaolo Bonzini 
5463c50d8ae3SPaolo Bonzini void kvm_mmu_init_vm(struct kvm *kvm)
5464c50d8ae3SPaolo Bonzini {
5465c50d8ae3SPaolo Bonzini 	struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker;
5466c50d8ae3SPaolo Bonzini 
5467fe5db27dSBen Gardon 	kvm_mmu_init_tdp_mmu(kvm);
5468fe5db27dSBen Gardon 
5469c50d8ae3SPaolo Bonzini 	node->track_write = kvm_mmu_pte_write;
5470c50d8ae3SPaolo Bonzini 	node->track_flush_slot = kvm_mmu_invalidate_zap_pages_in_memslot;
5471c50d8ae3SPaolo Bonzini 	kvm_page_track_register_notifier(kvm, node);
5472c50d8ae3SPaolo Bonzini }
5473c50d8ae3SPaolo Bonzini 
5474c50d8ae3SPaolo Bonzini void kvm_mmu_uninit_vm(struct kvm *kvm)
5475c50d8ae3SPaolo Bonzini {
5476c50d8ae3SPaolo Bonzini 	struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker;
5477c50d8ae3SPaolo Bonzini 
5478c50d8ae3SPaolo Bonzini 	kvm_page_track_unregister_notifier(kvm, node);
5479fe5db27dSBen Gardon 
5480fe5db27dSBen Gardon 	kvm_mmu_uninit_tdp_mmu(kvm);
5481c50d8ae3SPaolo Bonzini }
5482c50d8ae3SPaolo Bonzini 
5483c50d8ae3SPaolo Bonzini void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end)
5484c50d8ae3SPaolo Bonzini {
5485c50d8ae3SPaolo Bonzini 	struct kvm_memslots *slots;
5486c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *memslot;
5487c50d8ae3SPaolo Bonzini 	int i;
5488faaf05b0SBen Gardon 	bool flush;
5489c50d8ae3SPaolo Bonzini 
5490531810caSBen Gardon 	write_lock(&kvm->mmu_lock);
5491c50d8ae3SPaolo Bonzini 	for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
5492c50d8ae3SPaolo Bonzini 		slots = __kvm_memslots(kvm, i);
5493c50d8ae3SPaolo Bonzini 		kvm_for_each_memslot(memslot, slots) {
5494c50d8ae3SPaolo Bonzini 			gfn_t start, end;
5495c50d8ae3SPaolo Bonzini 
5496c50d8ae3SPaolo Bonzini 			start = max(gfn_start, memslot->base_gfn);
5497c50d8ae3SPaolo Bonzini 			end = min(gfn_end, memslot->base_gfn + memslot->npages);
5498c50d8ae3SPaolo Bonzini 			if (start >= end)
5499c50d8ae3SPaolo Bonzini 				continue;
5500c50d8ae3SPaolo Bonzini 
5501c50d8ae3SPaolo Bonzini 			slot_handle_level_range(kvm, memslot, kvm_zap_rmapp,
55023bae0459SSean Christopherson 						PG_LEVEL_4K,
5503e662ec3eSSean Christopherson 						KVM_MAX_HUGEPAGE_LEVEL,
5504c50d8ae3SPaolo Bonzini 						start, end - 1, true);
5505c50d8ae3SPaolo Bonzini 		}
5506c50d8ae3SPaolo Bonzini 	}
5507c50d8ae3SPaolo Bonzini 
5508897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm)) {
5509faaf05b0SBen Gardon 		flush = kvm_tdp_mmu_zap_gfn_range(kvm, gfn_start, gfn_end);
5510faaf05b0SBen Gardon 		if (flush)
5511faaf05b0SBen Gardon 			kvm_flush_remote_tlbs(kvm);
5512faaf05b0SBen Gardon 	}
5513faaf05b0SBen Gardon 
5514531810caSBen Gardon 	write_unlock(&kvm->mmu_lock);
5515c50d8ae3SPaolo Bonzini }
5516c50d8ae3SPaolo Bonzini 
5517c50d8ae3SPaolo Bonzini static bool slot_rmap_write_protect(struct kvm *kvm,
55180a234f5dSSean Christopherson 				    struct kvm_rmap_head *rmap_head,
55190a234f5dSSean Christopherson 				    struct kvm_memory_slot *slot)
5520c50d8ae3SPaolo Bonzini {
5521c50d8ae3SPaolo Bonzini 	return __rmap_write_protect(kvm, rmap_head, false);
5522c50d8ae3SPaolo Bonzini }
5523c50d8ae3SPaolo Bonzini 
5524c50d8ae3SPaolo Bonzini void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
55253c9bd400SJay Zhou 				      struct kvm_memory_slot *memslot,
55263c9bd400SJay Zhou 				      int start_level)
5527c50d8ae3SPaolo Bonzini {
5528c50d8ae3SPaolo Bonzini 	bool flush;
5529c50d8ae3SPaolo Bonzini 
5530531810caSBen Gardon 	write_lock(&kvm->mmu_lock);
55313c9bd400SJay Zhou 	flush = slot_handle_level(kvm, memslot, slot_rmap_write_protect,
5532e662ec3eSSean Christopherson 				start_level, KVM_MAX_HUGEPAGE_LEVEL, false);
5533897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
5534a6a0b05dSBen Gardon 		flush |= kvm_tdp_mmu_wrprot_slot(kvm, memslot, PG_LEVEL_4K);
5535531810caSBen Gardon 	write_unlock(&kvm->mmu_lock);
5536c50d8ae3SPaolo Bonzini 
5537c50d8ae3SPaolo Bonzini 	/*
5538c50d8ae3SPaolo Bonzini 	 * We can flush all the TLBs out of the mmu lock without TLB
5539c50d8ae3SPaolo Bonzini 	 * corruption since we just change the spte from writable to
5540c50d8ae3SPaolo Bonzini 	 * readonly so that we only need to care the case of changing
5541c50d8ae3SPaolo Bonzini 	 * spte from present to present (changing the spte from present
5542c50d8ae3SPaolo Bonzini 	 * to nonpresent will flush all the TLBs immediately), in other
5543c50d8ae3SPaolo Bonzini 	 * words, the only case we care is mmu_spte_update() where we
5544c50d8ae3SPaolo Bonzini 	 * have checked SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE
5545c50d8ae3SPaolo Bonzini 	 * instead of PT_WRITABLE_MASK, that means it does not depend
5546c50d8ae3SPaolo Bonzini 	 * on PT_WRITABLE_MASK anymore.
5547c50d8ae3SPaolo Bonzini 	 */
5548c50d8ae3SPaolo Bonzini 	if (flush)
55497f42aa76SSean Christopherson 		kvm_arch_flush_remote_tlbs_memslot(kvm, memslot);
5550c50d8ae3SPaolo Bonzini }
5551c50d8ae3SPaolo Bonzini 
5552c50d8ae3SPaolo Bonzini static bool kvm_mmu_zap_collapsible_spte(struct kvm *kvm,
55530a234f5dSSean Christopherson 					 struct kvm_rmap_head *rmap_head,
55540a234f5dSSean Christopherson 					 struct kvm_memory_slot *slot)
5555c50d8ae3SPaolo Bonzini {
5556c50d8ae3SPaolo Bonzini 	u64 *sptep;
5557c50d8ae3SPaolo Bonzini 	struct rmap_iterator iter;
5558c50d8ae3SPaolo Bonzini 	int need_tlb_flush = 0;
5559c50d8ae3SPaolo Bonzini 	kvm_pfn_t pfn;
5560c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
5561c50d8ae3SPaolo Bonzini 
5562c50d8ae3SPaolo Bonzini restart:
5563c50d8ae3SPaolo Bonzini 	for_each_rmap_spte(rmap_head, &iter, sptep) {
556457354682SSean Christopherson 		sp = sptep_to_sp(sptep);
5565c50d8ae3SPaolo Bonzini 		pfn = spte_to_pfn(*sptep);
5566c50d8ae3SPaolo Bonzini 
5567c50d8ae3SPaolo Bonzini 		/*
5568c50d8ae3SPaolo Bonzini 		 * We cannot do huge page mapping for indirect shadow pages,
5569c50d8ae3SPaolo Bonzini 		 * which are found on the last rmap (level = 1) when not using
5570c50d8ae3SPaolo Bonzini 		 * tdp; such shadow pages are synced with the page table in
5571c50d8ae3SPaolo Bonzini 		 * the guest, and the guest page table is using 4K page size
5572c50d8ae3SPaolo Bonzini 		 * mapping if the indirect sp has level = 1.
5573c50d8ae3SPaolo Bonzini 		 */
5574c50d8ae3SPaolo Bonzini 		if (sp->role.direct && !kvm_is_reserved_pfn(pfn) &&
55759eba50f8SSean Christopherson 		    sp->role.level < kvm_mmu_max_mapping_level(kvm, slot, sp->gfn,
55769eba50f8SSean Christopherson 							       pfn, PG_LEVEL_NUM)) {
5577c50d8ae3SPaolo Bonzini 			pte_list_remove(rmap_head, sptep);
5578c50d8ae3SPaolo Bonzini 
5579c50d8ae3SPaolo Bonzini 			if (kvm_available_flush_tlb_with_range())
5580c50d8ae3SPaolo Bonzini 				kvm_flush_remote_tlbs_with_address(kvm, sp->gfn,
5581c50d8ae3SPaolo Bonzini 					KVM_PAGES_PER_HPAGE(sp->role.level));
5582c50d8ae3SPaolo Bonzini 			else
5583c50d8ae3SPaolo Bonzini 				need_tlb_flush = 1;
5584c50d8ae3SPaolo Bonzini 
5585c50d8ae3SPaolo Bonzini 			goto restart;
5586c50d8ae3SPaolo Bonzini 		}
5587c50d8ae3SPaolo Bonzini 	}
5588c50d8ae3SPaolo Bonzini 
5589c50d8ae3SPaolo Bonzini 	return need_tlb_flush;
5590c50d8ae3SPaolo Bonzini }
5591c50d8ae3SPaolo Bonzini 
5592c50d8ae3SPaolo Bonzini void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
5593c50d8ae3SPaolo Bonzini 				   const struct kvm_memory_slot *memslot)
5594c50d8ae3SPaolo Bonzini {
5595c50d8ae3SPaolo Bonzini 	/* FIXME: const-ify all uses of struct kvm_memory_slot.  */
55969eba50f8SSean Christopherson 	struct kvm_memory_slot *slot = (struct kvm_memory_slot *)memslot;
55979eba50f8SSean Christopherson 
5598531810caSBen Gardon 	write_lock(&kvm->mmu_lock);
55999eba50f8SSean Christopherson 	slot_handle_leaf(kvm, slot, kvm_mmu_zap_collapsible_spte, true);
560014881998SBen Gardon 
5601897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
56029eba50f8SSean Christopherson 		kvm_tdp_mmu_zap_collapsible_sptes(kvm, slot);
5603531810caSBen Gardon 	write_unlock(&kvm->mmu_lock);
5604c50d8ae3SPaolo Bonzini }
5605c50d8ae3SPaolo Bonzini 
5606b3594ffbSSean Christopherson void kvm_arch_flush_remote_tlbs_memslot(struct kvm *kvm,
5607b3594ffbSSean Christopherson 					struct kvm_memory_slot *memslot)
5608b3594ffbSSean Christopherson {
5609b3594ffbSSean Christopherson 	/*
56107f42aa76SSean Christopherson 	 * All current use cases for flushing the TLBs for a specific memslot
56117f42aa76SSean Christopherson 	 * are related to dirty logging, and do the TLB flush out of mmu_lock.
56127f42aa76SSean Christopherson 	 * The interaction between the various operations on memslot must be
56137f42aa76SSean Christopherson 	 * serialized by slots_locks to ensure the TLB flush from one operation
56147f42aa76SSean Christopherson 	 * is observed by any other operation on the same memslot.
5615b3594ffbSSean Christopherson 	 */
5616b3594ffbSSean Christopherson 	lockdep_assert_held(&kvm->slots_lock);
5617cec37648SSean Christopherson 	kvm_flush_remote_tlbs_with_address(kvm, memslot->base_gfn,
5618cec37648SSean Christopherson 					   memslot->npages);
5619b3594ffbSSean Christopherson }
5620b3594ffbSSean Christopherson 
5621c50d8ae3SPaolo Bonzini void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
5622c50d8ae3SPaolo Bonzini 				   struct kvm_memory_slot *memslot)
5623c50d8ae3SPaolo Bonzini {
5624c50d8ae3SPaolo Bonzini 	bool flush;
5625c50d8ae3SPaolo Bonzini 
5626531810caSBen Gardon 	write_lock(&kvm->mmu_lock);
5627c50d8ae3SPaolo Bonzini 	flush = slot_handle_leaf(kvm, memslot, __rmap_clear_dirty, false);
5628897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
5629a6a0b05dSBen Gardon 		flush |= kvm_tdp_mmu_clear_dirty_slot(kvm, memslot);
5630531810caSBen Gardon 	write_unlock(&kvm->mmu_lock);
5631c50d8ae3SPaolo Bonzini 
5632c50d8ae3SPaolo Bonzini 	/*
5633c50d8ae3SPaolo Bonzini 	 * It's also safe to flush TLBs out of mmu lock here as currently this
5634c50d8ae3SPaolo Bonzini 	 * function is only used for dirty logging, in which case flushing TLB
5635c50d8ae3SPaolo Bonzini 	 * out of mmu lock also guarantees no dirty pages will be lost in
5636c50d8ae3SPaolo Bonzini 	 * dirty_bitmap.
5637c50d8ae3SPaolo Bonzini 	 */
5638c50d8ae3SPaolo Bonzini 	if (flush)
56397f42aa76SSean Christopherson 		kvm_arch_flush_remote_tlbs_memslot(kvm, memslot);
5640c50d8ae3SPaolo Bonzini }
5641c50d8ae3SPaolo Bonzini 
5642c50d8ae3SPaolo Bonzini void kvm_mmu_zap_all(struct kvm *kvm)
5643c50d8ae3SPaolo Bonzini {
5644c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp, *node;
5645c50d8ae3SPaolo Bonzini 	LIST_HEAD(invalid_list);
5646c50d8ae3SPaolo Bonzini 	int ign;
5647c50d8ae3SPaolo Bonzini 
5648531810caSBen Gardon 	write_lock(&kvm->mmu_lock);
5649c50d8ae3SPaolo Bonzini restart:
5650c50d8ae3SPaolo Bonzini 	list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link) {
5651f95eec9bSSean Christopherson 		if (WARN_ON(sp->role.invalid))
5652c50d8ae3SPaolo Bonzini 			continue;
5653c50d8ae3SPaolo Bonzini 		if (__kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list, &ign))
5654c50d8ae3SPaolo Bonzini 			goto restart;
5655531810caSBen Gardon 		if (cond_resched_rwlock_write(&kvm->mmu_lock))
5656c50d8ae3SPaolo Bonzini 			goto restart;
5657c50d8ae3SPaolo Bonzini 	}
5658c50d8ae3SPaolo Bonzini 
5659c50d8ae3SPaolo Bonzini 	kvm_mmu_commit_zap_page(kvm, &invalid_list);
5660faaf05b0SBen Gardon 
5661897218ffSPaolo Bonzini 	if (is_tdp_mmu_enabled(kvm))
5662faaf05b0SBen Gardon 		kvm_tdp_mmu_zap_all(kvm);
5663faaf05b0SBen Gardon 
5664531810caSBen Gardon 	write_unlock(&kvm->mmu_lock);
5665c50d8ae3SPaolo Bonzini }
5666c50d8ae3SPaolo Bonzini 
5667c50d8ae3SPaolo Bonzini void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen)
5668c50d8ae3SPaolo Bonzini {
5669c50d8ae3SPaolo Bonzini 	WARN_ON(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS);
5670c50d8ae3SPaolo Bonzini 
5671c50d8ae3SPaolo Bonzini 	gen &= MMIO_SPTE_GEN_MASK;
5672c50d8ae3SPaolo Bonzini 
5673c50d8ae3SPaolo Bonzini 	/*
5674c50d8ae3SPaolo Bonzini 	 * Generation numbers are incremented in multiples of the number of
5675c50d8ae3SPaolo Bonzini 	 * address spaces in order to provide unique generations across all
5676c50d8ae3SPaolo Bonzini 	 * address spaces.  Strip what is effectively the address space
5677c50d8ae3SPaolo Bonzini 	 * modifier prior to checking for a wrap of the MMIO generation so
5678c50d8ae3SPaolo Bonzini 	 * that a wrap in any address space is detected.
5679c50d8ae3SPaolo Bonzini 	 */
5680c50d8ae3SPaolo Bonzini 	gen &= ~((u64)KVM_ADDRESS_SPACE_NUM - 1);
5681c50d8ae3SPaolo Bonzini 
5682c50d8ae3SPaolo Bonzini 	/*
5683c50d8ae3SPaolo Bonzini 	 * The very rare case: if the MMIO generation number has wrapped,
5684c50d8ae3SPaolo Bonzini 	 * zap all shadow pages.
5685c50d8ae3SPaolo Bonzini 	 */
5686c50d8ae3SPaolo Bonzini 	if (unlikely(gen == 0)) {
5687c50d8ae3SPaolo Bonzini 		kvm_debug_ratelimited("kvm: zapping shadow pages for mmio generation wraparound\n");
5688c50d8ae3SPaolo Bonzini 		kvm_mmu_zap_all_fast(kvm);
5689c50d8ae3SPaolo Bonzini 	}
5690c50d8ae3SPaolo Bonzini }
5691c50d8ae3SPaolo Bonzini 
5692c50d8ae3SPaolo Bonzini static unsigned long
5693c50d8ae3SPaolo Bonzini mmu_shrink_scan(struct shrinker *shrink, struct shrink_control *sc)
5694c50d8ae3SPaolo Bonzini {
5695c50d8ae3SPaolo Bonzini 	struct kvm *kvm;
5696c50d8ae3SPaolo Bonzini 	int nr_to_scan = sc->nr_to_scan;
5697c50d8ae3SPaolo Bonzini 	unsigned long freed = 0;
5698c50d8ae3SPaolo Bonzini 
5699c50d8ae3SPaolo Bonzini 	mutex_lock(&kvm_lock);
5700c50d8ae3SPaolo Bonzini 
5701c50d8ae3SPaolo Bonzini 	list_for_each_entry(kvm, &vm_list, vm_list) {
5702c50d8ae3SPaolo Bonzini 		int idx;
5703c50d8ae3SPaolo Bonzini 		LIST_HEAD(invalid_list);
5704c50d8ae3SPaolo Bonzini 
5705c50d8ae3SPaolo Bonzini 		/*
5706c50d8ae3SPaolo Bonzini 		 * Never scan more than sc->nr_to_scan VM instances.
5707c50d8ae3SPaolo Bonzini 		 * Will not hit this condition practically since we do not try
5708c50d8ae3SPaolo Bonzini 		 * to shrink more than one VM and it is very unlikely to see
5709c50d8ae3SPaolo Bonzini 		 * !n_used_mmu_pages so many times.
5710c50d8ae3SPaolo Bonzini 		 */
5711c50d8ae3SPaolo Bonzini 		if (!nr_to_scan--)
5712c50d8ae3SPaolo Bonzini 			break;
5713c50d8ae3SPaolo Bonzini 		/*
5714c50d8ae3SPaolo Bonzini 		 * n_used_mmu_pages is accessed without holding kvm->mmu_lock
5715c50d8ae3SPaolo Bonzini 		 * here. We may skip a VM instance errorneosly, but we do not
5716c50d8ae3SPaolo Bonzini 		 * want to shrink a VM that only started to populate its MMU
5717c50d8ae3SPaolo Bonzini 		 * anyway.
5718c50d8ae3SPaolo Bonzini 		 */
5719c50d8ae3SPaolo Bonzini 		if (!kvm->arch.n_used_mmu_pages &&
5720c50d8ae3SPaolo Bonzini 		    !kvm_has_zapped_obsolete_pages(kvm))
5721c50d8ae3SPaolo Bonzini 			continue;
5722c50d8ae3SPaolo Bonzini 
5723c50d8ae3SPaolo Bonzini 		idx = srcu_read_lock(&kvm->srcu);
5724531810caSBen Gardon 		write_lock(&kvm->mmu_lock);
5725c50d8ae3SPaolo Bonzini 
5726c50d8ae3SPaolo Bonzini 		if (kvm_has_zapped_obsolete_pages(kvm)) {
5727c50d8ae3SPaolo Bonzini 			kvm_mmu_commit_zap_page(kvm,
5728c50d8ae3SPaolo Bonzini 			      &kvm->arch.zapped_obsolete_pages);
5729c50d8ae3SPaolo Bonzini 			goto unlock;
5730c50d8ae3SPaolo Bonzini 		}
5731c50d8ae3SPaolo Bonzini 
5732ebdb292dSSean Christopherson 		freed = kvm_mmu_zap_oldest_mmu_pages(kvm, sc->nr_to_scan);
5733c50d8ae3SPaolo Bonzini 
5734c50d8ae3SPaolo Bonzini unlock:
5735531810caSBen Gardon 		write_unlock(&kvm->mmu_lock);
5736c50d8ae3SPaolo Bonzini 		srcu_read_unlock(&kvm->srcu, idx);
5737c50d8ae3SPaolo Bonzini 
5738c50d8ae3SPaolo Bonzini 		/*
5739c50d8ae3SPaolo Bonzini 		 * unfair on small ones
5740c50d8ae3SPaolo Bonzini 		 * per-vm shrinkers cry out
5741c50d8ae3SPaolo Bonzini 		 * sadness comes quickly
5742c50d8ae3SPaolo Bonzini 		 */
5743c50d8ae3SPaolo Bonzini 		list_move_tail(&kvm->vm_list, &vm_list);
5744c50d8ae3SPaolo Bonzini 		break;
5745c50d8ae3SPaolo Bonzini 	}
5746c50d8ae3SPaolo Bonzini 
5747c50d8ae3SPaolo Bonzini 	mutex_unlock(&kvm_lock);
5748c50d8ae3SPaolo Bonzini 	return freed;
5749c50d8ae3SPaolo Bonzini }
5750c50d8ae3SPaolo Bonzini 
5751c50d8ae3SPaolo Bonzini static unsigned long
5752c50d8ae3SPaolo Bonzini mmu_shrink_count(struct shrinker *shrink, struct shrink_control *sc)
5753c50d8ae3SPaolo Bonzini {
5754c50d8ae3SPaolo Bonzini 	return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
5755c50d8ae3SPaolo Bonzini }
5756c50d8ae3SPaolo Bonzini 
5757c50d8ae3SPaolo Bonzini static struct shrinker mmu_shrinker = {
5758c50d8ae3SPaolo Bonzini 	.count_objects = mmu_shrink_count,
5759c50d8ae3SPaolo Bonzini 	.scan_objects = mmu_shrink_scan,
5760c50d8ae3SPaolo Bonzini 	.seeks = DEFAULT_SEEKS * 10,
5761c50d8ae3SPaolo Bonzini };
5762c50d8ae3SPaolo Bonzini 
5763c50d8ae3SPaolo Bonzini static void mmu_destroy_caches(void)
5764c50d8ae3SPaolo Bonzini {
5765c50d8ae3SPaolo Bonzini 	kmem_cache_destroy(pte_list_desc_cache);
5766c50d8ae3SPaolo Bonzini 	kmem_cache_destroy(mmu_page_header_cache);
5767c50d8ae3SPaolo Bonzini }
5768c50d8ae3SPaolo Bonzini 
5769c50d8ae3SPaolo Bonzini static void kvm_set_mmio_spte_mask(void)
5770c50d8ae3SPaolo Bonzini {
5771c50d8ae3SPaolo Bonzini 	u64 mask;
5772c50d8ae3SPaolo Bonzini 
5773c50d8ae3SPaolo Bonzini 	/*
57746129ed87SSean Christopherson 	 * Set a reserved PA bit in MMIO SPTEs to generate page faults with
57756129ed87SSean Christopherson 	 * PFEC.RSVD=1 on MMIO accesses.  64-bit PTEs (PAE, x86-64, and EPT
57766129ed87SSean Christopherson 	 * paging) support a maximum of 52 bits of PA, i.e. if the CPU supports
57776129ed87SSean Christopherson 	 * 52-bit physical addresses then there are no reserved PA bits in the
57786129ed87SSean Christopherson 	 * PTEs and so the reserved PA approach must be disabled.
5779c50d8ae3SPaolo Bonzini 	 */
57806129ed87SSean Christopherson 	if (shadow_phys_bits < 52)
57816129ed87SSean Christopherson 		mask = BIT_ULL(51) | PT_PRESENT_MASK;
57826129ed87SSean Christopherson 	else
57836129ed87SSean Christopherson 		mask = 0;
5784c50d8ae3SPaolo Bonzini 
5785e7581cacSPaolo Bonzini 	kvm_mmu_set_mmio_spte_mask(mask, ACC_WRITE_MASK | ACC_USER_MASK);
5786c50d8ae3SPaolo Bonzini }
5787c50d8ae3SPaolo Bonzini 
5788c50d8ae3SPaolo Bonzini static bool get_nx_auto_mode(void)
5789c50d8ae3SPaolo Bonzini {
5790c50d8ae3SPaolo Bonzini 	/* Return true when CPU has the bug, and mitigations are ON */
5791c50d8ae3SPaolo Bonzini 	return boot_cpu_has_bug(X86_BUG_ITLB_MULTIHIT) && !cpu_mitigations_off();
5792c50d8ae3SPaolo Bonzini }
5793c50d8ae3SPaolo Bonzini 
5794c50d8ae3SPaolo Bonzini static void __set_nx_huge_pages(bool val)
5795c50d8ae3SPaolo Bonzini {
5796c50d8ae3SPaolo Bonzini 	nx_huge_pages = itlb_multihit_kvm_mitigation = val;
5797c50d8ae3SPaolo Bonzini }
5798c50d8ae3SPaolo Bonzini 
5799c50d8ae3SPaolo Bonzini static int set_nx_huge_pages(const char *val, const struct kernel_param *kp)
5800c50d8ae3SPaolo Bonzini {
5801c50d8ae3SPaolo Bonzini 	bool old_val = nx_huge_pages;
5802c50d8ae3SPaolo Bonzini 	bool new_val;
5803c50d8ae3SPaolo Bonzini 
5804c50d8ae3SPaolo Bonzini 	/* In "auto" mode deploy workaround only if CPU has the bug. */
5805c50d8ae3SPaolo Bonzini 	if (sysfs_streq(val, "off"))
5806c50d8ae3SPaolo Bonzini 		new_val = 0;
5807c50d8ae3SPaolo Bonzini 	else if (sysfs_streq(val, "force"))
5808c50d8ae3SPaolo Bonzini 		new_val = 1;
5809c50d8ae3SPaolo Bonzini 	else if (sysfs_streq(val, "auto"))
5810c50d8ae3SPaolo Bonzini 		new_val = get_nx_auto_mode();
5811c50d8ae3SPaolo Bonzini 	else if (strtobool(val, &new_val) < 0)
5812c50d8ae3SPaolo Bonzini 		return -EINVAL;
5813c50d8ae3SPaolo Bonzini 
5814c50d8ae3SPaolo Bonzini 	__set_nx_huge_pages(new_val);
5815c50d8ae3SPaolo Bonzini 
5816c50d8ae3SPaolo Bonzini 	if (new_val != old_val) {
5817c50d8ae3SPaolo Bonzini 		struct kvm *kvm;
5818c50d8ae3SPaolo Bonzini 
5819c50d8ae3SPaolo Bonzini 		mutex_lock(&kvm_lock);
5820c50d8ae3SPaolo Bonzini 
5821c50d8ae3SPaolo Bonzini 		list_for_each_entry(kvm, &vm_list, vm_list) {
5822c50d8ae3SPaolo Bonzini 			mutex_lock(&kvm->slots_lock);
5823c50d8ae3SPaolo Bonzini 			kvm_mmu_zap_all_fast(kvm);
5824c50d8ae3SPaolo Bonzini 			mutex_unlock(&kvm->slots_lock);
5825c50d8ae3SPaolo Bonzini 
5826c50d8ae3SPaolo Bonzini 			wake_up_process(kvm->arch.nx_lpage_recovery_thread);
5827c50d8ae3SPaolo Bonzini 		}
5828c50d8ae3SPaolo Bonzini 		mutex_unlock(&kvm_lock);
5829c50d8ae3SPaolo Bonzini 	}
5830c50d8ae3SPaolo Bonzini 
5831c50d8ae3SPaolo Bonzini 	return 0;
5832c50d8ae3SPaolo Bonzini }
5833c50d8ae3SPaolo Bonzini 
5834c50d8ae3SPaolo Bonzini int kvm_mmu_module_init(void)
5835c50d8ae3SPaolo Bonzini {
5836c50d8ae3SPaolo Bonzini 	int ret = -ENOMEM;
5837c50d8ae3SPaolo Bonzini 
5838c50d8ae3SPaolo Bonzini 	if (nx_huge_pages == -1)
5839c50d8ae3SPaolo Bonzini 		__set_nx_huge_pages(get_nx_auto_mode());
5840c50d8ae3SPaolo Bonzini 
5841c50d8ae3SPaolo Bonzini 	/*
5842c50d8ae3SPaolo Bonzini 	 * MMU roles use union aliasing which is, generally speaking, an
5843c50d8ae3SPaolo Bonzini 	 * undefined behavior. However, we supposedly know how compilers behave
5844c50d8ae3SPaolo Bonzini 	 * and the current status quo is unlikely to change. Guardians below are
5845c50d8ae3SPaolo Bonzini 	 * supposed to let us know if the assumption becomes false.
5846c50d8ae3SPaolo Bonzini 	 */
5847c50d8ae3SPaolo Bonzini 	BUILD_BUG_ON(sizeof(union kvm_mmu_page_role) != sizeof(u32));
5848c50d8ae3SPaolo Bonzini 	BUILD_BUG_ON(sizeof(union kvm_mmu_extended_role) != sizeof(u32));
5849c50d8ae3SPaolo Bonzini 	BUILD_BUG_ON(sizeof(union kvm_mmu_role) != sizeof(u64));
5850c50d8ae3SPaolo Bonzini 
5851c50d8ae3SPaolo Bonzini 	kvm_mmu_reset_all_pte_masks();
5852c50d8ae3SPaolo Bonzini 
5853c50d8ae3SPaolo Bonzini 	kvm_set_mmio_spte_mask();
5854c50d8ae3SPaolo Bonzini 
5855c50d8ae3SPaolo Bonzini 	pte_list_desc_cache = kmem_cache_create("pte_list_desc",
5856c50d8ae3SPaolo Bonzini 					    sizeof(struct pte_list_desc),
5857c50d8ae3SPaolo Bonzini 					    0, SLAB_ACCOUNT, NULL);
5858c50d8ae3SPaolo Bonzini 	if (!pte_list_desc_cache)
5859c50d8ae3SPaolo Bonzini 		goto out;
5860c50d8ae3SPaolo Bonzini 
5861c50d8ae3SPaolo Bonzini 	mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
5862c50d8ae3SPaolo Bonzini 						  sizeof(struct kvm_mmu_page),
5863c50d8ae3SPaolo Bonzini 						  0, SLAB_ACCOUNT, NULL);
5864c50d8ae3SPaolo Bonzini 	if (!mmu_page_header_cache)
5865c50d8ae3SPaolo Bonzini 		goto out;
5866c50d8ae3SPaolo Bonzini 
5867c50d8ae3SPaolo Bonzini 	if (percpu_counter_init(&kvm_total_used_mmu_pages, 0, GFP_KERNEL))
5868c50d8ae3SPaolo Bonzini 		goto out;
5869c50d8ae3SPaolo Bonzini 
5870c50d8ae3SPaolo Bonzini 	ret = register_shrinker(&mmu_shrinker);
5871c50d8ae3SPaolo Bonzini 	if (ret)
5872c50d8ae3SPaolo Bonzini 		goto out;
5873c50d8ae3SPaolo Bonzini 
5874c50d8ae3SPaolo Bonzini 	return 0;
5875c50d8ae3SPaolo Bonzini 
5876c50d8ae3SPaolo Bonzini out:
5877c50d8ae3SPaolo Bonzini 	mmu_destroy_caches();
5878c50d8ae3SPaolo Bonzini 	return ret;
5879c50d8ae3SPaolo Bonzini }
5880c50d8ae3SPaolo Bonzini 
5881c50d8ae3SPaolo Bonzini /*
5882c50d8ae3SPaolo Bonzini  * Calculate mmu pages needed for kvm.
5883c50d8ae3SPaolo Bonzini  */
5884c50d8ae3SPaolo Bonzini unsigned long kvm_mmu_calculate_default_mmu_pages(struct kvm *kvm)
5885c50d8ae3SPaolo Bonzini {
5886c50d8ae3SPaolo Bonzini 	unsigned long nr_mmu_pages;
5887c50d8ae3SPaolo Bonzini 	unsigned long nr_pages = 0;
5888c50d8ae3SPaolo Bonzini 	struct kvm_memslots *slots;
5889c50d8ae3SPaolo Bonzini 	struct kvm_memory_slot *memslot;
5890c50d8ae3SPaolo Bonzini 	int i;
5891c50d8ae3SPaolo Bonzini 
5892c50d8ae3SPaolo Bonzini 	for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
5893c50d8ae3SPaolo Bonzini 		slots = __kvm_memslots(kvm, i);
5894c50d8ae3SPaolo Bonzini 
5895c50d8ae3SPaolo Bonzini 		kvm_for_each_memslot(memslot, slots)
5896c50d8ae3SPaolo Bonzini 			nr_pages += memslot->npages;
5897c50d8ae3SPaolo Bonzini 	}
5898c50d8ae3SPaolo Bonzini 
5899c50d8ae3SPaolo Bonzini 	nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
5900c50d8ae3SPaolo Bonzini 	nr_mmu_pages = max(nr_mmu_pages, KVM_MIN_ALLOC_MMU_PAGES);
5901c50d8ae3SPaolo Bonzini 
5902c50d8ae3SPaolo Bonzini 	return nr_mmu_pages;
5903c50d8ae3SPaolo Bonzini }
5904c50d8ae3SPaolo Bonzini 
5905c50d8ae3SPaolo Bonzini void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
5906c50d8ae3SPaolo Bonzini {
5907c50d8ae3SPaolo Bonzini 	kvm_mmu_unload(vcpu);
5908c50d8ae3SPaolo Bonzini 	free_mmu_pages(&vcpu->arch.root_mmu);
5909c50d8ae3SPaolo Bonzini 	free_mmu_pages(&vcpu->arch.guest_mmu);
5910c50d8ae3SPaolo Bonzini 	mmu_free_memory_caches(vcpu);
5911c50d8ae3SPaolo Bonzini }
5912c50d8ae3SPaolo Bonzini 
5913c50d8ae3SPaolo Bonzini void kvm_mmu_module_exit(void)
5914c50d8ae3SPaolo Bonzini {
5915c50d8ae3SPaolo Bonzini 	mmu_destroy_caches();
5916c50d8ae3SPaolo Bonzini 	percpu_counter_destroy(&kvm_total_used_mmu_pages);
5917c50d8ae3SPaolo Bonzini 	unregister_shrinker(&mmu_shrinker);
5918c50d8ae3SPaolo Bonzini 	mmu_audit_disable();
5919c50d8ae3SPaolo Bonzini }
5920c50d8ae3SPaolo Bonzini 
5921c50d8ae3SPaolo Bonzini static int set_nx_huge_pages_recovery_ratio(const char *val, const struct kernel_param *kp)
5922c50d8ae3SPaolo Bonzini {
5923c50d8ae3SPaolo Bonzini 	unsigned int old_val;
5924c50d8ae3SPaolo Bonzini 	int err;
5925c50d8ae3SPaolo Bonzini 
5926c50d8ae3SPaolo Bonzini 	old_val = nx_huge_pages_recovery_ratio;
5927c50d8ae3SPaolo Bonzini 	err = param_set_uint(val, kp);
5928c50d8ae3SPaolo Bonzini 	if (err)
5929c50d8ae3SPaolo Bonzini 		return err;
5930c50d8ae3SPaolo Bonzini 
5931c50d8ae3SPaolo Bonzini 	if (READ_ONCE(nx_huge_pages) &&
5932c50d8ae3SPaolo Bonzini 	    !old_val && nx_huge_pages_recovery_ratio) {
5933c50d8ae3SPaolo Bonzini 		struct kvm *kvm;
5934c50d8ae3SPaolo Bonzini 
5935c50d8ae3SPaolo Bonzini 		mutex_lock(&kvm_lock);
5936c50d8ae3SPaolo Bonzini 
5937c50d8ae3SPaolo Bonzini 		list_for_each_entry(kvm, &vm_list, vm_list)
5938c50d8ae3SPaolo Bonzini 			wake_up_process(kvm->arch.nx_lpage_recovery_thread);
5939c50d8ae3SPaolo Bonzini 
5940c50d8ae3SPaolo Bonzini 		mutex_unlock(&kvm_lock);
5941c50d8ae3SPaolo Bonzini 	}
5942c50d8ae3SPaolo Bonzini 
5943c50d8ae3SPaolo Bonzini 	return err;
5944c50d8ae3SPaolo Bonzini }
5945c50d8ae3SPaolo Bonzini 
5946c50d8ae3SPaolo Bonzini static void kvm_recover_nx_lpages(struct kvm *kvm)
5947c50d8ae3SPaolo Bonzini {
5948c50d8ae3SPaolo Bonzini 	int rcu_idx;
5949c50d8ae3SPaolo Bonzini 	struct kvm_mmu_page *sp;
5950c50d8ae3SPaolo Bonzini 	unsigned int ratio;
5951c50d8ae3SPaolo Bonzini 	LIST_HEAD(invalid_list);
5952c50d8ae3SPaolo Bonzini 	ulong to_zap;
5953c50d8ae3SPaolo Bonzini 
5954c50d8ae3SPaolo Bonzini 	rcu_idx = srcu_read_lock(&kvm->srcu);
5955531810caSBen Gardon 	write_lock(&kvm->mmu_lock);
5956c50d8ae3SPaolo Bonzini 
5957c50d8ae3SPaolo Bonzini 	ratio = READ_ONCE(nx_huge_pages_recovery_ratio);
5958c50d8ae3SPaolo Bonzini 	to_zap = ratio ? DIV_ROUND_UP(kvm->stat.nx_lpage_splits, ratio) : 0;
59597d919c7aSSean Christopherson 	for ( ; to_zap; --to_zap) {
59607d919c7aSSean Christopherson 		if (list_empty(&kvm->arch.lpage_disallowed_mmu_pages))
59617d919c7aSSean Christopherson 			break;
59627d919c7aSSean Christopherson 
5963c50d8ae3SPaolo Bonzini 		/*
5964c50d8ae3SPaolo Bonzini 		 * We use a separate list instead of just using active_mmu_pages
5965c50d8ae3SPaolo Bonzini 		 * because the number of lpage_disallowed pages is expected to
5966c50d8ae3SPaolo Bonzini 		 * be relatively small compared to the total.
5967c50d8ae3SPaolo Bonzini 		 */
5968c50d8ae3SPaolo Bonzini 		sp = list_first_entry(&kvm->arch.lpage_disallowed_mmu_pages,
5969c50d8ae3SPaolo Bonzini 				      struct kvm_mmu_page,
5970c50d8ae3SPaolo Bonzini 				      lpage_disallowed_link);
5971c50d8ae3SPaolo Bonzini 		WARN_ON_ONCE(!sp->lpage_disallowed);
5972897218ffSPaolo Bonzini 		if (is_tdp_mmu_page(sp)) {
597329cf0f50SBen Gardon 			kvm_tdp_mmu_zap_gfn_range(kvm, sp->gfn,
597429cf0f50SBen Gardon 				sp->gfn + KVM_PAGES_PER_HPAGE(sp->role.level));
59758d1a182eSBen Gardon 		} else {
5976c50d8ae3SPaolo Bonzini 			kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
5977c50d8ae3SPaolo Bonzini 			WARN_ON_ONCE(sp->lpage_disallowed);
597829cf0f50SBen Gardon 		}
5979c50d8ae3SPaolo Bonzini 
5980531810caSBen Gardon 		if (need_resched() || rwlock_needbreak(&kvm->mmu_lock)) {
5981c50d8ae3SPaolo Bonzini 			kvm_mmu_commit_zap_page(kvm, &invalid_list);
5982531810caSBen Gardon 			cond_resched_rwlock_write(&kvm->mmu_lock);
5983c50d8ae3SPaolo Bonzini 		}
5984c50d8ae3SPaolo Bonzini 	}
5985e8950569SSean Christopherson 	kvm_mmu_commit_zap_page(kvm, &invalid_list);
5986c50d8ae3SPaolo Bonzini 
5987531810caSBen Gardon 	write_unlock(&kvm->mmu_lock);
5988c50d8ae3SPaolo Bonzini 	srcu_read_unlock(&kvm->srcu, rcu_idx);
5989c50d8ae3SPaolo Bonzini }
5990c50d8ae3SPaolo Bonzini 
5991c50d8ae3SPaolo Bonzini static long get_nx_lpage_recovery_timeout(u64 start_time)
5992c50d8ae3SPaolo Bonzini {
5993c50d8ae3SPaolo Bonzini 	return READ_ONCE(nx_huge_pages) && READ_ONCE(nx_huge_pages_recovery_ratio)
5994c50d8ae3SPaolo Bonzini 		? start_time + 60 * HZ - get_jiffies_64()
5995c50d8ae3SPaolo Bonzini 		: MAX_SCHEDULE_TIMEOUT;
5996c50d8ae3SPaolo Bonzini }
5997c50d8ae3SPaolo Bonzini 
5998c50d8ae3SPaolo Bonzini static int kvm_nx_lpage_recovery_worker(struct kvm *kvm, uintptr_t data)
5999c50d8ae3SPaolo Bonzini {
6000c50d8ae3SPaolo Bonzini 	u64 start_time;
6001c50d8ae3SPaolo Bonzini 	long remaining_time;
6002c50d8ae3SPaolo Bonzini 
6003c50d8ae3SPaolo Bonzini 	while (true) {
6004c50d8ae3SPaolo Bonzini 		start_time = get_jiffies_64();
6005c50d8ae3SPaolo Bonzini 		remaining_time = get_nx_lpage_recovery_timeout(start_time);
6006c50d8ae3SPaolo Bonzini 
6007c50d8ae3SPaolo Bonzini 		set_current_state(TASK_INTERRUPTIBLE);
6008c50d8ae3SPaolo Bonzini 		while (!kthread_should_stop() && remaining_time > 0) {
6009c50d8ae3SPaolo Bonzini 			schedule_timeout(remaining_time);
6010c50d8ae3SPaolo Bonzini 			remaining_time = get_nx_lpage_recovery_timeout(start_time);
6011c50d8ae3SPaolo Bonzini 			set_current_state(TASK_INTERRUPTIBLE);
6012c50d8ae3SPaolo Bonzini 		}
6013c50d8ae3SPaolo Bonzini 
6014c50d8ae3SPaolo Bonzini 		set_current_state(TASK_RUNNING);
6015c50d8ae3SPaolo Bonzini 
6016c50d8ae3SPaolo Bonzini 		if (kthread_should_stop())
6017c50d8ae3SPaolo Bonzini 			return 0;
6018c50d8ae3SPaolo Bonzini 
6019c50d8ae3SPaolo Bonzini 		kvm_recover_nx_lpages(kvm);
6020c50d8ae3SPaolo Bonzini 	}
6021c50d8ae3SPaolo Bonzini }
6022c50d8ae3SPaolo Bonzini 
6023c50d8ae3SPaolo Bonzini int kvm_mmu_post_init_vm(struct kvm *kvm)
6024c50d8ae3SPaolo Bonzini {
6025c50d8ae3SPaolo Bonzini 	int err;
6026c50d8ae3SPaolo Bonzini 
6027c50d8ae3SPaolo Bonzini 	err = kvm_vm_create_worker_thread(kvm, kvm_nx_lpage_recovery_worker, 0,
6028c50d8ae3SPaolo Bonzini 					  "kvm-nx-lpage-recovery",
6029c50d8ae3SPaolo Bonzini 					  &kvm->arch.nx_lpage_recovery_thread);
6030c50d8ae3SPaolo Bonzini 	if (!err)
6031c50d8ae3SPaolo Bonzini 		kthread_unpark(kvm->arch.nx_lpage_recovery_thread);
6032c50d8ae3SPaolo Bonzini 
6033c50d8ae3SPaolo Bonzini 	return err;
6034c50d8ae3SPaolo Bonzini }
6035c50d8ae3SPaolo Bonzini 
6036c50d8ae3SPaolo Bonzini void kvm_mmu_pre_destroy_vm(struct kvm *kvm)
6037c50d8ae3SPaolo Bonzini {
6038c50d8ae3SPaolo Bonzini 	if (kvm->arch.nx_lpage_recovery_thread)
6039c50d8ae3SPaolo Bonzini 		kthread_stop(kvm->arch.nx_lpage_recovery_thread);
6040c50d8ae3SPaolo Bonzini }
6041