1c50d8ae3SPaolo Bonzini // SPDX-License-Identifier: GPL-2.0-only 2c50d8ae3SPaolo Bonzini /* 3c50d8ae3SPaolo Bonzini * Kernel-based Virtual Machine driver for Linux 4c50d8ae3SPaolo Bonzini * 5c50d8ae3SPaolo Bonzini * This module enables machines with Intel VT-x extensions to run virtual 6c50d8ae3SPaolo Bonzini * machines without emulation or binary translation. 7c50d8ae3SPaolo Bonzini * 8c50d8ae3SPaolo Bonzini * MMU support 9c50d8ae3SPaolo Bonzini * 10c50d8ae3SPaolo Bonzini * Copyright (C) 2006 Qumranet, Inc. 11c50d8ae3SPaolo Bonzini * Copyright 2010 Red Hat, Inc. and/or its affiliates. 12c50d8ae3SPaolo Bonzini * 13c50d8ae3SPaolo Bonzini * Authors: 14c50d8ae3SPaolo Bonzini * Yaniv Kamay <yaniv@qumranet.com> 15c50d8ae3SPaolo Bonzini * Avi Kivity <avi@qumranet.com> 16c50d8ae3SPaolo Bonzini */ 17c50d8ae3SPaolo Bonzini 18c50d8ae3SPaolo Bonzini #include "irq.h" 1988197e6aS彭浩(Richard) #include "ioapic.h" 20c50d8ae3SPaolo Bonzini #include "mmu.h" 216ca9a6f3SSean Christopherson #include "mmu_internal.h" 22fe5db27dSBen Gardon #include "tdp_mmu.h" 23c50d8ae3SPaolo Bonzini #include "x86.h" 24c50d8ae3SPaolo Bonzini #include "kvm_cache_regs.h" 252f728d66SSean Christopherson #include "kvm_emulate.h" 26c50d8ae3SPaolo Bonzini #include "cpuid.h" 275a9624afSPaolo Bonzini #include "spte.h" 28c50d8ae3SPaolo Bonzini 29c50d8ae3SPaolo Bonzini #include <linux/kvm_host.h> 30c50d8ae3SPaolo Bonzini #include <linux/types.h> 31c50d8ae3SPaolo Bonzini #include <linux/string.h> 32c50d8ae3SPaolo Bonzini #include <linux/mm.h> 33c50d8ae3SPaolo Bonzini #include <linux/highmem.h> 34c50d8ae3SPaolo Bonzini #include <linux/moduleparam.h> 35c50d8ae3SPaolo Bonzini #include <linux/export.h> 36c50d8ae3SPaolo Bonzini #include <linux/swap.h> 37c50d8ae3SPaolo Bonzini #include <linux/hugetlb.h> 38c50d8ae3SPaolo Bonzini #include <linux/compiler.h> 39c50d8ae3SPaolo Bonzini #include <linux/srcu.h> 40c50d8ae3SPaolo Bonzini #include <linux/slab.h> 41c50d8ae3SPaolo Bonzini #include <linux/sched/signal.h> 42c50d8ae3SPaolo Bonzini #include <linux/uaccess.h> 43c50d8ae3SPaolo Bonzini #include <linux/hash.h> 44c50d8ae3SPaolo Bonzini #include <linux/kern_levels.h> 45c50d8ae3SPaolo Bonzini #include <linux/kthread.h> 46c50d8ae3SPaolo Bonzini 47c50d8ae3SPaolo Bonzini #include <asm/page.h> 48eb243d1dSIngo Molnar #include <asm/memtype.h> 49c50d8ae3SPaolo Bonzini #include <asm/cmpxchg.h> 50c50d8ae3SPaolo Bonzini #include <asm/io.h> 51c50d8ae3SPaolo Bonzini #include <asm/vmx.h> 52c50d8ae3SPaolo Bonzini #include <asm/kvm_page_track.h> 53c50d8ae3SPaolo Bonzini #include "trace.h" 54c50d8ae3SPaolo Bonzini 55c50d8ae3SPaolo Bonzini extern bool itlb_multihit_kvm_mitigation; 56c50d8ae3SPaolo Bonzini 57c50d8ae3SPaolo Bonzini static int __read_mostly nx_huge_pages = -1; 58c50d8ae3SPaolo Bonzini #ifdef CONFIG_PREEMPT_RT 59c50d8ae3SPaolo Bonzini /* Recovery can cause latency spikes, disable it for PREEMPT_RT. */ 60c50d8ae3SPaolo Bonzini static uint __read_mostly nx_huge_pages_recovery_ratio = 0; 61c50d8ae3SPaolo Bonzini #else 62c50d8ae3SPaolo Bonzini static uint __read_mostly nx_huge_pages_recovery_ratio = 60; 63c50d8ae3SPaolo Bonzini #endif 64c50d8ae3SPaolo Bonzini 65c50d8ae3SPaolo Bonzini static int set_nx_huge_pages(const char *val, const struct kernel_param *kp); 66c50d8ae3SPaolo Bonzini static int set_nx_huge_pages_recovery_ratio(const char *val, const struct kernel_param *kp); 67c50d8ae3SPaolo Bonzini 68d5d6c18dSJoe Perches static const struct kernel_param_ops nx_huge_pages_ops = { 69c50d8ae3SPaolo Bonzini .set = set_nx_huge_pages, 70c50d8ae3SPaolo Bonzini .get = param_get_bool, 71c50d8ae3SPaolo Bonzini }; 72c50d8ae3SPaolo Bonzini 73d5d6c18dSJoe Perches static const struct kernel_param_ops nx_huge_pages_recovery_ratio_ops = { 74c50d8ae3SPaolo Bonzini .set = set_nx_huge_pages_recovery_ratio, 75c50d8ae3SPaolo Bonzini .get = param_get_uint, 76c50d8ae3SPaolo Bonzini }; 77c50d8ae3SPaolo Bonzini 78c50d8ae3SPaolo Bonzini module_param_cb(nx_huge_pages, &nx_huge_pages_ops, &nx_huge_pages, 0644); 79c50d8ae3SPaolo Bonzini __MODULE_PARM_TYPE(nx_huge_pages, "bool"); 80c50d8ae3SPaolo Bonzini module_param_cb(nx_huge_pages_recovery_ratio, &nx_huge_pages_recovery_ratio_ops, 81c50d8ae3SPaolo Bonzini &nx_huge_pages_recovery_ratio, 0644); 82c50d8ae3SPaolo Bonzini __MODULE_PARM_TYPE(nx_huge_pages_recovery_ratio, "uint"); 83c50d8ae3SPaolo Bonzini 8471fe7013SSean Christopherson static bool __read_mostly force_flush_and_sync_on_reuse; 8571fe7013SSean Christopherson module_param_named(flush_on_reuse, force_flush_and_sync_on_reuse, bool, 0644); 8671fe7013SSean Christopherson 87c50d8ae3SPaolo Bonzini /* 88c50d8ae3SPaolo Bonzini * When setting this variable to true it enables Two-Dimensional-Paging 89c50d8ae3SPaolo Bonzini * where the hardware walks 2 page tables: 90c50d8ae3SPaolo Bonzini * 1. the guest-virtual to guest-physical 91c50d8ae3SPaolo Bonzini * 2. while doing 1. it walks guest-physical to host-physical 92c50d8ae3SPaolo Bonzini * If the hardware supports that we don't need to do shadow paging. 93c50d8ae3SPaolo Bonzini */ 94c50d8ae3SPaolo Bonzini bool tdp_enabled = false; 95c50d8ae3SPaolo Bonzini 961d92d2e8SSean Christopherson static int max_huge_page_level __read_mostly; 9783013059SSean Christopherson static int max_tdp_level __read_mostly; 98703c335dSSean Christopherson 99c50d8ae3SPaolo Bonzini enum { 100c50d8ae3SPaolo Bonzini AUDIT_PRE_PAGE_FAULT, 101c50d8ae3SPaolo Bonzini AUDIT_POST_PAGE_FAULT, 102c50d8ae3SPaolo Bonzini AUDIT_PRE_PTE_WRITE, 103c50d8ae3SPaolo Bonzini AUDIT_POST_PTE_WRITE, 104c50d8ae3SPaolo Bonzini AUDIT_PRE_SYNC, 105c50d8ae3SPaolo Bonzini AUDIT_POST_SYNC 106c50d8ae3SPaolo Bonzini }; 107c50d8ae3SPaolo Bonzini 108c50d8ae3SPaolo Bonzini #ifdef MMU_DEBUG 1095a9624afSPaolo Bonzini bool dbg = 0; 110c50d8ae3SPaolo Bonzini module_param(dbg, bool, 0644); 111c50d8ae3SPaolo Bonzini #endif 112c50d8ae3SPaolo Bonzini 113c50d8ae3SPaolo Bonzini #define PTE_PREFETCH_NUM 8 114c50d8ae3SPaolo Bonzini 115c50d8ae3SPaolo Bonzini #define PT32_LEVEL_BITS 10 116c50d8ae3SPaolo Bonzini 117c50d8ae3SPaolo Bonzini #define PT32_LEVEL_SHIFT(level) \ 118c50d8ae3SPaolo Bonzini (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS) 119c50d8ae3SPaolo Bonzini 120c50d8ae3SPaolo Bonzini #define PT32_LVL_OFFSET_MASK(level) \ 121c50d8ae3SPaolo Bonzini (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \ 122c50d8ae3SPaolo Bonzini * PT32_LEVEL_BITS))) - 1)) 123c50d8ae3SPaolo Bonzini 124c50d8ae3SPaolo Bonzini #define PT32_INDEX(address, level)\ 125c50d8ae3SPaolo Bonzini (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1)) 126c50d8ae3SPaolo Bonzini 127c50d8ae3SPaolo Bonzini 128c50d8ae3SPaolo Bonzini #define PT32_BASE_ADDR_MASK PAGE_MASK 129c50d8ae3SPaolo Bonzini #define PT32_DIR_BASE_ADDR_MASK \ 130c50d8ae3SPaolo Bonzini (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1)) 131c50d8ae3SPaolo Bonzini #define PT32_LVL_ADDR_MASK(level) \ 132c50d8ae3SPaolo Bonzini (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \ 133c50d8ae3SPaolo Bonzini * PT32_LEVEL_BITS))) - 1)) 134c50d8ae3SPaolo Bonzini 135c50d8ae3SPaolo Bonzini #include <trace/events/kvm.h> 136c50d8ae3SPaolo Bonzini 137c50d8ae3SPaolo Bonzini /* make pte_list_desc fit well in cache line */ 138c50d8ae3SPaolo Bonzini #define PTE_LIST_EXT 3 139c50d8ae3SPaolo Bonzini 140c50d8ae3SPaolo Bonzini struct pte_list_desc { 141c50d8ae3SPaolo Bonzini u64 *sptes[PTE_LIST_EXT]; 142c50d8ae3SPaolo Bonzini struct pte_list_desc *more; 143c50d8ae3SPaolo Bonzini }; 144c50d8ae3SPaolo Bonzini 145c50d8ae3SPaolo Bonzini struct kvm_shadow_walk_iterator { 146c50d8ae3SPaolo Bonzini u64 addr; 147c50d8ae3SPaolo Bonzini hpa_t shadow_addr; 148c50d8ae3SPaolo Bonzini u64 *sptep; 149c50d8ae3SPaolo Bonzini int level; 150c50d8ae3SPaolo Bonzini unsigned index; 151c50d8ae3SPaolo Bonzini }; 152c50d8ae3SPaolo Bonzini 153c50d8ae3SPaolo Bonzini #define for_each_shadow_entry_using_root(_vcpu, _root, _addr, _walker) \ 154c50d8ae3SPaolo Bonzini for (shadow_walk_init_using_root(&(_walker), (_vcpu), \ 155c50d8ae3SPaolo Bonzini (_root), (_addr)); \ 156c50d8ae3SPaolo Bonzini shadow_walk_okay(&(_walker)); \ 157c50d8ae3SPaolo Bonzini shadow_walk_next(&(_walker))) 158c50d8ae3SPaolo Bonzini 159c50d8ae3SPaolo Bonzini #define for_each_shadow_entry(_vcpu, _addr, _walker) \ 160c50d8ae3SPaolo Bonzini for (shadow_walk_init(&(_walker), _vcpu, _addr); \ 161c50d8ae3SPaolo Bonzini shadow_walk_okay(&(_walker)); \ 162c50d8ae3SPaolo Bonzini shadow_walk_next(&(_walker))) 163c50d8ae3SPaolo Bonzini 164c50d8ae3SPaolo Bonzini #define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \ 165c50d8ae3SPaolo Bonzini for (shadow_walk_init(&(_walker), _vcpu, _addr); \ 166c50d8ae3SPaolo Bonzini shadow_walk_okay(&(_walker)) && \ 167c50d8ae3SPaolo Bonzini ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \ 168c50d8ae3SPaolo Bonzini __shadow_walk_next(&(_walker), spte)) 169c50d8ae3SPaolo Bonzini 170c50d8ae3SPaolo Bonzini static struct kmem_cache *pte_list_desc_cache; 17102c00b3aSBen Gardon struct kmem_cache *mmu_page_header_cache; 172c50d8ae3SPaolo Bonzini static struct percpu_counter kvm_total_used_mmu_pages; 173c50d8ae3SPaolo Bonzini 174c50d8ae3SPaolo Bonzini static void mmu_spte_set(u64 *sptep, u64 spte); 175c50d8ae3SPaolo Bonzini static union kvm_mmu_page_role 176c50d8ae3SPaolo Bonzini kvm_mmu_calc_root_page_role(struct kvm_vcpu *vcpu); 177c50d8ae3SPaolo Bonzini 178c50d8ae3SPaolo Bonzini #define CREATE_TRACE_POINTS 179c50d8ae3SPaolo Bonzini #include "mmutrace.h" 180c50d8ae3SPaolo Bonzini 181c50d8ae3SPaolo Bonzini 182c50d8ae3SPaolo Bonzini static inline bool kvm_available_flush_tlb_with_range(void) 183c50d8ae3SPaolo Bonzini { 184afaf0b2fSSean Christopherson return kvm_x86_ops.tlb_remote_flush_with_range; 185c50d8ae3SPaolo Bonzini } 186c50d8ae3SPaolo Bonzini 187c50d8ae3SPaolo Bonzini static void kvm_flush_remote_tlbs_with_range(struct kvm *kvm, 188c50d8ae3SPaolo Bonzini struct kvm_tlb_range *range) 189c50d8ae3SPaolo Bonzini { 190c50d8ae3SPaolo Bonzini int ret = -ENOTSUPP; 191c50d8ae3SPaolo Bonzini 192afaf0b2fSSean Christopherson if (range && kvm_x86_ops.tlb_remote_flush_with_range) 193b3646477SJason Baron ret = static_call(kvm_x86_tlb_remote_flush_with_range)(kvm, range); 194c50d8ae3SPaolo Bonzini 195c50d8ae3SPaolo Bonzini if (ret) 196c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs(kvm); 197c50d8ae3SPaolo Bonzini } 198c50d8ae3SPaolo Bonzini 1992f2fad08SBen Gardon void kvm_flush_remote_tlbs_with_address(struct kvm *kvm, 200c50d8ae3SPaolo Bonzini u64 start_gfn, u64 pages) 201c50d8ae3SPaolo Bonzini { 202c50d8ae3SPaolo Bonzini struct kvm_tlb_range range; 203c50d8ae3SPaolo Bonzini 204c50d8ae3SPaolo Bonzini range.start_gfn = start_gfn; 205c50d8ae3SPaolo Bonzini range.pages = pages; 206c50d8ae3SPaolo Bonzini 207c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_range(kvm, &range); 208c50d8ae3SPaolo Bonzini } 209c50d8ae3SPaolo Bonzini 2105a9624afSPaolo Bonzini bool is_nx_huge_page_enabled(void) 211c50d8ae3SPaolo Bonzini { 212c50d8ae3SPaolo Bonzini return READ_ONCE(nx_huge_pages); 213c50d8ae3SPaolo Bonzini } 214c50d8ae3SPaolo Bonzini 2158f79b064SBen Gardon static void mark_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 gfn, 2168f79b064SBen Gardon unsigned int access) 2178f79b064SBen Gardon { 2188f79b064SBen Gardon u64 mask = make_mmio_spte(vcpu, gfn, access); 2198f79b064SBen Gardon 220bb18842eSBen Gardon trace_mark_mmio_spte(sptep, gfn, mask); 221c50d8ae3SPaolo Bonzini mmu_spte_set(sptep, mask); 222c50d8ae3SPaolo Bonzini } 223c50d8ae3SPaolo Bonzini 224c50d8ae3SPaolo Bonzini static gfn_t get_mmio_spte_gfn(u64 spte) 225c50d8ae3SPaolo Bonzini { 226c50d8ae3SPaolo Bonzini u64 gpa = spte & shadow_nonpresent_or_rsvd_lower_gfn_mask; 227c50d8ae3SPaolo Bonzini 2288a967d65SPaolo Bonzini gpa |= (spte >> SHADOW_NONPRESENT_OR_RSVD_MASK_LEN) 229c50d8ae3SPaolo Bonzini & shadow_nonpresent_or_rsvd_mask; 230c50d8ae3SPaolo Bonzini 231c50d8ae3SPaolo Bonzini return gpa >> PAGE_SHIFT; 232c50d8ae3SPaolo Bonzini } 233c50d8ae3SPaolo Bonzini 234c50d8ae3SPaolo Bonzini static unsigned get_mmio_spte_access(u64 spte) 235c50d8ae3SPaolo Bonzini { 236c50d8ae3SPaolo Bonzini return spte & shadow_mmio_access_mask; 237c50d8ae3SPaolo Bonzini } 238c50d8ae3SPaolo Bonzini 239c50d8ae3SPaolo Bonzini static bool set_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn, 2400a2b64c5SBen Gardon kvm_pfn_t pfn, unsigned int access) 241c50d8ae3SPaolo Bonzini { 242c50d8ae3SPaolo Bonzini if (unlikely(is_noslot_pfn(pfn))) { 243c50d8ae3SPaolo Bonzini mark_mmio_spte(vcpu, sptep, gfn, access); 244c50d8ae3SPaolo Bonzini return true; 245c50d8ae3SPaolo Bonzini } 246c50d8ae3SPaolo Bonzini 247c50d8ae3SPaolo Bonzini return false; 248c50d8ae3SPaolo Bonzini } 249c50d8ae3SPaolo Bonzini 250c50d8ae3SPaolo Bonzini static bool check_mmio_spte(struct kvm_vcpu *vcpu, u64 spte) 251c50d8ae3SPaolo Bonzini { 252c50d8ae3SPaolo Bonzini u64 kvm_gen, spte_gen, gen; 253c50d8ae3SPaolo Bonzini 254c50d8ae3SPaolo Bonzini gen = kvm_vcpu_memslots(vcpu)->generation; 255c50d8ae3SPaolo Bonzini if (unlikely(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS)) 256c50d8ae3SPaolo Bonzini return false; 257c50d8ae3SPaolo Bonzini 258c50d8ae3SPaolo Bonzini kvm_gen = gen & MMIO_SPTE_GEN_MASK; 259c50d8ae3SPaolo Bonzini spte_gen = get_mmio_spte_generation(spte); 260c50d8ae3SPaolo Bonzini 261c50d8ae3SPaolo Bonzini trace_check_mmio_spte(spte, kvm_gen, spte_gen); 262c50d8ae3SPaolo Bonzini return likely(kvm_gen == spte_gen); 263c50d8ae3SPaolo Bonzini } 264c50d8ae3SPaolo Bonzini 265cd313569SMohammed Gamal static gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access, 266cd313569SMohammed Gamal struct x86_exception *exception) 267cd313569SMohammed Gamal { 268ec7771abSMohammed Gamal /* Check if guest physical address doesn't exceed guest maximum */ 269dc46515cSSean Christopherson if (kvm_vcpu_is_illegal_gpa(vcpu, gpa)) { 270ec7771abSMohammed Gamal exception->error_code |= PFERR_RSVD_MASK; 271ec7771abSMohammed Gamal return UNMAPPED_GVA; 272ec7771abSMohammed Gamal } 273ec7771abSMohammed Gamal 274cd313569SMohammed Gamal return gpa; 275cd313569SMohammed Gamal } 276cd313569SMohammed Gamal 277c50d8ae3SPaolo Bonzini static int is_cpuid_PSE36(void) 278c50d8ae3SPaolo Bonzini { 279c50d8ae3SPaolo Bonzini return 1; 280c50d8ae3SPaolo Bonzini } 281c50d8ae3SPaolo Bonzini 282c50d8ae3SPaolo Bonzini static int is_nx(struct kvm_vcpu *vcpu) 283c50d8ae3SPaolo Bonzini { 284c50d8ae3SPaolo Bonzini return vcpu->arch.efer & EFER_NX; 285c50d8ae3SPaolo Bonzini } 286c50d8ae3SPaolo Bonzini 287c50d8ae3SPaolo Bonzini static gfn_t pse36_gfn_delta(u32 gpte) 288c50d8ae3SPaolo Bonzini { 289c50d8ae3SPaolo Bonzini int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT; 290c50d8ae3SPaolo Bonzini 291c50d8ae3SPaolo Bonzini return (gpte & PT32_DIR_PSE36_MASK) << shift; 292c50d8ae3SPaolo Bonzini } 293c50d8ae3SPaolo Bonzini 294c50d8ae3SPaolo Bonzini #ifdef CONFIG_X86_64 295c50d8ae3SPaolo Bonzini static void __set_spte(u64 *sptep, u64 spte) 296c50d8ae3SPaolo Bonzini { 297c50d8ae3SPaolo Bonzini WRITE_ONCE(*sptep, spte); 298c50d8ae3SPaolo Bonzini } 299c50d8ae3SPaolo Bonzini 300c50d8ae3SPaolo Bonzini static void __update_clear_spte_fast(u64 *sptep, u64 spte) 301c50d8ae3SPaolo Bonzini { 302c50d8ae3SPaolo Bonzini WRITE_ONCE(*sptep, spte); 303c50d8ae3SPaolo Bonzini } 304c50d8ae3SPaolo Bonzini 305c50d8ae3SPaolo Bonzini static u64 __update_clear_spte_slow(u64 *sptep, u64 spte) 306c50d8ae3SPaolo Bonzini { 307c50d8ae3SPaolo Bonzini return xchg(sptep, spte); 308c50d8ae3SPaolo Bonzini } 309c50d8ae3SPaolo Bonzini 310c50d8ae3SPaolo Bonzini static u64 __get_spte_lockless(u64 *sptep) 311c50d8ae3SPaolo Bonzini { 312c50d8ae3SPaolo Bonzini return READ_ONCE(*sptep); 313c50d8ae3SPaolo Bonzini } 314c50d8ae3SPaolo Bonzini #else 315c50d8ae3SPaolo Bonzini union split_spte { 316c50d8ae3SPaolo Bonzini struct { 317c50d8ae3SPaolo Bonzini u32 spte_low; 318c50d8ae3SPaolo Bonzini u32 spte_high; 319c50d8ae3SPaolo Bonzini }; 320c50d8ae3SPaolo Bonzini u64 spte; 321c50d8ae3SPaolo Bonzini }; 322c50d8ae3SPaolo Bonzini 323c50d8ae3SPaolo Bonzini static void count_spte_clear(u64 *sptep, u64 spte) 324c50d8ae3SPaolo Bonzini { 32557354682SSean Christopherson struct kvm_mmu_page *sp = sptep_to_sp(sptep); 326c50d8ae3SPaolo Bonzini 327c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(spte)) 328c50d8ae3SPaolo Bonzini return; 329c50d8ae3SPaolo Bonzini 330c50d8ae3SPaolo Bonzini /* Ensure the spte is completely set before we increase the count */ 331c50d8ae3SPaolo Bonzini smp_wmb(); 332c50d8ae3SPaolo Bonzini sp->clear_spte_count++; 333c50d8ae3SPaolo Bonzini } 334c50d8ae3SPaolo Bonzini 335c50d8ae3SPaolo Bonzini static void __set_spte(u64 *sptep, u64 spte) 336c50d8ae3SPaolo Bonzini { 337c50d8ae3SPaolo Bonzini union split_spte *ssptep, sspte; 338c50d8ae3SPaolo Bonzini 339c50d8ae3SPaolo Bonzini ssptep = (union split_spte *)sptep; 340c50d8ae3SPaolo Bonzini sspte = (union split_spte)spte; 341c50d8ae3SPaolo Bonzini 342c50d8ae3SPaolo Bonzini ssptep->spte_high = sspte.spte_high; 343c50d8ae3SPaolo Bonzini 344c50d8ae3SPaolo Bonzini /* 345c50d8ae3SPaolo Bonzini * If we map the spte from nonpresent to present, We should store 346c50d8ae3SPaolo Bonzini * the high bits firstly, then set present bit, so cpu can not 347c50d8ae3SPaolo Bonzini * fetch this spte while we are setting the spte. 348c50d8ae3SPaolo Bonzini */ 349c50d8ae3SPaolo Bonzini smp_wmb(); 350c50d8ae3SPaolo Bonzini 351c50d8ae3SPaolo Bonzini WRITE_ONCE(ssptep->spte_low, sspte.spte_low); 352c50d8ae3SPaolo Bonzini } 353c50d8ae3SPaolo Bonzini 354c50d8ae3SPaolo Bonzini static void __update_clear_spte_fast(u64 *sptep, u64 spte) 355c50d8ae3SPaolo Bonzini { 356c50d8ae3SPaolo Bonzini union split_spte *ssptep, sspte; 357c50d8ae3SPaolo Bonzini 358c50d8ae3SPaolo Bonzini ssptep = (union split_spte *)sptep; 359c50d8ae3SPaolo Bonzini sspte = (union split_spte)spte; 360c50d8ae3SPaolo Bonzini 361c50d8ae3SPaolo Bonzini WRITE_ONCE(ssptep->spte_low, sspte.spte_low); 362c50d8ae3SPaolo Bonzini 363c50d8ae3SPaolo Bonzini /* 364c50d8ae3SPaolo Bonzini * If we map the spte from present to nonpresent, we should clear 365c50d8ae3SPaolo Bonzini * present bit firstly to avoid vcpu fetch the old high bits. 366c50d8ae3SPaolo Bonzini */ 367c50d8ae3SPaolo Bonzini smp_wmb(); 368c50d8ae3SPaolo Bonzini 369c50d8ae3SPaolo Bonzini ssptep->spte_high = sspte.spte_high; 370c50d8ae3SPaolo Bonzini count_spte_clear(sptep, spte); 371c50d8ae3SPaolo Bonzini } 372c50d8ae3SPaolo Bonzini 373c50d8ae3SPaolo Bonzini static u64 __update_clear_spte_slow(u64 *sptep, u64 spte) 374c50d8ae3SPaolo Bonzini { 375c50d8ae3SPaolo Bonzini union split_spte *ssptep, sspte, orig; 376c50d8ae3SPaolo Bonzini 377c50d8ae3SPaolo Bonzini ssptep = (union split_spte *)sptep; 378c50d8ae3SPaolo Bonzini sspte = (union split_spte)spte; 379c50d8ae3SPaolo Bonzini 380c50d8ae3SPaolo Bonzini /* xchg acts as a barrier before the setting of the high bits */ 381c50d8ae3SPaolo Bonzini orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low); 382c50d8ae3SPaolo Bonzini orig.spte_high = ssptep->spte_high; 383c50d8ae3SPaolo Bonzini ssptep->spte_high = sspte.spte_high; 384c50d8ae3SPaolo Bonzini count_spte_clear(sptep, spte); 385c50d8ae3SPaolo Bonzini 386c50d8ae3SPaolo Bonzini return orig.spte; 387c50d8ae3SPaolo Bonzini } 388c50d8ae3SPaolo Bonzini 389c50d8ae3SPaolo Bonzini /* 390c50d8ae3SPaolo Bonzini * The idea using the light way get the spte on x86_32 guest is from 391c50d8ae3SPaolo Bonzini * gup_get_pte (mm/gup.c). 392c50d8ae3SPaolo Bonzini * 393c50d8ae3SPaolo Bonzini * An spte tlb flush may be pending, because kvm_set_pte_rmapp 394c50d8ae3SPaolo Bonzini * coalesces them and we are running out of the MMU lock. Therefore 395c50d8ae3SPaolo Bonzini * we need to protect against in-progress updates of the spte. 396c50d8ae3SPaolo Bonzini * 397c50d8ae3SPaolo Bonzini * Reading the spte while an update is in progress may get the old value 398c50d8ae3SPaolo Bonzini * for the high part of the spte. The race is fine for a present->non-present 399c50d8ae3SPaolo Bonzini * change (because the high part of the spte is ignored for non-present spte), 400c50d8ae3SPaolo Bonzini * but for a present->present change we must reread the spte. 401c50d8ae3SPaolo Bonzini * 402c50d8ae3SPaolo Bonzini * All such changes are done in two steps (present->non-present and 403c50d8ae3SPaolo Bonzini * non-present->present), hence it is enough to count the number of 404c50d8ae3SPaolo Bonzini * present->non-present updates: if it changed while reading the spte, 405c50d8ae3SPaolo Bonzini * we might have hit the race. This is done using clear_spte_count. 406c50d8ae3SPaolo Bonzini */ 407c50d8ae3SPaolo Bonzini static u64 __get_spte_lockless(u64 *sptep) 408c50d8ae3SPaolo Bonzini { 40957354682SSean Christopherson struct kvm_mmu_page *sp = sptep_to_sp(sptep); 410c50d8ae3SPaolo Bonzini union split_spte spte, *orig = (union split_spte *)sptep; 411c50d8ae3SPaolo Bonzini int count; 412c50d8ae3SPaolo Bonzini 413c50d8ae3SPaolo Bonzini retry: 414c50d8ae3SPaolo Bonzini count = sp->clear_spte_count; 415c50d8ae3SPaolo Bonzini smp_rmb(); 416c50d8ae3SPaolo Bonzini 417c50d8ae3SPaolo Bonzini spte.spte_low = orig->spte_low; 418c50d8ae3SPaolo Bonzini smp_rmb(); 419c50d8ae3SPaolo Bonzini 420c50d8ae3SPaolo Bonzini spte.spte_high = orig->spte_high; 421c50d8ae3SPaolo Bonzini smp_rmb(); 422c50d8ae3SPaolo Bonzini 423c50d8ae3SPaolo Bonzini if (unlikely(spte.spte_low != orig->spte_low || 424c50d8ae3SPaolo Bonzini count != sp->clear_spte_count)) 425c50d8ae3SPaolo Bonzini goto retry; 426c50d8ae3SPaolo Bonzini 427c50d8ae3SPaolo Bonzini return spte.spte; 428c50d8ae3SPaolo Bonzini } 429c50d8ae3SPaolo Bonzini #endif 430c50d8ae3SPaolo Bonzini 431c50d8ae3SPaolo Bonzini static bool spte_has_volatile_bits(u64 spte) 432c50d8ae3SPaolo Bonzini { 433c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(spte)) 434c50d8ae3SPaolo Bonzini return false; 435c50d8ae3SPaolo Bonzini 436c50d8ae3SPaolo Bonzini /* 437c50d8ae3SPaolo Bonzini * Always atomically update spte if it can be updated 438c50d8ae3SPaolo Bonzini * out of mmu-lock, it can ensure dirty bit is not lost, 439c50d8ae3SPaolo Bonzini * also, it can help us to get a stable is_writable_pte() 440c50d8ae3SPaolo Bonzini * to ensure tlb flush is not missed. 441c50d8ae3SPaolo Bonzini */ 442c50d8ae3SPaolo Bonzini if (spte_can_locklessly_be_made_writable(spte) || 443c50d8ae3SPaolo Bonzini is_access_track_spte(spte)) 444c50d8ae3SPaolo Bonzini return true; 445c50d8ae3SPaolo Bonzini 446c50d8ae3SPaolo Bonzini if (spte_ad_enabled(spte)) { 447c50d8ae3SPaolo Bonzini if ((spte & shadow_accessed_mask) == 0 || 448c50d8ae3SPaolo Bonzini (is_writable_pte(spte) && (spte & shadow_dirty_mask) == 0)) 449c50d8ae3SPaolo Bonzini return true; 450c50d8ae3SPaolo Bonzini } 451c50d8ae3SPaolo Bonzini 452c50d8ae3SPaolo Bonzini return false; 453c50d8ae3SPaolo Bonzini } 454c50d8ae3SPaolo Bonzini 455c50d8ae3SPaolo Bonzini /* Rules for using mmu_spte_set: 456c50d8ae3SPaolo Bonzini * Set the sptep from nonpresent to present. 457c50d8ae3SPaolo Bonzini * Note: the sptep being assigned *must* be either not present 458c50d8ae3SPaolo Bonzini * or in a state where the hardware will not attempt to update 459c50d8ae3SPaolo Bonzini * the spte. 460c50d8ae3SPaolo Bonzini */ 461c50d8ae3SPaolo Bonzini static void mmu_spte_set(u64 *sptep, u64 new_spte) 462c50d8ae3SPaolo Bonzini { 463c50d8ae3SPaolo Bonzini WARN_ON(is_shadow_present_pte(*sptep)); 464c50d8ae3SPaolo Bonzini __set_spte(sptep, new_spte); 465c50d8ae3SPaolo Bonzini } 466c50d8ae3SPaolo Bonzini 467c50d8ae3SPaolo Bonzini /* 468c50d8ae3SPaolo Bonzini * Update the SPTE (excluding the PFN), but do not track changes in its 469c50d8ae3SPaolo Bonzini * accessed/dirty status. 470c50d8ae3SPaolo Bonzini */ 471c50d8ae3SPaolo Bonzini static u64 mmu_spte_update_no_track(u64 *sptep, u64 new_spte) 472c50d8ae3SPaolo Bonzini { 473c50d8ae3SPaolo Bonzini u64 old_spte = *sptep; 474c50d8ae3SPaolo Bonzini 475c50d8ae3SPaolo Bonzini WARN_ON(!is_shadow_present_pte(new_spte)); 476c50d8ae3SPaolo Bonzini 477c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(old_spte)) { 478c50d8ae3SPaolo Bonzini mmu_spte_set(sptep, new_spte); 479c50d8ae3SPaolo Bonzini return old_spte; 480c50d8ae3SPaolo Bonzini } 481c50d8ae3SPaolo Bonzini 482c50d8ae3SPaolo Bonzini if (!spte_has_volatile_bits(old_spte)) 483c50d8ae3SPaolo Bonzini __update_clear_spte_fast(sptep, new_spte); 484c50d8ae3SPaolo Bonzini else 485c50d8ae3SPaolo Bonzini old_spte = __update_clear_spte_slow(sptep, new_spte); 486c50d8ae3SPaolo Bonzini 487c50d8ae3SPaolo Bonzini WARN_ON(spte_to_pfn(old_spte) != spte_to_pfn(new_spte)); 488c50d8ae3SPaolo Bonzini 489c50d8ae3SPaolo Bonzini return old_spte; 490c50d8ae3SPaolo Bonzini } 491c50d8ae3SPaolo Bonzini 492c50d8ae3SPaolo Bonzini /* Rules for using mmu_spte_update: 493c50d8ae3SPaolo Bonzini * Update the state bits, it means the mapped pfn is not changed. 494c50d8ae3SPaolo Bonzini * 495c50d8ae3SPaolo Bonzini * Whenever we overwrite a writable spte with a read-only one we 496c50d8ae3SPaolo Bonzini * should flush remote TLBs. Otherwise rmap_write_protect 497c50d8ae3SPaolo Bonzini * will find a read-only spte, even though the writable spte 498c50d8ae3SPaolo Bonzini * might be cached on a CPU's TLB, the return value indicates this 499c50d8ae3SPaolo Bonzini * case. 500c50d8ae3SPaolo Bonzini * 501c50d8ae3SPaolo Bonzini * Returns true if the TLB needs to be flushed 502c50d8ae3SPaolo Bonzini */ 503c50d8ae3SPaolo Bonzini static bool mmu_spte_update(u64 *sptep, u64 new_spte) 504c50d8ae3SPaolo Bonzini { 505c50d8ae3SPaolo Bonzini bool flush = false; 506c50d8ae3SPaolo Bonzini u64 old_spte = mmu_spte_update_no_track(sptep, new_spte); 507c50d8ae3SPaolo Bonzini 508c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(old_spte)) 509c50d8ae3SPaolo Bonzini return false; 510c50d8ae3SPaolo Bonzini 511c50d8ae3SPaolo Bonzini /* 512c50d8ae3SPaolo Bonzini * For the spte updated out of mmu-lock is safe, since 513c50d8ae3SPaolo Bonzini * we always atomically update it, see the comments in 514c50d8ae3SPaolo Bonzini * spte_has_volatile_bits(). 515c50d8ae3SPaolo Bonzini */ 516c50d8ae3SPaolo Bonzini if (spte_can_locklessly_be_made_writable(old_spte) && 517c50d8ae3SPaolo Bonzini !is_writable_pte(new_spte)) 518c50d8ae3SPaolo Bonzini flush = true; 519c50d8ae3SPaolo Bonzini 520c50d8ae3SPaolo Bonzini /* 521c50d8ae3SPaolo Bonzini * Flush TLB when accessed/dirty states are changed in the page tables, 522c50d8ae3SPaolo Bonzini * to guarantee consistency between TLB and page tables. 523c50d8ae3SPaolo Bonzini */ 524c50d8ae3SPaolo Bonzini 525c50d8ae3SPaolo Bonzini if (is_accessed_spte(old_spte) && !is_accessed_spte(new_spte)) { 526c50d8ae3SPaolo Bonzini flush = true; 527c50d8ae3SPaolo Bonzini kvm_set_pfn_accessed(spte_to_pfn(old_spte)); 528c50d8ae3SPaolo Bonzini } 529c50d8ae3SPaolo Bonzini 530c50d8ae3SPaolo Bonzini if (is_dirty_spte(old_spte) && !is_dirty_spte(new_spte)) { 531c50d8ae3SPaolo Bonzini flush = true; 532c50d8ae3SPaolo Bonzini kvm_set_pfn_dirty(spte_to_pfn(old_spte)); 533c50d8ae3SPaolo Bonzini } 534c50d8ae3SPaolo Bonzini 535c50d8ae3SPaolo Bonzini return flush; 536c50d8ae3SPaolo Bonzini } 537c50d8ae3SPaolo Bonzini 538c50d8ae3SPaolo Bonzini /* 539c50d8ae3SPaolo Bonzini * Rules for using mmu_spte_clear_track_bits: 540c50d8ae3SPaolo Bonzini * It sets the sptep from present to nonpresent, and track the 541c50d8ae3SPaolo Bonzini * state bits, it is used to clear the last level sptep. 542c50d8ae3SPaolo Bonzini * Returns non-zero if the PTE was previously valid. 543c50d8ae3SPaolo Bonzini */ 544c50d8ae3SPaolo Bonzini static int mmu_spte_clear_track_bits(u64 *sptep) 545c50d8ae3SPaolo Bonzini { 546c50d8ae3SPaolo Bonzini kvm_pfn_t pfn; 547c50d8ae3SPaolo Bonzini u64 old_spte = *sptep; 548c50d8ae3SPaolo Bonzini 549c50d8ae3SPaolo Bonzini if (!spte_has_volatile_bits(old_spte)) 550c50d8ae3SPaolo Bonzini __update_clear_spte_fast(sptep, 0ull); 551c50d8ae3SPaolo Bonzini else 552c50d8ae3SPaolo Bonzini old_spte = __update_clear_spte_slow(sptep, 0ull); 553c50d8ae3SPaolo Bonzini 554c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(old_spte)) 555c50d8ae3SPaolo Bonzini return 0; 556c50d8ae3SPaolo Bonzini 557c50d8ae3SPaolo Bonzini pfn = spte_to_pfn(old_spte); 558c50d8ae3SPaolo Bonzini 559c50d8ae3SPaolo Bonzini /* 560c50d8ae3SPaolo Bonzini * KVM does not hold the refcount of the page used by 561c50d8ae3SPaolo Bonzini * kvm mmu, before reclaiming the page, we should 562c50d8ae3SPaolo Bonzini * unmap it from mmu first. 563c50d8ae3SPaolo Bonzini */ 564c50d8ae3SPaolo Bonzini WARN_ON(!kvm_is_reserved_pfn(pfn) && !page_count(pfn_to_page(pfn))); 565c50d8ae3SPaolo Bonzini 566c50d8ae3SPaolo Bonzini if (is_accessed_spte(old_spte)) 567c50d8ae3SPaolo Bonzini kvm_set_pfn_accessed(pfn); 568c50d8ae3SPaolo Bonzini 569c50d8ae3SPaolo Bonzini if (is_dirty_spte(old_spte)) 570c50d8ae3SPaolo Bonzini kvm_set_pfn_dirty(pfn); 571c50d8ae3SPaolo Bonzini 572c50d8ae3SPaolo Bonzini return 1; 573c50d8ae3SPaolo Bonzini } 574c50d8ae3SPaolo Bonzini 575c50d8ae3SPaolo Bonzini /* 576c50d8ae3SPaolo Bonzini * Rules for using mmu_spte_clear_no_track: 577c50d8ae3SPaolo Bonzini * Directly clear spte without caring the state bits of sptep, 578c50d8ae3SPaolo Bonzini * it is used to set the upper level spte. 579c50d8ae3SPaolo Bonzini */ 580c50d8ae3SPaolo Bonzini static void mmu_spte_clear_no_track(u64 *sptep) 581c50d8ae3SPaolo Bonzini { 582c50d8ae3SPaolo Bonzini __update_clear_spte_fast(sptep, 0ull); 583c50d8ae3SPaolo Bonzini } 584c50d8ae3SPaolo Bonzini 585c50d8ae3SPaolo Bonzini static u64 mmu_spte_get_lockless(u64 *sptep) 586c50d8ae3SPaolo Bonzini { 587c50d8ae3SPaolo Bonzini return __get_spte_lockless(sptep); 588c50d8ae3SPaolo Bonzini } 589c50d8ae3SPaolo Bonzini 590c50d8ae3SPaolo Bonzini /* Restore an acc-track PTE back to a regular PTE */ 591c50d8ae3SPaolo Bonzini static u64 restore_acc_track_spte(u64 spte) 592c50d8ae3SPaolo Bonzini { 593c50d8ae3SPaolo Bonzini u64 new_spte = spte; 5948a967d65SPaolo Bonzini u64 saved_bits = (spte >> SHADOW_ACC_TRACK_SAVED_BITS_SHIFT) 5958a967d65SPaolo Bonzini & SHADOW_ACC_TRACK_SAVED_BITS_MASK; 596c50d8ae3SPaolo Bonzini 597c50d8ae3SPaolo Bonzini WARN_ON_ONCE(spte_ad_enabled(spte)); 598c50d8ae3SPaolo Bonzini WARN_ON_ONCE(!is_access_track_spte(spte)); 599c50d8ae3SPaolo Bonzini 600c50d8ae3SPaolo Bonzini new_spte &= ~shadow_acc_track_mask; 6018a967d65SPaolo Bonzini new_spte &= ~(SHADOW_ACC_TRACK_SAVED_BITS_MASK << 6028a967d65SPaolo Bonzini SHADOW_ACC_TRACK_SAVED_BITS_SHIFT); 603c50d8ae3SPaolo Bonzini new_spte |= saved_bits; 604c50d8ae3SPaolo Bonzini 605c50d8ae3SPaolo Bonzini return new_spte; 606c50d8ae3SPaolo Bonzini } 607c50d8ae3SPaolo Bonzini 608c50d8ae3SPaolo Bonzini /* Returns the Accessed status of the PTE and resets it at the same time. */ 609c50d8ae3SPaolo Bonzini static bool mmu_spte_age(u64 *sptep) 610c50d8ae3SPaolo Bonzini { 611c50d8ae3SPaolo Bonzini u64 spte = mmu_spte_get_lockless(sptep); 612c50d8ae3SPaolo Bonzini 613c50d8ae3SPaolo Bonzini if (!is_accessed_spte(spte)) 614c50d8ae3SPaolo Bonzini return false; 615c50d8ae3SPaolo Bonzini 616c50d8ae3SPaolo Bonzini if (spte_ad_enabled(spte)) { 617c50d8ae3SPaolo Bonzini clear_bit((ffs(shadow_accessed_mask) - 1), 618c50d8ae3SPaolo Bonzini (unsigned long *)sptep); 619c50d8ae3SPaolo Bonzini } else { 620c50d8ae3SPaolo Bonzini /* 621c50d8ae3SPaolo Bonzini * Capture the dirty status of the page, so that it doesn't get 622c50d8ae3SPaolo Bonzini * lost when the SPTE is marked for access tracking. 623c50d8ae3SPaolo Bonzini */ 624c50d8ae3SPaolo Bonzini if (is_writable_pte(spte)) 625c50d8ae3SPaolo Bonzini kvm_set_pfn_dirty(spte_to_pfn(spte)); 626c50d8ae3SPaolo Bonzini 627c50d8ae3SPaolo Bonzini spte = mark_spte_for_access_track(spte); 628c50d8ae3SPaolo Bonzini mmu_spte_update_no_track(sptep, spte); 629c50d8ae3SPaolo Bonzini } 630c50d8ae3SPaolo Bonzini 631c50d8ae3SPaolo Bonzini return true; 632c50d8ae3SPaolo Bonzini } 633c50d8ae3SPaolo Bonzini 634c50d8ae3SPaolo Bonzini static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu) 635c50d8ae3SPaolo Bonzini { 636c50d8ae3SPaolo Bonzini /* 637c50d8ae3SPaolo Bonzini * Prevent page table teardown by making any free-er wait during 638c50d8ae3SPaolo Bonzini * kvm_flush_remote_tlbs() IPI to all active vcpus. 639c50d8ae3SPaolo Bonzini */ 640c50d8ae3SPaolo Bonzini local_irq_disable(); 641c50d8ae3SPaolo Bonzini 642c50d8ae3SPaolo Bonzini /* 643c50d8ae3SPaolo Bonzini * Make sure a following spte read is not reordered ahead of the write 644c50d8ae3SPaolo Bonzini * to vcpu->mode. 645c50d8ae3SPaolo Bonzini */ 646c50d8ae3SPaolo Bonzini smp_store_mb(vcpu->mode, READING_SHADOW_PAGE_TABLES); 647c50d8ae3SPaolo Bonzini } 648c50d8ae3SPaolo Bonzini 649c50d8ae3SPaolo Bonzini static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu) 650c50d8ae3SPaolo Bonzini { 651c50d8ae3SPaolo Bonzini /* 652c50d8ae3SPaolo Bonzini * Make sure the write to vcpu->mode is not reordered in front of 653c50d8ae3SPaolo Bonzini * reads to sptes. If it does, kvm_mmu_commit_zap_page() can see us 654c50d8ae3SPaolo Bonzini * OUTSIDE_GUEST_MODE and proceed to free the shadow page table. 655c50d8ae3SPaolo Bonzini */ 656c50d8ae3SPaolo Bonzini smp_store_release(&vcpu->mode, OUTSIDE_GUEST_MODE); 657c50d8ae3SPaolo Bonzini local_irq_enable(); 658c50d8ae3SPaolo Bonzini } 659c50d8ae3SPaolo Bonzini 660378f5cd6SSean Christopherson static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu, bool maybe_indirect) 661c50d8ae3SPaolo Bonzini { 662c50d8ae3SPaolo Bonzini int r; 663c50d8ae3SPaolo Bonzini 664531281adSSean Christopherson /* 1 rmap, 1 parent PTE per level, and the prefetched rmaps. */ 66594ce87efSSean Christopherson r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache, 666531281adSSean Christopherson 1 + PT64_ROOT_MAX_LEVEL + PTE_PREFETCH_NUM); 667c50d8ae3SPaolo Bonzini if (r) 668c50d8ae3SPaolo Bonzini return r; 66994ce87efSSean Christopherson r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_shadow_page_cache, 670171a90d7SSean Christopherson PT64_ROOT_MAX_LEVEL); 671171a90d7SSean Christopherson if (r) 672171a90d7SSean Christopherson return r; 673378f5cd6SSean Christopherson if (maybe_indirect) { 67494ce87efSSean Christopherson r = kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_gfn_array_cache, 675171a90d7SSean Christopherson PT64_ROOT_MAX_LEVEL); 676c50d8ae3SPaolo Bonzini if (r) 677c50d8ae3SPaolo Bonzini return r; 678378f5cd6SSean Christopherson } 67994ce87efSSean Christopherson return kvm_mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache, 680531281adSSean Christopherson PT64_ROOT_MAX_LEVEL); 681c50d8ae3SPaolo Bonzini } 682c50d8ae3SPaolo Bonzini 683c50d8ae3SPaolo Bonzini static void mmu_free_memory_caches(struct kvm_vcpu *vcpu) 684c50d8ae3SPaolo Bonzini { 68594ce87efSSean Christopherson kvm_mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache); 68694ce87efSSean Christopherson kvm_mmu_free_memory_cache(&vcpu->arch.mmu_shadow_page_cache); 68794ce87efSSean Christopherson kvm_mmu_free_memory_cache(&vcpu->arch.mmu_gfn_array_cache); 68894ce87efSSean Christopherson kvm_mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache); 689c50d8ae3SPaolo Bonzini } 690c50d8ae3SPaolo Bonzini 691c50d8ae3SPaolo Bonzini static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu) 692c50d8ae3SPaolo Bonzini { 69394ce87efSSean Christopherson return kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache); 694c50d8ae3SPaolo Bonzini } 695c50d8ae3SPaolo Bonzini 696c50d8ae3SPaolo Bonzini static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc) 697c50d8ae3SPaolo Bonzini { 698c50d8ae3SPaolo Bonzini kmem_cache_free(pte_list_desc_cache, pte_list_desc); 699c50d8ae3SPaolo Bonzini } 700c50d8ae3SPaolo Bonzini 701c50d8ae3SPaolo Bonzini static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index) 702c50d8ae3SPaolo Bonzini { 703c50d8ae3SPaolo Bonzini if (!sp->role.direct) 704c50d8ae3SPaolo Bonzini return sp->gfns[index]; 705c50d8ae3SPaolo Bonzini 706c50d8ae3SPaolo Bonzini return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS)); 707c50d8ae3SPaolo Bonzini } 708c50d8ae3SPaolo Bonzini 709c50d8ae3SPaolo Bonzini static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn) 710c50d8ae3SPaolo Bonzini { 711c50d8ae3SPaolo Bonzini if (!sp->role.direct) { 712c50d8ae3SPaolo Bonzini sp->gfns[index] = gfn; 713c50d8ae3SPaolo Bonzini return; 714c50d8ae3SPaolo Bonzini } 715c50d8ae3SPaolo Bonzini 716c50d8ae3SPaolo Bonzini if (WARN_ON(gfn != kvm_mmu_page_get_gfn(sp, index))) 717c50d8ae3SPaolo Bonzini pr_err_ratelimited("gfn mismatch under direct page %llx " 718c50d8ae3SPaolo Bonzini "(expected %llx, got %llx)\n", 719c50d8ae3SPaolo Bonzini sp->gfn, 720c50d8ae3SPaolo Bonzini kvm_mmu_page_get_gfn(sp, index), gfn); 721c50d8ae3SPaolo Bonzini } 722c50d8ae3SPaolo Bonzini 723c50d8ae3SPaolo Bonzini /* 724c50d8ae3SPaolo Bonzini * Return the pointer to the large page information for a given gfn, 725c50d8ae3SPaolo Bonzini * handling slots that are not large page aligned. 726c50d8ae3SPaolo Bonzini */ 727c50d8ae3SPaolo Bonzini static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn, 728c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 729c50d8ae3SPaolo Bonzini int level) 730c50d8ae3SPaolo Bonzini { 731c50d8ae3SPaolo Bonzini unsigned long idx; 732c50d8ae3SPaolo Bonzini 733c50d8ae3SPaolo Bonzini idx = gfn_to_index(gfn, slot->base_gfn, level); 734c50d8ae3SPaolo Bonzini return &slot->arch.lpage_info[level - 2][idx]; 735c50d8ae3SPaolo Bonzini } 736c50d8ae3SPaolo Bonzini 737c50d8ae3SPaolo Bonzini static void update_gfn_disallow_lpage_count(struct kvm_memory_slot *slot, 738c50d8ae3SPaolo Bonzini gfn_t gfn, int count) 739c50d8ae3SPaolo Bonzini { 740c50d8ae3SPaolo Bonzini struct kvm_lpage_info *linfo; 741c50d8ae3SPaolo Bonzini int i; 742c50d8ae3SPaolo Bonzini 7433bae0459SSean Christopherson for (i = PG_LEVEL_2M; i <= KVM_MAX_HUGEPAGE_LEVEL; ++i) { 744c50d8ae3SPaolo Bonzini linfo = lpage_info_slot(gfn, slot, i); 745c50d8ae3SPaolo Bonzini linfo->disallow_lpage += count; 746c50d8ae3SPaolo Bonzini WARN_ON(linfo->disallow_lpage < 0); 747c50d8ae3SPaolo Bonzini } 748c50d8ae3SPaolo Bonzini } 749c50d8ae3SPaolo Bonzini 750c50d8ae3SPaolo Bonzini void kvm_mmu_gfn_disallow_lpage(struct kvm_memory_slot *slot, gfn_t gfn) 751c50d8ae3SPaolo Bonzini { 752c50d8ae3SPaolo Bonzini update_gfn_disallow_lpage_count(slot, gfn, 1); 753c50d8ae3SPaolo Bonzini } 754c50d8ae3SPaolo Bonzini 755c50d8ae3SPaolo Bonzini void kvm_mmu_gfn_allow_lpage(struct kvm_memory_slot *slot, gfn_t gfn) 756c50d8ae3SPaolo Bonzini { 757c50d8ae3SPaolo Bonzini update_gfn_disallow_lpage_count(slot, gfn, -1); 758c50d8ae3SPaolo Bonzini } 759c50d8ae3SPaolo Bonzini 760c50d8ae3SPaolo Bonzini static void account_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp) 761c50d8ae3SPaolo Bonzini { 762c50d8ae3SPaolo Bonzini struct kvm_memslots *slots; 763c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 764c50d8ae3SPaolo Bonzini gfn_t gfn; 765c50d8ae3SPaolo Bonzini 766c50d8ae3SPaolo Bonzini kvm->arch.indirect_shadow_pages++; 767c50d8ae3SPaolo Bonzini gfn = sp->gfn; 768c50d8ae3SPaolo Bonzini slots = kvm_memslots_for_spte_role(kvm, sp->role); 769c50d8ae3SPaolo Bonzini slot = __gfn_to_memslot(slots, gfn); 770c50d8ae3SPaolo Bonzini 771c50d8ae3SPaolo Bonzini /* the non-leaf shadow pages are keeping readonly. */ 7723bae0459SSean Christopherson if (sp->role.level > PG_LEVEL_4K) 773c50d8ae3SPaolo Bonzini return kvm_slot_page_track_add_page(kvm, slot, gfn, 774c50d8ae3SPaolo Bonzini KVM_PAGE_TRACK_WRITE); 775c50d8ae3SPaolo Bonzini 776c50d8ae3SPaolo Bonzini kvm_mmu_gfn_disallow_lpage(slot, gfn); 777c50d8ae3SPaolo Bonzini } 778c50d8ae3SPaolo Bonzini 77929cf0f50SBen Gardon void account_huge_nx_page(struct kvm *kvm, struct kvm_mmu_page *sp) 780c50d8ae3SPaolo Bonzini { 781c50d8ae3SPaolo Bonzini if (sp->lpage_disallowed) 782c50d8ae3SPaolo Bonzini return; 783c50d8ae3SPaolo Bonzini 784c50d8ae3SPaolo Bonzini ++kvm->stat.nx_lpage_splits; 785c50d8ae3SPaolo Bonzini list_add_tail(&sp->lpage_disallowed_link, 786c50d8ae3SPaolo Bonzini &kvm->arch.lpage_disallowed_mmu_pages); 787c50d8ae3SPaolo Bonzini sp->lpage_disallowed = true; 788c50d8ae3SPaolo Bonzini } 789c50d8ae3SPaolo Bonzini 790c50d8ae3SPaolo Bonzini static void unaccount_shadowed(struct kvm *kvm, struct kvm_mmu_page *sp) 791c50d8ae3SPaolo Bonzini { 792c50d8ae3SPaolo Bonzini struct kvm_memslots *slots; 793c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 794c50d8ae3SPaolo Bonzini gfn_t gfn; 795c50d8ae3SPaolo Bonzini 796c50d8ae3SPaolo Bonzini kvm->arch.indirect_shadow_pages--; 797c50d8ae3SPaolo Bonzini gfn = sp->gfn; 798c50d8ae3SPaolo Bonzini slots = kvm_memslots_for_spte_role(kvm, sp->role); 799c50d8ae3SPaolo Bonzini slot = __gfn_to_memslot(slots, gfn); 8003bae0459SSean Christopherson if (sp->role.level > PG_LEVEL_4K) 801c50d8ae3SPaolo Bonzini return kvm_slot_page_track_remove_page(kvm, slot, gfn, 802c50d8ae3SPaolo Bonzini KVM_PAGE_TRACK_WRITE); 803c50d8ae3SPaolo Bonzini 804c50d8ae3SPaolo Bonzini kvm_mmu_gfn_allow_lpage(slot, gfn); 805c50d8ae3SPaolo Bonzini } 806c50d8ae3SPaolo Bonzini 80729cf0f50SBen Gardon void unaccount_huge_nx_page(struct kvm *kvm, struct kvm_mmu_page *sp) 808c50d8ae3SPaolo Bonzini { 809c50d8ae3SPaolo Bonzini --kvm->stat.nx_lpage_splits; 810c50d8ae3SPaolo Bonzini sp->lpage_disallowed = false; 811c50d8ae3SPaolo Bonzini list_del(&sp->lpage_disallowed_link); 812c50d8ae3SPaolo Bonzini } 813c50d8ae3SPaolo Bonzini 814c50d8ae3SPaolo Bonzini static struct kvm_memory_slot * 815c50d8ae3SPaolo Bonzini gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn, 816c50d8ae3SPaolo Bonzini bool no_dirty_log) 817c50d8ae3SPaolo Bonzini { 818c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 819c50d8ae3SPaolo Bonzini 820c50d8ae3SPaolo Bonzini slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn); 82191b0d268SPaolo Bonzini if (!slot || slot->flags & KVM_MEMSLOT_INVALID) 82291b0d268SPaolo Bonzini return NULL; 823044c59c4SPeter Xu if (no_dirty_log && kvm_slot_dirty_track_enabled(slot)) 82491b0d268SPaolo Bonzini return NULL; 825c50d8ae3SPaolo Bonzini 826c50d8ae3SPaolo Bonzini return slot; 827c50d8ae3SPaolo Bonzini } 828c50d8ae3SPaolo Bonzini 829c50d8ae3SPaolo Bonzini /* 830c50d8ae3SPaolo Bonzini * About rmap_head encoding: 831c50d8ae3SPaolo Bonzini * 832c50d8ae3SPaolo Bonzini * If the bit zero of rmap_head->val is clear, then it points to the only spte 833c50d8ae3SPaolo Bonzini * in this rmap chain. Otherwise, (rmap_head->val & ~1) points to a struct 834c50d8ae3SPaolo Bonzini * pte_list_desc containing more mappings. 835c50d8ae3SPaolo Bonzini */ 836c50d8ae3SPaolo Bonzini 837c50d8ae3SPaolo Bonzini /* 838c50d8ae3SPaolo Bonzini * Returns the number of pointers in the rmap chain, not counting the new one. 839c50d8ae3SPaolo Bonzini */ 840c50d8ae3SPaolo Bonzini static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte, 841c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head) 842c50d8ae3SPaolo Bonzini { 843c50d8ae3SPaolo Bonzini struct pte_list_desc *desc; 844c50d8ae3SPaolo Bonzini int i, count = 0; 845c50d8ae3SPaolo Bonzini 846c50d8ae3SPaolo Bonzini if (!rmap_head->val) { 847805a0f83SStephen Zhang rmap_printk("%p %llx 0->1\n", spte, *spte); 848c50d8ae3SPaolo Bonzini rmap_head->val = (unsigned long)spte; 849c50d8ae3SPaolo Bonzini } else if (!(rmap_head->val & 1)) { 850805a0f83SStephen Zhang rmap_printk("%p %llx 1->many\n", spte, *spte); 851c50d8ae3SPaolo Bonzini desc = mmu_alloc_pte_list_desc(vcpu); 852c50d8ae3SPaolo Bonzini desc->sptes[0] = (u64 *)rmap_head->val; 853c50d8ae3SPaolo Bonzini desc->sptes[1] = spte; 854c50d8ae3SPaolo Bonzini rmap_head->val = (unsigned long)desc | 1; 855c50d8ae3SPaolo Bonzini ++count; 856c50d8ae3SPaolo Bonzini } else { 857805a0f83SStephen Zhang rmap_printk("%p %llx many->many\n", spte, *spte); 858c50d8ae3SPaolo Bonzini desc = (struct pte_list_desc *)(rmap_head->val & ~1ul); 859c6c4f961SLi RongQing while (desc->sptes[PTE_LIST_EXT-1]) { 860c50d8ae3SPaolo Bonzini count += PTE_LIST_EXT; 861c6c4f961SLi RongQing 862c6c4f961SLi RongQing if (!desc->more) { 863c50d8ae3SPaolo Bonzini desc->more = mmu_alloc_pte_list_desc(vcpu); 864c50d8ae3SPaolo Bonzini desc = desc->more; 865c6c4f961SLi RongQing break; 866c6c4f961SLi RongQing } 867c6c4f961SLi RongQing desc = desc->more; 868c50d8ae3SPaolo Bonzini } 869c50d8ae3SPaolo Bonzini for (i = 0; desc->sptes[i]; ++i) 870c50d8ae3SPaolo Bonzini ++count; 871c50d8ae3SPaolo Bonzini desc->sptes[i] = spte; 872c50d8ae3SPaolo Bonzini } 873c50d8ae3SPaolo Bonzini return count; 874c50d8ae3SPaolo Bonzini } 875c50d8ae3SPaolo Bonzini 876c50d8ae3SPaolo Bonzini static void 877c50d8ae3SPaolo Bonzini pte_list_desc_remove_entry(struct kvm_rmap_head *rmap_head, 878c50d8ae3SPaolo Bonzini struct pte_list_desc *desc, int i, 879c50d8ae3SPaolo Bonzini struct pte_list_desc *prev_desc) 880c50d8ae3SPaolo Bonzini { 881c50d8ae3SPaolo Bonzini int j; 882c50d8ae3SPaolo Bonzini 883c50d8ae3SPaolo Bonzini for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j) 884c50d8ae3SPaolo Bonzini ; 885c50d8ae3SPaolo Bonzini desc->sptes[i] = desc->sptes[j]; 886c50d8ae3SPaolo Bonzini desc->sptes[j] = NULL; 887c50d8ae3SPaolo Bonzini if (j != 0) 888c50d8ae3SPaolo Bonzini return; 889c50d8ae3SPaolo Bonzini if (!prev_desc && !desc->more) 890fe3c2b4cSMiaohe Lin rmap_head->val = 0; 891c50d8ae3SPaolo Bonzini else 892c50d8ae3SPaolo Bonzini if (prev_desc) 893c50d8ae3SPaolo Bonzini prev_desc->more = desc->more; 894c50d8ae3SPaolo Bonzini else 895c50d8ae3SPaolo Bonzini rmap_head->val = (unsigned long)desc->more | 1; 896c50d8ae3SPaolo Bonzini mmu_free_pte_list_desc(desc); 897c50d8ae3SPaolo Bonzini } 898c50d8ae3SPaolo Bonzini 899c50d8ae3SPaolo Bonzini static void __pte_list_remove(u64 *spte, struct kvm_rmap_head *rmap_head) 900c50d8ae3SPaolo Bonzini { 901c50d8ae3SPaolo Bonzini struct pte_list_desc *desc; 902c50d8ae3SPaolo Bonzini struct pte_list_desc *prev_desc; 903c50d8ae3SPaolo Bonzini int i; 904c50d8ae3SPaolo Bonzini 905c50d8ae3SPaolo Bonzini if (!rmap_head->val) { 906c50d8ae3SPaolo Bonzini pr_err("%s: %p 0->BUG\n", __func__, spte); 907c50d8ae3SPaolo Bonzini BUG(); 908c50d8ae3SPaolo Bonzini } else if (!(rmap_head->val & 1)) { 909805a0f83SStephen Zhang rmap_printk("%p 1->0\n", spte); 910c50d8ae3SPaolo Bonzini if ((u64 *)rmap_head->val != spte) { 911c50d8ae3SPaolo Bonzini pr_err("%s: %p 1->BUG\n", __func__, spte); 912c50d8ae3SPaolo Bonzini BUG(); 913c50d8ae3SPaolo Bonzini } 914c50d8ae3SPaolo Bonzini rmap_head->val = 0; 915c50d8ae3SPaolo Bonzini } else { 916805a0f83SStephen Zhang rmap_printk("%p many->many\n", spte); 917c50d8ae3SPaolo Bonzini desc = (struct pte_list_desc *)(rmap_head->val & ~1ul); 918c50d8ae3SPaolo Bonzini prev_desc = NULL; 919c50d8ae3SPaolo Bonzini while (desc) { 920c50d8ae3SPaolo Bonzini for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i) { 921c50d8ae3SPaolo Bonzini if (desc->sptes[i] == spte) { 922c50d8ae3SPaolo Bonzini pte_list_desc_remove_entry(rmap_head, 923c50d8ae3SPaolo Bonzini desc, i, prev_desc); 924c50d8ae3SPaolo Bonzini return; 925c50d8ae3SPaolo Bonzini } 926c50d8ae3SPaolo Bonzini } 927c50d8ae3SPaolo Bonzini prev_desc = desc; 928c50d8ae3SPaolo Bonzini desc = desc->more; 929c50d8ae3SPaolo Bonzini } 930c50d8ae3SPaolo Bonzini pr_err("%s: %p many->many\n", __func__, spte); 931c50d8ae3SPaolo Bonzini BUG(); 932c50d8ae3SPaolo Bonzini } 933c50d8ae3SPaolo Bonzini } 934c50d8ae3SPaolo Bonzini 935c50d8ae3SPaolo Bonzini static void pte_list_remove(struct kvm_rmap_head *rmap_head, u64 *sptep) 936c50d8ae3SPaolo Bonzini { 937c50d8ae3SPaolo Bonzini mmu_spte_clear_track_bits(sptep); 938c50d8ae3SPaolo Bonzini __pte_list_remove(sptep, rmap_head); 939c50d8ae3SPaolo Bonzini } 940c50d8ae3SPaolo Bonzini 941c50d8ae3SPaolo Bonzini static struct kvm_rmap_head *__gfn_to_rmap(gfn_t gfn, int level, 942c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot) 943c50d8ae3SPaolo Bonzini { 944c50d8ae3SPaolo Bonzini unsigned long idx; 945c50d8ae3SPaolo Bonzini 946c50d8ae3SPaolo Bonzini idx = gfn_to_index(gfn, slot->base_gfn, level); 9473bae0459SSean Christopherson return &slot->arch.rmap[level - PG_LEVEL_4K][idx]; 948c50d8ae3SPaolo Bonzini } 949c50d8ae3SPaolo Bonzini 950c50d8ae3SPaolo Bonzini static struct kvm_rmap_head *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, 951c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp) 952c50d8ae3SPaolo Bonzini { 953c50d8ae3SPaolo Bonzini struct kvm_memslots *slots; 954c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 955c50d8ae3SPaolo Bonzini 956c50d8ae3SPaolo Bonzini slots = kvm_memslots_for_spte_role(kvm, sp->role); 957c50d8ae3SPaolo Bonzini slot = __gfn_to_memslot(slots, gfn); 958c50d8ae3SPaolo Bonzini return __gfn_to_rmap(gfn, sp->role.level, slot); 959c50d8ae3SPaolo Bonzini } 960c50d8ae3SPaolo Bonzini 961c50d8ae3SPaolo Bonzini static bool rmap_can_add(struct kvm_vcpu *vcpu) 962c50d8ae3SPaolo Bonzini { 963356ec69aSSean Christopherson struct kvm_mmu_memory_cache *mc; 964c50d8ae3SPaolo Bonzini 965356ec69aSSean Christopherson mc = &vcpu->arch.mmu_pte_list_desc_cache; 96694ce87efSSean Christopherson return kvm_mmu_memory_cache_nr_free_objects(mc); 967c50d8ae3SPaolo Bonzini } 968c50d8ae3SPaolo Bonzini 969c50d8ae3SPaolo Bonzini static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn) 970c50d8ae3SPaolo Bonzini { 971c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 972c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head; 973c50d8ae3SPaolo Bonzini 97457354682SSean Christopherson sp = sptep_to_sp(spte); 975c50d8ae3SPaolo Bonzini kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn); 976c50d8ae3SPaolo Bonzini rmap_head = gfn_to_rmap(vcpu->kvm, gfn, sp); 977c50d8ae3SPaolo Bonzini return pte_list_add(vcpu, spte, rmap_head); 978c50d8ae3SPaolo Bonzini } 979c50d8ae3SPaolo Bonzini 980c50d8ae3SPaolo Bonzini static void rmap_remove(struct kvm *kvm, u64 *spte) 981c50d8ae3SPaolo Bonzini { 982c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 983c50d8ae3SPaolo Bonzini gfn_t gfn; 984c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head; 985c50d8ae3SPaolo Bonzini 98657354682SSean Christopherson sp = sptep_to_sp(spte); 987c50d8ae3SPaolo Bonzini gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt); 988c50d8ae3SPaolo Bonzini rmap_head = gfn_to_rmap(kvm, gfn, sp); 989c50d8ae3SPaolo Bonzini __pte_list_remove(spte, rmap_head); 990c50d8ae3SPaolo Bonzini } 991c50d8ae3SPaolo Bonzini 992c50d8ae3SPaolo Bonzini /* 993c50d8ae3SPaolo Bonzini * Used by the following functions to iterate through the sptes linked by a 994c50d8ae3SPaolo Bonzini * rmap. All fields are private and not assumed to be used outside. 995c50d8ae3SPaolo Bonzini */ 996c50d8ae3SPaolo Bonzini struct rmap_iterator { 997c50d8ae3SPaolo Bonzini /* private fields */ 998c50d8ae3SPaolo Bonzini struct pte_list_desc *desc; /* holds the sptep if not NULL */ 999c50d8ae3SPaolo Bonzini int pos; /* index of the sptep */ 1000c50d8ae3SPaolo Bonzini }; 1001c50d8ae3SPaolo Bonzini 1002c50d8ae3SPaolo Bonzini /* 1003c50d8ae3SPaolo Bonzini * Iteration must be started by this function. This should also be used after 1004c50d8ae3SPaolo Bonzini * removing/dropping sptes from the rmap link because in such cases the 10050a03cbdaSMiaohe Lin * information in the iterator may not be valid. 1006c50d8ae3SPaolo Bonzini * 1007c50d8ae3SPaolo Bonzini * Returns sptep if found, NULL otherwise. 1008c50d8ae3SPaolo Bonzini */ 1009c50d8ae3SPaolo Bonzini static u64 *rmap_get_first(struct kvm_rmap_head *rmap_head, 1010c50d8ae3SPaolo Bonzini struct rmap_iterator *iter) 1011c50d8ae3SPaolo Bonzini { 1012c50d8ae3SPaolo Bonzini u64 *sptep; 1013c50d8ae3SPaolo Bonzini 1014c50d8ae3SPaolo Bonzini if (!rmap_head->val) 1015c50d8ae3SPaolo Bonzini return NULL; 1016c50d8ae3SPaolo Bonzini 1017c50d8ae3SPaolo Bonzini if (!(rmap_head->val & 1)) { 1018c50d8ae3SPaolo Bonzini iter->desc = NULL; 1019c50d8ae3SPaolo Bonzini sptep = (u64 *)rmap_head->val; 1020c50d8ae3SPaolo Bonzini goto out; 1021c50d8ae3SPaolo Bonzini } 1022c50d8ae3SPaolo Bonzini 1023c50d8ae3SPaolo Bonzini iter->desc = (struct pte_list_desc *)(rmap_head->val & ~1ul); 1024c50d8ae3SPaolo Bonzini iter->pos = 0; 1025c50d8ae3SPaolo Bonzini sptep = iter->desc->sptes[iter->pos]; 1026c50d8ae3SPaolo Bonzini out: 1027c50d8ae3SPaolo Bonzini BUG_ON(!is_shadow_present_pte(*sptep)); 1028c50d8ae3SPaolo Bonzini return sptep; 1029c50d8ae3SPaolo Bonzini } 1030c50d8ae3SPaolo Bonzini 1031c50d8ae3SPaolo Bonzini /* 1032c50d8ae3SPaolo Bonzini * Must be used with a valid iterator: e.g. after rmap_get_first(). 1033c50d8ae3SPaolo Bonzini * 1034c50d8ae3SPaolo Bonzini * Returns sptep if found, NULL otherwise. 1035c50d8ae3SPaolo Bonzini */ 1036c50d8ae3SPaolo Bonzini static u64 *rmap_get_next(struct rmap_iterator *iter) 1037c50d8ae3SPaolo Bonzini { 1038c50d8ae3SPaolo Bonzini u64 *sptep; 1039c50d8ae3SPaolo Bonzini 1040c50d8ae3SPaolo Bonzini if (iter->desc) { 1041c50d8ae3SPaolo Bonzini if (iter->pos < PTE_LIST_EXT - 1) { 1042c50d8ae3SPaolo Bonzini ++iter->pos; 1043c50d8ae3SPaolo Bonzini sptep = iter->desc->sptes[iter->pos]; 1044c50d8ae3SPaolo Bonzini if (sptep) 1045c50d8ae3SPaolo Bonzini goto out; 1046c50d8ae3SPaolo Bonzini } 1047c50d8ae3SPaolo Bonzini 1048c50d8ae3SPaolo Bonzini iter->desc = iter->desc->more; 1049c50d8ae3SPaolo Bonzini 1050c50d8ae3SPaolo Bonzini if (iter->desc) { 1051c50d8ae3SPaolo Bonzini iter->pos = 0; 1052c50d8ae3SPaolo Bonzini /* desc->sptes[0] cannot be NULL */ 1053c50d8ae3SPaolo Bonzini sptep = iter->desc->sptes[iter->pos]; 1054c50d8ae3SPaolo Bonzini goto out; 1055c50d8ae3SPaolo Bonzini } 1056c50d8ae3SPaolo Bonzini } 1057c50d8ae3SPaolo Bonzini 1058c50d8ae3SPaolo Bonzini return NULL; 1059c50d8ae3SPaolo Bonzini out: 1060c50d8ae3SPaolo Bonzini BUG_ON(!is_shadow_present_pte(*sptep)); 1061c50d8ae3SPaolo Bonzini return sptep; 1062c50d8ae3SPaolo Bonzini } 1063c50d8ae3SPaolo Bonzini 1064c50d8ae3SPaolo Bonzini #define for_each_rmap_spte(_rmap_head_, _iter_, _spte_) \ 1065c50d8ae3SPaolo Bonzini for (_spte_ = rmap_get_first(_rmap_head_, _iter_); \ 1066c50d8ae3SPaolo Bonzini _spte_; _spte_ = rmap_get_next(_iter_)) 1067c50d8ae3SPaolo Bonzini 1068c50d8ae3SPaolo Bonzini static void drop_spte(struct kvm *kvm, u64 *sptep) 1069c50d8ae3SPaolo Bonzini { 1070c50d8ae3SPaolo Bonzini if (mmu_spte_clear_track_bits(sptep)) 1071c50d8ae3SPaolo Bonzini rmap_remove(kvm, sptep); 1072c50d8ae3SPaolo Bonzini } 1073c50d8ae3SPaolo Bonzini 1074c50d8ae3SPaolo Bonzini 1075c50d8ae3SPaolo Bonzini static bool __drop_large_spte(struct kvm *kvm, u64 *sptep) 1076c50d8ae3SPaolo Bonzini { 1077c50d8ae3SPaolo Bonzini if (is_large_pte(*sptep)) { 107857354682SSean Christopherson WARN_ON(sptep_to_sp(sptep)->role.level == PG_LEVEL_4K); 1079c50d8ae3SPaolo Bonzini drop_spte(kvm, sptep); 1080c50d8ae3SPaolo Bonzini --kvm->stat.lpages; 1081c50d8ae3SPaolo Bonzini return true; 1082c50d8ae3SPaolo Bonzini } 1083c50d8ae3SPaolo Bonzini 1084c50d8ae3SPaolo Bonzini return false; 1085c50d8ae3SPaolo Bonzini } 1086c50d8ae3SPaolo Bonzini 1087c50d8ae3SPaolo Bonzini static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep) 1088c50d8ae3SPaolo Bonzini { 1089c50d8ae3SPaolo Bonzini if (__drop_large_spte(vcpu->kvm, sptep)) { 109057354682SSean Christopherson struct kvm_mmu_page *sp = sptep_to_sp(sptep); 1091c50d8ae3SPaolo Bonzini 1092c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(vcpu->kvm, sp->gfn, 1093c50d8ae3SPaolo Bonzini KVM_PAGES_PER_HPAGE(sp->role.level)); 1094c50d8ae3SPaolo Bonzini } 1095c50d8ae3SPaolo Bonzini } 1096c50d8ae3SPaolo Bonzini 1097c50d8ae3SPaolo Bonzini /* 1098c50d8ae3SPaolo Bonzini * Write-protect on the specified @sptep, @pt_protect indicates whether 1099c50d8ae3SPaolo Bonzini * spte write-protection is caused by protecting shadow page table. 1100c50d8ae3SPaolo Bonzini * 1101c50d8ae3SPaolo Bonzini * Note: write protection is difference between dirty logging and spte 1102c50d8ae3SPaolo Bonzini * protection: 1103c50d8ae3SPaolo Bonzini * - for dirty logging, the spte can be set to writable at anytime if 1104c50d8ae3SPaolo Bonzini * its dirty bitmap is properly set. 1105c50d8ae3SPaolo Bonzini * - for spte protection, the spte can be writable only after unsync-ing 1106c50d8ae3SPaolo Bonzini * shadow page. 1107c50d8ae3SPaolo Bonzini * 1108c50d8ae3SPaolo Bonzini * Return true if tlb need be flushed. 1109c50d8ae3SPaolo Bonzini */ 1110c50d8ae3SPaolo Bonzini static bool spte_write_protect(u64 *sptep, bool pt_protect) 1111c50d8ae3SPaolo Bonzini { 1112c50d8ae3SPaolo Bonzini u64 spte = *sptep; 1113c50d8ae3SPaolo Bonzini 1114c50d8ae3SPaolo Bonzini if (!is_writable_pte(spte) && 1115c50d8ae3SPaolo Bonzini !(pt_protect && spte_can_locklessly_be_made_writable(spte))) 1116c50d8ae3SPaolo Bonzini return false; 1117c50d8ae3SPaolo Bonzini 1118805a0f83SStephen Zhang rmap_printk("spte %p %llx\n", sptep, *sptep); 1119c50d8ae3SPaolo Bonzini 1120c50d8ae3SPaolo Bonzini if (pt_protect) 1121c50d8ae3SPaolo Bonzini spte &= ~SPTE_MMU_WRITEABLE; 1122c50d8ae3SPaolo Bonzini spte = spte & ~PT_WRITABLE_MASK; 1123c50d8ae3SPaolo Bonzini 1124c50d8ae3SPaolo Bonzini return mmu_spte_update(sptep, spte); 1125c50d8ae3SPaolo Bonzini } 1126c50d8ae3SPaolo Bonzini 1127c50d8ae3SPaolo Bonzini static bool __rmap_write_protect(struct kvm *kvm, 1128c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head, 1129c50d8ae3SPaolo Bonzini bool pt_protect) 1130c50d8ae3SPaolo Bonzini { 1131c50d8ae3SPaolo Bonzini u64 *sptep; 1132c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1133c50d8ae3SPaolo Bonzini bool flush = false; 1134c50d8ae3SPaolo Bonzini 1135c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) 1136c50d8ae3SPaolo Bonzini flush |= spte_write_protect(sptep, pt_protect); 1137c50d8ae3SPaolo Bonzini 1138c50d8ae3SPaolo Bonzini return flush; 1139c50d8ae3SPaolo Bonzini } 1140c50d8ae3SPaolo Bonzini 1141c50d8ae3SPaolo Bonzini static bool spte_clear_dirty(u64 *sptep) 1142c50d8ae3SPaolo Bonzini { 1143c50d8ae3SPaolo Bonzini u64 spte = *sptep; 1144c50d8ae3SPaolo Bonzini 1145805a0f83SStephen Zhang rmap_printk("spte %p %llx\n", sptep, *sptep); 1146c50d8ae3SPaolo Bonzini 1147c50d8ae3SPaolo Bonzini MMU_WARN_ON(!spte_ad_enabled(spte)); 1148c50d8ae3SPaolo Bonzini spte &= ~shadow_dirty_mask; 1149c50d8ae3SPaolo Bonzini return mmu_spte_update(sptep, spte); 1150c50d8ae3SPaolo Bonzini } 1151c50d8ae3SPaolo Bonzini 1152c50d8ae3SPaolo Bonzini static bool spte_wrprot_for_clear_dirty(u64 *sptep) 1153c50d8ae3SPaolo Bonzini { 1154c50d8ae3SPaolo Bonzini bool was_writable = test_and_clear_bit(PT_WRITABLE_SHIFT, 1155c50d8ae3SPaolo Bonzini (unsigned long *)sptep); 1156c50d8ae3SPaolo Bonzini if (was_writable && !spte_ad_enabled(*sptep)) 1157c50d8ae3SPaolo Bonzini kvm_set_pfn_dirty(spte_to_pfn(*sptep)); 1158c50d8ae3SPaolo Bonzini 1159c50d8ae3SPaolo Bonzini return was_writable; 1160c50d8ae3SPaolo Bonzini } 1161c50d8ae3SPaolo Bonzini 1162c50d8ae3SPaolo Bonzini /* 1163c50d8ae3SPaolo Bonzini * Gets the GFN ready for another round of dirty logging by clearing the 1164c50d8ae3SPaolo Bonzini * - D bit on ad-enabled SPTEs, and 1165c50d8ae3SPaolo Bonzini * - W bit on ad-disabled SPTEs. 1166c50d8ae3SPaolo Bonzini * Returns true iff any D or W bits were cleared. 1167c50d8ae3SPaolo Bonzini */ 11680a234f5dSSean Christopherson static bool __rmap_clear_dirty(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 11690a234f5dSSean Christopherson struct kvm_memory_slot *slot) 1170c50d8ae3SPaolo Bonzini { 1171c50d8ae3SPaolo Bonzini u64 *sptep; 1172c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1173c50d8ae3SPaolo Bonzini bool flush = false; 1174c50d8ae3SPaolo Bonzini 1175c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) 1176c50d8ae3SPaolo Bonzini if (spte_ad_need_write_protect(*sptep)) 1177c50d8ae3SPaolo Bonzini flush |= spte_wrprot_for_clear_dirty(sptep); 1178c50d8ae3SPaolo Bonzini else 1179c50d8ae3SPaolo Bonzini flush |= spte_clear_dirty(sptep); 1180c50d8ae3SPaolo Bonzini 1181c50d8ae3SPaolo Bonzini return flush; 1182c50d8ae3SPaolo Bonzini } 1183c50d8ae3SPaolo Bonzini 1184c50d8ae3SPaolo Bonzini /** 1185c50d8ae3SPaolo Bonzini * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages 1186c50d8ae3SPaolo Bonzini * @kvm: kvm instance 1187c50d8ae3SPaolo Bonzini * @slot: slot to protect 1188c50d8ae3SPaolo Bonzini * @gfn_offset: start of the BITS_PER_LONG pages we care about 1189c50d8ae3SPaolo Bonzini * @mask: indicates which pages we should protect 1190c50d8ae3SPaolo Bonzini * 1191c50d8ae3SPaolo Bonzini * Used when we do not need to care about huge page mappings: e.g. during dirty 1192c50d8ae3SPaolo Bonzini * logging we do not have any such mappings. 1193c50d8ae3SPaolo Bonzini */ 1194c50d8ae3SPaolo Bonzini static void kvm_mmu_write_protect_pt_masked(struct kvm *kvm, 1195c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 1196c50d8ae3SPaolo Bonzini gfn_t gfn_offset, unsigned long mask) 1197c50d8ae3SPaolo Bonzini { 1198c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head; 1199c50d8ae3SPaolo Bonzini 1200897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 1201a6a0b05dSBen Gardon kvm_tdp_mmu_clear_dirty_pt_masked(kvm, slot, 1202a6a0b05dSBen Gardon slot->base_gfn + gfn_offset, mask, true); 1203c50d8ae3SPaolo Bonzini while (mask) { 1204c50d8ae3SPaolo Bonzini rmap_head = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask), 12053bae0459SSean Christopherson PG_LEVEL_4K, slot); 1206c50d8ae3SPaolo Bonzini __rmap_write_protect(kvm, rmap_head, false); 1207c50d8ae3SPaolo Bonzini 1208c50d8ae3SPaolo Bonzini /* clear the first set bit */ 1209c50d8ae3SPaolo Bonzini mask &= mask - 1; 1210c50d8ae3SPaolo Bonzini } 1211c50d8ae3SPaolo Bonzini } 1212c50d8ae3SPaolo Bonzini 1213c50d8ae3SPaolo Bonzini /** 1214c50d8ae3SPaolo Bonzini * kvm_mmu_clear_dirty_pt_masked - clear MMU D-bit for PT level pages, or write 1215c50d8ae3SPaolo Bonzini * protect the page if the D-bit isn't supported. 1216c50d8ae3SPaolo Bonzini * @kvm: kvm instance 1217c50d8ae3SPaolo Bonzini * @slot: slot to clear D-bit 1218c50d8ae3SPaolo Bonzini * @gfn_offset: start of the BITS_PER_LONG pages we care about 1219c50d8ae3SPaolo Bonzini * @mask: indicates which pages we should clear D-bit 1220c50d8ae3SPaolo Bonzini * 1221c50d8ae3SPaolo Bonzini * Used for PML to re-log the dirty GPAs after userspace querying dirty_bitmap. 1222c50d8ae3SPaolo Bonzini */ 1223a018eba5SSean Christopherson static void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm, 1224c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 1225c50d8ae3SPaolo Bonzini gfn_t gfn_offset, unsigned long mask) 1226c50d8ae3SPaolo Bonzini { 1227c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head; 1228c50d8ae3SPaolo Bonzini 1229897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 1230a6a0b05dSBen Gardon kvm_tdp_mmu_clear_dirty_pt_masked(kvm, slot, 1231a6a0b05dSBen Gardon slot->base_gfn + gfn_offset, mask, false); 1232c50d8ae3SPaolo Bonzini while (mask) { 1233c50d8ae3SPaolo Bonzini rmap_head = __gfn_to_rmap(slot->base_gfn + gfn_offset + __ffs(mask), 12343bae0459SSean Christopherson PG_LEVEL_4K, slot); 12350a234f5dSSean Christopherson __rmap_clear_dirty(kvm, rmap_head, slot); 1236c50d8ae3SPaolo Bonzini 1237c50d8ae3SPaolo Bonzini /* clear the first set bit */ 1238c50d8ae3SPaolo Bonzini mask &= mask - 1; 1239c50d8ae3SPaolo Bonzini } 1240c50d8ae3SPaolo Bonzini } 1241c50d8ae3SPaolo Bonzini 1242c50d8ae3SPaolo Bonzini /** 1243c50d8ae3SPaolo Bonzini * kvm_arch_mmu_enable_log_dirty_pt_masked - enable dirty logging for selected 1244c50d8ae3SPaolo Bonzini * PT level pages. 1245c50d8ae3SPaolo Bonzini * 1246c50d8ae3SPaolo Bonzini * It calls kvm_mmu_write_protect_pt_masked to write protect selected pages to 1247c50d8ae3SPaolo Bonzini * enable dirty logging for them. 1248c50d8ae3SPaolo Bonzini * 1249c50d8ae3SPaolo Bonzini * Used when we do not need to care about huge page mappings: e.g. during dirty 1250c50d8ae3SPaolo Bonzini * logging we do not have any such mappings. 1251c50d8ae3SPaolo Bonzini */ 1252c50d8ae3SPaolo Bonzini void kvm_arch_mmu_enable_log_dirty_pt_masked(struct kvm *kvm, 1253c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 1254c50d8ae3SPaolo Bonzini gfn_t gfn_offset, unsigned long mask) 1255c50d8ae3SPaolo Bonzini { 1256a018eba5SSean Christopherson if (kvm_x86_ops.cpu_dirty_log_size) 1257a018eba5SSean Christopherson kvm_mmu_clear_dirty_pt_masked(kvm, slot, gfn_offset, mask); 1258c50d8ae3SPaolo Bonzini else 1259c50d8ae3SPaolo Bonzini kvm_mmu_write_protect_pt_masked(kvm, slot, gfn_offset, mask); 1260c50d8ae3SPaolo Bonzini } 1261c50d8ae3SPaolo Bonzini 1262fb04a1edSPeter Xu int kvm_cpu_dirty_log_size(void) 1263fb04a1edSPeter Xu { 12646dd03800SSean Christopherson return kvm_x86_ops.cpu_dirty_log_size; 1265fb04a1edSPeter Xu } 1266fb04a1edSPeter Xu 1267c50d8ae3SPaolo Bonzini bool kvm_mmu_slot_gfn_write_protect(struct kvm *kvm, 1268c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, u64 gfn) 1269c50d8ae3SPaolo Bonzini { 1270c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head; 1271c50d8ae3SPaolo Bonzini int i; 1272c50d8ae3SPaolo Bonzini bool write_protected = false; 1273c50d8ae3SPaolo Bonzini 12743bae0459SSean Christopherson for (i = PG_LEVEL_4K; i <= KVM_MAX_HUGEPAGE_LEVEL; ++i) { 1275c50d8ae3SPaolo Bonzini rmap_head = __gfn_to_rmap(gfn, i, slot); 1276c50d8ae3SPaolo Bonzini write_protected |= __rmap_write_protect(kvm, rmap_head, true); 1277c50d8ae3SPaolo Bonzini } 1278c50d8ae3SPaolo Bonzini 1279897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 128046044f72SBen Gardon write_protected |= 128146044f72SBen Gardon kvm_tdp_mmu_write_protect_gfn(kvm, slot, gfn); 128246044f72SBen Gardon 1283c50d8ae3SPaolo Bonzini return write_protected; 1284c50d8ae3SPaolo Bonzini } 1285c50d8ae3SPaolo Bonzini 1286c50d8ae3SPaolo Bonzini static bool rmap_write_protect(struct kvm_vcpu *vcpu, u64 gfn) 1287c50d8ae3SPaolo Bonzini { 1288c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 1289c50d8ae3SPaolo Bonzini 1290c50d8ae3SPaolo Bonzini slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn); 1291c50d8ae3SPaolo Bonzini return kvm_mmu_slot_gfn_write_protect(vcpu->kvm, slot, gfn); 1292c50d8ae3SPaolo Bonzini } 1293c50d8ae3SPaolo Bonzini 12940a234f5dSSean Christopherson static bool kvm_zap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 12950a234f5dSSean Christopherson struct kvm_memory_slot *slot) 1296c50d8ae3SPaolo Bonzini { 1297c50d8ae3SPaolo Bonzini u64 *sptep; 1298c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1299c50d8ae3SPaolo Bonzini bool flush = false; 1300c50d8ae3SPaolo Bonzini 1301c50d8ae3SPaolo Bonzini while ((sptep = rmap_get_first(rmap_head, &iter))) { 1302805a0f83SStephen Zhang rmap_printk("spte %p %llx.\n", sptep, *sptep); 1303c50d8ae3SPaolo Bonzini 1304c50d8ae3SPaolo Bonzini pte_list_remove(rmap_head, sptep); 1305c50d8ae3SPaolo Bonzini flush = true; 1306c50d8ae3SPaolo Bonzini } 1307c50d8ae3SPaolo Bonzini 1308c50d8ae3SPaolo Bonzini return flush; 1309c50d8ae3SPaolo Bonzini } 1310c50d8ae3SPaolo Bonzini 1311c50d8ae3SPaolo Bonzini static int kvm_unmap_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1312c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, gfn_t gfn, int level, 1313c50d8ae3SPaolo Bonzini unsigned long data) 1314c50d8ae3SPaolo Bonzini { 13150a234f5dSSean Christopherson return kvm_zap_rmapp(kvm, rmap_head, slot); 1316c50d8ae3SPaolo Bonzini } 1317c50d8ae3SPaolo Bonzini 1318c50d8ae3SPaolo Bonzini static int kvm_set_pte_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1319c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, gfn_t gfn, int level, 1320c50d8ae3SPaolo Bonzini unsigned long data) 1321c50d8ae3SPaolo Bonzini { 1322c50d8ae3SPaolo Bonzini u64 *sptep; 1323c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1324c50d8ae3SPaolo Bonzini int need_flush = 0; 1325c50d8ae3SPaolo Bonzini u64 new_spte; 1326c50d8ae3SPaolo Bonzini pte_t *ptep = (pte_t *)data; 1327c50d8ae3SPaolo Bonzini kvm_pfn_t new_pfn; 1328c50d8ae3SPaolo Bonzini 1329c50d8ae3SPaolo Bonzini WARN_ON(pte_huge(*ptep)); 1330c50d8ae3SPaolo Bonzini new_pfn = pte_pfn(*ptep); 1331c50d8ae3SPaolo Bonzini 1332c50d8ae3SPaolo Bonzini restart: 1333c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) { 1334805a0f83SStephen Zhang rmap_printk("spte %p %llx gfn %llx (%d)\n", 1335c50d8ae3SPaolo Bonzini sptep, *sptep, gfn, level); 1336c50d8ae3SPaolo Bonzini 1337c50d8ae3SPaolo Bonzini need_flush = 1; 1338c50d8ae3SPaolo Bonzini 1339c50d8ae3SPaolo Bonzini if (pte_write(*ptep)) { 1340c50d8ae3SPaolo Bonzini pte_list_remove(rmap_head, sptep); 1341c50d8ae3SPaolo Bonzini goto restart; 1342c50d8ae3SPaolo Bonzini } else { 1343cb3eedabSPaolo Bonzini new_spte = kvm_mmu_changed_pte_notifier_make_spte( 1344cb3eedabSPaolo Bonzini *sptep, new_pfn); 1345c50d8ae3SPaolo Bonzini 1346c50d8ae3SPaolo Bonzini mmu_spte_clear_track_bits(sptep); 1347c50d8ae3SPaolo Bonzini mmu_spte_set(sptep, new_spte); 1348c50d8ae3SPaolo Bonzini } 1349c50d8ae3SPaolo Bonzini } 1350c50d8ae3SPaolo Bonzini 1351c50d8ae3SPaolo Bonzini if (need_flush && kvm_available_flush_tlb_with_range()) { 1352c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(kvm, gfn, 1); 1353c50d8ae3SPaolo Bonzini return 0; 1354c50d8ae3SPaolo Bonzini } 1355c50d8ae3SPaolo Bonzini 1356c50d8ae3SPaolo Bonzini return need_flush; 1357c50d8ae3SPaolo Bonzini } 1358c50d8ae3SPaolo Bonzini 1359c50d8ae3SPaolo Bonzini struct slot_rmap_walk_iterator { 1360c50d8ae3SPaolo Bonzini /* input fields. */ 1361c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 1362c50d8ae3SPaolo Bonzini gfn_t start_gfn; 1363c50d8ae3SPaolo Bonzini gfn_t end_gfn; 1364c50d8ae3SPaolo Bonzini int start_level; 1365c50d8ae3SPaolo Bonzini int end_level; 1366c50d8ae3SPaolo Bonzini 1367c50d8ae3SPaolo Bonzini /* output fields. */ 1368c50d8ae3SPaolo Bonzini gfn_t gfn; 1369c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap; 1370c50d8ae3SPaolo Bonzini int level; 1371c50d8ae3SPaolo Bonzini 1372c50d8ae3SPaolo Bonzini /* private field. */ 1373c50d8ae3SPaolo Bonzini struct kvm_rmap_head *end_rmap; 1374c50d8ae3SPaolo Bonzini }; 1375c50d8ae3SPaolo Bonzini 1376c50d8ae3SPaolo Bonzini static void 1377c50d8ae3SPaolo Bonzini rmap_walk_init_level(struct slot_rmap_walk_iterator *iterator, int level) 1378c50d8ae3SPaolo Bonzini { 1379c50d8ae3SPaolo Bonzini iterator->level = level; 1380c50d8ae3SPaolo Bonzini iterator->gfn = iterator->start_gfn; 1381c50d8ae3SPaolo Bonzini iterator->rmap = __gfn_to_rmap(iterator->gfn, level, iterator->slot); 1382c50d8ae3SPaolo Bonzini iterator->end_rmap = __gfn_to_rmap(iterator->end_gfn, level, 1383c50d8ae3SPaolo Bonzini iterator->slot); 1384c50d8ae3SPaolo Bonzini } 1385c50d8ae3SPaolo Bonzini 1386c50d8ae3SPaolo Bonzini static void 1387c50d8ae3SPaolo Bonzini slot_rmap_walk_init(struct slot_rmap_walk_iterator *iterator, 1388c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, int start_level, 1389c50d8ae3SPaolo Bonzini int end_level, gfn_t start_gfn, gfn_t end_gfn) 1390c50d8ae3SPaolo Bonzini { 1391c50d8ae3SPaolo Bonzini iterator->slot = slot; 1392c50d8ae3SPaolo Bonzini iterator->start_level = start_level; 1393c50d8ae3SPaolo Bonzini iterator->end_level = end_level; 1394c50d8ae3SPaolo Bonzini iterator->start_gfn = start_gfn; 1395c50d8ae3SPaolo Bonzini iterator->end_gfn = end_gfn; 1396c50d8ae3SPaolo Bonzini 1397c50d8ae3SPaolo Bonzini rmap_walk_init_level(iterator, iterator->start_level); 1398c50d8ae3SPaolo Bonzini } 1399c50d8ae3SPaolo Bonzini 1400c50d8ae3SPaolo Bonzini static bool slot_rmap_walk_okay(struct slot_rmap_walk_iterator *iterator) 1401c50d8ae3SPaolo Bonzini { 1402c50d8ae3SPaolo Bonzini return !!iterator->rmap; 1403c50d8ae3SPaolo Bonzini } 1404c50d8ae3SPaolo Bonzini 1405c50d8ae3SPaolo Bonzini static void slot_rmap_walk_next(struct slot_rmap_walk_iterator *iterator) 1406c50d8ae3SPaolo Bonzini { 1407c50d8ae3SPaolo Bonzini if (++iterator->rmap <= iterator->end_rmap) { 1408c50d8ae3SPaolo Bonzini iterator->gfn += (1UL << KVM_HPAGE_GFN_SHIFT(iterator->level)); 1409c50d8ae3SPaolo Bonzini return; 1410c50d8ae3SPaolo Bonzini } 1411c50d8ae3SPaolo Bonzini 1412c50d8ae3SPaolo Bonzini if (++iterator->level > iterator->end_level) { 1413c50d8ae3SPaolo Bonzini iterator->rmap = NULL; 1414c50d8ae3SPaolo Bonzini return; 1415c50d8ae3SPaolo Bonzini } 1416c50d8ae3SPaolo Bonzini 1417c50d8ae3SPaolo Bonzini rmap_walk_init_level(iterator, iterator->level); 1418c50d8ae3SPaolo Bonzini } 1419c50d8ae3SPaolo Bonzini 1420c50d8ae3SPaolo Bonzini #define for_each_slot_rmap_range(_slot_, _start_level_, _end_level_, \ 1421c50d8ae3SPaolo Bonzini _start_gfn, _end_gfn, _iter_) \ 1422c50d8ae3SPaolo Bonzini for (slot_rmap_walk_init(_iter_, _slot_, _start_level_, \ 1423c50d8ae3SPaolo Bonzini _end_level_, _start_gfn, _end_gfn); \ 1424c50d8ae3SPaolo Bonzini slot_rmap_walk_okay(_iter_); \ 1425c50d8ae3SPaolo Bonzini slot_rmap_walk_next(_iter_)) 1426c50d8ae3SPaolo Bonzini 14278f5c44f9SMaciej S. Szmigiero static __always_inline int 14288f5c44f9SMaciej S. Szmigiero kvm_handle_hva_range(struct kvm *kvm, 1429c50d8ae3SPaolo Bonzini unsigned long start, 1430c50d8ae3SPaolo Bonzini unsigned long end, 1431c50d8ae3SPaolo Bonzini unsigned long data, 1432c50d8ae3SPaolo Bonzini int (*handler)(struct kvm *kvm, 1433c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head, 1434c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 1435c50d8ae3SPaolo Bonzini gfn_t gfn, 1436c50d8ae3SPaolo Bonzini int level, 1437c50d8ae3SPaolo Bonzini unsigned long data)) 1438c50d8ae3SPaolo Bonzini { 1439c50d8ae3SPaolo Bonzini struct kvm_memslots *slots; 1440c50d8ae3SPaolo Bonzini struct kvm_memory_slot *memslot; 1441c50d8ae3SPaolo Bonzini struct slot_rmap_walk_iterator iterator; 1442c50d8ae3SPaolo Bonzini int ret = 0; 1443c50d8ae3SPaolo Bonzini int i; 1444c50d8ae3SPaolo Bonzini 1445c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) { 1446c50d8ae3SPaolo Bonzini slots = __kvm_memslots(kvm, i); 1447c50d8ae3SPaolo Bonzini kvm_for_each_memslot(memslot, slots) { 1448c50d8ae3SPaolo Bonzini unsigned long hva_start, hva_end; 1449c50d8ae3SPaolo Bonzini gfn_t gfn_start, gfn_end; 1450c50d8ae3SPaolo Bonzini 1451c50d8ae3SPaolo Bonzini hva_start = max(start, memslot->userspace_addr); 1452c50d8ae3SPaolo Bonzini hva_end = min(end, memslot->userspace_addr + 1453c50d8ae3SPaolo Bonzini (memslot->npages << PAGE_SHIFT)); 1454c50d8ae3SPaolo Bonzini if (hva_start >= hva_end) 1455c50d8ae3SPaolo Bonzini continue; 1456c50d8ae3SPaolo Bonzini /* 1457c50d8ae3SPaolo Bonzini * {gfn(page) | page intersects with [hva_start, hva_end)} = 1458c50d8ae3SPaolo Bonzini * {gfn_start, gfn_start+1, ..., gfn_end-1}. 1459c50d8ae3SPaolo Bonzini */ 1460c50d8ae3SPaolo Bonzini gfn_start = hva_to_gfn_memslot(hva_start, memslot); 1461c50d8ae3SPaolo Bonzini gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot); 1462c50d8ae3SPaolo Bonzini 14633bae0459SSean Christopherson for_each_slot_rmap_range(memslot, PG_LEVEL_4K, 1464e662ec3eSSean Christopherson KVM_MAX_HUGEPAGE_LEVEL, 1465c50d8ae3SPaolo Bonzini gfn_start, gfn_end - 1, 1466c50d8ae3SPaolo Bonzini &iterator) 1467c50d8ae3SPaolo Bonzini ret |= handler(kvm, iterator.rmap, memslot, 1468c50d8ae3SPaolo Bonzini iterator.gfn, iterator.level, data); 1469c50d8ae3SPaolo Bonzini } 1470c50d8ae3SPaolo Bonzini } 1471c50d8ae3SPaolo Bonzini 1472c50d8ae3SPaolo Bonzini return ret; 1473c50d8ae3SPaolo Bonzini } 1474c50d8ae3SPaolo Bonzini 1475c50d8ae3SPaolo Bonzini static int kvm_handle_hva(struct kvm *kvm, unsigned long hva, 1476c50d8ae3SPaolo Bonzini unsigned long data, 1477c50d8ae3SPaolo Bonzini int (*handler)(struct kvm *kvm, 1478c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head, 1479c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 1480c50d8ae3SPaolo Bonzini gfn_t gfn, int level, 1481c50d8ae3SPaolo Bonzini unsigned long data)) 1482c50d8ae3SPaolo Bonzini { 1483c50d8ae3SPaolo Bonzini return kvm_handle_hva_range(kvm, hva, hva + 1, data, handler); 1484c50d8ae3SPaolo Bonzini } 1485c50d8ae3SPaolo Bonzini 1486fdfe7cbdSWill Deacon int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end, 1487fdfe7cbdSWill Deacon unsigned flags) 1488c50d8ae3SPaolo Bonzini { 1489063afacdSBen Gardon int r; 1490063afacdSBen Gardon 1491063afacdSBen Gardon r = kvm_handle_hva_range(kvm, start, end, 0, kvm_unmap_rmapp); 1492063afacdSBen Gardon 1493897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 1494063afacdSBen Gardon r |= kvm_tdp_mmu_zap_hva_range(kvm, start, end); 1495063afacdSBen Gardon 1496063afacdSBen Gardon return r; 1497c50d8ae3SPaolo Bonzini } 1498c50d8ae3SPaolo Bonzini 1499c50d8ae3SPaolo Bonzini int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte) 1500c50d8ae3SPaolo Bonzini { 15011d8dd6b3SBen Gardon int r; 15021d8dd6b3SBen Gardon 15031d8dd6b3SBen Gardon r = kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp); 15041d8dd6b3SBen Gardon 1505897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 15061d8dd6b3SBen Gardon r |= kvm_tdp_mmu_set_spte_hva(kvm, hva, &pte); 15071d8dd6b3SBen Gardon 15081d8dd6b3SBen Gardon return r; 1509c50d8ae3SPaolo Bonzini } 1510c50d8ae3SPaolo Bonzini 1511c50d8ae3SPaolo Bonzini static int kvm_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1512c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, gfn_t gfn, int level, 1513c50d8ae3SPaolo Bonzini unsigned long data) 1514c50d8ae3SPaolo Bonzini { 1515c50d8ae3SPaolo Bonzini u64 *sptep; 15163f649ab7SKees Cook struct rmap_iterator iter; 1517c50d8ae3SPaolo Bonzini int young = 0; 1518c50d8ae3SPaolo Bonzini 1519c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) 1520c50d8ae3SPaolo Bonzini young |= mmu_spte_age(sptep); 1521c50d8ae3SPaolo Bonzini 1522c50d8ae3SPaolo Bonzini trace_kvm_age_page(gfn, level, slot, young); 1523c50d8ae3SPaolo Bonzini return young; 1524c50d8ae3SPaolo Bonzini } 1525c50d8ae3SPaolo Bonzini 1526c50d8ae3SPaolo Bonzini static int kvm_test_age_rmapp(struct kvm *kvm, struct kvm_rmap_head *rmap_head, 1527c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, gfn_t gfn, 1528c50d8ae3SPaolo Bonzini int level, unsigned long data) 1529c50d8ae3SPaolo Bonzini { 1530c50d8ae3SPaolo Bonzini u64 *sptep; 1531c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1532c50d8ae3SPaolo Bonzini 1533c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) 1534c50d8ae3SPaolo Bonzini if (is_accessed_spte(*sptep)) 1535c50d8ae3SPaolo Bonzini return 1; 1536c50d8ae3SPaolo Bonzini return 0; 1537c50d8ae3SPaolo Bonzini } 1538c50d8ae3SPaolo Bonzini 1539c50d8ae3SPaolo Bonzini #define RMAP_RECYCLE_THRESHOLD 1000 1540c50d8ae3SPaolo Bonzini 1541c50d8ae3SPaolo Bonzini static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn) 1542c50d8ae3SPaolo Bonzini { 1543c50d8ae3SPaolo Bonzini struct kvm_rmap_head *rmap_head; 1544c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1545c50d8ae3SPaolo Bonzini 154657354682SSean Christopherson sp = sptep_to_sp(spte); 1547c50d8ae3SPaolo Bonzini 1548c50d8ae3SPaolo Bonzini rmap_head = gfn_to_rmap(vcpu->kvm, gfn, sp); 1549c50d8ae3SPaolo Bonzini 1550c50d8ae3SPaolo Bonzini kvm_unmap_rmapp(vcpu->kvm, rmap_head, NULL, gfn, sp->role.level, 0); 1551c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(vcpu->kvm, sp->gfn, 1552c50d8ae3SPaolo Bonzini KVM_PAGES_PER_HPAGE(sp->role.level)); 1553c50d8ae3SPaolo Bonzini } 1554c50d8ae3SPaolo Bonzini 1555c50d8ae3SPaolo Bonzini int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end) 1556c50d8ae3SPaolo Bonzini { 1557f8e14497SBen Gardon int young = false; 1558f8e14497SBen Gardon 1559f8e14497SBen Gardon young = kvm_handle_hva_range(kvm, start, end, 0, kvm_age_rmapp); 1560897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 1561f8e14497SBen Gardon young |= kvm_tdp_mmu_age_hva_range(kvm, start, end); 1562f8e14497SBen Gardon 1563f8e14497SBen Gardon return young; 1564c50d8ae3SPaolo Bonzini } 1565c50d8ae3SPaolo Bonzini 1566c50d8ae3SPaolo Bonzini int kvm_test_age_hva(struct kvm *kvm, unsigned long hva) 1567c50d8ae3SPaolo Bonzini { 1568f8e14497SBen Gardon int young = false; 1569f8e14497SBen Gardon 1570f8e14497SBen Gardon young = kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp); 1571897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 1572f8e14497SBen Gardon young |= kvm_tdp_mmu_test_age_hva(kvm, hva); 1573f8e14497SBen Gardon 1574f8e14497SBen Gardon return young; 1575c50d8ae3SPaolo Bonzini } 1576c50d8ae3SPaolo Bonzini 1577c50d8ae3SPaolo Bonzini #ifdef MMU_DEBUG 1578c50d8ae3SPaolo Bonzini static int is_empty_shadow_page(u64 *spt) 1579c50d8ae3SPaolo Bonzini { 1580c50d8ae3SPaolo Bonzini u64 *pos; 1581c50d8ae3SPaolo Bonzini u64 *end; 1582c50d8ae3SPaolo Bonzini 1583c50d8ae3SPaolo Bonzini for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++) 1584c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(*pos)) { 1585c50d8ae3SPaolo Bonzini printk(KERN_ERR "%s: %p %llx\n", __func__, 1586c50d8ae3SPaolo Bonzini pos, *pos); 1587c50d8ae3SPaolo Bonzini return 0; 1588c50d8ae3SPaolo Bonzini } 1589c50d8ae3SPaolo Bonzini return 1; 1590c50d8ae3SPaolo Bonzini } 1591c50d8ae3SPaolo Bonzini #endif 1592c50d8ae3SPaolo Bonzini 1593c50d8ae3SPaolo Bonzini /* 1594c50d8ae3SPaolo Bonzini * This value is the sum of all of the kvm instances's 1595c50d8ae3SPaolo Bonzini * kvm->arch.n_used_mmu_pages values. We need a global, 1596c50d8ae3SPaolo Bonzini * aggregate version in order to make the slab shrinker 1597c50d8ae3SPaolo Bonzini * faster 1598c50d8ae3SPaolo Bonzini */ 1599c50d8ae3SPaolo Bonzini static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, unsigned long nr) 1600c50d8ae3SPaolo Bonzini { 1601c50d8ae3SPaolo Bonzini kvm->arch.n_used_mmu_pages += nr; 1602c50d8ae3SPaolo Bonzini percpu_counter_add(&kvm_total_used_mmu_pages, nr); 1603c50d8ae3SPaolo Bonzini } 1604c50d8ae3SPaolo Bonzini 1605c50d8ae3SPaolo Bonzini static void kvm_mmu_free_page(struct kvm_mmu_page *sp) 1606c50d8ae3SPaolo Bonzini { 1607c50d8ae3SPaolo Bonzini MMU_WARN_ON(!is_empty_shadow_page(sp->spt)); 1608c50d8ae3SPaolo Bonzini hlist_del(&sp->hash_link); 1609c50d8ae3SPaolo Bonzini list_del(&sp->link); 1610c50d8ae3SPaolo Bonzini free_page((unsigned long)sp->spt); 1611c50d8ae3SPaolo Bonzini if (!sp->role.direct) 1612c50d8ae3SPaolo Bonzini free_page((unsigned long)sp->gfns); 1613c50d8ae3SPaolo Bonzini kmem_cache_free(mmu_page_header_cache, sp); 1614c50d8ae3SPaolo Bonzini } 1615c50d8ae3SPaolo Bonzini 1616c50d8ae3SPaolo Bonzini static unsigned kvm_page_table_hashfn(gfn_t gfn) 1617c50d8ae3SPaolo Bonzini { 1618c50d8ae3SPaolo Bonzini return hash_64(gfn, KVM_MMU_HASH_SHIFT); 1619c50d8ae3SPaolo Bonzini } 1620c50d8ae3SPaolo Bonzini 1621c50d8ae3SPaolo Bonzini static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu, 1622c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, u64 *parent_pte) 1623c50d8ae3SPaolo Bonzini { 1624c50d8ae3SPaolo Bonzini if (!parent_pte) 1625c50d8ae3SPaolo Bonzini return; 1626c50d8ae3SPaolo Bonzini 1627c50d8ae3SPaolo Bonzini pte_list_add(vcpu, parent_pte, &sp->parent_ptes); 1628c50d8ae3SPaolo Bonzini } 1629c50d8ae3SPaolo Bonzini 1630c50d8ae3SPaolo Bonzini static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp, 1631c50d8ae3SPaolo Bonzini u64 *parent_pte) 1632c50d8ae3SPaolo Bonzini { 1633c50d8ae3SPaolo Bonzini __pte_list_remove(parent_pte, &sp->parent_ptes); 1634c50d8ae3SPaolo Bonzini } 1635c50d8ae3SPaolo Bonzini 1636c50d8ae3SPaolo Bonzini static void drop_parent_pte(struct kvm_mmu_page *sp, 1637c50d8ae3SPaolo Bonzini u64 *parent_pte) 1638c50d8ae3SPaolo Bonzini { 1639c50d8ae3SPaolo Bonzini mmu_page_remove_parent_pte(sp, parent_pte); 1640c50d8ae3SPaolo Bonzini mmu_spte_clear_no_track(parent_pte); 1641c50d8ae3SPaolo Bonzini } 1642c50d8ae3SPaolo Bonzini 1643c50d8ae3SPaolo Bonzini static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu, int direct) 1644c50d8ae3SPaolo Bonzini { 1645c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1646c50d8ae3SPaolo Bonzini 164794ce87efSSean Christopherson sp = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache); 164894ce87efSSean Christopherson sp->spt = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_shadow_page_cache); 1649c50d8ae3SPaolo Bonzini if (!direct) 165094ce87efSSean Christopherson sp->gfns = kvm_mmu_memory_cache_alloc(&vcpu->arch.mmu_gfn_array_cache); 1651c50d8ae3SPaolo Bonzini set_page_private(virt_to_page(sp->spt), (unsigned long)sp); 1652c50d8ae3SPaolo Bonzini 1653c50d8ae3SPaolo Bonzini /* 1654c50d8ae3SPaolo Bonzini * active_mmu_pages must be a FIFO list, as kvm_zap_obsolete_pages() 1655c50d8ae3SPaolo Bonzini * depends on valid pages being added to the head of the list. See 1656c50d8ae3SPaolo Bonzini * comments in kvm_zap_obsolete_pages(). 1657c50d8ae3SPaolo Bonzini */ 1658c50d8ae3SPaolo Bonzini sp->mmu_valid_gen = vcpu->kvm->arch.mmu_valid_gen; 1659c50d8ae3SPaolo Bonzini list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages); 1660c50d8ae3SPaolo Bonzini kvm_mod_used_mmu_pages(vcpu->kvm, +1); 1661c50d8ae3SPaolo Bonzini return sp; 1662c50d8ae3SPaolo Bonzini } 1663c50d8ae3SPaolo Bonzini 1664c50d8ae3SPaolo Bonzini static void mark_unsync(u64 *spte); 1665c50d8ae3SPaolo Bonzini static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp) 1666c50d8ae3SPaolo Bonzini { 1667c50d8ae3SPaolo Bonzini u64 *sptep; 1668c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 1669c50d8ae3SPaolo Bonzini 1670c50d8ae3SPaolo Bonzini for_each_rmap_spte(&sp->parent_ptes, &iter, sptep) { 1671c50d8ae3SPaolo Bonzini mark_unsync(sptep); 1672c50d8ae3SPaolo Bonzini } 1673c50d8ae3SPaolo Bonzini } 1674c50d8ae3SPaolo Bonzini 1675c50d8ae3SPaolo Bonzini static void mark_unsync(u64 *spte) 1676c50d8ae3SPaolo Bonzini { 1677c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1678c50d8ae3SPaolo Bonzini unsigned int index; 1679c50d8ae3SPaolo Bonzini 168057354682SSean Christopherson sp = sptep_to_sp(spte); 1681c50d8ae3SPaolo Bonzini index = spte - sp->spt; 1682c50d8ae3SPaolo Bonzini if (__test_and_set_bit(index, sp->unsync_child_bitmap)) 1683c50d8ae3SPaolo Bonzini return; 1684c50d8ae3SPaolo Bonzini if (sp->unsync_children++) 1685c50d8ae3SPaolo Bonzini return; 1686c50d8ae3SPaolo Bonzini kvm_mmu_mark_parents_unsync(sp); 1687c50d8ae3SPaolo Bonzini } 1688c50d8ae3SPaolo Bonzini 1689c50d8ae3SPaolo Bonzini static int nonpaging_sync_page(struct kvm_vcpu *vcpu, 1690c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp) 1691c50d8ae3SPaolo Bonzini { 1692c50d8ae3SPaolo Bonzini return 0; 1693c50d8ae3SPaolo Bonzini } 1694c50d8ae3SPaolo Bonzini 1695c50d8ae3SPaolo Bonzini #define KVM_PAGE_ARRAY_NR 16 1696c50d8ae3SPaolo Bonzini 1697c50d8ae3SPaolo Bonzini struct kvm_mmu_pages { 1698c50d8ae3SPaolo Bonzini struct mmu_page_and_offset { 1699c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1700c50d8ae3SPaolo Bonzini unsigned int idx; 1701c50d8ae3SPaolo Bonzini } page[KVM_PAGE_ARRAY_NR]; 1702c50d8ae3SPaolo Bonzini unsigned int nr; 1703c50d8ae3SPaolo Bonzini }; 1704c50d8ae3SPaolo Bonzini 1705c50d8ae3SPaolo Bonzini static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp, 1706c50d8ae3SPaolo Bonzini int idx) 1707c50d8ae3SPaolo Bonzini { 1708c50d8ae3SPaolo Bonzini int i; 1709c50d8ae3SPaolo Bonzini 1710c50d8ae3SPaolo Bonzini if (sp->unsync) 1711c50d8ae3SPaolo Bonzini for (i=0; i < pvec->nr; i++) 1712c50d8ae3SPaolo Bonzini if (pvec->page[i].sp == sp) 1713c50d8ae3SPaolo Bonzini return 0; 1714c50d8ae3SPaolo Bonzini 1715c50d8ae3SPaolo Bonzini pvec->page[pvec->nr].sp = sp; 1716c50d8ae3SPaolo Bonzini pvec->page[pvec->nr].idx = idx; 1717c50d8ae3SPaolo Bonzini pvec->nr++; 1718c50d8ae3SPaolo Bonzini return (pvec->nr == KVM_PAGE_ARRAY_NR); 1719c50d8ae3SPaolo Bonzini } 1720c50d8ae3SPaolo Bonzini 1721c50d8ae3SPaolo Bonzini static inline void clear_unsync_child_bit(struct kvm_mmu_page *sp, int idx) 1722c50d8ae3SPaolo Bonzini { 1723c50d8ae3SPaolo Bonzini --sp->unsync_children; 1724c50d8ae3SPaolo Bonzini WARN_ON((int)sp->unsync_children < 0); 1725c50d8ae3SPaolo Bonzini __clear_bit(idx, sp->unsync_child_bitmap); 1726c50d8ae3SPaolo Bonzini } 1727c50d8ae3SPaolo Bonzini 1728c50d8ae3SPaolo Bonzini static int __mmu_unsync_walk(struct kvm_mmu_page *sp, 1729c50d8ae3SPaolo Bonzini struct kvm_mmu_pages *pvec) 1730c50d8ae3SPaolo Bonzini { 1731c50d8ae3SPaolo Bonzini int i, ret, nr_unsync_leaf = 0; 1732c50d8ae3SPaolo Bonzini 1733c50d8ae3SPaolo Bonzini for_each_set_bit(i, sp->unsync_child_bitmap, 512) { 1734c50d8ae3SPaolo Bonzini struct kvm_mmu_page *child; 1735c50d8ae3SPaolo Bonzini u64 ent = sp->spt[i]; 1736c50d8ae3SPaolo Bonzini 1737c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(ent) || is_large_pte(ent)) { 1738c50d8ae3SPaolo Bonzini clear_unsync_child_bit(sp, i); 1739c50d8ae3SPaolo Bonzini continue; 1740c50d8ae3SPaolo Bonzini } 1741c50d8ae3SPaolo Bonzini 1742e47c4aeeSSean Christopherson child = to_shadow_page(ent & PT64_BASE_ADDR_MASK); 1743c50d8ae3SPaolo Bonzini 1744c50d8ae3SPaolo Bonzini if (child->unsync_children) { 1745c50d8ae3SPaolo Bonzini if (mmu_pages_add(pvec, child, i)) 1746c50d8ae3SPaolo Bonzini return -ENOSPC; 1747c50d8ae3SPaolo Bonzini 1748c50d8ae3SPaolo Bonzini ret = __mmu_unsync_walk(child, pvec); 1749c50d8ae3SPaolo Bonzini if (!ret) { 1750c50d8ae3SPaolo Bonzini clear_unsync_child_bit(sp, i); 1751c50d8ae3SPaolo Bonzini continue; 1752c50d8ae3SPaolo Bonzini } else if (ret > 0) { 1753c50d8ae3SPaolo Bonzini nr_unsync_leaf += ret; 1754c50d8ae3SPaolo Bonzini } else 1755c50d8ae3SPaolo Bonzini return ret; 1756c50d8ae3SPaolo Bonzini } else if (child->unsync) { 1757c50d8ae3SPaolo Bonzini nr_unsync_leaf++; 1758c50d8ae3SPaolo Bonzini if (mmu_pages_add(pvec, child, i)) 1759c50d8ae3SPaolo Bonzini return -ENOSPC; 1760c50d8ae3SPaolo Bonzini } else 1761c50d8ae3SPaolo Bonzini clear_unsync_child_bit(sp, i); 1762c50d8ae3SPaolo Bonzini } 1763c50d8ae3SPaolo Bonzini 1764c50d8ae3SPaolo Bonzini return nr_unsync_leaf; 1765c50d8ae3SPaolo Bonzini } 1766c50d8ae3SPaolo Bonzini 1767c50d8ae3SPaolo Bonzini #define INVALID_INDEX (-1) 1768c50d8ae3SPaolo Bonzini 1769c50d8ae3SPaolo Bonzini static int mmu_unsync_walk(struct kvm_mmu_page *sp, 1770c50d8ae3SPaolo Bonzini struct kvm_mmu_pages *pvec) 1771c50d8ae3SPaolo Bonzini { 1772c50d8ae3SPaolo Bonzini pvec->nr = 0; 1773c50d8ae3SPaolo Bonzini if (!sp->unsync_children) 1774c50d8ae3SPaolo Bonzini return 0; 1775c50d8ae3SPaolo Bonzini 1776c50d8ae3SPaolo Bonzini mmu_pages_add(pvec, sp, INVALID_INDEX); 1777c50d8ae3SPaolo Bonzini return __mmu_unsync_walk(sp, pvec); 1778c50d8ae3SPaolo Bonzini } 1779c50d8ae3SPaolo Bonzini 1780c50d8ae3SPaolo Bonzini static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp) 1781c50d8ae3SPaolo Bonzini { 1782c50d8ae3SPaolo Bonzini WARN_ON(!sp->unsync); 1783c50d8ae3SPaolo Bonzini trace_kvm_mmu_sync_page(sp); 1784c50d8ae3SPaolo Bonzini sp->unsync = 0; 1785c50d8ae3SPaolo Bonzini --kvm->stat.mmu_unsync; 1786c50d8ae3SPaolo Bonzini } 1787c50d8ae3SPaolo Bonzini 1788c50d8ae3SPaolo Bonzini static bool kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp, 1789c50d8ae3SPaolo Bonzini struct list_head *invalid_list); 1790c50d8ae3SPaolo Bonzini static void kvm_mmu_commit_zap_page(struct kvm *kvm, 1791c50d8ae3SPaolo Bonzini struct list_head *invalid_list); 1792c50d8ae3SPaolo Bonzini 1793ac101b7cSSean Christopherson #define for_each_valid_sp(_kvm, _sp, _list) \ 1794ac101b7cSSean Christopherson hlist_for_each_entry(_sp, _list, hash_link) \ 1795c50d8ae3SPaolo Bonzini if (is_obsolete_sp((_kvm), (_sp))) { \ 1796c50d8ae3SPaolo Bonzini } else 1797c50d8ae3SPaolo Bonzini 1798c50d8ae3SPaolo Bonzini #define for_each_gfn_indirect_valid_sp(_kvm, _sp, _gfn) \ 1799ac101b7cSSean Christopherson for_each_valid_sp(_kvm, _sp, \ 1800ac101b7cSSean Christopherson &(_kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(_gfn)]) \ 1801c50d8ae3SPaolo Bonzini if ((_sp)->gfn != (_gfn) || (_sp)->role.direct) {} else 1802c50d8ae3SPaolo Bonzini 1803c50d8ae3SPaolo Bonzini static inline bool is_ept_sp(struct kvm_mmu_page *sp) 1804c50d8ae3SPaolo Bonzini { 1805c50d8ae3SPaolo Bonzini return sp->role.cr0_wp && sp->role.smap_andnot_wp; 1806c50d8ae3SPaolo Bonzini } 1807c50d8ae3SPaolo Bonzini 1808c50d8ae3SPaolo Bonzini /* @sp->gfn should be write-protected at the call site */ 1809c50d8ae3SPaolo Bonzini static bool __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp, 1810c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 1811c50d8ae3SPaolo Bonzini { 1812c50d8ae3SPaolo Bonzini if ((!is_ept_sp(sp) && sp->role.gpte_is_8_bytes != !!is_pae(vcpu)) || 1813c50d8ae3SPaolo Bonzini vcpu->arch.mmu->sync_page(vcpu, sp) == 0) { 1814c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list); 1815c50d8ae3SPaolo Bonzini return false; 1816c50d8ae3SPaolo Bonzini } 1817c50d8ae3SPaolo Bonzini 1818c50d8ae3SPaolo Bonzini return true; 1819c50d8ae3SPaolo Bonzini } 1820c50d8ae3SPaolo Bonzini 1821c50d8ae3SPaolo Bonzini static bool kvm_mmu_remote_flush_or_zap(struct kvm *kvm, 1822c50d8ae3SPaolo Bonzini struct list_head *invalid_list, 1823c50d8ae3SPaolo Bonzini bool remote_flush) 1824c50d8ae3SPaolo Bonzini { 1825c50d8ae3SPaolo Bonzini if (!remote_flush && list_empty(invalid_list)) 1826c50d8ae3SPaolo Bonzini return false; 1827c50d8ae3SPaolo Bonzini 1828c50d8ae3SPaolo Bonzini if (!list_empty(invalid_list)) 1829c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, invalid_list); 1830c50d8ae3SPaolo Bonzini else 1831c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs(kvm); 1832c50d8ae3SPaolo Bonzini return true; 1833c50d8ae3SPaolo Bonzini } 1834c50d8ae3SPaolo Bonzini 1835c50d8ae3SPaolo Bonzini static void kvm_mmu_flush_or_zap(struct kvm_vcpu *vcpu, 1836c50d8ae3SPaolo Bonzini struct list_head *invalid_list, 1837c50d8ae3SPaolo Bonzini bool remote_flush, bool local_flush) 1838c50d8ae3SPaolo Bonzini { 1839c50d8ae3SPaolo Bonzini if (kvm_mmu_remote_flush_or_zap(vcpu->kvm, invalid_list, remote_flush)) 1840c50d8ae3SPaolo Bonzini return; 1841c50d8ae3SPaolo Bonzini 1842c50d8ae3SPaolo Bonzini if (local_flush) 18438c8560b8SSean Christopherson kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu); 1844c50d8ae3SPaolo Bonzini } 1845c50d8ae3SPaolo Bonzini 1846c50d8ae3SPaolo Bonzini #ifdef CONFIG_KVM_MMU_AUDIT 1847c50d8ae3SPaolo Bonzini #include "mmu_audit.c" 1848c50d8ae3SPaolo Bonzini #else 1849c50d8ae3SPaolo Bonzini static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { } 1850c50d8ae3SPaolo Bonzini static void mmu_audit_disable(void) { } 1851c50d8ae3SPaolo Bonzini #endif 1852c50d8ae3SPaolo Bonzini 1853c50d8ae3SPaolo Bonzini static bool is_obsolete_sp(struct kvm *kvm, struct kvm_mmu_page *sp) 1854c50d8ae3SPaolo Bonzini { 1855c50d8ae3SPaolo Bonzini return sp->role.invalid || 1856c50d8ae3SPaolo Bonzini unlikely(sp->mmu_valid_gen != kvm->arch.mmu_valid_gen); 1857c50d8ae3SPaolo Bonzini } 1858c50d8ae3SPaolo Bonzini 1859c50d8ae3SPaolo Bonzini static bool kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp, 1860c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 1861c50d8ae3SPaolo Bonzini { 1862c50d8ae3SPaolo Bonzini kvm_unlink_unsync_page(vcpu->kvm, sp); 1863c50d8ae3SPaolo Bonzini return __kvm_sync_page(vcpu, sp, invalid_list); 1864c50d8ae3SPaolo Bonzini } 1865c50d8ae3SPaolo Bonzini 1866c50d8ae3SPaolo Bonzini /* @gfn should be write-protected at the call site */ 1867c50d8ae3SPaolo Bonzini static bool kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn, 1868c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 1869c50d8ae3SPaolo Bonzini { 1870c50d8ae3SPaolo Bonzini struct kvm_mmu_page *s; 1871c50d8ae3SPaolo Bonzini bool ret = false; 1872c50d8ae3SPaolo Bonzini 1873c50d8ae3SPaolo Bonzini for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn) { 1874c50d8ae3SPaolo Bonzini if (!s->unsync) 1875c50d8ae3SPaolo Bonzini continue; 1876c50d8ae3SPaolo Bonzini 18773bae0459SSean Christopherson WARN_ON(s->role.level != PG_LEVEL_4K); 1878c50d8ae3SPaolo Bonzini ret |= kvm_sync_page(vcpu, s, invalid_list); 1879c50d8ae3SPaolo Bonzini } 1880c50d8ae3SPaolo Bonzini 1881c50d8ae3SPaolo Bonzini return ret; 1882c50d8ae3SPaolo Bonzini } 1883c50d8ae3SPaolo Bonzini 1884c50d8ae3SPaolo Bonzini struct mmu_page_path { 1885c50d8ae3SPaolo Bonzini struct kvm_mmu_page *parent[PT64_ROOT_MAX_LEVEL]; 1886c50d8ae3SPaolo Bonzini unsigned int idx[PT64_ROOT_MAX_LEVEL]; 1887c50d8ae3SPaolo Bonzini }; 1888c50d8ae3SPaolo Bonzini 1889c50d8ae3SPaolo Bonzini #define for_each_sp(pvec, sp, parents, i) \ 1890c50d8ae3SPaolo Bonzini for (i = mmu_pages_first(&pvec, &parents); \ 1891c50d8ae3SPaolo Bonzini i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \ 1892c50d8ae3SPaolo Bonzini i = mmu_pages_next(&pvec, &parents, i)) 1893c50d8ae3SPaolo Bonzini 1894c50d8ae3SPaolo Bonzini static int mmu_pages_next(struct kvm_mmu_pages *pvec, 1895c50d8ae3SPaolo Bonzini struct mmu_page_path *parents, 1896c50d8ae3SPaolo Bonzini int i) 1897c50d8ae3SPaolo Bonzini { 1898c50d8ae3SPaolo Bonzini int n; 1899c50d8ae3SPaolo Bonzini 1900c50d8ae3SPaolo Bonzini for (n = i+1; n < pvec->nr; n++) { 1901c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp = pvec->page[n].sp; 1902c50d8ae3SPaolo Bonzini unsigned idx = pvec->page[n].idx; 1903c50d8ae3SPaolo Bonzini int level = sp->role.level; 1904c50d8ae3SPaolo Bonzini 1905c50d8ae3SPaolo Bonzini parents->idx[level-1] = idx; 19063bae0459SSean Christopherson if (level == PG_LEVEL_4K) 1907c50d8ae3SPaolo Bonzini break; 1908c50d8ae3SPaolo Bonzini 1909c50d8ae3SPaolo Bonzini parents->parent[level-2] = sp; 1910c50d8ae3SPaolo Bonzini } 1911c50d8ae3SPaolo Bonzini 1912c50d8ae3SPaolo Bonzini return n; 1913c50d8ae3SPaolo Bonzini } 1914c50d8ae3SPaolo Bonzini 1915c50d8ae3SPaolo Bonzini static int mmu_pages_first(struct kvm_mmu_pages *pvec, 1916c50d8ae3SPaolo Bonzini struct mmu_page_path *parents) 1917c50d8ae3SPaolo Bonzini { 1918c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1919c50d8ae3SPaolo Bonzini int level; 1920c50d8ae3SPaolo Bonzini 1921c50d8ae3SPaolo Bonzini if (pvec->nr == 0) 1922c50d8ae3SPaolo Bonzini return 0; 1923c50d8ae3SPaolo Bonzini 1924c50d8ae3SPaolo Bonzini WARN_ON(pvec->page[0].idx != INVALID_INDEX); 1925c50d8ae3SPaolo Bonzini 1926c50d8ae3SPaolo Bonzini sp = pvec->page[0].sp; 1927c50d8ae3SPaolo Bonzini level = sp->role.level; 19283bae0459SSean Christopherson WARN_ON(level == PG_LEVEL_4K); 1929c50d8ae3SPaolo Bonzini 1930c50d8ae3SPaolo Bonzini parents->parent[level-2] = sp; 1931c50d8ae3SPaolo Bonzini 1932c50d8ae3SPaolo Bonzini /* Also set up a sentinel. Further entries in pvec are all 1933c50d8ae3SPaolo Bonzini * children of sp, so this element is never overwritten. 1934c50d8ae3SPaolo Bonzini */ 1935c50d8ae3SPaolo Bonzini parents->parent[level-1] = NULL; 1936c50d8ae3SPaolo Bonzini return mmu_pages_next(pvec, parents, 0); 1937c50d8ae3SPaolo Bonzini } 1938c50d8ae3SPaolo Bonzini 1939c50d8ae3SPaolo Bonzini static void mmu_pages_clear_parents(struct mmu_page_path *parents) 1940c50d8ae3SPaolo Bonzini { 1941c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1942c50d8ae3SPaolo Bonzini unsigned int level = 0; 1943c50d8ae3SPaolo Bonzini 1944c50d8ae3SPaolo Bonzini do { 1945c50d8ae3SPaolo Bonzini unsigned int idx = parents->idx[level]; 1946c50d8ae3SPaolo Bonzini sp = parents->parent[level]; 1947c50d8ae3SPaolo Bonzini if (!sp) 1948c50d8ae3SPaolo Bonzini return; 1949c50d8ae3SPaolo Bonzini 1950c50d8ae3SPaolo Bonzini WARN_ON(idx == INVALID_INDEX); 1951c50d8ae3SPaolo Bonzini clear_unsync_child_bit(sp, idx); 1952c50d8ae3SPaolo Bonzini level++; 1953c50d8ae3SPaolo Bonzini } while (!sp->unsync_children); 1954c50d8ae3SPaolo Bonzini } 1955c50d8ae3SPaolo Bonzini 1956c50d8ae3SPaolo Bonzini static void mmu_sync_children(struct kvm_vcpu *vcpu, 1957c50d8ae3SPaolo Bonzini struct kvm_mmu_page *parent) 1958c50d8ae3SPaolo Bonzini { 1959c50d8ae3SPaolo Bonzini int i; 1960c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 1961c50d8ae3SPaolo Bonzini struct mmu_page_path parents; 1962c50d8ae3SPaolo Bonzini struct kvm_mmu_pages pages; 1963c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 1964c50d8ae3SPaolo Bonzini bool flush = false; 1965c50d8ae3SPaolo Bonzini 1966c50d8ae3SPaolo Bonzini while (mmu_unsync_walk(parent, &pages)) { 1967c50d8ae3SPaolo Bonzini bool protected = false; 1968c50d8ae3SPaolo Bonzini 1969c50d8ae3SPaolo Bonzini for_each_sp(pages, sp, parents, i) 1970c50d8ae3SPaolo Bonzini protected |= rmap_write_protect(vcpu, sp->gfn); 1971c50d8ae3SPaolo Bonzini 1972c50d8ae3SPaolo Bonzini if (protected) { 1973c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs(vcpu->kvm); 1974c50d8ae3SPaolo Bonzini flush = false; 1975c50d8ae3SPaolo Bonzini } 1976c50d8ae3SPaolo Bonzini 1977c50d8ae3SPaolo Bonzini for_each_sp(pages, sp, parents, i) { 1978c50d8ae3SPaolo Bonzini flush |= kvm_sync_page(vcpu, sp, &invalid_list); 1979c50d8ae3SPaolo Bonzini mmu_pages_clear_parents(&parents); 1980c50d8ae3SPaolo Bonzini } 1981531810caSBen Gardon if (need_resched() || rwlock_needbreak(&vcpu->kvm->mmu_lock)) { 1982c50d8ae3SPaolo Bonzini kvm_mmu_flush_or_zap(vcpu, &invalid_list, false, flush); 1983531810caSBen Gardon cond_resched_rwlock_write(&vcpu->kvm->mmu_lock); 1984c50d8ae3SPaolo Bonzini flush = false; 1985c50d8ae3SPaolo Bonzini } 1986c50d8ae3SPaolo Bonzini } 1987c50d8ae3SPaolo Bonzini 1988c50d8ae3SPaolo Bonzini kvm_mmu_flush_or_zap(vcpu, &invalid_list, false, flush); 1989c50d8ae3SPaolo Bonzini } 1990c50d8ae3SPaolo Bonzini 1991c50d8ae3SPaolo Bonzini static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp) 1992c50d8ae3SPaolo Bonzini { 1993c50d8ae3SPaolo Bonzini atomic_set(&sp->write_flooding_count, 0); 1994c50d8ae3SPaolo Bonzini } 1995c50d8ae3SPaolo Bonzini 1996c50d8ae3SPaolo Bonzini static void clear_sp_write_flooding_count(u64 *spte) 1997c50d8ae3SPaolo Bonzini { 199857354682SSean Christopherson __clear_sp_write_flooding_count(sptep_to_sp(spte)); 1999c50d8ae3SPaolo Bonzini } 2000c50d8ae3SPaolo Bonzini 2001c50d8ae3SPaolo Bonzini static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu, 2002c50d8ae3SPaolo Bonzini gfn_t gfn, 2003c50d8ae3SPaolo Bonzini gva_t gaddr, 2004c50d8ae3SPaolo Bonzini unsigned level, 2005c50d8ae3SPaolo Bonzini int direct, 20060a2b64c5SBen Gardon unsigned int access) 2007c50d8ae3SPaolo Bonzini { 2008fb58a9c3SSean Christopherson bool direct_mmu = vcpu->arch.mmu->direct_map; 2009c50d8ae3SPaolo Bonzini union kvm_mmu_page_role role; 2010ac101b7cSSean Christopherson struct hlist_head *sp_list; 2011c50d8ae3SPaolo Bonzini unsigned quadrant; 2012c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2013c50d8ae3SPaolo Bonzini bool need_sync = false; 2014c50d8ae3SPaolo Bonzini bool flush = false; 2015c50d8ae3SPaolo Bonzini int collisions = 0; 2016c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 2017c50d8ae3SPaolo Bonzini 2018c50d8ae3SPaolo Bonzini role = vcpu->arch.mmu->mmu_role.base; 2019c50d8ae3SPaolo Bonzini role.level = level; 2020c50d8ae3SPaolo Bonzini role.direct = direct; 2021c50d8ae3SPaolo Bonzini if (role.direct) 2022c50d8ae3SPaolo Bonzini role.gpte_is_8_bytes = true; 2023c50d8ae3SPaolo Bonzini role.access = access; 2024fb58a9c3SSean Christopherson if (!direct_mmu && vcpu->arch.mmu->root_level <= PT32_ROOT_LEVEL) { 2025c50d8ae3SPaolo Bonzini quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level)); 2026c50d8ae3SPaolo Bonzini quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1; 2027c50d8ae3SPaolo Bonzini role.quadrant = quadrant; 2028c50d8ae3SPaolo Bonzini } 2029ac101b7cSSean Christopherson 2030ac101b7cSSean Christopherson sp_list = &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]; 2031ac101b7cSSean Christopherson for_each_valid_sp(vcpu->kvm, sp, sp_list) { 2032c50d8ae3SPaolo Bonzini if (sp->gfn != gfn) { 2033c50d8ae3SPaolo Bonzini collisions++; 2034c50d8ae3SPaolo Bonzini continue; 2035c50d8ae3SPaolo Bonzini } 2036c50d8ae3SPaolo Bonzini 2037c50d8ae3SPaolo Bonzini if (!need_sync && sp->unsync) 2038c50d8ae3SPaolo Bonzini need_sync = true; 2039c50d8ae3SPaolo Bonzini 2040c50d8ae3SPaolo Bonzini if (sp->role.word != role.word) 2041c50d8ae3SPaolo Bonzini continue; 2042c50d8ae3SPaolo Bonzini 2043fb58a9c3SSean Christopherson if (direct_mmu) 2044fb58a9c3SSean Christopherson goto trace_get_page; 2045fb58a9c3SSean Christopherson 2046c50d8ae3SPaolo Bonzini if (sp->unsync) { 2047c50d8ae3SPaolo Bonzini /* The page is good, but __kvm_sync_page might still end 2048c50d8ae3SPaolo Bonzini * up zapping it. If so, break in order to rebuild it. 2049c50d8ae3SPaolo Bonzini */ 2050c50d8ae3SPaolo Bonzini if (!__kvm_sync_page(vcpu, sp, &invalid_list)) 2051c50d8ae3SPaolo Bonzini break; 2052c50d8ae3SPaolo Bonzini 2053c50d8ae3SPaolo Bonzini WARN_ON(!list_empty(&invalid_list)); 20548c8560b8SSean Christopherson kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu); 2055c50d8ae3SPaolo Bonzini } 2056c50d8ae3SPaolo Bonzini 2057c50d8ae3SPaolo Bonzini if (sp->unsync_children) 2058f6f6195bSLai Jiangshan kvm_make_request(KVM_REQ_MMU_SYNC, vcpu); 2059c50d8ae3SPaolo Bonzini 2060c50d8ae3SPaolo Bonzini __clear_sp_write_flooding_count(sp); 2061fb58a9c3SSean Christopherson 2062fb58a9c3SSean Christopherson trace_get_page: 2063c50d8ae3SPaolo Bonzini trace_kvm_mmu_get_page(sp, false); 2064c50d8ae3SPaolo Bonzini goto out; 2065c50d8ae3SPaolo Bonzini } 2066c50d8ae3SPaolo Bonzini 2067c50d8ae3SPaolo Bonzini ++vcpu->kvm->stat.mmu_cache_miss; 2068c50d8ae3SPaolo Bonzini 2069c50d8ae3SPaolo Bonzini sp = kvm_mmu_alloc_page(vcpu, direct); 2070c50d8ae3SPaolo Bonzini 2071c50d8ae3SPaolo Bonzini sp->gfn = gfn; 2072c50d8ae3SPaolo Bonzini sp->role = role; 2073ac101b7cSSean Christopherson hlist_add_head(&sp->hash_link, sp_list); 2074c50d8ae3SPaolo Bonzini if (!direct) { 2075c50d8ae3SPaolo Bonzini /* 2076c50d8ae3SPaolo Bonzini * we should do write protection before syncing pages 2077c50d8ae3SPaolo Bonzini * otherwise the content of the synced shadow page may 2078c50d8ae3SPaolo Bonzini * be inconsistent with guest page table. 2079c50d8ae3SPaolo Bonzini */ 2080c50d8ae3SPaolo Bonzini account_shadowed(vcpu->kvm, sp); 20813bae0459SSean Christopherson if (level == PG_LEVEL_4K && rmap_write_protect(vcpu, gfn)) 2082c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(vcpu->kvm, gfn, 1); 2083c50d8ae3SPaolo Bonzini 20843bae0459SSean Christopherson if (level > PG_LEVEL_4K && need_sync) 2085c50d8ae3SPaolo Bonzini flush |= kvm_sync_pages(vcpu, gfn, &invalid_list); 2086c50d8ae3SPaolo Bonzini } 2087c50d8ae3SPaolo Bonzini trace_kvm_mmu_get_page(sp, true); 2088c50d8ae3SPaolo Bonzini 2089c50d8ae3SPaolo Bonzini kvm_mmu_flush_or_zap(vcpu, &invalid_list, false, flush); 2090c50d8ae3SPaolo Bonzini out: 2091c50d8ae3SPaolo Bonzini if (collisions > vcpu->kvm->stat.max_mmu_page_hash_collisions) 2092c50d8ae3SPaolo Bonzini vcpu->kvm->stat.max_mmu_page_hash_collisions = collisions; 2093c50d8ae3SPaolo Bonzini return sp; 2094c50d8ae3SPaolo Bonzini } 2095c50d8ae3SPaolo Bonzini 2096c50d8ae3SPaolo Bonzini static void shadow_walk_init_using_root(struct kvm_shadow_walk_iterator *iterator, 2097c50d8ae3SPaolo Bonzini struct kvm_vcpu *vcpu, hpa_t root, 2098c50d8ae3SPaolo Bonzini u64 addr) 2099c50d8ae3SPaolo Bonzini { 2100c50d8ae3SPaolo Bonzini iterator->addr = addr; 2101c50d8ae3SPaolo Bonzini iterator->shadow_addr = root; 2102c50d8ae3SPaolo Bonzini iterator->level = vcpu->arch.mmu->shadow_root_level; 2103c50d8ae3SPaolo Bonzini 2104c50d8ae3SPaolo Bonzini if (iterator->level == PT64_ROOT_4LEVEL && 2105c50d8ae3SPaolo Bonzini vcpu->arch.mmu->root_level < PT64_ROOT_4LEVEL && 2106c50d8ae3SPaolo Bonzini !vcpu->arch.mmu->direct_map) 2107c50d8ae3SPaolo Bonzini --iterator->level; 2108c50d8ae3SPaolo Bonzini 2109c50d8ae3SPaolo Bonzini if (iterator->level == PT32E_ROOT_LEVEL) { 2110c50d8ae3SPaolo Bonzini /* 2111c50d8ae3SPaolo Bonzini * prev_root is currently only used for 64-bit hosts. So only 2112c50d8ae3SPaolo Bonzini * the active root_hpa is valid here. 2113c50d8ae3SPaolo Bonzini */ 2114c50d8ae3SPaolo Bonzini BUG_ON(root != vcpu->arch.mmu->root_hpa); 2115c50d8ae3SPaolo Bonzini 2116c50d8ae3SPaolo Bonzini iterator->shadow_addr 2117c50d8ae3SPaolo Bonzini = vcpu->arch.mmu->pae_root[(addr >> 30) & 3]; 2118c50d8ae3SPaolo Bonzini iterator->shadow_addr &= PT64_BASE_ADDR_MASK; 2119c50d8ae3SPaolo Bonzini --iterator->level; 2120c50d8ae3SPaolo Bonzini if (!iterator->shadow_addr) 2121c50d8ae3SPaolo Bonzini iterator->level = 0; 2122c50d8ae3SPaolo Bonzini } 2123c50d8ae3SPaolo Bonzini } 2124c50d8ae3SPaolo Bonzini 2125c50d8ae3SPaolo Bonzini static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator, 2126c50d8ae3SPaolo Bonzini struct kvm_vcpu *vcpu, u64 addr) 2127c50d8ae3SPaolo Bonzini { 2128c50d8ae3SPaolo Bonzini shadow_walk_init_using_root(iterator, vcpu, vcpu->arch.mmu->root_hpa, 2129c50d8ae3SPaolo Bonzini addr); 2130c50d8ae3SPaolo Bonzini } 2131c50d8ae3SPaolo Bonzini 2132c50d8ae3SPaolo Bonzini static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator) 2133c50d8ae3SPaolo Bonzini { 21343bae0459SSean Christopherson if (iterator->level < PG_LEVEL_4K) 2135c50d8ae3SPaolo Bonzini return false; 2136c50d8ae3SPaolo Bonzini 2137c50d8ae3SPaolo Bonzini iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level); 2138c50d8ae3SPaolo Bonzini iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index; 2139c50d8ae3SPaolo Bonzini return true; 2140c50d8ae3SPaolo Bonzini } 2141c50d8ae3SPaolo Bonzini 2142c50d8ae3SPaolo Bonzini static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator, 2143c50d8ae3SPaolo Bonzini u64 spte) 2144c50d8ae3SPaolo Bonzini { 2145c50d8ae3SPaolo Bonzini if (is_last_spte(spte, iterator->level)) { 2146c50d8ae3SPaolo Bonzini iterator->level = 0; 2147c50d8ae3SPaolo Bonzini return; 2148c50d8ae3SPaolo Bonzini } 2149c50d8ae3SPaolo Bonzini 2150c50d8ae3SPaolo Bonzini iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK; 2151c50d8ae3SPaolo Bonzini --iterator->level; 2152c50d8ae3SPaolo Bonzini } 2153c50d8ae3SPaolo Bonzini 2154c50d8ae3SPaolo Bonzini static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator) 2155c50d8ae3SPaolo Bonzini { 2156c50d8ae3SPaolo Bonzini __shadow_walk_next(iterator, *iterator->sptep); 2157c50d8ae3SPaolo Bonzini } 2158c50d8ae3SPaolo Bonzini 2159c50d8ae3SPaolo Bonzini static void link_shadow_page(struct kvm_vcpu *vcpu, u64 *sptep, 2160c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp) 2161c50d8ae3SPaolo Bonzini { 2162c50d8ae3SPaolo Bonzini u64 spte; 2163c50d8ae3SPaolo Bonzini 2164c50d8ae3SPaolo Bonzini BUILD_BUG_ON(VMX_EPT_WRITABLE_MASK != PT_WRITABLE_MASK); 2165c50d8ae3SPaolo Bonzini 2166cc4674d0SBen Gardon spte = make_nonleaf_spte(sp->spt, sp_ad_disabled(sp)); 2167c50d8ae3SPaolo Bonzini 2168c50d8ae3SPaolo Bonzini mmu_spte_set(sptep, spte); 2169c50d8ae3SPaolo Bonzini 2170c50d8ae3SPaolo Bonzini mmu_page_add_parent_pte(vcpu, sp, sptep); 2171c50d8ae3SPaolo Bonzini 2172c50d8ae3SPaolo Bonzini if (sp->unsync_children || sp->unsync) 2173c50d8ae3SPaolo Bonzini mark_unsync(sptep); 2174c50d8ae3SPaolo Bonzini } 2175c50d8ae3SPaolo Bonzini 2176c50d8ae3SPaolo Bonzini static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep, 2177c50d8ae3SPaolo Bonzini unsigned direct_access) 2178c50d8ae3SPaolo Bonzini { 2179c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) { 2180c50d8ae3SPaolo Bonzini struct kvm_mmu_page *child; 2181c50d8ae3SPaolo Bonzini 2182c50d8ae3SPaolo Bonzini /* 2183c50d8ae3SPaolo Bonzini * For the direct sp, if the guest pte's dirty bit 2184c50d8ae3SPaolo Bonzini * changed form clean to dirty, it will corrupt the 2185c50d8ae3SPaolo Bonzini * sp's access: allow writable in the read-only sp, 2186c50d8ae3SPaolo Bonzini * so we should update the spte at this point to get 2187c50d8ae3SPaolo Bonzini * a new sp with the correct access. 2188c50d8ae3SPaolo Bonzini */ 2189e47c4aeeSSean Christopherson child = to_shadow_page(*sptep & PT64_BASE_ADDR_MASK); 2190c50d8ae3SPaolo Bonzini if (child->role.access == direct_access) 2191c50d8ae3SPaolo Bonzini return; 2192c50d8ae3SPaolo Bonzini 2193c50d8ae3SPaolo Bonzini drop_parent_pte(child, sptep); 2194c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(vcpu->kvm, child->gfn, 1); 2195c50d8ae3SPaolo Bonzini } 2196c50d8ae3SPaolo Bonzini } 2197c50d8ae3SPaolo Bonzini 21982de4085cSBen Gardon /* Returns the number of zapped non-leaf child shadow pages. */ 21992de4085cSBen Gardon static int mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp, 22002de4085cSBen Gardon u64 *spte, struct list_head *invalid_list) 2201c50d8ae3SPaolo Bonzini { 2202c50d8ae3SPaolo Bonzini u64 pte; 2203c50d8ae3SPaolo Bonzini struct kvm_mmu_page *child; 2204c50d8ae3SPaolo Bonzini 2205c50d8ae3SPaolo Bonzini pte = *spte; 2206c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(pte)) { 2207c50d8ae3SPaolo Bonzini if (is_last_spte(pte, sp->role.level)) { 2208c50d8ae3SPaolo Bonzini drop_spte(kvm, spte); 2209c50d8ae3SPaolo Bonzini if (is_large_pte(pte)) 2210c50d8ae3SPaolo Bonzini --kvm->stat.lpages; 2211c50d8ae3SPaolo Bonzini } else { 2212e47c4aeeSSean Christopherson child = to_shadow_page(pte & PT64_BASE_ADDR_MASK); 2213c50d8ae3SPaolo Bonzini drop_parent_pte(child, spte); 22142de4085cSBen Gardon 22152de4085cSBen Gardon /* 22162de4085cSBen Gardon * Recursively zap nested TDP SPs, parentless SPs are 22172de4085cSBen Gardon * unlikely to be used again in the near future. This 22182de4085cSBen Gardon * avoids retaining a large number of stale nested SPs. 22192de4085cSBen Gardon */ 22202de4085cSBen Gardon if (tdp_enabled && invalid_list && 22212de4085cSBen Gardon child->role.guest_mode && !child->parent_ptes.val) 22222de4085cSBen Gardon return kvm_mmu_prepare_zap_page(kvm, child, 22232de4085cSBen Gardon invalid_list); 2224c50d8ae3SPaolo Bonzini } 2225ace569e0SSean Christopherson } else if (is_mmio_spte(pte)) { 2226c50d8ae3SPaolo Bonzini mmu_spte_clear_no_track(spte); 2227ace569e0SSean Christopherson } 22282de4085cSBen Gardon return 0; 2229c50d8ae3SPaolo Bonzini } 2230c50d8ae3SPaolo Bonzini 22312de4085cSBen Gardon static int kvm_mmu_page_unlink_children(struct kvm *kvm, 22322de4085cSBen Gardon struct kvm_mmu_page *sp, 22332de4085cSBen Gardon struct list_head *invalid_list) 2234c50d8ae3SPaolo Bonzini { 22352de4085cSBen Gardon int zapped = 0; 2236c50d8ae3SPaolo Bonzini unsigned i; 2237c50d8ae3SPaolo Bonzini 2238c50d8ae3SPaolo Bonzini for (i = 0; i < PT64_ENT_PER_PAGE; ++i) 22392de4085cSBen Gardon zapped += mmu_page_zap_pte(kvm, sp, sp->spt + i, invalid_list); 22402de4085cSBen Gardon 22412de4085cSBen Gardon return zapped; 2242c50d8ae3SPaolo Bonzini } 2243c50d8ae3SPaolo Bonzini 2244c50d8ae3SPaolo Bonzini static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp) 2245c50d8ae3SPaolo Bonzini { 2246c50d8ae3SPaolo Bonzini u64 *sptep; 2247c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 2248c50d8ae3SPaolo Bonzini 2249c50d8ae3SPaolo Bonzini while ((sptep = rmap_get_first(&sp->parent_ptes, &iter))) 2250c50d8ae3SPaolo Bonzini drop_parent_pte(sp, sptep); 2251c50d8ae3SPaolo Bonzini } 2252c50d8ae3SPaolo Bonzini 2253c50d8ae3SPaolo Bonzini static int mmu_zap_unsync_children(struct kvm *kvm, 2254c50d8ae3SPaolo Bonzini struct kvm_mmu_page *parent, 2255c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 2256c50d8ae3SPaolo Bonzini { 2257c50d8ae3SPaolo Bonzini int i, zapped = 0; 2258c50d8ae3SPaolo Bonzini struct mmu_page_path parents; 2259c50d8ae3SPaolo Bonzini struct kvm_mmu_pages pages; 2260c50d8ae3SPaolo Bonzini 22613bae0459SSean Christopherson if (parent->role.level == PG_LEVEL_4K) 2262c50d8ae3SPaolo Bonzini return 0; 2263c50d8ae3SPaolo Bonzini 2264c50d8ae3SPaolo Bonzini while (mmu_unsync_walk(parent, &pages)) { 2265c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2266c50d8ae3SPaolo Bonzini 2267c50d8ae3SPaolo Bonzini for_each_sp(pages, sp, parents, i) { 2268c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(kvm, sp, invalid_list); 2269c50d8ae3SPaolo Bonzini mmu_pages_clear_parents(&parents); 2270c50d8ae3SPaolo Bonzini zapped++; 2271c50d8ae3SPaolo Bonzini } 2272c50d8ae3SPaolo Bonzini } 2273c50d8ae3SPaolo Bonzini 2274c50d8ae3SPaolo Bonzini return zapped; 2275c50d8ae3SPaolo Bonzini } 2276c50d8ae3SPaolo Bonzini 2277c50d8ae3SPaolo Bonzini static bool __kvm_mmu_prepare_zap_page(struct kvm *kvm, 2278c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, 2279c50d8ae3SPaolo Bonzini struct list_head *invalid_list, 2280c50d8ae3SPaolo Bonzini int *nr_zapped) 2281c50d8ae3SPaolo Bonzini { 2282c50d8ae3SPaolo Bonzini bool list_unstable; 2283c50d8ae3SPaolo Bonzini 2284c50d8ae3SPaolo Bonzini trace_kvm_mmu_prepare_zap_page(sp); 2285c50d8ae3SPaolo Bonzini ++kvm->stat.mmu_shadow_zapped; 2286c50d8ae3SPaolo Bonzini *nr_zapped = mmu_zap_unsync_children(kvm, sp, invalid_list); 22872de4085cSBen Gardon *nr_zapped += kvm_mmu_page_unlink_children(kvm, sp, invalid_list); 2288c50d8ae3SPaolo Bonzini kvm_mmu_unlink_parents(kvm, sp); 2289c50d8ae3SPaolo Bonzini 2290c50d8ae3SPaolo Bonzini /* Zapping children means active_mmu_pages has become unstable. */ 2291c50d8ae3SPaolo Bonzini list_unstable = *nr_zapped; 2292c50d8ae3SPaolo Bonzini 2293c50d8ae3SPaolo Bonzini if (!sp->role.invalid && !sp->role.direct) 2294c50d8ae3SPaolo Bonzini unaccount_shadowed(kvm, sp); 2295c50d8ae3SPaolo Bonzini 2296c50d8ae3SPaolo Bonzini if (sp->unsync) 2297c50d8ae3SPaolo Bonzini kvm_unlink_unsync_page(kvm, sp); 2298c50d8ae3SPaolo Bonzini if (!sp->root_count) { 2299c50d8ae3SPaolo Bonzini /* Count self */ 2300c50d8ae3SPaolo Bonzini (*nr_zapped)++; 2301f95eec9bSSean Christopherson 2302f95eec9bSSean Christopherson /* 2303f95eec9bSSean Christopherson * Already invalid pages (previously active roots) are not on 2304f95eec9bSSean Christopherson * the active page list. See list_del() in the "else" case of 2305f95eec9bSSean Christopherson * !sp->root_count. 2306f95eec9bSSean Christopherson */ 2307f95eec9bSSean Christopherson if (sp->role.invalid) 2308f95eec9bSSean Christopherson list_add(&sp->link, invalid_list); 2309f95eec9bSSean Christopherson else 2310c50d8ae3SPaolo Bonzini list_move(&sp->link, invalid_list); 2311c50d8ae3SPaolo Bonzini kvm_mod_used_mmu_pages(kvm, -1); 2312c50d8ae3SPaolo Bonzini } else { 2313f95eec9bSSean Christopherson /* 2314f95eec9bSSean Christopherson * Remove the active root from the active page list, the root 2315f95eec9bSSean Christopherson * will be explicitly freed when the root_count hits zero. 2316f95eec9bSSean Christopherson */ 2317f95eec9bSSean Christopherson list_del(&sp->link); 2318c50d8ae3SPaolo Bonzini 2319c50d8ae3SPaolo Bonzini /* 2320c50d8ae3SPaolo Bonzini * Obsolete pages cannot be used on any vCPUs, see the comment 2321c50d8ae3SPaolo Bonzini * in kvm_mmu_zap_all_fast(). Note, is_obsolete_sp() also 2322c50d8ae3SPaolo Bonzini * treats invalid shadow pages as being obsolete. 2323c50d8ae3SPaolo Bonzini */ 2324c50d8ae3SPaolo Bonzini if (!is_obsolete_sp(kvm, sp)) 2325c50d8ae3SPaolo Bonzini kvm_reload_remote_mmus(kvm); 2326c50d8ae3SPaolo Bonzini } 2327c50d8ae3SPaolo Bonzini 2328c50d8ae3SPaolo Bonzini if (sp->lpage_disallowed) 2329c50d8ae3SPaolo Bonzini unaccount_huge_nx_page(kvm, sp); 2330c50d8ae3SPaolo Bonzini 2331c50d8ae3SPaolo Bonzini sp->role.invalid = 1; 2332c50d8ae3SPaolo Bonzini return list_unstable; 2333c50d8ae3SPaolo Bonzini } 2334c50d8ae3SPaolo Bonzini 2335c50d8ae3SPaolo Bonzini static bool kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp, 2336c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 2337c50d8ae3SPaolo Bonzini { 2338c50d8ae3SPaolo Bonzini int nr_zapped; 2339c50d8ae3SPaolo Bonzini 2340c50d8ae3SPaolo Bonzini __kvm_mmu_prepare_zap_page(kvm, sp, invalid_list, &nr_zapped); 2341c50d8ae3SPaolo Bonzini return nr_zapped; 2342c50d8ae3SPaolo Bonzini } 2343c50d8ae3SPaolo Bonzini 2344c50d8ae3SPaolo Bonzini static void kvm_mmu_commit_zap_page(struct kvm *kvm, 2345c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 2346c50d8ae3SPaolo Bonzini { 2347c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, *nsp; 2348c50d8ae3SPaolo Bonzini 2349c50d8ae3SPaolo Bonzini if (list_empty(invalid_list)) 2350c50d8ae3SPaolo Bonzini return; 2351c50d8ae3SPaolo Bonzini 2352c50d8ae3SPaolo Bonzini /* 2353c50d8ae3SPaolo Bonzini * We need to make sure everyone sees our modifications to 2354c50d8ae3SPaolo Bonzini * the page tables and see changes to vcpu->mode here. The barrier 2355c50d8ae3SPaolo Bonzini * in the kvm_flush_remote_tlbs() achieves this. This pairs 2356c50d8ae3SPaolo Bonzini * with vcpu_enter_guest and walk_shadow_page_lockless_begin/end. 2357c50d8ae3SPaolo Bonzini * 2358c50d8ae3SPaolo Bonzini * In addition, kvm_flush_remote_tlbs waits for all vcpus to exit 2359c50d8ae3SPaolo Bonzini * guest mode and/or lockless shadow page table walks. 2360c50d8ae3SPaolo Bonzini */ 2361c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs(kvm); 2362c50d8ae3SPaolo Bonzini 2363c50d8ae3SPaolo Bonzini list_for_each_entry_safe(sp, nsp, invalid_list, link) { 2364c50d8ae3SPaolo Bonzini WARN_ON(!sp->role.invalid || sp->root_count); 2365c50d8ae3SPaolo Bonzini kvm_mmu_free_page(sp); 2366c50d8ae3SPaolo Bonzini } 2367c50d8ae3SPaolo Bonzini } 2368c50d8ae3SPaolo Bonzini 23696b82ef2cSSean Christopherson static unsigned long kvm_mmu_zap_oldest_mmu_pages(struct kvm *kvm, 23706b82ef2cSSean Christopherson unsigned long nr_to_zap) 2371c50d8ae3SPaolo Bonzini { 23726b82ef2cSSean Christopherson unsigned long total_zapped = 0; 23736b82ef2cSSean Christopherson struct kvm_mmu_page *sp, *tmp; 2374ba7888ddSSean Christopherson LIST_HEAD(invalid_list); 23756b82ef2cSSean Christopherson bool unstable; 23766b82ef2cSSean Christopherson int nr_zapped; 2377c50d8ae3SPaolo Bonzini 2378c50d8ae3SPaolo Bonzini if (list_empty(&kvm->arch.active_mmu_pages)) 2379ba7888ddSSean Christopherson return 0; 2380c50d8ae3SPaolo Bonzini 23816b82ef2cSSean Christopherson restart: 23828fc51726SSean Christopherson list_for_each_entry_safe_reverse(sp, tmp, &kvm->arch.active_mmu_pages, link) { 23836b82ef2cSSean Christopherson /* 23846b82ef2cSSean Christopherson * Don't zap active root pages, the page itself can't be freed 23856b82ef2cSSean Christopherson * and zapping it will just force vCPUs to realloc and reload. 23866b82ef2cSSean Christopherson */ 23876b82ef2cSSean Christopherson if (sp->root_count) 23886b82ef2cSSean Christopherson continue; 23896b82ef2cSSean Christopherson 23906b82ef2cSSean Christopherson unstable = __kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list, 23916b82ef2cSSean Christopherson &nr_zapped); 23926b82ef2cSSean Christopherson total_zapped += nr_zapped; 23936b82ef2cSSean Christopherson if (total_zapped >= nr_to_zap) 2394ba7888ddSSean Christopherson break; 2395ba7888ddSSean Christopherson 23966b82ef2cSSean Christopherson if (unstable) 23976b82ef2cSSean Christopherson goto restart; 2398ba7888ddSSean Christopherson } 23996b82ef2cSSean Christopherson 24006b82ef2cSSean Christopherson kvm_mmu_commit_zap_page(kvm, &invalid_list); 24016b82ef2cSSean Christopherson 24026b82ef2cSSean Christopherson kvm->stat.mmu_recycled += total_zapped; 24036b82ef2cSSean Christopherson return total_zapped; 24046b82ef2cSSean Christopherson } 24056b82ef2cSSean Christopherson 2406afe8d7e6SSean Christopherson static inline unsigned long kvm_mmu_available_pages(struct kvm *kvm) 2407afe8d7e6SSean Christopherson { 2408afe8d7e6SSean Christopherson if (kvm->arch.n_max_mmu_pages > kvm->arch.n_used_mmu_pages) 2409afe8d7e6SSean Christopherson return kvm->arch.n_max_mmu_pages - 2410afe8d7e6SSean Christopherson kvm->arch.n_used_mmu_pages; 2411afe8d7e6SSean Christopherson 2412afe8d7e6SSean Christopherson return 0; 2413c50d8ae3SPaolo Bonzini } 2414c50d8ae3SPaolo Bonzini 2415ba7888ddSSean Christopherson static int make_mmu_pages_available(struct kvm_vcpu *vcpu) 2416ba7888ddSSean Christopherson { 24176b82ef2cSSean Christopherson unsigned long avail = kvm_mmu_available_pages(vcpu->kvm); 2418ba7888ddSSean Christopherson 24196b82ef2cSSean Christopherson if (likely(avail >= KVM_MIN_FREE_MMU_PAGES)) 2420ba7888ddSSean Christopherson return 0; 2421ba7888ddSSean Christopherson 24226b82ef2cSSean Christopherson kvm_mmu_zap_oldest_mmu_pages(vcpu->kvm, KVM_REFILL_PAGES - avail); 2423ba7888ddSSean Christopherson 2424ba7888ddSSean Christopherson if (!kvm_mmu_available_pages(vcpu->kvm)) 2425ba7888ddSSean Christopherson return -ENOSPC; 2426ba7888ddSSean Christopherson return 0; 2427ba7888ddSSean Christopherson } 2428ba7888ddSSean Christopherson 2429c50d8ae3SPaolo Bonzini /* 2430c50d8ae3SPaolo Bonzini * Changing the number of mmu pages allocated to the vm 2431c50d8ae3SPaolo Bonzini * Note: if goal_nr_mmu_pages is too small, you will get dead lock 2432c50d8ae3SPaolo Bonzini */ 2433c50d8ae3SPaolo Bonzini void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long goal_nr_mmu_pages) 2434c50d8ae3SPaolo Bonzini { 2435531810caSBen Gardon write_lock(&kvm->mmu_lock); 2436c50d8ae3SPaolo Bonzini 2437c50d8ae3SPaolo Bonzini if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) { 24386b82ef2cSSean Christopherson kvm_mmu_zap_oldest_mmu_pages(kvm, kvm->arch.n_used_mmu_pages - 24396b82ef2cSSean Christopherson goal_nr_mmu_pages); 2440c50d8ae3SPaolo Bonzini 2441c50d8ae3SPaolo Bonzini goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages; 2442c50d8ae3SPaolo Bonzini } 2443c50d8ae3SPaolo Bonzini 2444c50d8ae3SPaolo Bonzini kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages; 2445c50d8ae3SPaolo Bonzini 2446531810caSBen Gardon write_unlock(&kvm->mmu_lock); 2447c50d8ae3SPaolo Bonzini } 2448c50d8ae3SPaolo Bonzini 2449c50d8ae3SPaolo Bonzini int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn) 2450c50d8ae3SPaolo Bonzini { 2451c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2452c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 2453c50d8ae3SPaolo Bonzini int r; 2454c50d8ae3SPaolo Bonzini 2455c50d8ae3SPaolo Bonzini pgprintk("%s: looking for gfn %llx\n", __func__, gfn); 2456c50d8ae3SPaolo Bonzini r = 0; 2457531810caSBen Gardon write_lock(&kvm->mmu_lock); 2458c50d8ae3SPaolo Bonzini for_each_gfn_indirect_valid_sp(kvm, sp, gfn) { 2459c50d8ae3SPaolo Bonzini pgprintk("%s: gfn %llx role %x\n", __func__, gfn, 2460c50d8ae3SPaolo Bonzini sp->role.word); 2461c50d8ae3SPaolo Bonzini r = 1; 2462c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list); 2463c50d8ae3SPaolo Bonzini } 2464c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, &invalid_list); 2465531810caSBen Gardon write_unlock(&kvm->mmu_lock); 2466c50d8ae3SPaolo Bonzini 2467c50d8ae3SPaolo Bonzini return r; 2468c50d8ae3SPaolo Bonzini } 246996ad91aeSSean Christopherson 247096ad91aeSSean Christopherson static int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva) 247196ad91aeSSean Christopherson { 247296ad91aeSSean Christopherson gpa_t gpa; 247396ad91aeSSean Christopherson int r; 247496ad91aeSSean Christopherson 247596ad91aeSSean Christopherson if (vcpu->arch.mmu->direct_map) 247696ad91aeSSean Christopherson return 0; 247796ad91aeSSean Christopherson 247896ad91aeSSean Christopherson gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL); 247996ad91aeSSean Christopherson 248096ad91aeSSean Christopherson r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT); 248196ad91aeSSean Christopherson 248296ad91aeSSean Christopherson return r; 248396ad91aeSSean Christopherson } 2484c50d8ae3SPaolo Bonzini 2485c50d8ae3SPaolo Bonzini static void kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp) 2486c50d8ae3SPaolo Bonzini { 2487c50d8ae3SPaolo Bonzini trace_kvm_mmu_unsync_page(sp); 2488c50d8ae3SPaolo Bonzini ++vcpu->kvm->stat.mmu_unsync; 2489c50d8ae3SPaolo Bonzini sp->unsync = 1; 2490c50d8ae3SPaolo Bonzini 2491c50d8ae3SPaolo Bonzini kvm_mmu_mark_parents_unsync(sp); 2492c50d8ae3SPaolo Bonzini } 2493c50d8ae3SPaolo Bonzini 24945a9624afSPaolo Bonzini bool mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn, 2495c50d8ae3SPaolo Bonzini bool can_unsync) 2496c50d8ae3SPaolo Bonzini { 2497c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2498c50d8ae3SPaolo Bonzini 2499c50d8ae3SPaolo Bonzini if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE)) 2500c50d8ae3SPaolo Bonzini return true; 2501c50d8ae3SPaolo Bonzini 2502c50d8ae3SPaolo Bonzini for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) { 2503c50d8ae3SPaolo Bonzini if (!can_unsync) 2504c50d8ae3SPaolo Bonzini return true; 2505c50d8ae3SPaolo Bonzini 2506c50d8ae3SPaolo Bonzini if (sp->unsync) 2507c50d8ae3SPaolo Bonzini continue; 2508c50d8ae3SPaolo Bonzini 25093bae0459SSean Christopherson WARN_ON(sp->role.level != PG_LEVEL_4K); 2510c50d8ae3SPaolo Bonzini kvm_unsync_page(vcpu, sp); 2511c50d8ae3SPaolo Bonzini } 2512c50d8ae3SPaolo Bonzini 2513c50d8ae3SPaolo Bonzini /* 2514c50d8ae3SPaolo Bonzini * We need to ensure that the marking of unsync pages is visible 2515c50d8ae3SPaolo Bonzini * before the SPTE is updated to allow writes because 2516c50d8ae3SPaolo Bonzini * kvm_mmu_sync_roots() checks the unsync flags without holding 2517c50d8ae3SPaolo Bonzini * the MMU lock and so can race with this. If the SPTE was updated 2518c50d8ae3SPaolo Bonzini * before the page had been marked as unsync-ed, something like the 2519c50d8ae3SPaolo Bonzini * following could happen: 2520c50d8ae3SPaolo Bonzini * 2521c50d8ae3SPaolo Bonzini * CPU 1 CPU 2 2522c50d8ae3SPaolo Bonzini * --------------------------------------------------------------------- 2523c50d8ae3SPaolo Bonzini * 1.2 Host updates SPTE 2524c50d8ae3SPaolo Bonzini * to be writable 2525c50d8ae3SPaolo Bonzini * 2.1 Guest writes a GPTE for GVA X. 2526c50d8ae3SPaolo Bonzini * (GPTE being in the guest page table shadowed 2527c50d8ae3SPaolo Bonzini * by the SP from CPU 1.) 2528c50d8ae3SPaolo Bonzini * This reads SPTE during the page table walk. 2529c50d8ae3SPaolo Bonzini * Since SPTE.W is read as 1, there is no 2530c50d8ae3SPaolo Bonzini * fault. 2531c50d8ae3SPaolo Bonzini * 2532c50d8ae3SPaolo Bonzini * 2.2 Guest issues TLB flush. 2533c50d8ae3SPaolo Bonzini * That causes a VM Exit. 2534c50d8ae3SPaolo Bonzini * 2535c50d8ae3SPaolo Bonzini * 2.3 kvm_mmu_sync_pages() reads sp->unsync. 2536c50d8ae3SPaolo Bonzini * Since it is false, so it just returns. 2537c50d8ae3SPaolo Bonzini * 2538c50d8ae3SPaolo Bonzini * 2.4 Guest accesses GVA X. 2539c50d8ae3SPaolo Bonzini * Since the mapping in the SP was not updated, 2540c50d8ae3SPaolo Bonzini * so the old mapping for GVA X incorrectly 2541c50d8ae3SPaolo Bonzini * gets used. 2542c50d8ae3SPaolo Bonzini * 1.1 Host marks SP 2543c50d8ae3SPaolo Bonzini * as unsync 2544c50d8ae3SPaolo Bonzini * (sp->unsync = true) 2545c50d8ae3SPaolo Bonzini * 2546c50d8ae3SPaolo Bonzini * The write barrier below ensures that 1.1 happens before 1.2 and thus 2547c50d8ae3SPaolo Bonzini * the situation in 2.4 does not arise. The implicit barrier in 2.2 2548c50d8ae3SPaolo Bonzini * pairs with this write barrier. 2549c50d8ae3SPaolo Bonzini */ 2550c50d8ae3SPaolo Bonzini smp_wmb(); 2551c50d8ae3SPaolo Bonzini 2552c50d8ae3SPaolo Bonzini return false; 2553c50d8ae3SPaolo Bonzini } 2554c50d8ae3SPaolo Bonzini 2555799a4190SBen Gardon static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep, 2556799a4190SBen Gardon unsigned int pte_access, int level, 2557799a4190SBen Gardon gfn_t gfn, kvm_pfn_t pfn, bool speculative, 2558799a4190SBen Gardon bool can_unsync, bool host_writable) 2559799a4190SBen Gardon { 2560799a4190SBen Gardon u64 spte; 2561799a4190SBen Gardon struct kvm_mmu_page *sp; 2562799a4190SBen Gardon int ret; 2563799a4190SBen Gardon 2564799a4190SBen Gardon if (set_mmio_spte(vcpu, sptep, gfn, pfn, pte_access)) 2565799a4190SBen Gardon return 0; 2566799a4190SBen Gardon 2567799a4190SBen Gardon sp = sptep_to_sp(sptep); 2568799a4190SBen Gardon 2569799a4190SBen Gardon ret = make_spte(vcpu, pte_access, level, gfn, pfn, *sptep, speculative, 2570799a4190SBen Gardon can_unsync, host_writable, sp_ad_disabled(sp), &spte); 2571799a4190SBen Gardon 2572799a4190SBen Gardon if (spte & PT_WRITABLE_MASK) 2573799a4190SBen Gardon kvm_vcpu_mark_page_dirty(vcpu, gfn); 2574799a4190SBen Gardon 257512703759SSean Christopherson if (*sptep == spte) 257612703759SSean Christopherson ret |= SET_SPTE_SPURIOUS; 257712703759SSean Christopherson else if (mmu_spte_update(sptep, spte)) 2578c50d8ae3SPaolo Bonzini ret |= SET_SPTE_NEED_REMOTE_TLB_FLUSH; 2579c50d8ae3SPaolo Bonzini return ret; 2580c50d8ae3SPaolo Bonzini } 2581c50d8ae3SPaolo Bonzini 25820a2b64c5SBen Gardon static int mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep, 2583e88b8093SSean Christopherson unsigned int pte_access, bool write_fault, int level, 25840a2b64c5SBen Gardon gfn_t gfn, kvm_pfn_t pfn, bool speculative, 25850a2b64c5SBen Gardon bool host_writable) 2586c50d8ae3SPaolo Bonzini { 2587c50d8ae3SPaolo Bonzini int was_rmapped = 0; 2588c50d8ae3SPaolo Bonzini int rmap_count; 2589c50d8ae3SPaolo Bonzini int set_spte_ret; 2590c4371c2aSSean Christopherson int ret = RET_PF_FIXED; 2591c50d8ae3SPaolo Bonzini bool flush = false; 2592c50d8ae3SPaolo Bonzini 2593c50d8ae3SPaolo Bonzini pgprintk("%s: spte %llx write_fault %d gfn %llx\n", __func__, 2594c50d8ae3SPaolo Bonzini *sptep, write_fault, gfn); 2595c50d8ae3SPaolo Bonzini 2596c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(*sptep)) { 2597c50d8ae3SPaolo Bonzini /* 2598c50d8ae3SPaolo Bonzini * If we overwrite a PTE page pointer with a 2MB PMD, unlink 2599c50d8ae3SPaolo Bonzini * the parent of the now unreachable PTE. 2600c50d8ae3SPaolo Bonzini */ 26013bae0459SSean Christopherson if (level > PG_LEVEL_4K && !is_large_pte(*sptep)) { 2602c50d8ae3SPaolo Bonzini struct kvm_mmu_page *child; 2603c50d8ae3SPaolo Bonzini u64 pte = *sptep; 2604c50d8ae3SPaolo Bonzini 2605e47c4aeeSSean Christopherson child = to_shadow_page(pte & PT64_BASE_ADDR_MASK); 2606c50d8ae3SPaolo Bonzini drop_parent_pte(child, sptep); 2607c50d8ae3SPaolo Bonzini flush = true; 2608c50d8ae3SPaolo Bonzini } else if (pfn != spte_to_pfn(*sptep)) { 2609c50d8ae3SPaolo Bonzini pgprintk("hfn old %llx new %llx\n", 2610c50d8ae3SPaolo Bonzini spte_to_pfn(*sptep), pfn); 2611c50d8ae3SPaolo Bonzini drop_spte(vcpu->kvm, sptep); 2612c50d8ae3SPaolo Bonzini flush = true; 2613c50d8ae3SPaolo Bonzini } else 2614c50d8ae3SPaolo Bonzini was_rmapped = 1; 2615c50d8ae3SPaolo Bonzini } 2616c50d8ae3SPaolo Bonzini 2617c50d8ae3SPaolo Bonzini set_spte_ret = set_spte(vcpu, sptep, pte_access, level, gfn, pfn, 2618c50d8ae3SPaolo Bonzini speculative, true, host_writable); 2619c50d8ae3SPaolo Bonzini if (set_spte_ret & SET_SPTE_WRITE_PROTECTED_PT) { 2620c50d8ae3SPaolo Bonzini if (write_fault) 2621c50d8ae3SPaolo Bonzini ret = RET_PF_EMULATE; 26228c8560b8SSean Christopherson kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu); 2623c50d8ae3SPaolo Bonzini } 2624c50d8ae3SPaolo Bonzini 2625c50d8ae3SPaolo Bonzini if (set_spte_ret & SET_SPTE_NEED_REMOTE_TLB_FLUSH || flush) 2626c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(vcpu->kvm, gfn, 2627c50d8ae3SPaolo Bonzini KVM_PAGES_PER_HPAGE(level)); 2628c50d8ae3SPaolo Bonzini 2629c50d8ae3SPaolo Bonzini if (unlikely(is_mmio_spte(*sptep))) 2630c50d8ae3SPaolo Bonzini ret = RET_PF_EMULATE; 2631c50d8ae3SPaolo Bonzini 263212703759SSean Christopherson /* 263312703759SSean Christopherson * The fault is fully spurious if and only if the new SPTE and old SPTE 263412703759SSean Christopherson * are identical, and emulation is not required. 263512703759SSean Christopherson */ 263612703759SSean Christopherson if ((set_spte_ret & SET_SPTE_SPURIOUS) && ret == RET_PF_FIXED) { 263712703759SSean Christopherson WARN_ON_ONCE(!was_rmapped); 263812703759SSean Christopherson return RET_PF_SPURIOUS; 263912703759SSean Christopherson } 264012703759SSean Christopherson 2641c50d8ae3SPaolo Bonzini pgprintk("%s: setting spte %llx\n", __func__, *sptep); 2642c50d8ae3SPaolo Bonzini trace_kvm_mmu_set_spte(level, gfn, sptep); 2643c50d8ae3SPaolo Bonzini if (!was_rmapped && is_large_pte(*sptep)) 2644c50d8ae3SPaolo Bonzini ++vcpu->kvm->stat.lpages; 2645c50d8ae3SPaolo Bonzini 2646c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(*sptep)) { 2647c50d8ae3SPaolo Bonzini if (!was_rmapped) { 2648c50d8ae3SPaolo Bonzini rmap_count = rmap_add(vcpu, sptep, gfn); 2649c50d8ae3SPaolo Bonzini if (rmap_count > RMAP_RECYCLE_THRESHOLD) 2650c50d8ae3SPaolo Bonzini rmap_recycle(vcpu, sptep, gfn); 2651c50d8ae3SPaolo Bonzini } 2652c50d8ae3SPaolo Bonzini } 2653c50d8ae3SPaolo Bonzini 2654c50d8ae3SPaolo Bonzini return ret; 2655c50d8ae3SPaolo Bonzini } 2656c50d8ae3SPaolo Bonzini 2657c50d8ae3SPaolo Bonzini static kvm_pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn, 2658c50d8ae3SPaolo Bonzini bool no_dirty_log) 2659c50d8ae3SPaolo Bonzini { 2660c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 2661c50d8ae3SPaolo Bonzini 2662c50d8ae3SPaolo Bonzini slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log); 2663c50d8ae3SPaolo Bonzini if (!slot) 2664c50d8ae3SPaolo Bonzini return KVM_PFN_ERR_FAULT; 2665c50d8ae3SPaolo Bonzini 2666c50d8ae3SPaolo Bonzini return gfn_to_pfn_memslot_atomic(slot, gfn); 2667c50d8ae3SPaolo Bonzini } 2668c50d8ae3SPaolo Bonzini 2669c50d8ae3SPaolo Bonzini static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu, 2670c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, 2671c50d8ae3SPaolo Bonzini u64 *start, u64 *end) 2672c50d8ae3SPaolo Bonzini { 2673c50d8ae3SPaolo Bonzini struct page *pages[PTE_PREFETCH_NUM]; 2674c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot; 26750a2b64c5SBen Gardon unsigned int access = sp->role.access; 2676c50d8ae3SPaolo Bonzini int i, ret; 2677c50d8ae3SPaolo Bonzini gfn_t gfn; 2678c50d8ae3SPaolo Bonzini 2679c50d8ae3SPaolo Bonzini gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt); 2680c50d8ae3SPaolo Bonzini slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK); 2681c50d8ae3SPaolo Bonzini if (!slot) 2682c50d8ae3SPaolo Bonzini return -1; 2683c50d8ae3SPaolo Bonzini 2684c50d8ae3SPaolo Bonzini ret = gfn_to_page_many_atomic(slot, gfn, pages, end - start); 2685c50d8ae3SPaolo Bonzini if (ret <= 0) 2686c50d8ae3SPaolo Bonzini return -1; 2687c50d8ae3SPaolo Bonzini 2688c50d8ae3SPaolo Bonzini for (i = 0; i < ret; i++, gfn++, start++) { 2689e88b8093SSean Christopherson mmu_set_spte(vcpu, start, access, false, sp->role.level, gfn, 2690c50d8ae3SPaolo Bonzini page_to_pfn(pages[i]), true, true); 2691c50d8ae3SPaolo Bonzini put_page(pages[i]); 2692c50d8ae3SPaolo Bonzini } 2693c50d8ae3SPaolo Bonzini 2694c50d8ae3SPaolo Bonzini return 0; 2695c50d8ae3SPaolo Bonzini } 2696c50d8ae3SPaolo Bonzini 2697c50d8ae3SPaolo Bonzini static void __direct_pte_prefetch(struct kvm_vcpu *vcpu, 2698c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, u64 *sptep) 2699c50d8ae3SPaolo Bonzini { 2700c50d8ae3SPaolo Bonzini u64 *spte, *start = NULL; 2701c50d8ae3SPaolo Bonzini int i; 2702c50d8ae3SPaolo Bonzini 2703c50d8ae3SPaolo Bonzini WARN_ON(!sp->role.direct); 2704c50d8ae3SPaolo Bonzini 2705c50d8ae3SPaolo Bonzini i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1); 2706c50d8ae3SPaolo Bonzini spte = sp->spt + i; 2707c50d8ae3SPaolo Bonzini 2708c50d8ae3SPaolo Bonzini for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) { 2709c50d8ae3SPaolo Bonzini if (is_shadow_present_pte(*spte) || spte == sptep) { 2710c50d8ae3SPaolo Bonzini if (!start) 2711c50d8ae3SPaolo Bonzini continue; 2712c50d8ae3SPaolo Bonzini if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0) 2713c50d8ae3SPaolo Bonzini break; 2714c50d8ae3SPaolo Bonzini start = NULL; 2715c50d8ae3SPaolo Bonzini } else if (!start) 2716c50d8ae3SPaolo Bonzini start = spte; 2717c50d8ae3SPaolo Bonzini } 2718c50d8ae3SPaolo Bonzini } 2719c50d8ae3SPaolo Bonzini 2720c50d8ae3SPaolo Bonzini static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep) 2721c50d8ae3SPaolo Bonzini { 2722c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 2723c50d8ae3SPaolo Bonzini 272457354682SSean Christopherson sp = sptep_to_sp(sptep); 2725c50d8ae3SPaolo Bonzini 2726c50d8ae3SPaolo Bonzini /* 2727c50d8ae3SPaolo Bonzini * Without accessed bits, there's no way to distinguish between 2728c50d8ae3SPaolo Bonzini * actually accessed translations and prefetched, so disable pte 2729c50d8ae3SPaolo Bonzini * prefetch if accessed bits aren't available. 2730c50d8ae3SPaolo Bonzini */ 2731c50d8ae3SPaolo Bonzini if (sp_ad_disabled(sp)) 2732c50d8ae3SPaolo Bonzini return; 2733c50d8ae3SPaolo Bonzini 27343bae0459SSean Christopherson if (sp->role.level > PG_LEVEL_4K) 2735c50d8ae3SPaolo Bonzini return; 2736c50d8ae3SPaolo Bonzini 27374a42d848SDavid Stevens /* 27384a42d848SDavid Stevens * If addresses are being invalidated, skip prefetching to avoid 27394a42d848SDavid Stevens * accidentally prefetching those addresses. 27404a42d848SDavid Stevens */ 27414a42d848SDavid Stevens if (unlikely(vcpu->kvm->mmu_notifier_count)) 27424a42d848SDavid Stevens return; 27434a42d848SDavid Stevens 2744c50d8ae3SPaolo Bonzini __direct_pte_prefetch(vcpu, sp, sptep); 2745c50d8ae3SPaolo Bonzini } 2746c50d8ae3SPaolo Bonzini 27471b6d9d9eSSean Christopherson static int host_pfn_mapping_level(struct kvm *kvm, gfn_t gfn, kvm_pfn_t pfn, 27481b6d9d9eSSean Christopherson struct kvm_memory_slot *slot) 2749db543216SSean Christopherson { 2750db543216SSean Christopherson unsigned long hva; 2751db543216SSean Christopherson pte_t *pte; 2752db543216SSean Christopherson int level; 2753db543216SSean Christopherson 2754e851265aSSean Christopherson if (!PageCompound(pfn_to_page(pfn)) && !kvm_is_zone_device_pfn(pfn)) 27553bae0459SSean Christopherson return PG_LEVEL_4K; 2756db543216SSean Christopherson 2757293e306eSSean Christopherson /* 2758293e306eSSean Christopherson * Note, using the already-retrieved memslot and __gfn_to_hva_memslot() 2759293e306eSSean Christopherson * is not solely for performance, it's also necessary to avoid the 2760293e306eSSean Christopherson * "writable" check in __gfn_to_hva_many(), which will always fail on 2761293e306eSSean Christopherson * read-only memslots due to gfn_to_hva() assuming writes. Earlier 2762293e306eSSean Christopherson * page fault steps have already verified the guest isn't writing a 2763293e306eSSean Christopherson * read-only memslot. 2764293e306eSSean Christopherson */ 2765db543216SSean Christopherson hva = __gfn_to_hva_memslot(slot, gfn); 2766db543216SSean Christopherson 27671b6d9d9eSSean Christopherson pte = lookup_address_in_mm(kvm->mm, hva, &level); 2768db543216SSean Christopherson if (unlikely(!pte)) 27693bae0459SSean Christopherson return PG_LEVEL_4K; 2770db543216SSean Christopherson 2771db543216SSean Christopherson return level; 2772db543216SSean Christopherson } 2773db543216SSean Christopherson 27741b6d9d9eSSean Christopherson int kvm_mmu_max_mapping_level(struct kvm *kvm, struct kvm_memory_slot *slot, 27751b6d9d9eSSean Christopherson gfn_t gfn, kvm_pfn_t pfn, int max_level) 27761b6d9d9eSSean Christopherson { 27771b6d9d9eSSean Christopherson struct kvm_lpage_info *linfo; 27781b6d9d9eSSean Christopherson 27791b6d9d9eSSean Christopherson max_level = min(max_level, max_huge_page_level); 27801b6d9d9eSSean Christopherson for ( ; max_level > PG_LEVEL_4K; max_level--) { 27811b6d9d9eSSean Christopherson linfo = lpage_info_slot(gfn, slot, max_level); 27821b6d9d9eSSean Christopherson if (!linfo->disallow_lpage) 27831b6d9d9eSSean Christopherson break; 27841b6d9d9eSSean Christopherson } 27851b6d9d9eSSean Christopherson 27861b6d9d9eSSean Christopherson if (max_level == PG_LEVEL_4K) 27871b6d9d9eSSean Christopherson return PG_LEVEL_4K; 27881b6d9d9eSSean Christopherson 27891b6d9d9eSSean Christopherson return host_pfn_mapping_level(kvm, gfn, pfn, slot); 27901b6d9d9eSSean Christopherson } 27911b6d9d9eSSean Christopherson 2792bb18842eSBen Gardon int kvm_mmu_hugepage_adjust(struct kvm_vcpu *vcpu, gfn_t gfn, 27933cf06612SSean Christopherson int max_level, kvm_pfn_t *pfnp, 27943cf06612SSean Christopherson bool huge_page_disallowed, int *req_level) 27950885904dSSean Christopherson { 2796293e306eSSean Christopherson struct kvm_memory_slot *slot; 27970885904dSSean Christopherson kvm_pfn_t pfn = *pfnp; 279817eff019SSean Christopherson kvm_pfn_t mask; 279983f06fa7SSean Christopherson int level; 28000885904dSSean Christopherson 28013cf06612SSean Christopherson *req_level = PG_LEVEL_4K; 28023cf06612SSean Christopherson 28033bae0459SSean Christopherson if (unlikely(max_level == PG_LEVEL_4K)) 28043bae0459SSean Christopherson return PG_LEVEL_4K; 280517eff019SSean Christopherson 2806e851265aSSean Christopherson if (is_error_noslot_pfn(pfn) || kvm_is_reserved_pfn(pfn)) 28073bae0459SSean Christopherson return PG_LEVEL_4K; 280817eff019SSean Christopherson 2809293e306eSSean Christopherson slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, true); 2810293e306eSSean Christopherson if (!slot) 28113bae0459SSean Christopherson return PG_LEVEL_4K; 2812293e306eSSean Christopherson 28131b6d9d9eSSean Christopherson level = kvm_mmu_max_mapping_level(vcpu->kvm, slot, gfn, pfn, max_level); 28143bae0459SSean Christopherson if (level == PG_LEVEL_4K) 281583f06fa7SSean Christopherson return level; 281617eff019SSean Christopherson 28173cf06612SSean Christopherson *req_level = level = min(level, max_level); 28183cf06612SSean Christopherson 28193cf06612SSean Christopherson /* 28203cf06612SSean Christopherson * Enforce the iTLB multihit workaround after capturing the requested 28213cf06612SSean Christopherson * level, which will be used to do precise, accurate accounting. 28223cf06612SSean Christopherson */ 28233cf06612SSean Christopherson if (huge_page_disallowed) 28243cf06612SSean Christopherson return PG_LEVEL_4K; 28254cd071d1SSean Christopherson 28260885904dSSean Christopherson /* 28274cd071d1SSean Christopherson * mmu_notifier_retry() was successful and mmu_lock is held, so 28284cd071d1SSean Christopherson * the pmd can't be split from under us. 28290885904dSSean Christopherson */ 28300885904dSSean Christopherson mask = KVM_PAGES_PER_HPAGE(level) - 1; 28310885904dSSean Christopherson VM_BUG_ON((gfn & mask) != (pfn & mask)); 28324cd071d1SSean Christopherson *pfnp = pfn & ~mask; 283383f06fa7SSean Christopherson 283483f06fa7SSean Christopherson return level; 28350885904dSSean Christopherson } 28360885904dSSean Christopherson 2837bb18842eSBen Gardon void disallowed_hugepage_adjust(u64 spte, gfn_t gfn, int cur_level, 2838bb18842eSBen Gardon kvm_pfn_t *pfnp, int *goal_levelp) 2839c50d8ae3SPaolo Bonzini { 2840bb18842eSBen Gardon int level = *goal_levelp; 2841c50d8ae3SPaolo Bonzini 28427d945312SBen Gardon if (cur_level == level && level > PG_LEVEL_4K && 2843c50d8ae3SPaolo Bonzini is_shadow_present_pte(spte) && 2844c50d8ae3SPaolo Bonzini !is_large_pte(spte)) { 2845c50d8ae3SPaolo Bonzini /* 2846c50d8ae3SPaolo Bonzini * A small SPTE exists for this pfn, but FNAME(fetch) 2847c50d8ae3SPaolo Bonzini * and __direct_map would like to create a large PTE 2848c50d8ae3SPaolo Bonzini * instead: just force them to go down another level, 2849c50d8ae3SPaolo Bonzini * patching back for them into pfn the next 9 bits of 2850c50d8ae3SPaolo Bonzini * the address. 2851c50d8ae3SPaolo Bonzini */ 28527d945312SBen Gardon u64 page_mask = KVM_PAGES_PER_HPAGE(level) - 28537d945312SBen Gardon KVM_PAGES_PER_HPAGE(level - 1); 2854c50d8ae3SPaolo Bonzini *pfnp |= gfn & page_mask; 2855bb18842eSBen Gardon (*goal_levelp)--; 2856c50d8ae3SPaolo Bonzini } 2857c50d8ae3SPaolo Bonzini } 2858c50d8ae3SPaolo Bonzini 28596c2fd34fSSean Christopherson static int __direct_map(struct kvm_vcpu *vcpu, gpa_t gpa, u32 error_code, 286083f06fa7SSean Christopherson int map_writable, int max_level, kvm_pfn_t pfn, 28616c2fd34fSSean Christopherson bool prefault, bool is_tdp) 2862c50d8ae3SPaolo Bonzini { 28636c2fd34fSSean Christopherson bool nx_huge_page_workaround_enabled = is_nx_huge_page_enabled(); 28646c2fd34fSSean Christopherson bool write = error_code & PFERR_WRITE_MASK; 28656c2fd34fSSean Christopherson bool exec = error_code & PFERR_FETCH_MASK; 28666c2fd34fSSean Christopherson bool huge_page_disallowed = exec && nx_huge_page_workaround_enabled; 2867c50d8ae3SPaolo Bonzini struct kvm_shadow_walk_iterator it; 2868c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 28693cf06612SSean Christopherson int level, req_level, ret; 2870c50d8ae3SPaolo Bonzini gfn_t gfn = gpa >> PAGE_SHIFT; 2871c50d8ae3SPaolo Bonzini gfn_t base_gfn = gfn; 2872c50d8ae3SPaolo Bonzini 28730c7a98e3SSean Christopherson if (WARN_ON(!VALID_PAGE(vcpu->arch.mmu->root_hpa))) 2874c50d8ae3SPaolo Bonzini return RET_PF_RETRY; 2875c50d8ae3SPaolo Bonzini 28763cf06612SSean Christopherson level = kvm_mmu_hugepage_adjust(vcpu, gfn, max_level, &pfn, 28773cf06612SSean Christopherson huge_page_disallowed, &req_level); 28784cd071d1SSean Christopherson 2879c50d8ae3SPaolo Bonzini trace_kvm_mmu_spte_requested(gpa, level, pfn); 2880c50d8ae3SPaolo Bonzini for_each_shadow_entry(vcpu, gpa, it) { 2881c50d8ae3SPaolo Bonzini /* 2882c50d8ae3SPaolo Bonzini * We cannot overwrite existing page tables with an NX 2883c50d8ae3SPaolo Bonzini * large page, as the leaf could be executable. 2884c50d8ae3SPaolo Bonzini */ 2885dcc70651SSean Christopherson if (nx_huge_page_workaround_enabled) 28867d945312SBen Gardon disallowed_hugepage_adjust(*it.sptep, gfn, it.level, 28877d945312SBen Gardon &pfn, &level); 2888c50d8ae3SPaolo Bonzini 2889c50d8ae3SPaolo Bonzini base_gfn = gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1); 2890c50d8ae3SPaolo Bonzini if (it.level == level) 2891c50d8ae3SPaolo Bonzini break; 2892c50d8ae3SPaolo Bonzini 2893c50d8ae3SPaolo Bonzini drop_large_spte(vcpu, it.sptep); 2894c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(*it.sptep)) { 2895c50d8ae3SPaolo Bonzini sp = kvm_mmu_get_page(vcpu, base_gfn, it.addr, 2896c50d8ae3SPaolo Bonzini it.level - 1, true, ACC_ALL); 2897c50d8ae3SPaolo Bonzini 2898c50d8ae3SPaolo Bonzini link_shadow_page(vcpu, it.sptep, sp); 28995bcaf3e1SSean Christopherson if (is_tdp && huge_page_disallowed && 29005bcaf3e1SSean Christopherson req_level >= it.level) 2901c50d8ae3SPaolo Bonzini account_huge_nx_page(vcpu->kvm, sp); 2902c50d8ae3SPaolo Bonzini } 2903c50d8ae3SPaolo Bonzini } 2904c50d8ae3SPaolo Bonzini 2905c50d8ae3SPaolo Bonzini ret = mmu_set_spte(vcpu, it.sptep, ACC_ALL, 2906c50d8ae3SPaolo Bonzini write, level, base_gfn, pfn, prefault, 2907c50d8ae3SPaolo Bonzini map_writable); 290812703759SSean Christopherson if (ret == RET_PF_SPURIOUS) 290912703759SSean Christopherson return ret; 291012703759SSean Christopherson 2911c50d8ae3SPaolo Bonzini direct_pte_prefetch(vcpu, it.sptep); 2912c50d8ae3SPaolo Bonzini ++vcpu->stat.pf_fixed; 2913c50d8ae3SPaolo Bonzini return ret; 2914c50d8ae3SPaolo Bonzini } 2915c50d8ae3SPaolo Bonzini 2916c50d8ae3SPaolo Bonzini static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk) 2917c50d8ae3SPaolo Bonzini { 2918c50d8ae3SPaolo Bonzini send_sig_mceerr(BUS_MCEERR_AR, (void __user *)address, PAGE_SHIFT, tsk); 2919c50d8ae3SPaolo Bonzini } 2920c50d8ae3SPaolo Bonzini 2921c50d8ae3SPaolo Bonzini static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, kvm_pfn_t pfn) 2922c50d8ae3SPaolo Bonzini { 2923c50d8ae3SPaolo Bonzini /* 2924c50d8ae3SPaolo Bonzini * Do not cache the mmio info caused by writing the readonly gfn 2925c50d8ae3SPaolo Bonzini * into the spte otherwise read access on readonly gfn also can 2926c50d8ae3SPaolo Bonzini * caused mmio page fault and treat it as mmio access. 2927c50d8ae3SPaolo Bonzini */ 2928c50d8ae3SPaolo Bonzini if (pfn == KVM_PFN_ERR_RO_FAULT) 2929c50d8ae3SPaolo Bonzini return RET_PF_EMULATE; 2930c50d8ae3SPaolo Bonzini 2931c50d8ae3SPaolo Bonzini if (pfn == KVM_PFN_ERR_HWPOISON) { 2932c50d8ae3SPaolo Bonzini kvm_send_hwpoison_signal(kvm_vcpu_gfn_to_hva(vcpu, gfn), current); 2933c50d8ae3SPaolo Bonzini return RET_PF_RETRY; 2934c50d8ae3SPaolo Bonzini } 2935c50d8ae3SPaolo Bonzini 2936c50d8ae3SPaolo Bonzini return -EFAULT; 2937c50d8ae3SPaolo Bonzini } 2938c50d8ae3SPaolo Bonzini 2939c50d8ae3SPaolo Bonzini static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn, 29400a2b64c5SBen Gardon kvm_pfn_t pfn, unsigned int access, 29410a2b64c5SBen Gardon int *ret_val) 2942c50d8ae3SPaolo Bonzini { 2943c50d8ae3SPaolo Bonzini /* The pfn is invalid, report the error! */ 2944c50d8ae3SPaolo Bonzini if (unlikely(is_error_pfn(pfn))) { 2945c50d8ae3SPaolo Bonzini *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn); 2946c50d8ae3SPaolo Bonzini return true; 2947c50d8ae3SPaolo Bonzini } 2948c50d8ae3SPaolo Bonzini 2949c50d8ae3SPaolo Bonzini if (unlikely(is_noslot_pfn(pfn))) 2950c50d8ae3SPaolo Bonzini vcpu_cache_mmio_info(vcpu, gva, gfn, 2951c50d8ae3SPaolo Bonzini access & shadow_mmio_access_mask); 2952c50d8ae3SPaolo Bonzini 2953c50d8ae3SPaolo Bonzini return false; 2954c50d8ae3SPaolo Bonzini } 2955c50d8ae3SPaolo Bonzini 2956c50d8ae3SPaolo Bonzini static bool page_fault_can_be_fast(u32 error_code) 2957c50d8ae3SPaolo Bonzini { 2958c50d8ae3SPaolo Bonzini /* 2959c50d8ae3SPaolo Bonzini * Do not fix the mmio spte with invalid generation number which 2960c50d8ae3SPaolo Bonzini * need to be updated by slow page fault path. 2961c50d8ae3SPaolo Bonzini */ 2962c50d8ae3SPaolo Bonzini if (unlikely(error_code & PFERR_RSVD_MASK)) 2963c50d8ae3SPaolo Bonzini return false; 2964c50d8ae3SPaolo Bonzini 2965c50d8ae3SPaolo Bonzini /* See if the page fault is due to an NX violation */ 2966c50d8ae3SPaolo Bonzini if (unlikely(((error_code & (PFERR_FETCH_MASK | PFERR_PRESENT_MASK)) 2967c50d8ae3SPaolo Bonzini == (PFERR_FETCH_MASK | PFERR_PRESENT_MASK)))) 2968c50d8ae3SPaolo Bonzini return false; 2969c50d8ae3SPaolo Bonzini 2970c50d8ae3SPaolo Bonzini /* 2971c50d8ae3SPaolo Bonzini * #PF can be fast if: 2972c50d8ae3SPaolo Bonzini * 1. The shadow page table entry is not present, which could mean that 2973c50d8ae3SPaolo Bonzini * the fault is potentially caused by access tracking (if enabled). 2974c50d8ae3SPaolo Bonzini * 2. The shadow page table entry is present and the fault 2975c50d8ae3SPaolo Bonzini * is caused by write-protect, that means we just need change the W 2976c50d8ae3SPaolo Bonzini * bit of the spte which can be done out of mmu-lock. 2977c50d8ae3SPaolo Bonzini * 2978c50d8ae3SPaolo Bonzini * However, if access tracking is disabled we know that a non-present 2979c50d8ae3SPaolo Bonzini * page must be a genuine page fault where we have to create a new SPTE. 2980c50d8ae3SPaolo Bonzini * So, if access tracking is disabled, we return true only for write 2981c50d8ae3SPaolo Bonzini * accesses to a present page. 2982c50d8ae3SPaolo Bonzini */ 2983c50d8ae3SPaolo Bonzini 2984c50d8ae3SPaolo Bonzini return shadow_acc_track_mask != 0 || 2985c50d8ae3SPaolo Bonzini ((error_code & (PFERR_WRITE_MASK | PFERR_PRESENT_MASK)) 2986c50d8ae3SPaolo Bonzini == (PFERR_WRITE_MASK | PFERR_PRESENT_MASK)); 2987c50d8ae3SPaolo Bonzini } 2988c50d8ae3SPaolo Bonzini 2989c50d8ae3SPaolo Bonzini /* 2990c50d8ae3SPaolo Bonzini * Returns true if the SPTE was fixed successfully. Otherwise, 2991c50d8ae3SPaolo Bonzini * someone else modified the SPTE from its original value. 2992c50d8ae3SPaolo Bonzini */ 2993c50d8ae3SPaolo Bonzini static bool 2994c50d8ae3SPaolo Bonzini fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp, 2995c50d8ae3SPaolo Bonzini u64 *sptep, u64 old_spte, u64 new_spte) 2996c50d8ae3SPaolo Bonzini { 2997c50d8ae3SPaolo Bonzini gfn_t gfn; 2998c50d8ae3SPaolo Bonzini 2999c50d8ae3SPaolo Bonzini WARN_ON(!sp->role.direct); 3000c50d8ae3SPaolo Bonzini 3001c50d8ae3SPaolo Bonzini /* 3002c50d8ae3SPaolo Bonzini * Theoretically we could also set dirty bit (and flush TLB) here in 3003c50d8ae3SPaolo Bonzini * order to eliminate unnecessary PML logging. See comments in 3004c50d8ae3SPaolo Bonzini * set_spte. But fast_page_fault is very unlikely to happen with PML 3005c50d8ae3SPaolo Bonzini * enabled, so we do not do this. This might result in the same GPA 3006c50d8ae3SPaolo Bonzini * to be logged in PML buffer again when the write really happens, and 3007c50d8ae3SPaolo Bonzini * eventually to be called by mark_page_dirty twice. But it's also no 3008c50d8ae3SPaolo Bonzini * harm. This also avoids the TLB flush needed after setting dirty bit 3009c50d8ae3SPaolo Bonzini * so non-PML cases won't be impacted. 3010c50d8ae3SPaolo Bonzini * 3011c50d8ae3SPaolo Bonzini * Compare with set_spte where instead shadow_dirty_mask is set. 3012c50d8ae3SPaolo Bonzini */ 3013c50d8ae3SPaolo Bonzini if (cmpxchg64(sptep, old_spte, new_spte) != old_spte) 3014c50d8ae3SPaolo Bonzini return false; 3015c50d8ae3SPaolo Bonzini 3016c50d8ae3SPaolo Bonzini if (is_writable_pte(new_spte) && !is_writable_pte(old_spte)) { 3017c50d8ae3SPaolo Bonzini /* 3018c50d8ae3SPaolo Bonzini * The gfn of direct spte is stable since it is 3019c50d8ae3SPaolo Bonzini * calculated by sp->gfn. 3020c50d8ae3SPaolo Bonzini */ 3021c50d8ae3SPaolo Bonzini gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt); 3022c50d8ae3SPaolo Bonzini kvm_vcpu_mark_page_dirty(vcpu, gfn); 3023c50d8ae3SPaolo Bonzini } 3024c50d8ae3SPaolo Bonzini 3025c50d8ae3SPaolo Bonzini return true; 3026c50d8ae3SPaolo Bonzini } 3027c50d8ae3SPaolo Bonzini 3028c50d8ae3SPaolo Bonzini static bool is_access_allowed(u32 fault_err_code, u64 spte) 3029c50d8ae3SPaolo Bonzini { 3030c50d8ae3SPaolo Bonzini if (fault_err_code & PFERR_FETCH_MASK) 3031c50d8ae3SPaolo Bonzini return is_executable_pte(spte); 3032c50d8ae3SPaolo Bonzini 3033c50d8ae3SPaolo Bonzini if (fault_err_code & PFERR_WRITE_MASK) 3034c50d8ae3SPaolo Bonzini return is_writable_pte(spte); 3035c50d8ae3SPaolo Bonzini 3036c50d8ae3SPaolo Bonzini /* Fault was on Read access */ 3037c50d8ae3SPaolo Bonzini return spte & PT_PRESENT_MASK; 3038c50d8ae3SPaolo Bonzini } 3039c50d8ae3SPaolo Bonzini 3040c50d8ae3SPaolo Bonzini /* 3041c4371c2aSSean Christopherson * Returns one of RET_PF_INVALID, RET_PF_FIXED or RET_PF_SPURIOUS. 3042c50d8ae3SPaolo Bonzini */ 3043c4371c2aSSean Christopherson static int fast_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, 3044c50d8ae3SPaolo Bonzini u32 error_code) 3045c50d8ae3SPaolo Bonzini { 3046c50d8ae3SPaolo Bonzini struct kvm_shadow_walk_iterator iterator; 3047c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 3048c4371c2aSSean Christopherson int ret = RET_PF_INVALID; 3049c50d8ae3SPaolo Bonzini u64 spte = 0ull; 3050c50d8ae3SPaolo Bonzini uint retry_count = 0; 3051c50d8ae3SPaolo Bonzini 3052c50d8ae3SPaolo Bonzini if (!page_fault_can_be_fast(error_code)) 3053c4371c2aSSean Christopherson return ret; 3054c50d8ae3SPaolo Bonzini 3055c50d8ae3SPaolo Bonzini walk_shadow_page_lockless_begin(vcpu); 3056c50d8ae3SPaolo Bonzini 3057c50d8ae3SPaolo Bonzini do { 3058c50d8ae3SPaolo Bonzini u64 new_spte; 3059c50d8ae3SPaolo Bonzini 3060736c291cSSean Christopherson for_each_shadow_entry_lockless(vcpu, cr2_or_gpa, iterator, spte) 3061f9fa2509SSean Christopherson if (!is_shadow_present_pte(spte)) 3062c50d8ae3SPaolo Bonzini break; 3063c50d8ae3SPaolo Bonzini 306457354682SSean Christopherson sp = sptep_to_sp(iterator.sptep); 3065c50d8ae3SPaolo Bonzini if (!is_last_spte(spte, sp->role.level)) 3066c50d8ae3SPaolo Bonzini break; 3067c50d8ae3SPaolo Bonzini 3068c50d8ae3SPaolo Bonzini /* 3069c50d8ae3SPaolo Bonzini * Check whether the memory access that caused the fault would 3070c50d8ae3SPaolo Bonzini * still cause it if it were to be performed right now. If not, 3071c50d8ae3SPaolo Bonzini * then this is a spurious fault caused by TLB lazily flushed, 3072c50d8ae3SPaolo Bonzini * or some other CPU has already fixed the PTE after the 3073c50d8ae3SPaolo Bonzini * current CPU took the fault. 3074c50d8ae3SPaolo Bonzini * 3075c50d8ae3SPaolo Bonzini * Need not check the access of upper level table entries since 3076c50d8ae3SPaolo Bonzini * they are always ACC_ALL. 3077c50d8ae3SPaolo Bonzini */ 3078c50d8ae3SPaolo Bonzini if (is_access_allowed(error_code, spte)) { 3079c4371c2aSSean Christopherson ret = RET_PF_SPURIOUS; 3080c50d8ae3SPaolo Bonzini break; 3081c50d8ae3SPaolo Bonzini } 3082c50d8ae3SPaolo Bonzini 3083c50d8ae3SPaolo Bonzini new_spte = spte; 3084c50d8ae3SPaolo Bonzini 3085c50d8ae3SPaolo Bonzini if (is_access_track_spte(spte)) 3086c50d8ae3SPaolo Bonzini new_spte = restore_acc_track_spte(new_spte); 3087c50d8ae3SPaolo Bonzini 3088c50d8ae3SPaolo Bonzini /* 3089c50d8ae3SPaolo Bonzini * Currently, to simplify the code, write-protection can 3090c50d8ae3SPaolo Bonzini * be removed in the fast path only if the SPTE was 3091c50d8ae3SPaolo Bonzini * write-protected for dirty-logging or access tracking. 3092c50d8ae3SPaolo Bonzini */ 3093c50d8ae3SPaolo Bonzini if ((error_code & PFERR_WRITE_MASK) && 3094e6302698SMiaohe Lin spte_can_locklessly_be_made_writable(spte)) { 3095c50d8ae3SPaolo Bonzini new_spte |= PT_WRITABLE_MASK; 3096c50d8ae3SPaolo Bonzini 3097c50d8ae3SPaolo Bonzini /* 3098c50d8ae3SPaolo Bonzini * Do not fix write-permission on the large spte. Since 3099c50d8ae3SPaolo Bonzini * we only dirty the first page into the dirty-bitmap in 3100c50d8ae3SPaolo Bonzini * fast_pf_fix_direct_spte(), other pages are missed 3101c50d8ae3SPaolo Bonzini * if its slot has dirty logging enabled. 3102c50d8ae3SPaolo Bonzini * 3103c50d8ae3SPaolo Bonzini * Instead, we let the slow page fault path create a 3104c50d8ae3SPaolo Bonzini * normal spte to fix the access. 3105c50d8ae3SPaolo Bonzini * 3106c50d8ae3SPaolo Bonzini * See the comments in kvm_arch_commit_memory_region(). 3107c50d8ae3SPaolo Bonzini */ 31083bae0459SSean Christopherson if (sp->role.level > PG_LEVEL_4K) 3109c50d8ae3SPaolo Bonzini break; 3110c50d8ae3SPaolo Bonzini } 3111c50d8ae3SPaolo Bonzini 3112c50d8ae3SPaolo Bonzini /* Verify that the fault can be handled in the fast path */ 3113c50d8ae3SPaolo Bonzini if (new_spte == spte || 3114c50d8ae3SPaolo Bonzini !is_access_allowed(error_code, new_spte)) 3115c50d8ae3SPaolo Bonzini break; 3116c50d8ae3SPaolo Bonzini 3117c50d8ae3SPaolo Bonzini /* 3118c50d8ae3SPaolo Bonzini * Currently, fast page fault only works for direct mapping 3119c50d8ae3SPaolo Bonzini * since the gfn is not stable for indirect shadow page. See 31203ecad8c2SMauro Carvalho Chehab * Documentation/virt/kvm/locking.rst to get more detail. 3121c50d8ae3SPaolo Bonzini */ 3122c4371c2aSSean Christopherson if (fast_pf_fix_direct_spte(vcpu, sp, iterator.sptep, spte, 3123c4371c2aSSean Christopherson new_spte)) { 3124c4371c2aSSean Christopherson ret = RET_PF_FIXED; 3125c50d8ae3SPaolo Bonzini break; 3126c4371c2aSSean Christopherson } 3127c50d8ae3SPaolo Bonzini 3128c50d8ae3SPaolo Bonzini if (++retry_count > 4) { 3129c50d8ae3SPaolo Bonzini printk_once(KERN_WARNING 3130c50d8ae3SPaolo Bonzini "kvm: Fast #PF retrying more than 4 times.\n"); 3131c50d8ae3SPaolo Bonzini break; 3132c50d8ae3SPaolo Bonzini } 3133c50d8ae3SPaolo Bonzini 3134c50d8ae3SPaolo Bonzini } while (true); 3135c50d8ae3SPaolo Bonzini 3136736c291cSSean Christopherson trace_fast_page_fault(vcpu, cr2_or_gpa, error_code, iterator.sptep, 3137c4371c2aSSean Christopherson spte, ret); 3138c50d8ae3SPaolo Bonzini walk_shadow_page_lockless_end(vcpu); 3139c50d8ae3SPaolo Bonzini 3140c4371c2aSSean Christopherson return ret; 3141c50d8ae3SPaolo Bonzini } 3142c50d8ae3SPaolo Bonzini 3143c50d8ae3SPaolo Bonzini static void mmu_free_root_page(struct kvm *kvm, hpa_t *root_hpa, 3144c50d8ae3SPaolo Bonzini struct list_head *invalid_list) 3145c50d8ae3SPaolo Bonzini { 3146c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 3147c50d8ae3SPaolo Bonzini 3148c50d8ae3SPaolo Bonzini if (!VALID_PAGE(*root_hpa)) 3149c50d8ae3SPaolo Bonzini return; 3150c50d8ae3SPaolo Bonzini 3151e47c4aeeSSean Christopherson sp = to_shadow_page(*root_hpa & PT64_BASE_ADDR_MASK); 315202c00b3aSBen Gardon 315302c00b3aSBen Gardon if (kvm_mmu_put_root(kvm, sp)) { 3154897218ffSPaolo Bonzini if (is_tdp_mmu_page(sp)) 315502c00b3aSBen Gardon kvm_tdp_mmu_free_root(kvm, sp); 315602c00b3aSBen Gardon else if (sp->role.invalid) 3157c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(kvm, sp, invalid_list); 315802c00b3aSBen Gardon } 3159c50d8ae3SPaolo Bonzini 3160c50d8ae3SPaolo Bonzini *root_hpa = INVALID_PAGE; 3161c50d8ae3SPaolo Bonzini } 3162c50d8ae3SPaolo Bonzini 3163c50d8ae3SPaolo Bonzini /* roots_to_free must be some combination of the KVM_MMU_ROOT_* flags */ 3164c50d8ae3SPaolo Bonzini void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, 3165c50d8ae3SPaolo Bonzini ulong roots_to_free) 3166c50d8ae3SPaolo Bonzini { 31674d710de9SSean Christopherson struct kvm *kvm = vcpu->kvm; 3168c50d8ae3SPaolo Bonzini int i; 3169c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 3170c50d8ae3SPaolo Bonzini bool free_active_root = roots_to_free & KVM_MMU_ROOT_CURRENT; 3171c50d8ae3SPaolo Bonzini 3172c50d8ae3SPaolo Bonzini BUILD_BUG_ON(KVM_MMU_NUM_PREV_ROOTS >= BITS_PER_LONG); 3173c50d8ae3SPaolo Bonzini 3174c50d8ae3SPaolo Bonzini /* Before acquiring the MMU lock, see if we need to do any real work. */ 3175c50d8ae3SPaolo Bonzini if (!(free_active_root && VALID_PAGE(mmu->root_hpa))) { 3176c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) 3177c50d8ae3SPaolo Bonzini if ((roots_to_free & KVM_MMU_ROOT_PREVIOUS(i)) && 3178c50d8ae3SPaolo Bonzini VALID_PAGE(mmu->prev_roots[i].hpa)) 3179c50d8ae3SPaolo Bonzini break; 3180c50d8ae3SPaolo Bonzini 3181c50d8ae3SPaolo Bonzini if (i == KVM_MMU_NUM_PREV_ROOTS) 3182c50d8ae3SPaolo Bonzini return; 3183c50d8ae3SPaolo Bonzini } 3184c50d8ae3SPaolo Bonzini 3185531810caSBen Gardon write_lock(&kvm->mmu_lock); 3186c50d8ae3SPaolo Bonzini 3187c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) 3188c50d8ae3SPaolo Bonzini if (roots_to_free & KVM_MMU_ROOT_PREVIOUS(i)) 31894d710de9SSean Christopherson mmu_free_root_page(kvm, &mmu->prev_roots[i].hpa, 3190c50d8ae3SPaolo Bonzini &invalid_list); 3191c50d8ae3SPaolo Bonzini 3192c50d8ae3SPaolo Bonzini if (free_active_root) { 3193c50d8ae3SPaolo Bonzini if (mmu->shadow_root_level >= PT64_ROOT_4LEVEL && 3194c50d8ae3SPaolo Bonzini (mmu->root_level >= PT64_ROOT_4LEVEL || mmu->direct_map)) { 31954d710de9SSean Christopherson mmu_free_root_page(kvm, &mmu->root_hpa, &invalid_list); 3196*04d45551SSean Christopherson } else if (mmu->pae_root) { 3197c50d8ae3SPaolo Bonzini for (i = 0; i < 4; ++i) 3198c50d8ae3SPaolo Bonzini if (mmu->pae_root[i] != 0) 31994d710de9SSean Christopherson mmu_free_root_page(kvm, 3200c50d8ae3SPaolo Bonzini &mmu->pae_root[i], 3201c50d8ae3SPaolo Bonzini &invalid_list); 3202c50d8ae3SPaolo Bonzini } 3203*04d45551SSean Christopherson mmu->root_hpa = INVALID_PAGE; 3204be01e8e2SSean Christopherson mmu->root_pgd = 0; 3205c50d8ae3SPaolo Bonzini } 3206c50d8ae3SPaolo Bonzini 32074d710de9SSean Christopherson kvm_mmu_commit_zap_page(kvm, &invalid_list); 3208531810caSBen Gardon write_unlock(&kvm->mmu_lock); 3209c50d8ae3SPaolo Bonzini } 3210c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_free_roots); 3211c50d8ae3SPaolo Bonzini 3212c50d8ae3SPaolo Bonzini static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn) 3213c50d8ae3SPaolo Bonzini { 3214c50d8ae3SPaolo Bonzini int ret = 0; 3215c50d8ae3SPaolo Bonzini 3216995decb6SVitaly Kuznetsov if (!kvm_vcpu_is_visible_gfn(vcpu, root_gfn)) { 3217c50d8ae3SPaolo Bonzini kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu); 3218c50d8ae3SPaolo Bonzini ret = 1; 3219c50d8ae3SPaolo Bonzini } 3220c50d8ae3SPaolo Bonzini 3221c50d8ae3SPaolo Bonzini return ret; 3222c50d8ae3SPaolo Bonzini } 3223c50d8ae3SPaolo Bonzini 32248123f265SSean Christopherson static hpa_t mmu_alloc_root(struct kvm_vcpu *vcpu, gfn_t gfn, gva_t gva, 32258123f265SSean Christopherson u8 level, bool direct) 3226c50d8ae3SPaolo Bonzini { 3227c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 32288123f265SSean Christopherson 3229531810caSBen Gardon write_lock(&vcpu->kvm->mmu_lock); 32308123f265SSean Christopherson 32318123f265SSean Christopherson if (make_mmu_pages_available(vcpu)) { 3232531810caSBen Gardon write_unlock(&vcpu->kvm->mmu_lock); 32338123f265SSean Christopherson return INVALID_PAGE; 32348123f265SSean Christopherson } 32358123f265SSean Christopherson sp = kvm_mmu_get_page(vcpu, gfn, gva, level, direct, ACC_ALL); 32368123f265SSean Christopherson ++sp->root_count; 32378123f265SSean Christopherson 3238531810caSBen Gardon write_unlock(&vcpu->kvm->mmu_lock); 32398123f265SSean Christopherson return __pa(sp->spt); 32408123f265SSean Christopherson } 32418123f265SSean Christopherson 32428123f265SSean Christopherson static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu) 32438123f265SSean Christopherson { 32448123f265SSean Christopherson u8 shadow_root_level = vcpu->arch.mmu->shadow_root_level; 32458123f265SSean Christopherson hpa_t root; 3246c50d8ae3SPaolo Bonzini unsigned i; 3247c50d8ae3SPaolo Bonzini 3248897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(vcpu->kvm)) { 324902c00b3aSBen Gardon root = kvm_tdp_mmu_get_vcpu_root_hpa(vcpu); 325002c00b3aSBen Gardon 325102c00b3aSBen Gardon if (!VALID_PAGE(root)) 325202c00b3aSBen Gardon return -ENOSPC; 325302c00b3aSBen Gardon vcpu->arch.mmu->root_hpa = root; 325402c00b3aSBen Gardon } else if (shadow_root_level >= PT64_ROOT_4LEVEL) { 325502c00b3aSBen Gardon root = mmu_alloc_root(vcpu, 0, 0, shadow_root_level, 325602c00b3aSBen Gardon true); 325702c00b3aSBen Gardon 32588123f265SSean Christopherson if (!VALID_PAGE(root)) 3259c50d8ae3SPaolo Bonzini return -ENOSPC; 32608123f265SSean Christopherson vcpu->arch.mmu->root_hpa = root; 32618123f265SSean Christopherson } else if (shadow_root_level == PT32E_ROOT_LEVEL) { 3262c50d8ae3SPaolo Bonzini for (i = 0; i < 4; ++i) { 32638123f265SSean Christopherson MMU_WARN_ON(VALID_PAGE(vcpu->arch.mmu->pae_root[i])); 3264c50d8ae3SPaolo Bonzini 32658123f265SSean Christopherson root = mmu_alloc_root(vcpu, i << (30 - PAGE_SHIFT), 32668123f265SSean Christopherson i << 30, PT32_ROOT_LEVEL, true); 32678123f265SSean Christopherson if (!VALID_PAGE(root)) 3268c50d8ae3SPaolo Bonzini return -ENOSPC; 3269c50d8ae3SPaolo Bonzini vcpu->arch.mmu->pae_root[i] = root | PT_PRESENT_MASK; 3270c50d8ae3SPaolo Bonzini } 3271c50d8ae3SPaolo Bonzini vcpu->arch.mmu->root_hpa = __pa(vcpu->arch.mmu->pae_root); 3272c50d8ae3SPaolo Bonzini } else 3273c50d8ae3SPaolo Bonzini BUG(); 32743651c7fcSSean Christopherson 3275be01e8e2SSean Christopherson /* root_pgd is ignored for direct MMUs. */ 3276be01e8e2SSean Christopherson vcpu->arch.mmu->root_pgd = 0; 3277c50d8ae3SPaolo Bonzini 3278c50d8ae3SPaolo Bonzini return 0; 3279c50d8ae3SPaolo Bonzini } 3280c50d8ae3SPaolo Bonzini 3281c50d8ae3SPaolo Bonzini static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu) 3282c50d8ae3SPaolo Bonzini { 3283c50d8ae3SPaolo Bonzini u64 pdptr, pm_mask; 3284be01e8e2SSean Christopherson gfn_t root_gfn, root_pgd; 32858123f265SSean Christopherson hpa_t root; 3286c50d8ae3SPaolo Bonzini int i; 3287c50d8ae3SPaolo Bonzini 3288be01e8e2SSean Christopherson root_pgd = vcpu->arch.mmu->get_guest_pgd(vcpu); 3289be01e8e2SSean Christopherson root_gfn = root_pgd >> PAGE_SHIFT; 3290c50d8ae3SPaolo Bonzini 3291c50d8ae3SPaolo Bonzini if (mmu_check_root(vcpu, root_gfn)) 3292c50d8ae3SPaolo Bonzini return 1; 3293c50d8ae3SPaolo Bonzini 3294c50d8ae3SPaolo Bonzini /* 3295c50d8ae3SPaolo Bonzini * Do we shadow a long mode page table? If so we need to 3296c50d8ae3SPaolo Bonzini * write-protect the guests page table root. 3297c50d8ae3SPaolo Bonzini */ 3298c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->root_level >= PT64_ROOT_4LEVEL) { 32998123f265SSean Christopherson MMU_WARN_ON(VALID_PAGE(vcpu->arch.mmu->root_hpa)); 3300c50d8ae3SPaolo Bonzini 33018123f265SSean Christopherson root = mmu_alloc_root(vcpu, root_gfn, 0, 33028123f265SSean Christopherson vcpu->arch.mmu->shadow_root_level, false); 33038123f265SSean Christopherson if (!VALID_PAGE(root)) 3304c50d8ae3SPaolo Bonzini return -ENOSPC; 3305c50d8ae3SPaolo Bonzini vcpu->arch.mmu->root_hpa = root; 3306be01e8e2SSean Christopherson goto set_root_pgd; 3307c50d8ae3SPaolo Bonzini } 3308c50d8ae3SPaolo Bonzini 3309c50d8ae3SPaolo Bonzini /* 3310c50d8ae3SPaolo Bonzini * We shadow a 32 bit page table. This may be a legacy 2-level 3311c50d8ae3SPaolo Bonzini * or a PAE 3-level page table. In either case we need to be aware that 3312c50d8ae3SPaolo Bonzini * the shadow page table may be a PAE or a long mode page table. 3313c50d8ae3SPaolo Bonzini */ 3314c50d8ae3SPaolo Bonzini pm_mask = PT_PRESENT_MASK; 3315*04d45551SSean Christopherson if (vcpu->arch.mmu->shadow_root_level == PT64_ROOT_4LEVEL) { 3316c50d8ae3SPaolo Bonzini pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK; 3317c50d8ae3SPaolo Bonzini 3318*04d45551SSean Christopherson /* 3319*04d45551SSean Christopherson * Allocate the page for the PDPTEs when shadowing 32-bit NPT 3320*04d45551SSean Christopherson * with 64-bit only when needed. Unlike 32-bit NPT, it doesn't 3321*04d45551SSean Christopherson * need to be in low mem. See also lm_root below. 3322*04d45551SSean Christopherson */ 3323*04d45551SSean Christopherson if (!vcpu->arch.mmu->pae_root) { 3324*04d45551SSean Christopherson WARN_ON_ONCE(!tdp_enabled); 3325*04d45551SSean Christopherson 3326*04d45551SSean Christopherson vcpu->arch.mmu->pae_root = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT); 3327*04d45551SSean Christopherson if (!vcpu->arch.mmu->pae_root) 3328*04d45551SSean Christopherson return -ENOMEM; 3329*04d45551SSean Christopherson } 3330*04d45551SSean Christopherson } 3331*04d45551SSean Christopherson 3332c50d8ae3SPaolo Bonzini for (i = 0; i < 4; ++i) { 33338123f265SSean Christopherson MMU_WARN_ON(VALID_PAGE(vcpu->arch.mmu->pae_root[i])); 3334c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->root_level == PT32E_ROOT_LEVEL) { 3335c50d8ae3SPaolo Bonzini pdptr = vcpu->arch.mmu->get_pdptr(vcpu, i); 3336c50d8ae3SPaolo Bonzini if (!(pdptr & PT_PRESENT_MASK)) { 3337c50d8ae3SPaolo Bonzini vcpu->arch.mmu->pae_root[i] = 0; 3338c50d8ae3SPaolo Bonzini continue; 3339c50d8ae3SPaolo Bonzini } 3340c50d8ae3SPaolo Bonzini root_gfn = pdptr >> PAGE_SHIFT; 3341c50d8ae3SPaolo Bonzini if (mmu_check_root(vcpu, root_gfn)) 3342c50d8ae3SPaolo Bonzini return 1; 3343c50d8ae3SPaolo Bonzini } 3344c50d8ae3SPaolo Bonzini 33458123f265SSean Christopherson root = mmu_alloc_root(vcpu, root_gfn, i << 30, 33468123f265SSean Christopherson PT32_ROOT_LEVEL, false); 33478123f265SSean Christopherson if (!VALID_PAGE(root)) 33488123f265SSean Christopherson return -ENOSPC; 3349c50d8ae3SPaolo Bonzini vcpu->arch.mmu->pae_root[i] = root | pm_mask; 3350c50d8ae3SPaolo Bonzini } 3351c50d8ae3SPaolo Bonzini vcpu->arch.mmu->root_hpa = __pa(vcpu->arch.mmu->pae_root); 3352c50d8ae3SPaolo Bonzini 3353c50d8ae3SPaolo Bonzini /* 3354*04d45551SSean Christopherson * When shadowing 32-bit or PAE NPT with 64-bit NPT, the PML4 and PDP 3355*04d45551SSean Christopherson * tables are allocated and initialized at MMU creation as there is no 3356*04d45551SSean Christopherson * equivalent level in the guest's NPT to shadow. Allocate the tables 3357*04d45551SSean Christopherson * on demand, as running a 32-bit L1 VMM is very rare. The PDP is 3358*04d45551SSean Christopherson * handled above (to share logic with PAE), deal with the PML4 here. 3359c50d8ae3SPaolo Bonzini */ 3360c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->shadow_root_level == PT64_ROOT_4LEVEL) { 3361c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->lm_root == NULL) { 3362c50d8ae3SPaolo Bonzini u64 *lm_root; 3363c50d8ae3SPaolo Bonzini 3364c50d8ae3SPaolo Bonzini lm_root = (void*)get_zeroed_page(GFP_KERNEL_ACCOUNT); 3365*04d45551SSean Christopherson if (!lm_root) 3366*04d45551SSean Christopherson return -ENOMEM; 3367c50d8ae3SPaolo Bonzini 3368c50d8ae3SPaolo Bonzini lm_root[0] = __pa(vcpu->arch.mmu->pae_root) | pm_mask; 3369c50d8ae3SPaolo Bonzini 3370c50d8ae3SPaolo Bonzini vcpu->arch.mmu->lm_root = lm_root; 3371c50d8ae3SPaolo Bonzini } 3372c50d8ae3SPaolo Bonzini 3373c50d8ae3SPaolo Bonzini vcpu->arch.mmu->root_hpa = __pa(vcpu->arch.mmu->lm_root); 3374c50d8ae3SPaolo Bonzini } 3375c50d8ae3SPaolo Bonzini 3376be01e8e2SSean Christopherson set_root_pgd: 3377be01e8e2SSean Christopherson vcpu->arch.mmu->root_pgd = root_pgd; 3378c50d8ae3SPaolo Bonzini 3379c50d8ae3SPaolo Bonzini return 0; 3380c50d8ae3SPaolo Bonzini } 3381c50d8ae3SPaolo Bonzini 3382c50d8ae3SPaolo Bonzini static int mmu_alloc_roots(struct kvm_vcpu *vcpu) 3383c50d8ae3SPaolo Bonzini { 3384c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->direct_map) 3385c50d8ae3SPaolo Bonzini return mmu_alloc_direct_roots(vcpu); 3386c50d8ae3SPaolo Bonzini else 3387c50d8ae3SPaolo Bonzini return mmu_alloc_shadow_roots(vcpu); 3388c50d8ae3SPaolo Bonzini } 3389c50d8ae3SPaolo Bonzini 3390c50d8ae3SPaolo Bonzini void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu) 3391c50d8ae3SPaolo Bonzini { 3392c50d8ae3SPaolo Bonzini int i; 3393c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 3394c50d8ae3SPaolo Bonzini 3395c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->direct_map) 3396c50d8ae3SPaolo Bonzini return; 3397c50d8ae3SPaolo Bonzini 3398c50d8ae3SPaolo Bonzini if (!VALID_PAGE(vcpu->arch.mmu->root_hpa)) 3399c50d8ae3SPaolo Bonzini return; 3400c50d8ae3SPaolo Bonzini 3401c50d8ae3SPaolo Bonzini vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY); 3402c50d8ae3SPaolo Bonzini 3403c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->root_level >= PT64_ROOT_4LEVEL) { 3404c50d8ae3SPaolo Bonzini hpa_t root = vcpu->arch.mmu->root_hpa; 3405e47c4aeeSSean Christopherson sp = to_shadow_page(root); 3406c50d8ae3SPaolo Bonzini 3407c50d8ae3SPaolo Bonzini /* 3408c50d8ae3SPaolo Bonzini * Even if another CPU was marking the SP as unsync-ed 3409c50d8ae3SPaolo Bonzini * simultaneously, any guest page table changes are not 3410c50d8ae3SPaolo Bonzini * guaranteed to be visible anyway until this VCPU issues a TLB 3411c50d8ae3SPaolo Bonzini * flush strictly after those changes are made. We only need to 3412c50d8ae3SPaolo Bonzini * ensure that the other CPU sets these flags before any actual 3413c50d8ae3SPaolo Bonzini * changes to the page tables are made. The comments in 3414c50d8ae3SPaolo Bonzini * mmu_need_write_protect() describe what could go wrong if this 3415c50d8ae3SPaolo Bonzini * requirement isn't satisfied. 3416c50d8ae3SPaolo Bonzini */ 3417c50d8ae3SPaolo Bonzini if (!smp_load_acquire(&sp->unsync) && 3418c50d8ae3SPaolo Bonzini !smp_load_acquire(&sp->unsync_children)) 3419c50d8ae3SPaolo Bonzini return; 3420c50d8ae3SPaolo Bonzini 3421531810caSBen Gardon write_lock(&vcpu->kvm->mmu_lock); 3422c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC); 3423c50d8ae3SPaolo Bonzini 3424c50d8ae3SPaolo Bonzini mmu_sync_children(vcpu, sp); 3425c50d8ae3SPaolo Bonzini 3426c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_POST_SYNC); 3427531810caSBen Gardon write_unlock(&vcpu->kvm->mmu_lock); 3428c50d8ae3SPaolo Bonzini return; 3429c50d8ae3SPaolo Bonzini } 3430c50d8ae3SPaolo Bonzini 3431531810caSBen Gardon write_lock(&vcpu->kvm->mmu_lock); 3432c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC); 3433c50d8ae3SPaolo Bonzini 3434c50d8ae3SPaolo Bonzini for (i = 0; i < 4; ++i) { 3435c50d8ae3SPaolo Bonzini hpa_t root = vcpu->arch.mmu->pae_root[i]; 3436c50d8ae3SPaolo Bonzini 3437c50d8ae3SPaolo Bonzini if (root && VALID_PAGE(root)) { 3438c50d8ae3SPaolo Bonzini root &= PT64_BASE_ADDR_MASK; 3439e47c4aeeSSean Christopherson sp = to_shadow_page(root); 3440c50d8ae3SPaolo Bonzini mmu_sync_children(vcpu, sp); 3441c50d8ae3SPaolo Bonzini } 3442c50d8ae3SPaolo Bonzini } 3443c50d8ae3SPaolo Bonzini 3444c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_POST_SYNC); 3445531810caSBen Gardon write_unlock(&vcpu->kvm->mmu_lock); 3446c50d8ae3SPaolo Bonzini } 3447c50d8ae3SPaolo Bonzini 3448736c291cSSean Christopherson static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gpa_t vaddr, 3449c50d8ae3SPaolo Bonzini u32 access, struct x86_exception *exception) 3450c50d8ae3SPaolo Bonzini { 3451c50d8ae3SPaolo Bonzini if (exception) 3452c50d8ae3SPaolo Bonzini exception->error_code = 0; 3453c50d8ae3SPaolo Bonzini return vaddr; 3454c50d8ae3SPaolo Bonzini } 3455c50d8ae3SPaolo Bonzini 3456736c291cSSean Christopherson static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gpa_t vaddr, 3457c50d8ae3SPaolo Bonzini u32 access, 3458c50d8ae3SPaolo Bonzini struct x86_exception *exception) 3459c50d8ae3SPaolo Bonzini { 3460c50d8ae3SPaolo Bonzini if (exception) 3461c50d8ae3SPaolo Bonzini exception->error_code = 0; 3462c50d8ae3SPaolo Bonzini return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access, exception); 3463c50d8ae3SPaolo Bonzini } 3464c50d8ae3SPaolo Bonzini 3465c50d8ae3SPaolo Bonzini static bool 3466c50d8ae3SPaolo Bonzini __is_rsvd_bits_set(struct rsvd_bits_validate *rsvd_check, u64 pte, int level) 3467c50d8ae3SPaolo Bonzini { 3468b5c3c1b3SSean Christopherson int bit7 = (pte >> 7) & 1; 3469c50d8ae3SPaolo Bonzini 3470b5c3c1b3SSean Christopherson return pte & rsvd_check->rsvd_bits_mask[bit7][level-1]; 3471c50d8ae3SPaolo Bonzini } 3472c50d8ae3SPaolo Bonzini 3473b5c3c1b3SSean Christopherson static bool __is_bad_mt_xwr(struct rsvd_bits_validate *rsvd_check, u64 pte) 3474c50d8ae3SPaolo Bonzini { 3475b5c3c1b3SSean Christopherson return rsvd_check->bad_mt_xwr & BIT_ULL(pte & 0x3f); 3476c50d8ae3SPaolo Bonzini } 3477c50d8ae3SPaolo Bonzini 3478c50d8ae3SPaolo Bonzini static bool mmio_info_in_cache(struct kvm_vcpu *vcpu, u64 addr, bool direct) 3479c50d8ae3SPaolo Bonzini { 3480c50d8ae3SPaolo Bonzini /* 3481c50d8ae3SPaolo Bonzini * A nested guest cannot use the MMIO cache if it is using nested 3482c50d8ae3SPaolo Bonzini * page tables, because cr2 is a nGPA while the cache stores GPAs. 3483c50d8ae3SPaolo Bonzini */ 3484c50d8ae3SPaolo Bonzini if (mmu_is_nested(vcpu)) 3485c50d8ae3SPaolo Bonzini return false; 3486c50d8ae3SPaolo Bonzini 3487c50d8ae3SPaolo Bonzini if (direct) 3488c50d8ae3SPaolo Bonzini return vcpu_match_mmio_gpa(vcpu, addr); 3489c50d8ae3SPaolo Bonzini 3490c50d8ae3SPaolo Bonzini return vcpu_match_mmio_gva(vcpu, addr); 3491c50d8ae3SPaolo Bonzini } 3492c50d8ae3SPaolo Bonzini 349395fb5b02SBen Gardon /* 349495fb5b02SBen Gardon * Return the level of the lowest level SPTE added to sptes. 349595fb5b02SBen Gardon * That SPTE may be non-present. 349695fb5b02SBen Gardon */ 349739b4d43eSSean Christopherson static int get_walk(struct kvm_vcpu *vcpu, u64 addr, u64 *sptes, int *root_level) 3498c50d8ae3SPaolo Bonzini { 3499c50d8ae3SPaolo Bonzini struct kvm_shadow_walk_iterator iterator; 35002aa07893SSean Christopherson int leaf = -1; 350195fb5b02SBen Gardon u64 spte; 3502c50d8ae3SPaolo Bonzini 3503c50d8ae3SPaolo Bonzini walk_shadow_page_lockless_begin(vcpu); 3504c50d8ae3SPaolo Bonzini 350539b4d43eSSean Christopherson for (shadow_walk_init(&iterator, vcpu, addr), 350639b4d43eSSean Christopherson *root_level = iterator.level; 3507c50d8ae3SPaolo Bonzini shadow_walk_okay(&iterator); 3508c50d8ae3SPaolo Bonzini __shadow_walk_next(&iterator, spte)) { 350995fb5b02SBen Gardon leaf = iterator.level; 3510c50d8ae3SPaolo Bonzini spte = mmu_spte_get_lockless(iterator.sptep); 3511c50d8ae3SPaolo Bonzini 3512dde81f94SSean Christopherson sptes[leaf] = spte; 3513c50d8ae3SPaolo Bonzini 3514c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(spte)) 3515c50d8ae3SPaolo Bonzini break; 351695fb5b02SBen Gardon } 351795fb5b02SBen Gardon 351895fb5b02SBen Gardon walk_shadow_page_lockless_end(vcpu); 351995fb5b02SBen Gardon 352095fb5b02SBen Gardon return leaf; 352195fb5b02SBen Gardon } 352295fb5b02SBen Gardon 35239aa41879SSean Christopherson /* return true if reserved bit(s) are detected on a valid, non-MMIO SPTE. */ 352495fb5b02SBen Gardon static bool get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr, u64 *sptep) 352595fb5b02SBen Gardon { 3526dde81f94SSean Christopherson u64 sptes[PT64_ROOT_MAX_LEVEL + 1]; 352795fb5b02SBen Gardon struct rsvd_bits_validate *rsvd_check; 352839b4d43eSSean Christopherson int root, leaf, level; 352995fb5b02SBen Gardon bool reserved = false; 353095fb5b02SBen Gardon 353195fb5b02SBen Gardon if (!VALID_PAGE(vcpu->arch.mmu->root_hpa)) { 353295fb5b02SBen Gardon *sptep = 0ull; 353395fb5b02SBen Gardon return reserved; 353495fb5b02SBen Gardon } 353595fb5b02SBen Gardon 353695fb5b02SBen Gardon if (is_tdp_mmu_root(vcpu->kvm, vcpu->arch.mmu->root_hpa)) 353739b4d43eSSean Christopherson leaf = kvm_tdp_mmu_get_walk(vcpu, addr, sptes, &root); 353895fb5b02SBen Gardon else 353939b4d43eSSean Christopherson leaf = get_walk(vcpu, addr, sptes, &root); 354095fb5b02SBen Gardon 35412aa07893SSean Christopherson if (unlikely(leaf < 0)) { 35422aa07893SSean Christopherson *sptep = 0ull; 35432aa07893SSean Christopherson return reserved; 35442aa07893SSean Christopherson } 35452aa07893SSean Christopherson 35469aa41879SSean Christopherson *sptep = sptes[leaf]; 35479aa41879SSean Christopherson 35489aa41879SSean Christopherson /* 35499aa41879SSean Christopherson * Skip reserved bits checks on the terminal leaf if it's not a valid 35509aa41879SSean Christopherson * SPTE. Note, this also (intentionally) skips MMIO SPTEs, which, by 35519aa41879SSean Christopherson * design, always have reserved bits set. The purpose of the checks is 35529aa41879SSean Christopherson * to detect reserved bits on non-MMIO SPTEs. i.e. buggy SPTEs. 35539aa41879SSean Christopherson */ 35549aa41879SSean Christopherson if (!is_shadow_present_pte(sptes[leaf])) 35559aa41879SSean Christopherson leaf++; 355695fb5b02SBen Gardon 355795fb5b02SBen Gardon rsvd_check = &vcpu->arch.mmu->shadow_zero_check; 355895fb5b02SBen Gardon 35599aa41879SSean Christopherson for (level = root; level >= leaf; level--) 3560b5c3c1b3SSean Christopherson /* 3561b5c3c1b3SSean Christopherson * Use a bitwise-OR instead of a logical-OR to aggregate the 3562b5c3c1b3SSean Christopherson * reserved bit and EPT's invalid memtype/XWR checks to avoid 3563b5c3c1b3SSean Christopherson * adding a Jcc in the loop. 3564b5c3c1b3SSean Christopherson */ 3565dde81f94SSean Christopherson reserved |= __is_bad_mt_xwr(rsvd_check, sptes[level]) | 3566dde81f94SSean Christopherson __is_rsvd_bits_set(rsvd_check, sptes[level], level); 3567c50d8ae3SPaolo Bonzini 3568c50d8ae3SPaolo Bonzini if (reserved) { 3569c50d8ae3SPaolo Bonzini pr_err("%s: detect reserved bits on spte, addr 0x%llx, dump hierarchy:\n", 3570c50d8ae3SPaolo Bonzini __func__, addr); 357195fb5b02SBen Gardon for (level = root; level >= leaf; level--) 3572c50d8ae3SPaolo Bonzini pr_err("------ spte 0x%llx level %d.\n", 3573dde81f94SSean Christopherson sptes[level], level); 3574c50d8ae3SPaolo Bonzini } 3575ddce6208SSean Christopherson 3576c50d8ae3SPaolo Bonzini return reserved; 3577c50d8ae3SPaolo Bonzini } 3578c50d8ae3SPaolo Bonzini 3579c50d8ae3SPaolo Bonzini static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr, bool direct) 3580c50d8ae3SPaolo Bonzini { 3581c50d8ae3SPaolo Bonzini u64 spte; 3582c50d8ae3SPaolo Bonzini bool reserved; 3583c50d8ae3SPaolo Bonzini 3584c50d8ae3SPaolo Bonzini if (mmio_info_in_cache(vcpu, addr, direct)) 3585c50d8ae3SPaolo Bonzini return RET_PF_EMULATE; 3586c50d8ae3SPaolo Bonzini 358795fb5b02SBen Gardon reserved = get_mmio_spte(vcpu, addr, &spte); 3588c50d8ae3SPaolo Bonzini if (WARN_ON(reserved)) 3589c50d8ae3SPaolo Bonzini return -EINVAL; 3590c50d8ae3SPaolo Bonzini 3591c50d8ae3SPaolo Bonzini if (is_mmio_spte(spte)) { 3592c50d8ae3SPaolo Bonzini gfn_t gfn = get_mmio_spte_gfn(spte); 35930a2b64c5SBen Gardon unsigned int access = get_mmio_spte_access(spte); 3594c50d8ae3SPaolo Bonzini 3595c50d8ae3SPaolo Bonzini if (!check_mmio_spte(vcpu, spte)) 3596c50d8ae3SPaolo Bonzini return RET_PF_INVALID; 3597c50d8ae3SPaolo Bonzini 3598c50d8ae3SPaolo Bonzini if (direct) 3599c50d8ae3SPaolo Bonzini addr = 0; 3600c50d8ae3SPaolo Bonzini 3601c50d8ae3SPaolo Bonzini trace_handle_mmio_page_fault(addr, gfn, access); 3602c50d8ae3SPaolo Bonzini vcpu_cache_mmio_info(vcpu, addr, gfn, access); 3603c50d8ae3SPaolo Bonzini return RET_PF_EMULATE; 3604c50d8ae3SPaolo Bonzini } 3605c50d8ae3SPaolo Bonzini 3606c50d8ae3SPaolo Bonzini /* 3607c50d8ae3SPaolo Bonzini * If the page table is zapped by other cpus, let CPU fault again on 3608c50d8ae3SPaolo Bonzini * the address. 3609c50d8ae3SPaolo Bonzini */ 3610c50d8ae3SPaolo Bonzini return RET_PF_RETRY; 3611c50d8ae3SPaolo Bonzini } 3612c50d8ae3SPaolo Bonzini 3613c50d8ae3SPaolo Bonzini static bool page_fault_handle_page_track(struct kvm_vcpu *vcpu, 3614c50d8ae3SPaolo Bonzini u32 error_code, gfn_t gfn) 3615c50d8ae3SPaolo Bonzini { 3616c50d8ae3SPaolo Bonzini if (unlikely(error_code & PFERR_RSVD_MASK)) 3617c50d8ae3SPaolo Bonzini return false; 3618c50d8ae3SPaolo Bonzini 3619c50d8ae3SPaolo Bonzini if (!(error_code & PFERR_PRESENT_MASK) || 3620c50d8ae3SPaolo Bonzini !(error_code & PFERR_WRITE_MASK)) 3621c50d8ae3SPaolo Bonzini return false; 3622c50d8ae3SPaolo Bonzini 3623c50d8ae3SPaolo Bonzini /* 3624c50d8ae3SPaolo Bonzini * guest is writing the page which is write tracked which can 3625c50d8ae3SPaolo Bonzini * not be fixed by page fault handler. 3626c50d8ae3SPaolo Bonzini */ 3627c50d8ae3SPaolo Bonzini if (kvm_page_track_is_active(vcpu, gfn, KVM_PAGE_TRACK_WRITE)) 3628c50d8ae3SPaolo Bonzini return true; 3629c50d8ae3SPaolo Bonzini 3630c50d8ae3SPaolo Bonzini return false; 3631c50d8ae3SPaolo Bonzini } 3632c50d8ae3SPaolo Bonzini 3633c50d8ae3SPaolo Bonzini static void shadow_page_table_clear_flood(struct kvm_vcpu *vcpu, gva_t addr) 3634c50d8ae3SPaolo Bonzini { 3635c50d8ae3SPaolo Bonzini struct kvm_shadow_walk_iterator iterator; 3636c50d8ae3SPaolo Bonzini u64 spte; 3637c50d8ae3SPaolo Bonzini 3638c50d8ae3SPaolo Bonzini walk_shadow_page_lockless_begin(vcpu); 3639c50d8ae3SPaolo Bonzini for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) { 3640c50d8ae3SPaolo Bonzini clear_sp_write_flooding_count(iterator.sptep); 3641c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(spte)) 3642c50d8ae3SPaolo Bonzini break; 3643c50d8ae3SPaolo Bonzini } 3644c50d8ae3SPaolo Bonzini walk_shadow_page_lockless_end(vcpu); 3645c50d8ae3SPaolo Bonzini } 3646c50d8ae3SPaolo Bonzini 3647e8c22266SVitaly Kuznetsov static bool kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, 36489f1a8526SSean Christopherson gfn_t gfn) 3649c50d8ae3SPaolo Bonzini { 3650c50d8ae3SPaolo Bonzini struct kvm_arch_async_pf arch; 3651c50d8ae3SPaolo Bonzini 3652c50d8ae3SPaolo Bonzini arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id; 3653c50d8ae3SPaolo Bonzini arch.gfn = gfn; 3654c50d8ae3SPaolo Bonzini arch.direct_map = vcpu->arch.mmu->direct_map; 3655d8dd54e0SSean Christopherson arch.cr3 = vcpu->arch.mmu->get_guest_pgd(vcpu); 3656c50d8ae3SPaolo Bonzini 36579f1a8526SSean Christopherson return kvm_setup_async_pf(vcpu, cr2_or_gpa, 36589f1a8526SSean Christopherson kvm_vcpu_gfn_to_hva(vcpu, gfn), &arch); 3659c50d8ae3SPaolo Bonzini } 3660c50d8ae3SPaolo Bonzini 3661c50d8ae3SPaolo Bonzini static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn, 36624a42d848SDavid Stevens gpa_t cr2_or_gpa, kvm_pfn_t *pfn, hva_t *hva, 36634a42d848SDavid Stevens bool write, bool *writable) 3664c50d8ae3SPaolo Bonzini { 3665c36b7150SPaolo Bonzini struct kvm_memory_slot *slot = kvm_vcpu_gfn_to_memslot(vcpu, gfn); 3666c50d8ae3SPaolo Bonzini bool async; 3667c50d8ae3SPaolo Bonzini 3668c36b7150SPaolo Bonzini /* Don't expose private memslots to L2. */ 3669c36b7150SPaolo Bonzini if (is_guest_mode(vcpu) && !kvm_is_visible_memslot(slot)) { 3670c50d8ae3SPaolo Bonzini *pfn = KVM_PFN_NOSLOT; 3671c583eed6SSean Christopherson *writable = false; 3672c50d8ae3SPaolo Bonzini return false; 3673c50d8ae3SPaolo Bonzini } 3674c50d8ae3SPaolo Bonzini 3675c50d8ae3SPaolo Bonzini async = false; 36764a42d848SDavid Stevens *pfn = __gfn_to_pfn_memslot(slot, gfn, false, &async, 36774a42d848SDavid Stevens write, writable, hva); 3678c50d8ae3SPaolo Bonzini if (!async) 3679c50d8ae3SPaolo Bonzini return false; /* *pfn has correct page already */ 3680c50d8ae3SPaolo Bonzini 3681c50d8ae3SPaolo Bonzini if (!prefault && kvm_can_do_async_pf(vcpu)) { 36829f1a8526SSean Christopherson trace_kvm_try_async_get_page(cr2_or_gpa, gfn); 3683c50d8ae3SPaolo Bonzini if (kvm_find_async_pf_gfn(vcpu, gfn)) { 36849f1a8526SSean Christopherson trace_kvm_async_pf_doublefault(cr2_or_gpa, gfn); 3685c50d8ae3SPaolo Bonzini kvm_make_request(KVM_REQ_APF_HALT, vcpu); 3686c50d8ae3SPaolo Bonzini return true; 36879f1a8526SSean Christopherson } else if (kvm_arch_setup_async_pf(vcpu, cr2_or_gpa, gfn)) 3688c50d8ae3SPaolo Bonzini return true; 3689c50d8ae3SPaolo Bonzini } 3690c50d8ae3SPaolo Bonzini 36914a42d848SDavid Stevens *pfn = __gfn_to_pfn_memslot(slot, gfn, false, NULL, 36924a42d848SDavid Stevens write, writable, hva); 3693c50d8ae3SPaolo Bonzini return false; 3694c50d8ae3SPaolo Bonzini } 3695c50d8ae3SPaolo Bonzini 36960f90e1c1SSean Christopherson static int direct_page_fault(struct kvm_vcpu *vcpu, gpa_t gpa, u32 error_code, 36970f90e1c1SSean Christopherson bool prefault, int max_level, bool is_tdp) 3698c50d8ae3SPaolo Bonzini { 3699367fd790SSean Christopherson bool write = error_code & PFERR_WRITE_MASK; 37000f90e1c1SSean Christopherson bool map_writable; 3701c50d8ae3SPaolo Bonzini 37020f90e1c1SSean Christopherson gfn_t gfn = gpa >> PAGE_SHIFT; 37030f90e1c1SSean Christopherson unsigned long mmu_seq; 37040f90e1c1SSean Christopherson kvm_pfn_t pfn; 37054a42d848SDavid Stevens hva_t hva; 370683f06fa7SSean Christopherson int r; 3707c50d8ae3SPaolo Bonzini 3708c50d8ae3SPaolo Bonzini if (page_fault_handle_page_track(vcpu, error_code, gfn)) 3709c50d8ae3SPaolo Bonzini return RET_PF_EMULATE; 3710c50d8ae3SPaolo Bonzini 3711bb18842eSBen Gardon if (!is_tdp_mmu_root(vcpu->kvm, vcpu->arch.mmu->root_hpa)) { 3712c4371c2aSSean Christopherson r = fast_page_fault(vcpu, gpa, error_code); 3713c4371c2aSSean Christopherson if (r != RET_PF_INVALID) 3714c4371c2aSSean Christopherson return r; 3715bb18842eSBen Gardon } 371683291445SSean Christopherson 3717378f5cd6SSean Christopherson r = mmu_topup_memory_caches(vcpu, false); 3718c50d8ae3SPaolo Bonzini if (r) 3719c50d8ae3SPaolo Bonzini return r; 3720c50d8ae3SPaolo Bonzini 3721367fd790SSean Christopherson mmu_seq = vcpu->kvm->mmu_notifier_seq; 3722367fd790SSean Christopherson smp_rmb(); 3723367fd790SSean Christopherson 37244a42d848SDavid Stevens if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, &hva, 37254a42d848SDavid Stevens write, &map_writable)) 3726367fd790SSean Christopherson return RET_PF_RETRY; 3727367fd790SSean Christopherson 37280f90e1c1SSean Christopherson if (handle_abnormal_pfn(vcpu, is_tdp ? 0 : gpa, gfn, pfn, ACC_ALL, &r)) 3729367fd790SSean Christopherson return r; 3730367fd790SSean Christopherson 3731367fd790SSean Christopherson r = RET_PF_RETRY; 3732a2855afcSBen Gardon 3733a2855afcSBen Gardon if (is_tdp_mmu_root(vcpu->kvm, vcpu->arch.mmu->root_hpa)) 3734a2855afcSBen Gardon read_lock(&vcpu->kvm->mmu_lock); 3735a2855afcSBen Gardon else 3736531810caSBen Gardon write_lock(&vcpu->kvm->mmu_lock); 3737a2855afcSBen Gardon 37384a42d848SDavid Stevens if (!is_noslot_pfn(pfn) && mmu_notifier_retry_hva(vcpu->kvm, mmu_seq, hva)) 3739367fd790SSean Christopherson goto out_unlock; 37407bd7ded6SSean Christopherson r = make_mmu_pages_available(vcpu); 37417bd7ded6SSean Christopherson if (r) 3742367fd790SSean Christopherson goto out_unlock; 3743bb18842eSBen Gardon 3744bb18842eSBen Gardon if (is_tdp_mmu_root(vcpu->kvm, vcpu->arch.mmu->root_hpa)) 3745bb18842eSBen Gardon r = kvm_tdp_mmu_map(vcpu, gpa, error_code, map_writable, max_level, 3746bb18842eSBen Gardon pfn, prefault); 3747bb18842eSBen Gardon else 37486c2fd34fSSean Christopherson r = __direct_map(vcpu, gpa, error_code, map_writable, max_level, pfn, 37496c2fd34fSSean Christopherson prefault, is_tdp); 37500f90e1c1SSean Christopherson 3751367fd790SSean Christopherson out_unlock: 3752a2855afcSBen Gardon if (is_tdp_mmu_root(vcpu->kvm, vcpu->arch.mmu->root_hpa)) 3753a2855afcSBen Gardon read_unlock(&vcpu->kvm->mmu_lock); 3754a2855afcSBen Gardon else 3755531810caSBen Gardon write_unlock(&vcpu->kvm->mmu_lock); 3756367fd790SSean Christopherson kvm_release_pfn_clean(pfn); 3757367fd790SSean Christopherson return r; 3758c50d8ae3SPaolo Bonzini } 3759c50d8ae3SPaolo Bonzini 37600f90e1c1SSean Christopherson static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gpa_t gpa, 37610f90e1c1SSean Christopherson u32 error_code, bool prefault) 37620f90e1c1SSean Christopherson { 37630f90e1c1SSean Christopherson pgprintk("%s: gva %lx error %x\n", __func__, gpa, error_code); 37640f90e1c1SSean Christopherson 37650f90e1c1SSean Christopherson /* This path builds a PAE pagetable, we can map 2mb pages at maximum. */ 37660f90e1c1SSean Christopherson return direct_page_fault(vcpu, gpa & PAGE_MASK, error_code, prefault, 37673bae0459SSean Christopherson PG_LEVEL_2M, false); 37680f90e1c1SSean Christopherson } 37690f90e1c1SSean Christopherson 3770c50d8ae3SPaolo Bonzini int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code, 3771c50d8ae3SPaolo Bonzini u64 fault_address, char *insn, int insn_len) 3772c50d8ae3SPaolo Bonzini { 3773c50d8ae3SPaolo Bonzini int r = 1; 37749ce372b3SVitaly Kuznetsov u32 flags = vcpu->arch.apf.host_apf_flags; 3775c50d8ae3SPaolo Bonzini 3776736c291cSSean Christopherson #ifndef CONFIG_X86_64 3777736c291cSSean Christopherson /* A 64-bit CR2 should be impossible on 32-bit KVM. */ 3778736c291cSSean Christopherson if (WARN_ON_ONCE(fault_address >> 32)) 3779736c291cSSean Christopherson return -EFAULT; 3780736c291cSSean Christopherson #endif 3781736c291cSSean Christopherson 3782c50d8ae3SPaolo Bonzini vcpu->arch.l1tf_flush_l1d = true; 37839ce372b3SVitaly Kuznetsov if (!flags) { 3784c50d8ae3SPaolo Bonzini trace_kvm_page_fault(fault_address, error_code); 3785c50d8ae3SPaolo Bonzini 3786c50d8ae3SPaolo Bonzini if (kvm_event_needs_reinjection(vcpu)) 3787c50d8ae3SPaolo Bonzini kvm_mmu_unprotect_page_virt(vcpu, fault_address); 3788c50d8ae3SPaolo Bonzini r = kvm_mmu_page_fault(vcpu, fault_address, error_code, insn, 3789c50d8ae3SPaolo Bonzini insn_len); 37909ce372b3SVitaly Kuznetsov } else if (flags & KVM_PV_REASON_PAGE_NOT_PRESENT) { 379168fd66f1SVitaly Kuznetsov vcpu->arch.apf.host_apf_flags = 0; 3792c50d8ae3SPaolo Bonzini local_irq_disable(); 37936bca69adSThomas Gleixner kvm_async_pf_task_wait_schedule(fault_address); 3794c50d8ae3SPaolo Bonzini local_irq_enable(); 37959ce372b3SVitaly Kuznetsov } else { 37969ce372b3SVitaly Kuznetsov WARN_ONCE(1, "Unexpected host async PF flags: %x\n", flags); 3797c50d8ae3SPaolo Bonzini } 37989ce372b3SVitaly Kuznetsov 3799c50d8ae3SPaolo Bonzini return r; 3800c50d8ae3SPaolo Bonzini } 3801c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_handle_page_fault); 3802c50d8ae3SPaolo Bonzini 38037a02674dSSean Christopherson int kvm_tdp_page_fault(struct kvm_vcpu *vcpu, gpa_t gpa, u32 error_code, 3804c50d8ae3SPaolo Bonzini bool prefault) 3805c50d8ae3SPaolo Bonzini { 3806cb9b88c6SSean Christopherson int max_level; 3807c50d8ae3SPaolo Bonzini 3808e662ec3eSSean Christopherson for (max_level = KVM_MAX_HUGEPAGE_LEVEL; 38093bae0459SSean Christopherson max_level > PG_LEVEL_4K; 3810cb9b88c6SSean Christopherson max_level--) { 3811cb9b88c6SSean Christopherson int page_num = KVM_PAGES_PER_HPAGE(max_level); 38120f90e1c1SSean Christopherson gfn_t base = (gpa >> PAGE_SHIFT) & ~(page_num - 1); 3813c50d8ae3SPaolo Bonzini 3814cb9b88c6SSean Christopherson if (kvm_mtrr_check_gfn_range_consistency(vcpu, base, page_num)) 3815cb9b88c6SSean Christopherson break; 3816c50d8ae3SPaolo Bonzini } 3817c50d8ae3SPaolo Bonzini 38180f90e1c1SSean Christopherson return direct_page_fault(vcpu, gpa, error_code, prefault, 38190f90e1c1SSean Christopherson max_level, true); 3820c50d8ae3SPaolo Bonzini } 3821c50d8ae3SPaolo Bonzini 3822c50d8ae3SPaolo Bonzini static void nonpaging_init_context(struct kvm_vcpu *vcpu, 3823c50d8ae3SPaolo Bonzini struct kvm_mmu *context) 3824c50d8ae3SPaolo Bonzini { 3825c50d8ae3SPaolo Bonzini context->page_fault = nonpaging_page_fault; 3826c50d8ae3SPaolo Bonzini context->gva_to_gpa = nonpaging_gva_to_gpa; 3827c50d8ae3SPaolo Bonzini context->sync_page = nonpaging_sync_page; 38285efac074SPaolo Bonzini context->invlpg = NULL; 3829c50d8ae3SPaolo Bonzini context->root_level = 0; 3830c50d8ae3SPaolo Bonzini context->shadow_root_level = PT32E_ROOT_LEVEL; 3831c50d8ae3SPaolo Bonzini context->direct_map = true; 3832c50d8ae3SPaolo Bonzini context->nx = false; 3833c50d8ae3SPaolo Bonzini } 3834c50d8ae3SPaolo Bonzini 3835be01e8e2SSean Christopherson static inline bool is_root_usable(struct kvm_mmu_root_info *root, gpa_t pgd, 38360be44352SSean Christopherson union kvm_mmu_page_role role) 38370be44352SSean Christopherson { 3838be01e8e2SSean Christopherson return (role.direct || pgd == root->pgd) && 3839e47c4aeeSSean Christopherson VALID_PAGE(root->hpa) && to_shadow_page(root->hpa) && 3840e47c4aeeSSean Christopherson role.word == to_shadow_page(root->hpa)->role.word; 38410be44352SSean Christopherson } 38420be44352SSean Christopherson 3843c50d8ae3SPaolo Bonzini /* 3844be01e8e2SSean Christopherson * Find out if a previously cached root matching the new pgd/role is available. 3845c50d8ae3SPaolo Bonzini * The current root is also inserted into the cache. 3846c50d8ae3SPaolo Bonzini * If a matching root was found, it is assigned to kvm_mmu->root_hpa and true is 3847c50d8ae3SPaolo Bonzini * returned. 3848c50d8ae3SPaolo Bonzini * Otherwise, the LRU root from the cache is assigned to kvm_mmu->root_hpa and 3849c50d8ae3SPaolo Bonzini * false is returned. This root should now be freed by the caller. 3850c50d8ae3SPaolo Bonzini */ 3851be01e8e2SSean Christopherson static bool cached_root_available(struct kvm_vcpu *vcpu, gpa_t new_pgd, 3852c50d8ae3SPaolo Bonzini union kvm_mmu_page_role new_role) 3853c50d8ae3SPaolo Bonzini { 3854c50d8ae3SPaolo Bonzini uint i; 3855c50d8ae3SPaolo Bonzini struct kvm_mmu_root_info root; 3856c50d8ae3SPaolo Bonzini struct kvm_mmu *mmu = vcpu->arch.mmu; 3857c50d8ae3SPaolo Bonzini 3858be01e8e2SSean Christopherson root.pgd = mmu->root_pgd; 3859c50d8ae3SPaolo Bonzini root.hpa = mmu->root_hpa; 3860c50d8ae3SPaolo Bonzini 3861be01e8e2SSean Christopherson if (is_root_usable(&root, new_pgd, new_role)) 38620be44352SSean Christopherson return true; 38630be44352SSean Christopherson 3864c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) { 3865c50d8ae3SPaolo Bonzini swap(root, mmu->prev_roots[i]); 3866c50d8ae3SPaolo Bonzini 3867be01e8e2SSean Christopherson if (is_root_usable(&root, new_pgd, new_role)) 3868c50d8ae3SPaolo Bonzini break; 3869c50d8ae3SPaolo Bonzini } 3870c50d8ae3SPaolo Bonzini 3871c50d8ae3SPaolo Bonzini mmu->root_hpa = root.hpa; 3872be01e8e2SSean Christopherson mmu->root_pgd = root.pgd; 3873c50d8ae3SPaolo Bonzini 3874c50d8ae3SPaolo Bonzini return i < KVM_MMU_NUM_PREV_ROOTS; 3875c50d8ae3SPaolo Bonzini } 3876c50d8ae3SPaolo Bonzini 3877be01e8e2SSean Christopherson static bool fast_pgd_switch(struct kvm_vcpu *vcpu, gpa_t new_pgd, 3878b869855bSSean Christopherson union kvm_mmu_page_role new_role) 3879c50d8ae3SPaolo Bonzini { 3880c50d8ae3SPaolo Bonzini struct kvm_mmu *mmu = vcpu->arch.mmu; 3881c50d8ae3SPaolo Bonzini 3882c50d8ae3SPaolo Bonzini /* 3883c50d8ae3SPaolo Bonzini * For now, limit the fast switch to 64-bit hosts+VMs in order to avoid 3884c50d8ae3SPaolo Bonzini * having to deal with PDPTEs. We may add support for 32-bit hosts/VMs 3885c50d8ae3SPaolo Bonzini * later if necessary. 3886c50d8ae3SPaolo Bonzini */ 3887c50d8ae3SPaolo Bonzini if (mmu->shadow_root_level >= PT64_ROOT_4LEVEL && 3888b869855bSSean Christopherson mmu->root_level >= PT64_ROOT_4LEVEL) 3889fe9304d3SVitaly Kuznetsov return cached_root_available(vcpu, new_pgd, new_role); 3890c50d8ae3SPaolo Bonzini 3891c50d8ae3SPaolo Bonzini return false; 3892c50d8ae3SPaolo Bonzini } 3893c50d8ae3SPaolo Bonzini 3894be01e8e2SSean Christopherson static void __kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd, 3895c50d8ae3SPaolo Bonzini union kvm_mmu_page_role new_role, 38964a632ac6SSean Christopherson bool skip_tlb_flush, bool skip_mmu_sync) 3897c50d8ae3SPaolo Bonzini { 3898be01e8e2SSean Christopherson if (!fast_pgd_switch(vcpu, new_pgd, new_role)) { 3899b869855bSSean Christopherson kvm_mmu_free_roots(vcpu, vcpu->arch.mmu, KVM_MMU_ROOT_CURRENT); 3900b869855bSSean Christopherson return; 3901c50d8ae3SPaolo Bonzini } 3902c50d8ae3SPaolo Bonzini 3903c50d8ae3SPaolo Bonzini /* 3904b869855bSSean Christopherson * It's possible that the cached previous root page is obsolete because 3905b869855bSSean Christopherson * of a change in the MMU generation number. However, changing the 3906b869855bSSean Christopherson * generation number is accompanied by KVM_REQ_MMU_RELOAD, which will 3907b869855bSSean Christopherson * free the root set here and allocate a new one. 3908b869855bSSean Christopherson */ 3909b869855bSSean Christopherson kvm_make_request(KVM_REQ_LOAD_MMU_PGD, vcpu); 3910b869855bSSean Christopherson 391171fe7013SSean Christopherson if (!skip_mmu_sync || force_flush_and_sync_on_reuse) 3912b869855bSSean Christopherson kvm_make_request(KVM_REQ_MMU_SYNC, vcpu); 391371fe7013SSean Christopherson if (!skip_tlb_flush || force_flush_and_sync_on_reuse) 3914b869855bSSean Christopherson kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu); 3915b869855bSSean Christopherson 3916b869855bSSean Christopherson /* 3917b869855bSSean Christopherson * The last MMIO access's GVA and GPA are cached in the VCPU. When 3918b869855bSSean Christopherson * switching to a new CR3, that GVA->GPA mapping may no longer be 3919b869855bSSean Christopherson * valid. So clear any cached MMIO info even when we don't need to sync 3920b869855bSSean Christopherson * the shadow page tables. 3921c50d8ae3SPaolo Bonzini */ 3922c50d8ae3SPaolo Bonzini vcpu_clear_mmio_info(vcpu, MMIO_GVA_ANY); 3923c50d8ae3SPaolo Bonzini 3924daa5b6c1SBen Gardon /* 3925daa5b6c1SBen Gardon * If this is a direct root page, it doesn't have a write flooding 3926daa5b6c1SBen Gardon * count. Otherwise, clear the write flooding count. 3927daa5b6c1SBen Gardon */ 3928daa5b6c1SBen Gardon if (!new_role.direct) 3929daa5b6c1SBen Gardon __clear_sp_write_flooding_count( 3930daa5b6c1SBen Gardon to_shadow_page(vcpu->arch.mmu->root_hpa)); 3931c50d8ae3SPaolo Bonzini } 3932c50d8ae3SPaolo Bonzini 3933be01e8e2SSean Christopherson void kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd, bool skip_tlb_flush, 39344a632ac6SSean Christopherson bool skip_mmu_sync) 3935c50d8ae3SPaolo Bonzini { 3936be01e8e2SSean Christopherson __kvm_mmu_new_pgd(vcpu, new_pgd, kvm_mmu_calc_root_page_role(vcpu), 39374a632ac6SSean Christopherson skip_tlb_flush, skip_mmu_sync); 3938c50d8ae3SPaolo Bonzini } 3939be01e8e2SSean Christopherson EXPORT_SYMBOL_GPL(kvm_mmu_new_pgd); 3940c50d8ae3SPaolo Bonzini 3941c50d8ae3SPaolo Bonzini static unsigned long get_cr3(struct kvm_vcpu *vcpu) 3942c50d8ae3SPaolo Bonzini { 3943c50d8ae3SPaolo Bonzini return kvm_read_cr3(vcpu); 3944c50d8ae3SPaolo Bonzini } 3945c50d8ae3SPaolo Bonzini 3946c50d8ae3SPaolo Bonzini static bool sync_mmio_spte(struct kvm_vcpu *vcpu, u64 *sptep, gfn_t gfn, 39470a2b64c5SBen Gardon unsigned int access, int *nr_present) 3948c50d8ae3SPaolo Bonzini { 3949c50d8ae3SPaolo Bonzini if (unlikely(is_mmio_spte(*sptep))) { 3950c50d8ae3SPaolo Bonzini if (gfn != get_mmio_spte_gfn(*sptep)) { 3951c50d8ae3SPaolo Bonzini mmu_spte_clear_no_track(sptep); 3952c50d8ae3SPaolo Bonzini return true; 3953c50d8ae3SPaolo Bonzini } 3954c50d8ae3SPaolo Bonzini 3955c50d8ae3SPaolo Bonzini (*nr_present)++; 3956c50d8ae3SPaolo Bonzini mark_mmio_spte(vcpu, sptep, gfn, access); 3957c50d8ae3SPaolo Bonzini return true; 3958c50d8ae3SPaolo Bonzini } 3959c50d8ae3SPaolo Bonzini 3960c50d8ae3SPaolo Bonzini return false; 3961c50d8ae3SPaolo Bonzini } 3962c50d8ae3SPaolo Bonzini 3963c50d8ae3SPaolo Bonzini static inline bool is_last_gpte(struct kvm_mmu *mmu, 3964c50d8ae3SPaolo Bonzini unsigned level, unsigned gpte) 3965c50d8ae3SPaolo Bonzini { 3966c50d8ae3SPaolo Bonzini /* 3967c50d8ae3SPaolo Bonzini * The RHS has bit 7 set iff level < mmu->last_nonleaf_level. 3968c50d8ae3SPaolo Bonzini * If it is clear, there are no large pages at this level, so clear 3969c50d8ae3SPaolo Bonzini * PT_PAGE_SIZE_MASK in gpte if that is the case. 3970c50d8ae3SPaolo Bonzini */ 3971c50d8ae3SPaolo Bonzini gpte &= level - mmu->last_nonleaf_level; 3972c50d8ae3SPaolo Bonzini 3973c50d8ae3SPaolo Bonzini /* 39743bae0459SSean Christopherson * PG_LEVEL_4K always terminates. The RHS has bit 7 set 39753bae0459SSean Christopherson * iff level <= PG_LEVEL_4K, which for our purpose means 39763bae0459SSean Christopherson * level == PG_LEVEL_4K; set PT_PAGE_SIZE_MASK in gpte then. 3977c50d8ae3SPaolo Bonzini */ 39783bae0459SSean Christopherson gpte |= level - PG_LEVEL_4K - 1; 3979c50d8ae3SPaolo Bonzini 3980c50d8ae3SPaolo Bonzini return gpte & PT_PAGE_SIZE_MASK; 3981c50d8ae3SPaolo Bonzini } 3982c50d8ae3SPaolo Bonzini 3983c50d8ae3SPaolo Bonzini #define PTTYPE_EPT 18 /* arbitrary */ 3984c50d8ae3SPaolo Bonzini #define PTTYPE PTTYPE_EPT 3985c50d8ae3SPaolo Bonzini #include "paging_tmpl.h" 3986c50d8ae3SPaolo Bonzini #undef PTTYPE 3987c50d8ae3SPaolo Bonzini 3988c50d8ae3SPaolo Bonzini #define PTTYPE 64 3989c50d8ae3SPaolo Bonzini #include "paging_tmpl.h" 3990c50d8ae3SPaolo Bonzini #undef PTTYPE 3991c50d8ae3SPaolo Bonzini 3992c50d8ae3SPaolo Bonzini #define PTTYPE 32 3993c50d8ae3SPaolo Bonzini #include "paging_tmpl.h" 3994c50d8ae3SPaolo Bonzini #undef PTTYPE 3995c50d8ae3SPaolo Bonzini 3996c50d8ae3SPaolo Bonzini static void 3997c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, 3998c50d8ae3SPaolo Bonzini struct rsvd_bits_validate *rsvd_check, 39995b7f575cSSean Christopherson u64 pa_bits_rsvd, int level, bool nx, bool gbpages, 4000c50d8ae3SPaolo Bonzini bool pse, bool amd) 4001c50d8ae3SPaolo Bonzini { 4002c50d8ae3SPaolo Bonzini u64 gbpages_bit_rsvd = 0; 4003c50d8ae3SPaolo Bonzini u64 nonleaf_bit8_rsvd = 0; 40045b7f575cSSean Christopherson u64 high_bits_rsvd; 4005c50d8ae3SPaolo Bonzini 4006c50d8ae3SPaolo Bonzini rsvd_check->bad_mt_xwr = 0; 4007c50d8ae3SPaolo Bonzini 4008c50d8ae3SPaolo Bonzini if (!gbpages) 4009c50d8ae3SPaolo Bonzini gbpages_bit_rsvd = rsvd_bits(7, 7); 4010c50d8ae3SPaolo Bonzini 40115b7f575cSSean Christopherson if (level == PT32E_ROOT_LEVEL) 40125b7f575cSSean Christopherson high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 62); 40135b7f575cSSean Christopherson else 40145b7f575cSSean Christopherson high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 51); 40155b7f575cSSean Christopherson 40165b7f575cSSean Christopherson /* Note, NX doesn't exist in PDPTEs, this is handled below. */ 40175b7f575cSSean Christopherson if (!nx) 40185b7f575cSSean Christopherson high_bits_rsvd |= rsvd_bits(63, 63); 40195b7f575cSSean Christopherson 4020c50d8ae3SPaolo Bonzini /* 4021c50d8ae3SPaolo Bonzini * Non-leaf PML4Es and PDPEs reserve bit 8 (which would be the G bit for 4022c50d8ae3SPaolo Bonzini * leaf entries) on AMD CPUs only. 4023c50d8ae3SPaolo Bonzini */ 4024c50d8ae3SPaolo Bonzini if (amd) 4025c50d8ae3SPaolo Bonzini nonleaf_bit8_rsvd = rsvd_bits(8, 8); 4026c50d8ae3SPaolo Bonzini 4027c50d8ae3SPaolo Bonzini switch (level) { 4028c50d8ae3SPaolo Bonzini case PT32_ROOT_LEVEL: 4029c50d8ae3SPaolo Bonzini /* no rsvd bits for 2 level 4K page table entries */ 4030c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][1] = 0; 4031c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][0] = 0; 4032c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][0] = 4033c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][0]; 4034c50d8ae3SPaolo Bonzini 4035c50d8ae3SPaolo Bonzini if (!pse) { 4036c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][1] = 0; 4037c50d8ae3SPaolo Bonzini break; 4038c50d8ae3SPaolo Bonzini } 4039c50d8ae3SPaolo Bonzini 4040c50d8ae3SPaolo Bonzini if (is_cpuid_PSE36()) 4041c50d8ae3SPaolo Bonzini /* 36bits PSE 4MB page */ 4042c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(17, 21); 4043c50d8ae3SPaolo Bonzini else 4044c50d8ae3SPaolo Bonzini /* 32 bits PSE 4MB page */ 4045c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][1] = rsvd_bits(13, 21); 4046c50d8ae3SPaolo Bonzini break; 4047c50d8ae3SPaolo Bonzini case PT32E_ROOT_LEVEL: 40485b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][2] = rsvd_bits(63, 63) | 40495b7f575cSSean Christopherson high_bits_rsvd | 40505b7f575cSSean Christopherson rsvd_bits(5, 8) | 40515b7f575cSSean Christopherson rsvd_bits(1, 2); /* PDPTE */ 40525b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd; /* PDE */ 40535b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd; /* PTE */ 40545b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd | 4055c50d8ae3SPaolo Bonzini rsvd_bits(13, 20); /* large page */ 4056c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][0] = 4057c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][0]; 4058c50d8ae3SPaolo Bonzini break; 4059c50d8ae3SPaolo Bonzini case PT64_ROOT_5LEVEL: 40605b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][4] = high_bits_rsvd | 40615b7f575cSSean Christopherson nonleaf_bit8_rsvd | 40625b7f575cSSean Christopherson rsvd_bits(7, 7); 4063c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][4] = 4064c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][4]; 4065df561f66SGustavo A. R. Silva fallthrough; 4066c50d8ae3SPaolo Bonzini case PT64_ROOT_4LEVEL: 40675b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][3] = high_bits_rsvd | 40685b7f575cSSean Christopherson nonleaf_bit8_rsvd | 40695b7f575cSSean Christopherson rsvd_bits(7, 7); 40705b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][2] = high_bits_rsvd | 40715b7f575cSSean Christopherson gbpages_bit_rsvd; 40725b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd; 40735b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd; 4074c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][3] = 4075c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][3]; 40765b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[1][2] = high_bits_rsvd | 40775b7f575cSSean Christopherson gbpages_bit_rsvd | 4078c50d8ae3SPaolo Bonzini rsvd_bits(13, 29); 40795b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd | 4080c50d8ae3SPaolo Bonzini rsvd_bits(13, 20); /* large page */ 4081c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][0] = 4082c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[0][0]; 4083c50d8ae3SPaolo Bonzini break; 4084c50d8ae3SPaolo Bonzini } 4085c50d8ae3SPaolo Bonzini } 4086c50d8ae3SPaolo Bonzini 4087c50d8ae3SPaolo Bonzini static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, 4088c50d8ae3SPaolo Bonzini struct kvm_mmu *context) 4089c50d8ae3SPaolo Bonzini { 4090c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask(vcpu, &context->guest_rsvd_check, 40915b7f575cSSean Christopherson vcpu->arch.reserved_gpa_bits, 40925b7f575cSSean Christopherson context->root_level, context->nx, 4093c50d8ae3SPaolo Bonzini guest_cpuid_has(vcpu, X86_FEATURE_GBPAGES), 409423493d0aSSean Christopherson is_pse(vcpu), 409523493d0aSSean Christopherson guest_cpuid_is_amd_or_hygon(vcpu)); 4096c50d8ae3SPaolo Bonzini } 4097c50d8ae3SPaolo Bonzini 4098c50d8ae3SPaolo Bonzini static void 4099c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask_ept(struct rsvd_bits_validate *rsvd_check, 41005b7f575cSSean Christopherson u64 pa_bits_rsvd, bool execonly) 4101c50d8ae3SPaolo Bonzini { 41025b7f575cSSean Christopherson u64 high_bits_rsvd = pa_bits_rsvd & rsvd_bits(0, 51); 4103c50d8ae3SPaolo Bonzini u64 bad_mt_xwr; 4104c50d8ae3SPaolo Bonzini 41055b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][4] = high_bits_rsvd | rsvd_bits(3, 7); 41065b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][3] = high_bits_rsvd | rsvd_bits(3, 7); 41075b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][2] = high_bits_rsvd | rsvd_bits(3, 6); 41085b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][1] = high_bits_rsvd | rsvd_bits(3, 6); 41095b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[0][0] = high_bits_rsvd; 4110c50d8ae3SPaolo Bonzini 4111c50d8ae3SPaolo Bonzini /* large page */ 4112c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][4] = rsvd_check->rsvd_bits_mask[0][4]; 4113c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][3] = rsvd_check->rsvd_bits_mask[0][3]; 41145b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[1][2] = high_bits_rsvd | rsvd_bits(12, 29); 41155b7f575cSSean Christopherson rsvd_check->rsvd_bits_mask[1][1] = high_bits_rsvd | rsvd_bits(12, 20); 4116c50d8ae3SPaolo Bonzini rsvd_check->rsvd_bits_mask[1][0] = rsvd_check->rsvd_bits_mask[0][0]; 4117c50d8ae3SPaolo Bonzini 4118c50d8ae3SPaolo Bonzini bad_mt_xwr = 0xFFull << (2 * 8); /* bits 3..5 must not be 2 */ 4119c50d8ae3SPaolo Bonzini bad_mt_xwr |= 0xFFull << (3 * 8); /* bits 3..5 must not be 3 */ 4120c50d8ae3SPaolo Bonzini bad_mt_xwr |= 0xFFull << (7 * 8); /* bits 3..5 must not be 7 */ 4121c50d8ae3SPaolo Bonzini bad_mt_xwr |= REPEAT_BYTE(1ull << 2); /* bits 0..2 must not be 010 */ 4122c50d8ae3SPaolo Bonzini bad_mt_xwr |= REPEAT_BYTE(1ull << 6); /* bits 0..2 must not be 110 */ 4123c50d8ae3SPaolo Bonzini if (!execonly) { 4124c50d8ae3SPaolo Bonzini /* bits 0..2 must not be 100 unless VMX capabilities allow it */ 4125c50d8ae3SPaolo Bonzini bad_mt_xwr |= REPEAT_BYTE(1ull << 4); 4126c50d8ae3SPaolo Bonzini } 4127c50d8ae3SPaolo Bonzini rsvd_check->bad_mt_xwr = bad_mt_xwr; 4128c50d8ae3SPaolo Bonzini } 4129c50d8ae3SPaolo Bonzini 4130c50d8ae3SPaolo Bonzini static void reset_rsvds_bits_mask_ept(struct kvm_vcpu *vcpu, 4131c50d8ae3SPaolo Bonzini struct kvm_mmu *context, bool execonly) 4132c50d8ae3SPaolo Bonzini { 4133c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask_ept(&context->guest_rsvd_check, 41345b7f575cSSean Christopherson vcpu->arch.reserved_gpa_bits, execonly); 4135c50d8ae3SPaolo Bonzini } 4136c50d8ae3SPaolo Bonzini 41376f8e65a6SSean Christopherson static inline u64 reserved_hpa_bits(void) 41386f8e65a6SSean Christopherson { 41396f8e65a6SSean Christopherson return rsvd_bits(shadow_phys_bits, 63); 41406f8e65a6SSean Christopherson } 41416f8e65a6SSean Christopherson 4142c50d8ae3SPaolo Bonzini /* 4143c50d8ae3SPaolo Bonzini * the page table on host is the shadow page table for the page 4144c50d8ae3SPaolo Bonzini * table in guest or amd nested guest, its mmu features completely 4145c50d8ae3SPaolo Bonzini * follow the features in guest. 4146c50d8ae3SPaolo Bonzini */ 4147c50d8ae3SPaolo Bonzini void 4148c50d8ae3SPaolo Bonzini reset_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, struct kvm_mmu *context) 4149c50d8ae3SPaolo Bonzini { 4150c50d8ae3SPaolo Bonzini bool uses_nx = context->nx || 4151c50d8ae3SPaolo Bonzini context->mmu_role.base.smep_andnot_wp; 4152c50d8ae3SPaolo Bonzini struct rsvd_bits_validate *shadow_zero_check; 4153c50d8ae3SPaolo Bonzini int i; 4154c50d8ae3SPaolo Bonzini 4155c50d8ae3SPaolo Bonzini /* 4156c50d8ae3SPaolo Bonzini * Passing "true" to the last argument is okay; it adds a check 4157c50d8ae3SPaolo Bonzini * on bit 8 of the SPTEs which KVM doesn't use anyway. 4158c50d8ae3SPaolo Bonzini */ 4159c50d8ae3SPaolo Bonzini shadow_zero_check = &context->shadow_zero_check; 4160c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask(vcpu, shadow_zero_check, 41616f8e65a6SSean Christopherson reserved_hpa_bits(), 4162c50d8ae3SPaolo Bonzini context->shadow_root_level, uses_nx, 4163c50d8ae3SPaolo Bonzini guest_cpuid_has(vcpu, X86_FEATURE_GBPAGES), 4164c50d8ae3SPaolo Bonzini is_pse(vcpu), true); 4165c50d8ae3SPaolo Bonzini 4166c50d8ae3SPaolo Bonzini if (!shadow_me_mask) 4167c50d8ae3SPaolo Bonzini return; 4168c50d8ae3SPaolo Bonzini 4169c50d8ae3SPaolo Bonzini for (i = context->shadow_root_level; --i >= 0;) { 4170c50d8ae3SPaolo Bonzini shadow_zero_check->rsvd_bits_mask[0][i] &= ~shadow_me_mask; 4171c50d8ae3SPaolo Bonzini shadow_zero_check->rsvd_bits_mask[1][i] &= ~shadow_me_mask; 4172c50d8ae3SPaolo Bonzini } 4173c50d8ae3SPaolo Bonzini 4174c50d8ae3SPaolo Bonzini } 4175c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(reset_shadow_zero_bits_mask); 4176c50d8ae3SPaolo Bonzini 4177c50d8ae3SPaolo Bonzini static inline bool boot_cpu_is_amd(void) 4178c50d8ae3SPaolo Bonzini { 4179c50d8ae3SPaolo Bonzini WARN_ON_ONCE(!tdp_enabled); 4180c50d8ae3SPaolo Bonzini return shadow_x_mask == 0; 4181c50d8ae3SPaolo Bonzini } 4182c50d8ae3SPaolo Bonzini 4183c50d8ae3SPaolo Bonzini /* 4184c50d8ae3SPaolo Bonzini * the direct page table on host, use as much mmu features as 4185c50d8ae3SPaolo Bonzini * possible, however, kvm currently does not do execution-protection. 4186c50d8ae3SPaolo Bonzini */ 4187c50d8ae3SPaolo Bonzini static void 4188c50d8ae3SPaolo Bonzini reset_tdp_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, 4189c50d8ae3SPaolo Bonzini struct kvm_mmu *context) 4190c50d8ae3SPaolo Bonzini { 4191c50d8ae3SPaolo Bonzini struct rsvd_bits_validate *shadow_zero_check; 4192c50d8ae3SPaolo Bonzini int i; 4193c50d8ae3SPaolo Bonzini 4194c50d8ae3SPaolo Bonzini shadow_zero_check = &context->shadow_zero_check; 4195c50d8ae3SPaolo Bonzini 4196c50d8ae3SPaolo Bonzini if (boot_cpu_is_amd()) 4197c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask(vcpu, shadow_zero_check, 41986f8e65a6SSean Christopherson reserved_hpa_bits(), 4199c50d8ae3SPaolo Bonzini context->shadow_root_level, false, 4200c50d8ae3SPaolo Bonzini boot_cpu_has(X86_FEATURE_GBPAGES), 4201c50d8ae3SPaolo Bonzini true, true); 4202c50d8ae3SPaolo Bonzini else 4203c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask_ept(shadow_zero_check, 42046f8e65a6SSean Christopherson reserved_hpa_bits(), false); 4205c50d8ae3SPaolo Bonzini 4206c50d8ae3SPaolo Bonzini if (!shadow_me_mask) 4207c50d8ae3SPaolo Bonzini return; 4208c50d8ae3SPaolo Bonzini 4209c50d8ae3SPaolo Bonzini for (i = context->shadow_root_level; --i >= 0;) { 4210c50d8ae3SPaolo Bonzini shadow_zero_check->rsvd_bits_mask[0][i] &= ~shadow_me_mask; 4211c50d8ae3SPaolo Bonzini shadow_zero_check->rsvd_bits_mask[1][i] &= ~shadow_me_mask; 4212c50d8ae3SPaolo Bonzini } 4213c50d8ae3SPaolo Bonzini } 4214c50d8ae3SPaolo Bonzini 4215c50d8ae3SPaolo Bonzini /* 4216c50d8ae3SPaolo Bonzini * as the comments in reset_shadow_zero_bits_mask() except it 4217c50d8ae3SPaolo Bonzini * is the shadow page table for intel nested guest. 4218c50d8ae3SPaolo Bonzini */ 4219c50d8ae3SPaolo Bonzini static void 4220c50d8ae3SPaolo Bonzini reset_ept_shadow_zero_bits_mask(struct kvm_vcpu *vcpu, 4221c50d8ae3SPaolo Bonzini struct kvm_mmu *context, bool execonly) 4222c50d8ae3SPaolo Bonzini { 4223c50d8ae3SPaolo Bonzini __reset_rsvds_bits_mask_ept(&context->shadow_zero_check, 42246f8e65a6SSean Christopherson reserved_hpa_bits(), execonly); 4225c50d8ae3SPaolo Bonzini } 4226c50d8ae3SPaolo Bonzini 4227c50d8ae3SPaolo Bonzini #define BYTE_MASK(access) \ 4228c50d8ae3SPaolo Bonzini ((1 & (access) ? 2 : 0) | \ 4229c50d8ae3SPaolo Bonzini (2 & (access) ? 4 : 0) | \ 4230c50d8ae3SPaolo Bonzini (3 & (access) ? 8 : 0) | \ 4231c50d8ae3SPaolo Bonzini (4 & (access) ? 16 : 0) | \ 4232c50d8ae3SPaolo Bonzini (5 & (access) ? 32 : 0) | \ 4233c50d8ae3SPaolo Bonzini (6 & (access) ? 64 : 0) | \ 4234c50d8ae3SPaolo Bonzini (7 & (access) ? 128 : 0)) 4235c50d8ae3SPaolo Bonzini 4236c50d8ae3SPaolo Bonzini 4237c50d8ae3SPaolo Bonzini static void update_permission_bitmask(struct kvm_vcpu *vcpu, 4238c50d8ae3SPaolo Bonzini struct kvm_mmu *mmu, bool ept) 4239c50d8ae3SPaolo Bonzini { 4240c50d8ae3SPaolo Bonzini unsigned byte; 4241c50d8ae3SPaolo Bonzini 4242c50d8ae3SPaolo Bonzini const u8 x = BYTE_MASK(ACC_EXEC_MASK); 4243c50d8ae3SPaolo Bonzini const u8 w = BYTE_MASK(ACC_WRITE_MASK); 4244c50d8ae3SPaolo Bonzini const u8 u = BYTE_MASK(ACC_USER_MASK); 4245c50d8ae3SPaolo Bonzini 4246c50d8ae3SPaolo Bonzini bool cr4_smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP) != 0; 4247c50d8ae3SPaolo Bonzini bool cr4_smap = kvm_read_cr4_bits(vcpu, X86_CR4_SMAP) != 0; 4248c50d8ae3SPaolo Bonzini bool cr0_wp = is_write_protection(vcpu); 4249c50d8ae3SPaolo Bonzini 4250c50d8ae3SPaolo Bonzini for (byte = 0; byte < ARRAY_SIZE(mmu->permissions); ++byte) { 4251c50d8ae3SPaolo Bonzini unsigned pfec = byte << 1; 4252c50d8ae3SPaolo Bonzini 4253c50d8ae3SPaolo Bonzini /* 4254c50d8ae3SPaolo Bonzini * Each "*f" variable has a 1 bit for each UWX value 4255c50d8ae3SPaolo Bonzini * that causes a fault with the given PFEC. 4256c50d8ae3SPaolo Bonzini */ 4257c50d8ae3SPaolo Bonzini 4258c50d8ae3SPaolo Bonzini /* Faults from writes to non-writable pages */ 4259c50d8ae3SPaolo Bonzini u8 wf = (pfec & PFERR_WRITE_MASK) ? (u8)~w : 0; 4260c50d8ae3SPaolo Bonzini /* Faults from user mode accesses to supervisor pages */ 4261c50d8ae3SPaolo Bonzini u8 uf = (pfec & PFERR_USER_MASK) ? (u8)~u : 0; 4262c50d8ae3SPaolo Bonzini /* Faults from fetches of non-executable pages*/ 4263c50d8ae3SPaolo Bonzini u8 ff = (pfec & PFERR_FETCH_MASK) ? (u8)~x : 0; 4264c50d8ae3SPaolo Bonzini /* Faults from kernel mode fetches of user pages */ 4265c50d8ae3SPaolo Bonzini u8 smepf = 0; 4266c50d8ae3SPaolo Bonzini /* Faults from kernel mode accesses of user pages */ 4267c50d8ae3SPaolo Bonzini u8 smapf = 0; 4268c50d8ae3SPaolo Bonzini 4269c50d8ae3SPaolo Bonzini if (!ept) { 4270c50d8ae3SPaolo Bonzini /* Faults from kernel mode accesses to user pages */ 4271c50d8ae3SPaolo Bonzini u8 kf = (pfec & PFERR_USER_MASK) ? 0 : u; 4272c50d8ae3SPaolo Bonzini 4273c50d8ae3SPaolo Bonzini /* Not really needed: !nx will cause pte.nx to fault */ 4274c50d8ae3SPaolo Bonzini if (!mmu->nx) 4275c50d8ae3SPaolo Bonzini ff = 0; 4276c50d8ae3SPaolo Bonzini 4277c50d8ae3SPaolo Bonzini /* Allow supervisor writes if !cr0.wp */ 4278c50d8ae3SPaolo Bonzini if (!cr0_wp) 4279c50d8ae3SPaolo Bonzini wf = (pfec & PFERR_USER_MASK) ? wf : 0; 4280c50d8ae3SPaolo Bonzini 4281c50d8ae3SPaolo Bonzini /* Disallow supervisor fetches of user code if cr4.smep */ 4282c50d8ae3SPaolo Bonzini if (cr4_smep) 4283c50d8ae3SPaolo Bonzini smepf = (pfec & PFERR_FETCH_MASK) ? kf : 0; 4284c50d8ae3SPaolo Bonzini 4285c50d8ae3SPaolo Bonzini /* 4286c50d8ae3SPaolo Bonzini * SMAP:kernel-mode data accesses from user-mode 4287c50d8ae3SPaolo Bonzini * mappings should fault. A fault is considered 4288c50d8ae3SPaolo Bonzini * as a SMAP violation if all of the following 4289c50d8ae3SPaolo Bonzini * conditions are true: 4290c50d8ae3SPaolo Bonzini * - X86_CR4_SMAP is set in CR4 4291c50d8ae3SPaolo Bonzini * - A user page is accessed 4292c50d8ae3SPaolo Bonzini * - The access is not a fetch 4293c50d8ae3SPaolo Bonzini * - Page fault in kernel mode 4294c50d8ae3SPaolo Bonzini * - if CPL = 3 or X86_EFLAGS_AC is clear 4295c50d8ae3SPaolo Bonzini * 4296c50d8ae3SPaolo Bonzini * Here, we cover the first three conditions. 4297c50d8ae3SPaolo Bonzini * The fourth is computed dynamically in permission_fault(); 4298c50d8ae3SPaolo Bonzini * PFERR_RSVD_MASK bit will be set in PFEC if the access is 4299c50d8ae3SPaolo Bonzini * *not* subject to SMAP restrictions. 4300c50d8ae3SPaolo Bonzini */ 4301c50d8ae3SPaolo Bonzini if (cr4_smap) 4302c50d8ae3SPaolo Bonzini smapf = (pfec & (PFERR_RSVD_MASK|PFERR_FETCH_MASK)) ? 0 : kf; 4303c50d8ae3SPaolo Bonzini } 4304c50d8ae3SPaolo Bonzini 4305c50d8ae3SPaolo Bonzini mmu->permissions[byte] = ff | uf | wf | smepf | smapf; 4306c50d8ae3SPaolo Bonzini } 4307c50d8ae3SPaolo Bonzini } 4308c50d8ae3SPaolo Bonzini 4309c50d8ae3SPaolo Bonzini /* 4310c50d8ae3SPaolo Bonzini * PKU is an additional mechanism by which the paging controls access to 4311c50d8ae3SPaolo Bonzini * user-mode addresses based on the value in the PKRU register. Protection 4312c50d8ae3SPaolo Bonzini * key violations are reported through a bit in the page fault error code. 4313c50d8ae3SPaolo Bonzini * Unlike other bits of the error code, the PK bit is not known at the 4314c50d8ae3SPaolo Bonzini * call site of e.g. gva_to_gpa; it must be computed directly in 4315c50d8ae3SPaolo Bonzini * permission_fault based on two bits of PKRU, on some machine state (CR4, 4316c50d8ae3SPaolo Bonzini * CR0, EFER, CPL), and on other bits of the error code and the page tables. 4317c50d8ae3SPaolo Bonzini * 4318c50d8ae3SPaolo Bonzini * In particular the following conditions come from the error code, the 4319c50d8ae3SPaolo Bonzini * page tables and the machine state: 4320c50d8ae3SPaolo Bonzini * - PK is always zero unless CR4.PKE=1 and EFER.LMA=1 4321c50d8ae3SPaolo Bonzini * - PK is always zero if RSVD=1 (reserved bit set) or F=1 (instruction fetch) 4322c50d8ae3SPaolo Bonzini * - PK is always zero if U=0 in the page tables 4323c50d8ae3SPaolo Bonzini * - PKRU.WD is ignored if CR0.WP=0 and the access is a supervisor access. 4324c50d8ae3SPaolo Bonzini * 4325c50d8ae3SPaolo Bonzini * The PKRU bitmask caches the result of these four conditions. The error 4326c50d8ae3SPaolo Bonzini * code (minus the P bit) and the page table's U bit form an index into the 4327c50d8ae3SPaolo Bonzini * PKRU bitmask. Two bits of the PKRU bitmask are then extracted and ANDed 4328c50d8ae3SPaolo Bonzini * with the two bits of the PKRU register corresponding to the protection key. 4329c50d8ae3SPaolo Bonzini * For the first three conditions above the bits will be 00, thus masking 4330c50d8ae3SPaolo Bonzini * away both AD and WD. For all reads or if the last condition holds, WD 4331c50d8ae3SPaolo Bonzini * only will be masked away. 4332c50d8ae3SPaolo Bonzini */ 4333c50d8ae3SPaolo Bonzini static void update_pkru_bitmask(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, 4334c50d8ae3SPaolo Bonzini bool ept) 4335c50d8ae3SPaolo Bonzini { 4336c50d8ae3SPaolo Bonzini unsigned bit; 4337c50d8ae3SPaolo Bonzini bool wp; 4338c50d8ae3SPaolo Bonzini 4339c50d8ae3SPaolo Bonzini if (ept) { 4340c50d8ae3SPaolo Bonzini mmu->pkru_mask = 0; 4341c50d8ae3SPaolo Bonzini return; 4342c50d8ae3SPaolo Bonzini } 4343c50d8ae3SPaolo Bonzini 4344c50d8ae3SPaolo Bonzini /* PKEY is enabled only if CR4.PKE and EFER.LMA are both set. */ 4345c50d8ae3SPaolo Bonzini if (!kvm_read_cr4_bits(vcpu, X86_CR4_PKE) || !is_long_mode(vcpu)) { 4346c50d8ae3SPaolo Bonzini mmu->pkru_mask = 0; 4347c50d8ae3SPaolo Bonzini return; 4348c50d8ae3SPaolo Bonzini } 4349c50d8ae3SPaolo Bonzini 4350c50d8ae3SPaolo Bonzini wp = is_write_protection(vcpu); 4351c50d8ae3SPaolo Bonzini 4352c50d8ae3SPaolo Bonzini for (bit = 0; bit < ARRAY_SIZE(mmu->permissions); ++bit) { 4353c50d8ae3SPaolo Bonzini unsigned pfec, pkey_bits; 4354c50d8ae3SPaolo Bonzini bool check_pkey, check_write, ff, uf, wf, pte_user; 4355c50d8ae3SPaolo Bonzini 4356c50d8ae3SPaolo Bonzini pfec = bit << 1; 4357c50d8ae3SPaolo Bonzini ff = pfec & PFERR_FETCH_MASK; 4358c50d8ae3SPaolo Bonzini uf = pfec & PFERR_USER_MASK; 4359c50d8ae3SPaolo Bonzini wf = pfec & PFERR_WRITE_MASK; 4360c50d8ae3SPaolo Bonzini 4361c50d8ae3SPaolo Bonzini /* PFEC.RSVD is replaced by ACC_USER_MASK. */ 4362c50d8ae3SPaolo Bonzini pte_user = pfec & PFERR_RSVD_MASK; 4363c50d8ae3SPaolo Bonzini 4364c50d8ae3SPaolo Bonzini /* 4365c50d8ae3SPaolo Bonzini * Only need to check the access which is not an 4366c50d8ae3SPaolo Bonzini * instruction fetch and is to a user page. 4367c50d8ae3SPaolo Bonzini */ 4368c50d8ae3SPaolo Bonzini check_pkey = (!ff && pte_user); 4369c50d8ae3SPaolo Bonzini /* 4370c50d8ae3SPaolo Bonzini * write access is controlled by PKRU if it is a 4371c50d8ae3SPaolo Bonzini * user access or CR0.WP = 1. 4372c50d8ae3SPaolo Bonzini */ 4373c50d8ae3SPaolo Bonzini check_write = check_pkey && wf && (uf || wp); 4374c50d8ae3SPaolo Bonzini 4375c50d8ae3SPaolo Bonzini /* PKRU.AD stops both read and write access. */ 4376c50d8ae3SPaolo Bonzini pkey_bits = !!check_pkey; 4377c50d8ae3SPaolo Bonzini /* PKRU.WD stops write access. */ 4378c50d8ae3SPaolo Bonzini pkey_bits |= (!!check_write) << 1; 4379c50d8ae3SPaolo Bonzini 4380c50d8ae3SPaolo Bonzini mmu->pkru_mask |= (pkey_bits & 3) << pfec; 4381c50d8ae3SPaolo Bonzini } 4382c50d8ae3SPaolo Bonzini } 4383c50d8ae3SPaolo Bonzini 4384c50d8ae3SPaolo Bonzini static void update_last_nonleaf_level(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu) 4385c50d8ae3SPaolo Bonzini { 4386c50d8ae3SPaolo Bonzini unsigned root_level = mmu->root_level; 4387c50d8ae3SPaolo Bonzini 4388c50d8ae3SPaolo Bonzini mmu->last_nonleaf_level = root_level; 4389c50d8ae3SPaolo Bonzini if (root_level == PT32_ROOT_LEVEL && is_pse(vcpu)) 4390c50d8ae3SPaolo Bonzini mmu->last_nonleaf_level++; 4391c50d8ae3SPaolo Bonzini } 4392c50d8ae3SPaolo Bonzini 4393c50d8ae3SPaolo Bonzini static void paging64_init_context_common(struct kvm_vcpu *vcpu, 4394c50d8ae3SPaolo Bonzini struct kvm_mmu *context, 4395c50d8ae3SPaolo Bonzini int level) 4396c50d8ae3SPaolo Bonzini { 4397c50d8ae3SPaolo Bonzini context->nx = is_nx(vcpu); 4398c50d8ae3SPaolo Bonzini context->root_level = level; 4399c50d8ae3SPaolo Bonzini 4400c50d8ae3SPaolo Bonzini reset_rsvds_bits_mask(vcpu, context); 4401c50d8ae3SPaolo Bonzini update_permission_bitmask(vcpu, context, false); 4402c50d8ae3SPaolo Bonzini update_pkru_bitmask(vcpu, context, false); 4403c50d8ae3SPaolo Bonzini update_last_nonleaf_level(vcpu, context); 4404c50d8ae3SPaolo Bonzini 4405c50d8ae3SPaolo Bonzini MMU_WARN_ON(!is_pae(vcpu)); 4406c50d8ae3SPaolo Bonzini context->page_fault = paging64_page_fault; 4407c50d8ae3SPaolo Bonzini context->gva_to_gpa = paging64_gva_to_gpa; 4408c50d8ae3SPaolo Bonzini context->sync_page = paging64_sync_page; 4409c50d8ae3SPaolo Bonzini context->invlpg = paging64_invlpg; 4410c50d8ae3SPaolo Bonzini context->shadow_root_level = level; 4411c50d8ae3SPaolo Bonzini context->direct_map = false; 4412c50d8ae3SPaolo Bonzini } 4413c50d8ae3SPaolo Bonzini 4414c50d8ae3SPaolo Bonzini static void paging64_init_context(struct kvm_vcpu *vcpu, 4415c50d8ae3SPaolo Bonzini struct kvm_mmu *context) 4416c50d8ae3SPaolo Bonzini { 4417c50d8ae3SPaolo Bonzini int root_level = is_la57_mode(vcpu) ? 4418c50d8ae3SPaolo Bonzini PT64_ROOT_5LEVEL : PT64_ROOT_4LEVEL; 4419c50d8ae3SPaolo Bonzini 4420c50d8ae3SPaolo Bonzini paging64_init_context_common(vcpu, context, root_level); 4421c50d8ae3SPaolo Bonzini } 4422c50d8ae3SPaolo Bonzini 4423c50d8ae3SPaolo Bonzini static void paging32_init_context(struct kvm_vcpu *vcpu, 4424c50d8ae3SPaolo Bonzini struct kvm_mmu *context) 4425c50d8ae3SPaolo Bonzini { 4426c50d8ae3SPaolo Bonzini context->nx = false; 4427c50d8ae3SPaolo Bonzini context->root_level = PT32_ROOT_LEVEL; 4428c50d8ae3SPaolo Bonzini 4429c50d8ae3SPaolo Bonzini reset_rsvds_bits_mask(vcpu, context); 4430c50d8ae3SPaolo Bonzini update_permission_bitmask(vcpu, context, false); 4431c50d8ae3SPaolo Bonzini update_pkru_bitmask(vcpu, context, false); 4432c50d8ae3SPaolo Bonzini update_last_nonleaf_level(vcpu, context); 4433c50d8ae3SPaolo Bonzini 4434c50d8ae3SPaolo Bonzini context->page_fault = paging32_page_fault; 4435c50d8ae3SPaolo Bonzini context->gva_to_gpa = paging32_gva_to_gpa; 4436c50d8ae3SPaolo Bonzini context->sync_page = paging32_sync_page; 4437c50d8ae3SPaolo Bonzini context->invlpg = paging32_invlpg; 4438c50d8ae3SPaolo Bonzini context->shadow_root_level = PT32E_ROOT_LEVEL; 4439c50d8ae3SPaolo Bonzini context->direct_map = false; 4440c50d8ae3SPaolo Bonzini } 4441c50d8ae3SPaolo Bonzini 4442c50d8ae3SPaolo Bonzini static void paging32E_init_context(struct kvm_vcpu *vcpu, 4443c50d8ae3SPaolo Bonzini struct kvm_mmu *context) 4444c50d8ae3SPaolo Bonzini { 4445c50d8ae3SPaolo Bonzini paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL); 4446c50d8ae3SPaolo Bonzini } 4447c50d8ae3SPaolo Bonzini 4448c50d8ae3SPaolo Bonzini static union kvm_mmu_extended_role kvm_calc_mmu_role_ext(struct kvm_vcpu *vcpu) 4449c50d8ae3SPaolo Bonzini { 4450c50d8ae3SPaolo Bonzini union kvm_mmu_extended_role ext = {0}; 4451c50d8ae3SPaolo Bonzini 4452c50d8ae3SPaolo Bonzini ext.cr0_pg = !!is_paging(vcpu); 4453c50d8ae3SPaolo Bonzini ext.cr4_pae = !!is_pae(vcpu); 4454c50d8ae3SPaolo Bonzini ext.cr4_smep = !!kvm_read_cr4_bits(vcpu, X86_CR4_SMEP); 4455c50d8ae3SPaolo Bonzini ext.cr4_smap = !!kvm_read_cr4_bits(vcpu, X86_CR4_SMAP); 4456c50d8ae3SPaolo Bonzini ext.cr4_pse = !!is_pse(vcpu); 4457c50d8ae3SPaolo Bonzini ext.cr4_pke = !!kvm_read_cr4_bits(vcpu, X86_CR4_PKE); 4458c50d8ae3SPaolo Bonzini ext.maxphyaddr = cpuid_maxphyaddr(vcpu); 4459c50d8ae3SPaolo Bonzini 4460c50d8ae3SPaolo Bonzini ext.valid = 1; 4461c50d8ae3SPaolo Bonzini 4462c50d8ae3SPaolo Bonzini return ext; 4463c50d8ae3SPaolo Bonzini } 4464c50d8ae3SPaolo Bonzini 4465c50d8ae3SPaolo Bonzini static union kvm_mmu_role kvm_calc_mmu_role_common(struct kvm_vcpu *vcpu, 4466c50d8ae3SPaolo Bonzini bool base_only) 4467c50d8ae3SPaolo Bonzini { 4468c50d8ae3SPaolo Bonzini union kvm_mmu_role role = {0}; 4469c50d8ae3SPaolo Bonzini 4470c50d8ae3SPaolo Bonzini role.base.access = ACC_ALL; 4471c50d8ae3SPaolo Bonzini role.base.nxe = !!is_nx(vcpu); 4472c50d8ae3SPaolo Bonzini role.base.cr0_wp = is_write_protection(vcpu); 4473c50d8ae3SPaolo Bonzini role.base.smm = is_smm(vcpu); 4474c50d8ae3SPaolo Bonzini role.base.guest_mode = is_guest_mode(vcpu); 4475c50d8ae3SPaolo Bonzini 4476c50d8ae3SPaolo Bonzini if (base_only) 4477c50d8ae3SPaolo Bonzini return role; 4478c50d8ae3SPaolo Bonzini 4479c50d8ae3SPaolo Bonzini role.ext = kvm_calc_mmu_role_ext(vcpu); 4480c50d8ae3SPaolo Bonzini 4481c50d8ae3SPaolo Bonzini return role; 4482c50d8ae3SPaolo Bonzini } 4483c50d8ae3SPaolo Bonzini 4484d468d94bSSean Christopherson static inline int kvm_mmu_get_tdp_level(struct kvm_vcpu *vcpu) 4485d468d94bSSean Christopherson { 4486d468d94bSSean Christopherson /* Use 5-level TDP if and only if it's useful/necessary. */ 448783013059SSean Christopherson if (max_tdp_level == 5 && cpuid_maxphyaddr(vcpu) <= 48) 4488d468d94bSSean Christopherson return 4; 4489d468d94bSSean Christopherson 449083013059SSean Christopherson return max_tdp_level; 4491d468d94bSSean Christopherson } 4492d468d94bSSean Christopherson 4493c50d8ae3SPaolo Bonzini static union kvm_mmu_role 4494c50d8ae3SPaolo Bonzini kvm_calc_tdp_mmu_root_page_role(struct kvm_vcpu *vcpu, bool base_only) 4495c50d8ae3SPaolo Bonzini { 4496c50d8ae3SPaolo Bonzini union kvm_mmu_role role = kvm_calc_mmu_role_common(vcpu, base_only); 4497c50d8ae3SPaolo Bonzini 4498c50d8ae3SPaolo Bonzini role.base.ad_disabled = (shadow_accessed_mask == 0); 4499d468d94bSSean Christopherson role.base.level = kvm_mmu_get_tdp_level(vcpu); 4500c50d8ae3SPaolo Bonzini role.base.direct = true; 4501c50d8ae3SPaolo Bonzini role.base.gpte_is_8_bytes = true; 4502c50d8ae3SPaolo Bonzini 4503c50d8ae3SPaolo Bonzini return role; 4504c50d8ae3SPaolo Bonzini } 4505c50d8ae3SPaolo Bonzini 4506c50d8ae3SPaolo Bonzini static void init_kvm_tdp_mmu(struct kvm_vcpu *vcpu) 4507c50d8ae3SPaolo Bonzini { 45088c008659SPaolo Bonzini struct kvm_mmu *context = &vcpu->arch.root_mmu; 4509c50d8ae3SPaolo Bonzini union kvm_mmu_role new_role = 4510c50d8ae3SPaolo Bonzini kvm_calc_tdp_mmu_root_page_role(vcpu, false); 4511c50d8ae3SPaolo Bonzini 4512c50d8ae3SPaolo Bonzini if (new_role.as_u64 == context->mmu_role.as_u64) 4513c50d8ae3SPaolo Bonzini return; 4514c50d8ae3SPaolo Bonzini 4515c50d8ae3SPaolo Bonzini context->mmu_role.as_u64 = new_role.as_u64; 45167a02674dSSean Christopherson context->page_fault = kvm_tdp_page_fault; 4517c50d8ae3SPaolo Bonzini context->sync_page = nonpaging_sync_page; 45185efac074SPaolo Bonzini context->invlpg = NULL; 4519d468d94bSSean Christopherson context->shadow_root_level = kvm_mmu_get_tdp_level(vcpu); 4520c50d8ae3SPaolo Bonzini context->direct_map = true; 4521d8dd54e0SSean Christopherson context->get_guest_pgd = get_cr3; 4522c50d8ae3SPaolo Bonzini context->get_pdptr = kvm_pdptr_read; 4523c50d8ae3SPaolo Bonzini context->inject_page_fault = kvm_inject_page_fault; 4524c50d8ae3SPaolo Bonzini 4525c50d8ae3SPaolo Bonzini if (!is_paging(vcpu)) { 4526c50d8ae3SPaolo Bonzini context->nx = false; 4527c50d8ae3SPaolo Bonzini context->gva_to_gpa = nonpaging_gva_to_gpa; 4528c50d8ae3SPaolo Bonzini context->root_level = 0; 4529c50d8ae3SPaolo Bonzini } else if (is_long_mode(vcpu)) { 4530c50d8ae3SPaolo Bonzini context->nx = is_nx(vcpu); 4531c50d8ae3SPaolo Bonzini context->root_level = is_la57_mode(vcpu) ? 4532c50d8ae3SPaolo Bonzini PT64_ROOT_5LEVEL : PT64_ROOT_4LEVEL; 4533c50d8ae3SPaolo Bonzini reset_rsvds_bits_mask(vcpu, context); 4534c50d8ae3SPaolo Bonzini context->gva_to_gpa = paging64_gva_to_gpa; 4535c50d8ae3SPaolo Bonzini } else if (is_pae(vcpu)) { 4536c50d8ae3SPaolo Bonzini context->nx = is_nx(vcpu); 4537c50d8ae3SPaolo Bonzini context->root_level = PT32E_ROOT_LEVEL; 4538c50d8ae3SPaolo Bonzini reset_rsvds_bits_mask(vcpu, context); 4539c50d8ae3SPaolo Bonzini context->gva_to_gpa = paging64_gva_to_gpa; 4540c50d8ae3SPaolo Bonzini } else { 4541c50d8ae3SPaolo Bonzini context->nx = false; 4542c50d8ae3SPaolo Bonzini context->root_level = PT32_ROOT_LEVEL; 4543c50d8ae3SPaolo Bonzini reset_rsvds_bits_mask(vcpu, context); 4544c50d8ae3SPaolo Bonzini context->gva_to_gpa = paging32_gva_to_gpa; 4545c50d8ae3SPaolo Bonzini } 4546c50d8ae3SPaolo Bonzini 4547c50d8ae3SPaolo Bonzini update_permission_bitmask(vcpu, context, false); 4548c50d8ae3SPaolo Bonzini update_pkru_bitmask(vcpu, context, false); 4549c50d8ae3SPaolo Bonzini update_last_nonleaf_level(vcpu, context); 4550c50d8ae3SPaolo Bonzini reset_tdp_shadow_zero_bits_mask(vcpu, context); 4551c50d8ae3SPaolo Bonzini } 4552c50d8ae3SPaolo Bonzini 4553c50d8ae3SPaolo Bonzini static union kvm_mmu_role 455459505b55SSean Christopherson kvm_calc_shadow_root_page_role_common(struct kvm_vcpu *vcpu, bool base_only) 4555c50d8ae3SPaolo Bonzini { 4556c50d8ae3SPaolo Bonzini union kvm_mmu_role role = kvm_calc_mmu_role_common(vcpu, base_only); 4557c50d8ae3SPaolo Bonzini 4558c50d8ae3SPaolo Bonzini role.base.smep_andnot_wp = role.ext.cr4_smep && 4559c50d8ae3SPaolo Bonzini !is_write_protection(vcpu); 4560c50d8ae3SPaolo Bonzini role.base.smap_andnot_wp = role.ext.cr4_smap && 4561c50d8ae3SPaolo Bonzini !is_write_protection(vcpu); 4562c50d8ae3SPaolo Bonzini role.base.gpte_is_8_bytes = !!is_pae(vcpu); 4563c50d8ae3SPaolo Bonzini 456459505b55SSean Christopherson return role; 456559505b55SSean Christopherson } 456659505b55SSean Christopherson 456759505b55SSean Christopherson static union kvm_mmu_role 456859505b55SSean Christopherson kvm_calc_shadow_mmu_root_page_role(struct kvm_vcpu *vcpu, bool base_only) 456959505b55SSean Christopherson { 457059505b55SSean Christopherson union kvm_mmu_role role = 457159505b55SSean Christopherson kvm_calc_shadow_root_page_role_common(vcpu, base_only); 457259505b55SSean Christopherson 457359505b55SSean Christopherson role.base.direct = !is_paging(vcpu); 457459505b55SSean Christopherson 4575c50d8ae3SPaolo Bonzini if (!is_long_mode(vcpu)) 4576c50d8ae3SPaolo Bonzini role.base.level = PT32E_ROOT_LEVEL; 4577c50d8ae3SPaolo Bonzini else if (is_la57_mode(vcpu)) 4578c50d8ae3SPaolo Bonzini role.base.level = PT64_ROOT_5LEVEL; 4579c50d8ae3SPaolo Bonzini else 4580c50d8ae3SPaolo Bonzini role.base.level = PT64_ROOT_4LEVEL; 4581c50d8ae3SPaolo Bonzini 4582c50d8ae3SPaolo Bonzini return role; 4583c50d8ae3SPaolo Bonzini } 4584c50d8ae3SPaolo Bonzini 45858c008659SPaolo Bonzini static void shadow_mmu_init_context(struct kvm_vcpu *vcpu, struct kvm_mmu *context, 45868c008659SPaolo Bonzini u32 cr0, u32 cr4, u32 efer, 45878c008659SPaolo Bonzini union kvm_mmu_role new_role) 4588c50d8ae3SPaolo Bonzini { 4589929d1cfaSPaolo Bonzini if (!(cr0 & X86_CR0_PG)) 4590c50d8ae3SPaolo Bonzini nonpaging_init_context(vcpu, context); 4591929d1cfaSPaolo Bonzini else if (efer & EFER_LMA) 4592c50d8ae3SPaolo Bonzini paging64_init_context(vcpu, context); 4593929d1cfaSPaolo Bonzini else if (cr4 & X86_CR4_PAE) 4594c50d8ae3SPaolo Bonzini paging32E_init_context(vcpu, context); 4595c50d8ae3SPaolo Bonzini else 4596c50d8ae3SPaolo Bonzini paging32_init_context(vcpu, context); 4597c50d8ae3SPaolo Bonzini 4598c50d8ae3SPaolo Bonzini context->mmu_role.as_u64 = new_role.as_u64; 4599c50d8ae3SPaolo Bonzini reset_shadow_zero_bits_mask(vcpu, context); 4600c50d8ae3SPaolo Bonzini } 46010f04a2acSVitaly Kuznetsov 46020f04a2acSVitaly Kuznetsov static void kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, u32 cr0, u32 cr4, u32 efer) 46030f04a2acSVitaly Kuznetsov { 46048c008659SPaolo Bonzini struct kvm_mmu *context = &vcpu->arch.root_mmu; 46050f04a2acSVitaly Kuznetsov union kvm_mmu_role new_role = 46060f04a2acSVitaly Kuznetsov kvm_calc_shadow_mmu_root_page_role(vcpu, false); 46070f04a2acSVitaly Kuznetsov 46080f04a2acSVitaly Kuznetsov if (new_role.as_u64 != context->mmu_role.as_u64) 46098c008659SPaolo Bonzini shadow_mmu_init_context(vcpu, context, cr0, cr4, efer, new_role); 46100f04a2acSVitaly Kuznetsov } 46110f04a2acSVitaly Kuznetsov 461259505b55SSean Christopherson static union kvm_mmu_role 461359505b55SSean Christopherson kvm_calc_shadow_npt_root_page_role(struct kvm_vcpu *vcpu) 461459505b55SSean Christopherson { 461559505b55SSean Christopherson union kvm_mmu_role role = 461659505b55SSean Christopherson kvm_calc_shadow_root_page_role_common(vcpu, false); 461759505b55SSean Christopherson 461859505b55SSean Christopherson role.base.direct = false; 4619d468d94bSSean Christopherson role.base.level = kvm_mmu_get_tdp_level(vcpu); 462059505b55SSean Christopherson 462159505b55SSean Christopherson return role; 462259505b55SSean Christopherson } 462359505b55SSean Christopherson 46240f04a2acSVitaly Kuznetsov void kvm_init_shadow_npt_mmu(struct kvm_vcpu *vcpu, u32 cr0, u32 cr4, u32 efer, 46250f04a2acSVitaly Kuznetsov gpa_t nested_cr3) 46260f04a2acSVitaly Kuznetsov { 46278c008659SPaolo Bonzini struct kvm_mmu *context = &vcpu->arch.guest_mmu; 462859505b55SSean Christopherson union kvm_mmu_role new_role = kvm_calc_shadow_npt_root_page_role(vcpu); 46290f04a2acSVitaly Kuznetsov 4630096586fdSSean Christopherson context->shadow_root_level = new_role.base.level; 4631096586fdSSean Christopherson 4632a506fdd2SVitaly Kuznetsov __kvm_mmu_new_pgd(vcpu, nested_cr3, new_role.base, false, false); 4633a506fdd2SVitaly Kuznetsov 46340f04a2acSVitaly Kuznetsov if (new_role.as_u64 != context->mmu_role.as_u64) 46358c008659SPaolo Bonzini shadow_mmu_init_context(vcpu, context, cr0, cr4, efer, new_role); 46360f04a2acSVitaly Kuznetsov } 46370f04a2acSVitaly Kuznetsov EXPORT_SYMBOL_GPL(kvm_init_shadow_npt_mmu); 4638c50d8ae3SPaolo Bonzini 4639c50d8ae3SPaolo Bonzini static union kvm_mmu_role 4640c50d8ae3SPaolo Bonzini kvm_calc_shadow_ept_root_page_role(struct kvm_vcpu *vcpu, bool accessed_dirty, 4641bb1fcc70SSean Christopherson bool execonly, u8 level) 4642c50d8ae3SPaolo Bonzini { 4643c50d8ae3SPaolo Bonzini union kvm_mmu_role role = {0}; 4644c50d8ae3SPaolo Bonzini 4645c50d8ae3SPaolo Bonzini /* SMM flag is inherited from root_mmu */ 4646c50d8ae3SPaolo Bonzini role.base.smm = vcpu->arch.root_mmu.mmu_role.base.smm; 4647c50d8ae3SPaolo Bonzini 4648bb1fcc70SSean Christopherson role.base.level = level; 4649c50d8ae3SPaolo Bonzini role.base.gpte_is_8_bytes = true; 4650c50d8ae3SPaolo Bonzini role.base.direct = false; 4651c50d8ae3SPaolo Bonzini role.base.ad_disabled = !accessed_dirty; 4652c50d8ae3SPaolo Bonzini role.base.guest_mode = true; 4653c50d8ae3SPaolo Bonzini role.base.access = ACC_ALL; 4654c50d8ae3SPaolo Bonzini 4655c50d8ae3SPaolo Bonzini /* 4656c50d8ae3SPaolo Bonzini * WP=1 and NOT_WP=1 is an impossible combination, use WP and the 4657c50d8ae3SPaolo Bonzini * SMAP variation to denote shadow EPT entries. 4658c50d8ae3SPaolo Bonzini */ 4659c50d8ae3SPaolo Bonzini role.base.cr0_wp = true; 4660c50d8ae3SPaolo Bonzini role.base.smap_andnot_wp = true; 4661c50d8ae3SPaolo Bonzini 4662c50d8ae3SPaolo Bonzini role.ext = kvm_calc_mmu_role_ext(vcpu); 4663c50d8ae3SPaolo Bonzini role.ext.execonly = execonly; 4664c50d8ae3SPaolo Bonzini 4665c50d8ae3SPaolo Bonzini return role; 4666c50d8ae3SPaolo Bonzini } 4667c50d8ae3SPaolo Bonzini 4668c50d8ae3SPaolo Bonzini void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly, 4669c50d8ae3SPaolo Bonzini bool accessed_dirty, gpa_t new_eptp) 4670c50d8ae3SPaolo Bonzini { 46718c008659SPaolo Bonzini struct kvm_mmu *context = &vcpu->arch.guest_mmu; 4672bb1fcc70SSean Christopherson u8 level = vmx_eptp_page_walk_level(new_eptp); 4673c50d8ae3SPaolo Bonzini union kvm_mmu_role new_role = 4674c50d8ae3SPaolo Bonzini kvm_calc_shadow_ept_root_page_role(vcpu, accessed_dirty, 4675bb1fcc70SSean Christopherson execonly, level); 4676c50d8ae3SPaolo Bonzini 4677be01e8e2SSean Christopherson __kvm_mmu_new_pgd(vcpu, new_eptp, new_role.base, true, true); 4678c50d8ae3SPaolo Bonzini 4679c50d8ae3SPaolo Bonzini if (new_role.as_u64 == context->mmu_role.as_u64) 4680c50d8ae3SPaolo Bonzini return; 4681c50d8ae3SPaolo Bonzini 4682bb1fcc70SSean Christopherson context->shadow_root_level = level; 4683c50d8ae3SPaolo Bonzini 4684c50d8ae3SPaolo Bonzini context->nx = true; 4685c50d8ae3SPaolo Bonzini context->ept_ad = accessed_dirty; 4686c50d8ae3SPaolo Bonzini context->page_fault = ept_page_fault; 4687c50d8ae3SPaolo Bonzini context->gva_to_gpa = ept_gva_to_gpa; 4688c50d8ae3SPaolo Bonzini context->sync_page = ept_sync_page; 4689c50d8ae3SPaolo Bonzini context->invlpg = ept_invlpg; 4690bb1fcc70SSean Christopherson context->root_level = level; 4691c50d8ae3SPaolo Bonzini context->direct_map = false; 4692c50d8ae3SPaolo Bonzini context->mmu_role.as_u64 = new_role.as_u64; 4693c50d8ae3SPaolo Bonzini 4694c50d8ae3SPaolo Bonzini update_permission_bitmask(vcpu, context, true); 4695c50d8ae3SPaolo Bonzini update_pkru_bitmask(vcpu, context, true); 4696c50d8ae3SPaolo Bonzini update_last_nonleaf_level(vcpu, context); 4697c50d8ae3SPaolo Bonzini reset_rsvds_bits_mask_ept(vcpu, context, execonly); 4698c50d8ae3SPaolo Bonzini reset_ept_shadow_zero_bits_mask(vcpu, context, execonly); 4699c50d8ae3SPaolo Bonzini } 4700c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_init_shadow_ept_mmu); 4701c50d8ae3SPaolo Bonzini 4702c50d8ae3SPaolo Bonzini static void init_kvm_softmmu(struct kvm_vcpu *vcpu) 4703c50d8ae3SPaolo Bonzini { 47048c008659SPaolo Bonzini struct kvm_mmu *context = &vcpu->arch.root_mmu; 4705c50d8ae3SPaolo Bonzini 4706929d1cfaSPaolo Bonzini kvm_init_shadow_mmu(vcpu, 4707929d1cfaSPaolo Bonzini kvm_read_cr0_bits(vcpu, X86_CR0_PG), 4708929d1cfaSPaolo Bonzini kvm_read_cr4_bits(vcpu, X86_CR4_PAE), 4709929d1cfaSPaolo Bonzini vcpu->arch.efer); 4710929d1cfaSPaolo Bonzini 4711d8dd54e0SSean Christopherson context->get_guest_pgd = get_cr3; 4712c50d8ae3SPaolo Bonzini context->get_pdptr = kvm_pdptr_read; 4713c50d8ae3SPaolo Bonzini context->inject_page_fault = kvm_inject_page_fault; 4714c50d8ae3SPaolo Bonzini } 4715c50d8ae3SPaolo Bonzini 4716c50d8ae3SPaolo Bonzini static void init_kvm_nested_mmu(struct kvm_vcpu *vcpu) 4717c50d8ae3SPaolo Bonzini { 4718c50d8ae3SPaolo Bonzini union kvm_mmu_role new_role = kvm_calc_mmu_role_common(vcpu, false); 4719c50d8ae3SPaolo Bonzini struct kvm_mmu *g_context = &vcpu->arch.nested_mmu; 4720c50d8ae3SPaolo Bonzini 4721c50d8ae3SPaolo Bonzini if (new_role.as_u64 == g_context->mmu_role.as_u64) 4722c50d8ae3SPaolo Bonzini return; 4723c50d8ae3SPaolo Bonzini 4724c50d8ae3SPaolo Bonzini g_context->mmu_role.as_u64 = new_role.as_u64; 4725d8dd54e0SSean Christopherson g_context->get_guest_pgd = get_cr3; 4726c50d8ae3SPaolo Bonzini g_context->get_pdptr = kvm_pdptr_read; 4727c50d8ae3SPaolo Bonzini g_context->inject_page_fault = kvm_inject_page_fault; 4728c50d8ae3SPaolo Bonzini 4729c50d8ae3SPaolo Bonzini /* 47305efac074SPaolo Bonzini * L2 page tables are never shadowed, so there is no need to sync 47315efac074SPaolo Bonzini * SPTEs. 47325efac074SPaolo Bonzini */ 47335efac074SPaolo Bonzini g_context->invlpg = NULL; 47345efac074SPaolo Bonzini 47355efac074SPaolo Bonzini /* 4736c50d8ae3SPaolo Bonzini * Note that arch.mmu->gva_to_gpa translates l2_gpa to l1_gpa using 4737c50d8ae3SPaolo Bonzini * L1's nested page tables (e.g. EPT12). The nested translation 4738c50d8ae3SPaolo Bonzini * of l2_gva to l1_gpa is done by arch.nested_mmu.gva_to_gpa using 4739c50d8ae3SPaolo Bonzini * L2's page tables as the first level of translation and L1's 4740c50d8ae3SPaolo Bonzini * nested page tables as the second level of translation. Basically 4741c50d8ae3SPaolo Bonzini * the gva_to_gpa functions between mmu and nested_mmu are swapped. 4742c50d8ae3SPaolo Bonzini */ 4743c50d8ae3SPaolo Bonzini if (!is_paging(vcpu)) { 4744c50d8ae3SPaolo Bonzini g_context->nx = false; 4745c50d8ae3SPaolo Bonzini g_context->root_level = 0; 4746c50d8ae3SPaolo Bonzini g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested; 4747c50d8ae3SPaolo Bonzini } else if (is_long_mode(vcpu)) { 4748c50d8ae3SPaolo Bonzini g_context->nx = is_nx(vcpu); 4749c50d8ae3SPaolo Bonzini g_context->root_level = is_la57_mode(vcpu) ? 4750c50d8ae3SPaolo Bonzini PT64_ROOT_5LEVEL : PT64_ROOT_4LEVEL; 4751c50d8ae3SPaolo Bonzini reset_rsvds_bits_mask(vcpu, g_context); 4752c50d8ae3SPaolo Bonzini g_context->gva_to_gpa = paging64_gva_to_gpa_nested; 4753c50d8ae3SPaolo Bonzini } else if (is_pae(vcpu)) { 4754c50d8ae3SPaolo Bonzini g_context->nx = is_nx(vcpu); 4755c50d8ae3SPaolo Bonzini g_context->root_level = PT32E_ROOT_LEVEL; 4756c50d8ae3SPaolo Bonzini reset_rsvds_bits_mask(vcpu, g_context); 4757c50d8ae3SPaolo Bonzini g_context->gva_to_gpa = paging64_gva_to_gpa_nested; 4758c50d8ae3SPaolo Bonzini } else { 4759c50d8ae3SPaolo Bonzini g_context->nx = false; 4760c50d8ae3SPaolo Bonzini g_context->root_level = PT32_ROOT_LEVEL; 4761c50d8ae3SPaolo Bonzini reset_rsvds_bits_mask(vcpu, g_context); 4762c50d8ae3SPaolo Bonzini g_context->gva_to_gpa = paging32_gva_to_gpa_nested; 4763c50d8ae3SPaolo Bonzini } 4764c50d8ae3SPaolo Bonzini 4765c50d8ae3SPaolo Bonzini update_permission_bitmask(vcpu, g_context, false); 4766c50d8ae3SPaolo Bonzini update_pkru_bitmask(vcpu, g_context, false); 4767c50d8ae3SPaolo Bonzini update_last_nonleaf_level(vcpu, g_context); 4768c50d8ae3SPaolo Bonzini } 4769c50d8ae3SPaolo Bonzini 4770c50d8ae3SPaolo Bonzini void kvm_init_mmu(struct kvm_vcpu *vcpu, bool reset_roots) 4771c50d8ae3SPaolo Bonzini { 4772c50d8ae3SPaolo Bonzini if (reset_roots) { 4773c50d8ae3SPaolo Bonzini uint i; 4774c50d8ae3SPaolo Bonzini 4775c50d8ae3SPaolo Bonzini vcpu->arch.mmu->root_hpa = INVALID_PAGE; 4776c50d8ae3SPaolo Bonzini 4777c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) 4778c50d8ae3SPaolo Bonzini vcpu->arch.mmu->prev_roots[i] = KVM_MMU_ROOT_INFO_INVALID; 4779c50d8ae3SPaolo Bonzini } 4780c50d8ae3SPaolo Bonzini 4781c50d8ae3SPaolo Bonzini if (mmu_is_nested(vcpu)) 4782c50d8ae3SPaolo Bonzini init_kvm_nested_mmu(vcpu); 4783c50d8ae3SPaolo Bonzini else if (tdp_enabled) 4784c50d8ae3SPaolo Bonzini init_kvm_tdp_mmu(vcpu); 4785c50d8ae3SPaolo Bonzini else 4786c50d8ae3SPaolo Bonzini init_kvm_softmmu(vcpu); 4787c50d8ae3SPaolo Bonzini } 4788c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_init_mmu); 4789c50d8ae3SPaolo Bonzini 4790c50d8ae3SPaolo Bonzini static union kvm_mmu_page_role 4791c50d8ae3SPaolo Bonzini kvm_mmu_calc_root_page_role(struct kvm_vcpu *vcpu) 4792c50d8ae3SPaolo Bonzini { 4793c50d8ae3SPaolo Bonzini union kvm_mmu_role role; 4794c50d8ae3SPaolo Bonzini 4795c50d8ae3SPaolo Bonzini if (tdp_enabled) 4796c50d8ae3SPaolo Bonzini role = kvm_calc_tdp_mmu_root_page_role(vcpu, true); 4797c50d8ae3SPaolo Bonzini else 4798c50d8ae3SPaolo Bonzini role = kvm_calc_shadow_mmu_root_page_role(vcpu, true); 4799c50d8ae3SPaolo Bonzini 4800c50d8ae3SPaolo Bonzini return role.base; 4801c50d8ae3SPaolo Bonzini } 4802c50d8ae3SPaolo Bonzini 4803c50d8ae3SPaolo Bonzini void kvm_mmu_reset_context(struct kvm_vcpu *vcpu) 4804c50d8ae3SPaolo Bonzini { 4805c50d8ae3SPaolo Bonzini kvm_mmu_unload(vcpu); 4806c50d8ae3SPaolo Bonzini kvm_init_mmu(vcpu, true); 4807c50d8ae3SPaolo Bonzini } 4808c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_reset_context); 4809c50d8ae3SPaolo Bonzini 4810c50d8ae3SPaolo Bonzini int kvm_mmu_load(struct kvm_vcpu *vcpu) 4811c50d8ae3SPaolo Bonzini { 4812c50d8ae3SPaolo Bonzini int r; 4813c50d8ae3SPaolo Bonzini 4814378f5cd6SSean Christopherson r = mmu_topup_memory_caches(vcpu, !vcpu->arch.mmu->direct_map); 4815c50d8ae3SPaolo Bonzini if (r) 4816c50d8ae3SPaolo Bonzini goto out; 4817c50d8ae3SPaolo Bonzini r = mmu_alloc_roots(vcpu); 4818c50d8ae3SPaolo Bonzini kvm_mmu_sync_roots(vcpu); 4819c50d8ae3SPaolo Bonzini if (r) 4820c50d8ae3SPaolo Bonzini goto out; 4821727a7e27SPaolo Bonzini kvm_mmu_load_pgd(vcpu); 4822b3646477SJason Baron static_call(kvm_x86_tlb_flush_current)(vcpu); 4823c50d8ae3SPaolo Bonzini out: 4824c50d8ae3SPaolo Bonzini return r; 4825c50d8ae3SPaolo Bonzini } 4826c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_load); 4827c50d8ae3SPaolo Bonzini 4828c50d8ae3SPaolo Bonzini void kvm_mmu_unload(struct kvm_vcpu *vcpu) 4829c50d8ae3SPaolo Bonzini { 4830c50d8ae3SPaolo Bonzini kvm_mmu_free_roots(vcpu, &vcpu->arch.root_mmu, KVM_MMU_ROOTS_ALL); 4831c50d8ae3SPaolo Bonzini WARN_ON(VALID_PAGE(vcpu->arch.root_mmu.root_hpa)); 4832c50d8ae3SPaolo Bonzini kvm_mmu_free_roots(vcpu, &vcpu->arch.guest_mmu, KVM_MMU_ROOTS_ALL); 4833c50d8ae3SPaolo Bonzini WARN_ON(VALID_PAGE(vcpu->arch.guest_mmu.root_hpa)); 4834c50d8ae3SPaolo Bonzini } 4835c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_unload); 4836c50d8ae3SPaolo Bonzini 4837c50d8ae3SPaolo Bonzini static bool need_remote_flush(u64 old, u64 new) 4838c50d8ae3SPaolo Bonzini { 4839c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(old)) 4840c50d8ae3SPaolo Bonzini return false; 4841c50d8ae3SPaolo Bonzini if (!is_shadow_present_pte(new)) 4842c50d8ae3SPaolo Bonzini return true; 4843c50d8ae3SPaolo Bonzini if ((old ^ new) & PT64_BASE_ADDR_MASK) 4844c50d8ae3SPaolo Bonzini return true; 4845c50d8ae3SPaolo Bonzini old ^= shadow_nx_mask; 4846c50d8ae3SPaolo Bonzini new ^= shadow_nx_mask; 4847c50d8ae3SPaolo Bonzini return (old & ~new & PT64_PERM_MASK) != 0; 4848c50d8ae3SPaolo Bonzini } 4849c50d8ae3SPaolo Bonzini 4850c50d8ae3SPaolo Bonzini static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa, 4851c50d8ae3SPaolo Bonzini int *bytes) 4852c50d8ae3SPaolo Bonzini { 4853c50d8ae3SPaolo Bonzini u64 gentry = 0; 4854c50d8ae3SPaolo Bonzini int r; 4855c50d8ae3SPaolo Bonzini 4856c50d8ae3SPaolo Bonzini /* 4857c50d8ae3SPaolo Bonzini * Assume that the pte write on a page table of the same type 4858c50d8ae3SPaolo Bonzini * as the current vcpu paging mode since we update the sptes only 4859c50d8ae3SPaolo Bonzini * when they have the same mode. 4860c50d8ae3SPaolo Bonzini */ 4861c50d8ae3SPaolo Bonzini if (is_pae(vcpu) && *bytes == 4) { 4862c50d8ae3SPaolo Bonzini /* Handle a 32-bit guest writing two halves of a 64-bit gpte */ 4863c50d8ae3SPaolo Bonzini *gpa &= ~(gpa_t)7; 4864c50d8ae3SPaolo Bonzini *bytes = 8; 4865c50d8ae3SPaolo Bonzini } 4866c50d8ae3SPaolo Bonzini 4867c50d8ae3SPaolo Bonzini if (*bytes == 4 || *bytes == 8) { 4868c50d8ae3SPaolo Bonzini r = kvm_vcpu_read_guest_atomic(vcpu, *gpa, &gentry, *bytes); 4869c50d8ae3SPaolo Bonzini if (r) 4870c50d8ae3SPaolo Bonzini gentry = 0; 4871c50d8ae3SPaolo Bonzini } 4872c50d8ae3SPaolo Bonzini 4873c50d8ae3SPaolo Bonzini return gentry; 4874c50d8ae3SPaolo Bonzini } 4875c50d8ae3SPaolo Bonzini 4876c50d8ae3SPaolo Bonzini /* 4877c50d8ae3SPaolo Bonzini * If we're seeing too many writes to a page, it may no longer be a page table, 4878c50d8ae3SPaolo Bonzini * or we may be forking, in which case it is better to unmap the page. 4879c50d8ae3SPaolo Bonzini */ 4880c50d8ae3SPaolo Bonzini static bool detect_write_flooding(struct kvm_mmu_page *sp) 4881c50d8ae3SPaolo Bonzini { 4882c50d8ae3SPaolo Bonzini /* 4883c50d8ae3SPaolo Bonzini * Skip write-flooding detected for the sp whose level is 1, because 4884c50d8ae3SPaolo Bonzini * it can become unsync, then the guest page is not write-protected. 4885c50d8ae3SPaolo Bonzini */ 48863bae0459SSean Christopherson if (sp->role.level == PG_LEVEL_4K) 4887c50d8ae3SPaolo Bonzini return false; 4888c50d8ae3SPaolo Bonzini 4889c50d8ae3SPaolo Bonzini atomic_inc(&sp->write_flooding_count); 4890c50d8ae3SPaolo Bonzini return atomic_read(&sp->write_flooding_count) >= 3; 4891c50d8ae3SPaolo Bonzini } 4892c50d8ae3SPaolo Bonzini 4893c50d8ae3SPaolo Bonzini /* 4894c50d8ae3SPaolo Bonzini * Misaligned accesses are too much trouble to fix up; also, they usually 4895c50d8ae3SPaolo Bonzini * indicate a page is not used as a page table. 4896c50d8ae3SPaolo Bonzini */ 4897c50d8ae3SPaolo Bonzini static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa, 4898c50d8ae3SPaolo Bonzini int bytes) 4899c50d8ae3SPaolo Bonzini { 4900c50d8ae3SPaolo Bonzini unsigned offset, pte_size, misaligned; 4901c50d8ae3SPaolo Bonzini 4902c50d8ae3SPaolo Bonzini pgprintk("misaligned: gpa %llx bytes %d role %x\n", 4903c50d8ae3SPaolo Bonzini gpa, bytes, sp->role.word); 4904c50d8ae3SPaolo Bonzini 4905c50d8ae3SPaolo Bonzini offset = offset_in_page(gpa); 4906c50d8ae3SPaolo Bonzini pte_size = sp->role.gpte_is_8_bytes ? 8 : 4; 4907c50d8ae3SPaolo Bonzini 4908c50d8ae3SPaolo Bonzini /* 4909c50d8ae3SPaolo Bonzini * Sometimes, the OS only writes the last one bytes to update status 4910c50d8ae3SPaolo Bonzini * bits, for example, in linux, andb instruction is used in clear_bit(). 4911c50d8ae3SPaolo Bonzini */ 4912c50d8ae3SPaolo Bonzini if (!(offset & (pte_size - 1)) && bytes == 1) 4913c50d8ae3SPaolo Bonzini return false; 4914c50d8ae3SPaolo Bonzini 4915c50d8ae3SPaolo Bonzini misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1); 4916c50d8ae3SPaolo Bonzini misaligned |= bytes < 4; 4917c50d8ae3SPaolo Bonzini 4918c50d8ae3SPaolo Bonzini return misaligned; 4919c50d8ae3SPaolo Bonzini } 4920c50d8ae3SPaolo Bonzini 4921c50d8ae3SPaolo Bonzini static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte) 4922c50d8ae3SPaolo Bonzini { 4923c50d8ae3SPaolo Bonzini unsigned page_offset, quadrant; 4924c50d8ae3SPaolo Bonzini u64 *spte; 4925c50d8ae3SPaolo Bonzini int level; 4926c50d8ae3SPaolo Bonzini 4927c50d8ae3SPaolo Bonzini page_offset = offset_in_page(gpa); 4928c50d8ae3SPaolo Bonzini level = sp->role.level; 4929c50d8ae3SPaolo Bonzini *nspte = 1; 4930c50d8ae3SPaolo Bonzini if (!sp->role.gpte_is_8_bytes) { 4931c50d8ae3SPaolo Bonzini page_offset <<= 1; /* 32->64 */ 4932c50d8ae3SPaolo Bonzini /* 4933c50d8ae3SPaolo Bonzini * A 32-bit pde maps 4MB while the shadow pdes map 4934c50d8ae3SPaolo Bonzini * only 2MB. So we need to double the offset again 4935c50d8ae3SPaolo Bonzini * and zap two pdes instead of one. 4936c50d8ae3SPaolo Bonzini */ 4937c50d8ae3SPaolo Bonzini if (level == PT32_ROOT_LEVEL) { 4938c50d8ae3SPaolo Bonzini page_offset &= ~7; /* kill rounding error */ 4939c50d8ae3SPaolo Bonzini page_offset <<= 1; 4940c50d8ae3SPaolo Bonzini *nspte = 2; 4941c50d8ae3SPaolo Bonzini } 4942c50d8ae3SPaolo Bonzini quadrant = page_offset >> PAGE_SHIFT; 4943c50d8ae3SPaolo Bonzini page_offset &= ~PAGE_MASK; 4944c50d8ae3SPaolo Bonzini if (quadrant != sp->role.quadrant) 4945c50d8ae3SPaolo Bonzini return NULL; 4946c50d8ae3SPaolo Bonzini } 4947c50d8ae3SPaolo Bonzini 4948c50d8ae3SPaolo Bonzini spte = &sp->spt[page_offset / sizeof(*spte)]; 4949c50d8ae3SPaolo Bonzini return spte; 4950c50d8ae3SPaolo Bonzini } 4951c50d8ae3SPaolo Bonzini 4952c50d8ae3SPaolo Bonzini static void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa, 4953c50d8ae3SPaolo Bonzini const u8 *new, int bytes, 4954c50d8ae3SPaolo Bonzini struct kvm_page_track_notifier_node *node) 4955c50d8ae3SPaolo Bonzini { 4956c50d8ae3SPaolo Bonzini gfn_t gfn = gpa >> PAGE_SHIFT; 4957c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 4958c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 4959c50d8ae3SPaolo Bonzini u64 entry, gentry, *spte; 4960c50d8ae3SPaolo Bonzini int npte; 4961c50d8ae3SPaolo Bonzini bool remote_flush, local_flush; 4962c50d8ae3SPaolo Bonzini 4963c50d8ae3SPaolo Bonzini /* 4964c50d8ae3SPaolo Bonzini * If we don't have indirect shadow pages, it means no page is 4965c50d8ae3SPaolo Bonzini * write-protected, so we can exit simply. 4966c50d8ae3SPaolo Bonzini */ 4967c50d8ae3SPaolo Bonzini if (!READ_ONCE(vcpu->kvm->arch.indirect_shadow_pages)) 4968c50d8ae3SPaolo Bonzini return; 4969c50d8ae3SPaolo Bonzini 4970c50d8ae3SPaolo Bonzini remote_flush = local_flush = false; 4971c50d8ae3SPaolo Bonzini 4972c50d8ae3SPaolo Bonzini pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes); 4973c50d8ae3SPaolo Bonzini 4974c50d8ae3SPaolo Bonzini /* 4975c50d8ae3SPaolo Bonzini * No need to care whether allocation memory is successful 4976c50d8ae3SPaolo Bonzini * or not since pte prefetch is skiped if it does not have 4977c50d8ae3SPaolo Bonzini * enough objects in the cache. 4978c50d8ae3SPaolo Bonzini */ 4979378f5cd6SSean Christopherson mmu_topup_memory_caches(vcpu, true); 4980c50d8ae3SPaolo Bonzini 4981531810caSBen Gardon write_lock(&vcpu->kvm->mmu_lock); 4982c50d8ae3SPaolo Bonzini 4983c50d8ae3SPaolo Bonzini gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, &bytes); 4984c50d8ae3SPaolo Bonzini 4985c50d8ae3SPaolo Bonzini ++vcpu->kvm->stat.mmu_pte_write; 4986c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE); 4987c50d8ae3SPaolo Bonzini 4988c50d8ae3SPaolo Bonzini for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn) { 4989c50d8ae3SPaolo Bonzini if (detect_write_misaligned(sp, gpa, bytes) || 4990c50d8ae3SPaolo Bonzini detect_write_flooding(sp)) { 4991c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list); 4992c50d8ae3SPaolo Bonzini ++vcpu->kvm->stat.mmu_flooded; 4993c50d8ae3SPaolo Bonzini continue; 4994c50d8ae3SPaolo Bonzini } 4995c50d8ae3SPaolo Bonzini 4996c50d8ae3SPaolo Bonzini spte = get_written_sptes(sp, gpa, &npte); 4997c50d8ae3SPaolo Bonzini if (!spte) 4998c50d8ae3SPaolo Bonzini continue; 4999c50d8ae3SPaolo Bonzini 5000c50d8ae3SPaolo Bonzini local_flush = true; 5001c50d8ae3SPaolo Bonzini while (npte--) { 5002c50d8ae3SPaolo Bonzini entry = *spte; 50032de4085cSBen Gardon mmu_page_zap_pte(vcpu->kvm, sp, spte, NULL); 5004c5e2184dSSean Christopherson if (gentry && sp->role.level != PG_LEVEL_4K) 5005c5e2184dSSean Christopherson ++vcpu->kvm->stat.mmu_pde_zapped; 5006c50d8ae3SPaolo Bonzini if (need_remote_flush(entry, *spte)) 5007c50d8ae3SPaolo Bonzini remote_flush = true; 5008c50d8ae3SPaolo Bonzini ++spte; 5009c50d8ae3SPaolo Bonzini } 5010c50d8ae3SPaolo Bonzini } 5011c50d8ae3SPaolo Bonzini kvm_mmu_flush_or_zap(vcpu, &invalid_list, remote_flush, local_flush); 5012c50d8ae3SPaolo Bonzini kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE); 5013531810caSBen Gardon write_unlock(&vcpu->kvm->mmu_lock); 5014c50d8ae3SPaolo Bonzini } 5015c50d8ae3SPaolo Bonzini 5016736c291cSSean Christopherson int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u64 error_code, 5017c50d8ae3SPaolo Bonzini void *insn, int insn_len) 5018c50d8ae3SPaolo Bonzini { 501992daa48bSSean Christopherson int r, emulation_type = EMULTYPE_PF; 5020c50d8ae3SPaolo Bonzini bool direct = vcpu->arch.mmu->direct_map; 5021c50d8ae3SPaolo Bonzini 50226948199aSSean Christopherson if (WARN_ON(!VALID_PAGE(vcpu->arch.mmu->root_hpa))) 5023ddce6208SSean Christopherson return RET_PF_RETRY; 5024ddce6208SSean Christopherson 5025c50d8ae3SPaolo Bonzini r = RET_PF_INVALID; 5026c50d8ae3SPaolo Bonzini if (unlikely(error_code & PFERR_RSVD_MASK)) { 5027736c291cSSean Christopherson r = handle_mmio_page_fault(vcpu, cr2_or_gpa, direct); 5028c50d8ae3SPaolo Bonzini if (r == RET_PF_EMULATE) 5029c50d8ae3SPaolo Bonzini goto emulate; 5030c50d8ae3SPaolo Bonzini } 5031c50d8ae3SPaolo Bonzini 5032c50d8ae3SPaolo Bonzini if (r == RET_PF_INVALID) { 50337a02674dSSean Christopherson r = kvm_mmu_do_page_fault(vcpu, cr2_or_gpa, 50347a02674dSSean Christopherson lower_32_bits(error_code), false); 50357b367bc9SSean Christopherson if (WARN_ON_ONCE(r == RET_PF_INVALID)) 50367b367bc9SSean Christopherson return -EIO; 5037c50d8ae3SPaolo Bonzini } 5038c50d8ae3SPaolo Bonzini 5039c50d8ae3SPaolo Bonzini if (r < 0) 5040c50d8ae3SPaolo Bonzini return r; 504183a2ba4cSSean Christopherson if (r != RET_PF_EMULATE) 504283a2ba4cSSean Christopherson return 1; 5043c50d8ae3SPaolo Bonzini 5044c50d8ae3SPaolo Bonzini /* 5045c50d8ae3SPaolo Bonzini * Before emulating the instruction, check if the error code 5046c50d8ae3SPaolo Bonzini * was due to a RO violation while translating the guest page. 5047c50d8ae3SPaolo Bonzini * This can occur when using nested virtualization with nested 5048c50d8ae3SPaolo Bonzini * paging in both guests. If true, we simply unprotect the page 5049c50d8ae3SPaolo Bonzini * and resume the guest. 5050c50d8ae3SPaolo Bonzini */ 5051c50d8ae3SPaolo Bonzini if (vcpu->arch.mmu->direct_map && 5052c50d8ae3SPaolo Bonzini (error_code & PFERR_NESTED_GUEST_PAGE) == PFERR_NESTED_GUEST_PAGE) { 5053736c291cSSean Christopherson kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(cr2_or_gpa)); 5054c50d8ae3SPaolo Bonzini return 1; 5055c50d8ae3SPaolo Bonzini } 5056c50d8ae3SPaolo Bonzini 5057c50d8ae3SPaolo Bonzini /* 5058c50d8ae3SPaolo Bonzini * vcpu->arch.mmu.page_fault returned RET_PF_EMULATE, but we can still 5059c50d8ae3SPaolo Bonzini * optimistically try to just unprotect the page and let the processor 5060c50d8ae3SPaolo Bonzini * re-execute the instruction that caused the page fault. Do not allow 5061c50d8ae3SPaolo Bonzini * retrying MMIO emulation, as it's not only pointless but could also 5062c50d8ae3SPaolo Bonzini * cause us to enter an infinite loop because the processor will keep 5063c50d8ae3SPaolo Bonzini * faulting on the non-existent MMIO address. Retrying an instruction 5064c50d8ae3SPaolo Bonzini * from a nested guest is also pointless and dangerous as we are only 5065c50d8ae3SPaolo Bonzini * explicitly shadowing L1's page tables, i.e. unprotecting something 5066c50d8ae3SPaolo Bonzini * for L1 isn't going to magically fix whatever issue cause L2 to fail. 5067c50d8ae3SPaolo Bonzini */ 5068736c291cSSean Christopherson if (!mmio_info_in_cache(vcpu, cr2_or_gpa, direct) && !is_guest_mode(vcpu)) 506992daa48bSSean Christopherson emulation_type |= EMULTYPE_ALLOW_RETRY_PF; 5070c50d8ae3SPaolo Bonzini emulate: 5071736c291cSSean Christopherson return x86_emulate_instruction(vcpu, cr2_or_gpa, emulation_type, insn, 5072c50d8ae3SPaolo Bonzini insn_len); 5073c50d8ae3SPaolo Bonzini } 5074c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_page_fault); 5075c50d8ae3SPaolo Bonzini 50765efac074SPaolo Bonzini void kvm_mmu_invalidate_gva(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, 50775efac074SPaolo Bonzini gva_t gva, hpa_t root_hpa) 5078c50d8ae3SPaolo Bonzini { 5079c50d8ae3SPaolo Bonzini int i; 5080c50d8ae3SPaolo Bonzini 50815efac074SPaolo Bonzini /* It's actually a GPA for vcpu->arch.guest_mmu. */ 50825efac074SPaolo Bonzini if (mmu != &vcpu->arch.guest_mmu) { 50835efac074SPaolo Bonzini /* INVLPG on a non-canonical address is a NOP according to the SDM. */ 5084c50d8ae3SPaolo Bonzini if (is_noncanonical_address(gva, vcpu)) 5085c50d8ae3SPaolo Bonzini return; 5086c50d8ae3SPaolo Bonzini 5087b3646477SJason Baron static_call(kvm_x86_tlb_flush_gva)(vcpu, gva); 50885efac074SPaolo Bonzini } 50895efac074SPaolo Bonzini 50905efac074SPaolo Bonzini if (!mmu->invlpg) 50915efac074SPaolo Bonzini return; 50925efac074SPaolo Bonzini 50935efac074SPaolo Bonzini if (root_hpa == INVALID_PAGE) { 5094c50d8ae3SPaolo Bonzini mmu->invlpg(vcpu, gva, mmu->root_hpa); 5095c50d8ae3SPaolo Bonzini 5096c50d8ae3SPaolo Bonzini /* 5097c50d8ae3SPaolo Bonzini * INVLPG is required to invalidate any global mappings for the VA, 5098c50d8ae3SPaolo Bonzini * irrespective of PCID. Since it would take us roughly similar amount 5099c50d8ae3SPaolo Bonzini * of work to determine whether any of the prev_root mappings of the VA 5100c50d8ae3SPaolo Bonzini * is marked global, or to just sync it blindly, so we might as well 5101c50d8ae3SPaolo Bonzini * just always sync it. 5102c50d8ae3SPaolo Bonzini * 5103c50d8ae3SPaolo Bonzini * Mappings not reachable via the current cr3 or the prev_roots will be 5104c50d8ae3SPaolo Bonzini * synced when switching to that cr3, so nothing needs to be done here 5105c50d8ae3SPaolo Bonzini * for them. 5106c50d8ae3SPaolo Bonzini */ 5107c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) 5108c50d8ae3SPaolo Bonzini if (VALID_PAGE(mmu->prev_roots[i].hpa)) 5109c50d8ae3SPaolo Bonzini mmu->invlpg(vcpu, gva, mmu->prev_roots[i].hpa); 51105efac074SPaolo Bonzini } else { 51115efac074SPaolo Bonzini mmu->invlpg(vcpu, gva, root_hpa); 51125efac074SPaolo Bonzini } 51135efac074SPaolo Bonzini } 5114c50d8ae3SPaolo Bonzini 51155efac074SPaolo Bonzini void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva) 51165efac074SPaolo Bonzini { 51175efac074SPaolo Bonzini kvm_mmu_invalidate_gva(vcpu, vcpu->arch.mmu, gva, INVALID_PAGE); 5118c50d8ae3SPaolo Bonzini ++vcpu->stat.invlpg; 5119c50d8ae3SPaolo Bonzini } 5120c50d8ae3SPaolo Bonzini EXPORT_SYMBOL_GPL(kvm_mmu_invlpg); 5121c50d8ae3SPaolo Bonzini 51225efac074SPaolo Bonzini 5123c50d8ae3SPaolo Bonzini void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid) 5124c50d8ae3SPaolo Bonzini { 5125c50d8ae3SPaolo Bonzini struct kvm_mmu *mmu = vcpu->arch.mmu; 5126c50d8ae3SPaolo Bonzini bool tlb_flush = false; 5127c50d8ae3SPaolo Bonzini uint i; 5128c50d8ae3SPaolo Bonzini 5129c50d8ae3SPaolo Bonzini if (pcid == kvm_get_active_pcid(vcpu)) { 5130c50d8ae3SPaolo Bonzini mmu->invlpg(vcpu, gva, mmu->root_hpa); 5131c50d8ae3SPaolo Bonzini tlb_flush = true; 5132c50d8ae3SPaolo Bonzini } 5133c50d8ae3SPaolo Bonzini 5134c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) { 5135c50d8ae3SPaolo Bonzini if (VALID_PAGE(mmu->prev_roots[i].hpa) && 5136be01e8e2SSean Christopherson pcid == kvm_get_pcid(vcpu, mmu->prev_roots[i].pgd)) { 5137c50d8ae3SPaolo Bonzini mmu->invlpg(vcpu, gva, mmu->prev_roots[i].hpa); 5138c50d8ae3SPaolo Bonzini tlb_flush = true; 5139c50d8ae3SPaolo Bonzini } 5140c50d8ae3SPaolo Bonzini } 5141c50d8ae3SPaolo Bonzini 5142c50d8ae3SPaolo Bonzini if (tlb_flush) 5143b3646477SJason Baron static_call(kvm_x86_tlb_flush_gva)(vcpu, gva); 5144c50d8ae3SPaolo Bonzini 5145c50d8ae3SPaolo Bonzini ++vcpu->stat.invlpg; 5146c50d8ae3SPaolo Bonzini 5147c50d8ae3SPaolo Bonzini /* 5148c50d8ae3SPaolo Bonzini * Mappings not reachable via the current cr3 or the prev_roots will be 5149c50d8ae3SPaolo Bonzini * synced when switching to that cr3, so nothing needs to be done here 5150c50d8ae3SPaolo Bonzini * for them. 5151c50d8ae3SPaolo Bonzini */ 5152c50d8ae3SPaolo Bonzini } 5153c50d8ae3SPaolo Bonzini 515483013059SSean Christopherson void kvm_configure_mmu(bool enable_tdp, int tdp_max_root_level, 515583013059SSean Christopherson int tdp_huge_page_level) 5156c50d8ae3SPaolo Bonzini { 5157bde77235SSean Christopherson tdp_enabled = enable_tdp; 515883013059SSean Christopherson max_tdp_level = tdp_max_root_level; 5159703c335dSSean Christopherson 5160703c335dSSean Christopherson /* 51611d92d2e8SSean Christopherson * max_huge_page_level reflects KVM's MMU capabilities irrespective 5162703c335dSSean Christopherson * of kernel support, e.g. KVM may be capable of using 1GB pages when 5163703c335dSSean Christopherson * the kernel is not. But, KVM never creates a page size greater than 5164703c335dSSean Christopherson * what is used by the kernel for any given HVA, i.e. the kernel's 5165703c335dSSean Christopherson * capabilities are ultimately consulted by kvm_mmu_hugepage_adjust(). 5166703c335dSSean Christopherson */ 5167703c335dSSean Christopherson if (tdp_enabled) 51681d92d2e8SSean Christopherson max_huge_page_level = tdp_huge_page_level; 5169703c335dSSean Christopherson else if (boot_cpu_has(X86_FEATURE_GBPAGES)) 51701d92d2e8SSean Christopherson max_huge_page_level = PG_LEVEL_1G; 5171703c335dSSean Christopherson else 51721d92d2e8SSean Christopherson max_huge_page_level = PG_LEVEL_2M; 5173c50d8ae3SPaolo Bonzini } 5174bde77235SSean Christopherson EXPORT_SYMBOL_GPL(kvm_configure_mmu); 5175c50d8ae3SPaolo Bonzini 5176c50d8ae3SPaolo Bonzini /* The return value indicates if tlb flush on all vcpus is needed. */ 51770a234f5dSSean Christopherson typedef bool (*slot_level_handler) (struct kvm *kvm, struct kvm_rmap_head *rmap_head, 51780a234f5dSSean Christopherson struct kvm_memory_slot *slot); 5179c50d8ae3SPaolo Bonzini 5180c50d8ae3SPaolo Bonzini /* The caller should hold mmu-lock before calling this function. */ 5181c50d8ae3SPaolo Bonzini static __always_inline bool 5182c50d8ae3SPaolo Bonzini slot_handle_level_range(struct kvm *kvm, struct kvm_memory_slot *memslot, 5183c50d8ae3SPaolo Bonzini slot_level_handler fn, int start_level, int end_level, 5184c50d8ae3SPaolo Bonzini gfn_t start_gfn, gfn_t end_gfn, bool lock_flush_tlb) 5185c50d8ae3SPaolo Bonzini { 5186c50d8ae3SPaolo Bonzini struct slot_rmap_walk_iterator iterator; 5187c50d8ae3SPaolo Bonzini bool flush = false; 5188c50d8ae3SPaolo Bonzini 5189c50d8ae3SPaolo Bonzini for_each_slot_rmap_range(memslot, start_level, end_level, start_gfn, 5190c50d8ae3SPaolo Bonzini end_gfn, &iterator) { 5191c50d8ae3SPaolo Bonzini if (iterator.rmap) 51920a234f5dSSean Christopherson flush |= fn(kvm, iterator.rmap, memslot); 5193c50d8ae3SPaolo Bonzini 5194531810caSBen Gardon if (need_resched() || rwlock_needbreak(&kvm->mmu_lock)) { 5195c50d8ae3SPaolo Bonzini if (flush && lock_flush_tlb) { 5196c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(kvm, 5197c50d8ae3SPaolo Bonzini start_gfn, 5198c50d8ae3SPaolo Bonzini iterator.gfn - start_gfn + 1); 5199c50d8ae3SPaolo Bonzini flush = false; 5200c50d8ae3SPaolo Bonzini } 5201531810caSBen Gardon cond_resched_rwlock_write(&kvm->mmu_lock); 5202c50d8ae3SPaolo Bonzini } 5203c50d8ae3SPaolo Bonzini } 5204c50d8ae3SPaolo Bonzini 5205c50d8ae3SPaolo Bonzini if (flush && lock_flush_tlb) { 5206c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(kvm, start_gfn, 5207c50d8ae3SPaolo Bonzini end_gfn - start_gfn + 1); 5208c50d8ae3SPaolo Bonzini flush = false; 5209c50d8ae3SPaolo Bonzini } 5210c50d8ae3SPaolo Bonzini 5211c50d8ae3SPaolo Bonzini return flush; 5212c50d8ae3SPaolo Bonzini } 5213c50d8ae3SPaolo Bonzini 5214c50d8ae3SPaolo Bonzini static __always_inline bool 5215c50d8ae3SPaolo Bonzini slot_handle_level(struct kvm *kvm, struct kvm_memory_slot *memslot, 5216c50d8ae3SPaolo Bonzini slot_level_handler fn, int start_level, int end_level, 5217c50d8ae3SPaolo Bonzini bool lock_flush_tlb) 5218c50d8ae3SPaolo Bonzini { 5219c50d8ae3SPaolo Bonzini return slot_handle_level_range(kvm, memslot, fn, start_level, 5220c50d8ae3SPaolo Bonzini end_level, memslot->base_gfn, 5221c50d8ae3SPaolo Bonzini memslot->base_gfn + memslot->npages - 1, 5222c50d8ae3SPaolo Bonzini lock_flush_tlb); 5223c50d8ae3SPaolo Bonzini } 5224c50d8ae3SPaolo Bonzini 5225c50d8ae3SPaolo Bonzini static __always_inline bool 5226c50d8ae3SPaolo Bonzini slot_handle_leaf(struct kvm *kvm, struct kvm_memory_slot *memslot, 5227c50d8ae3SPaolo Bonzini slot_level_handler fn, bool lock_flush_tlb) 5228c50d8ae3SPaolo Bonzini { 52293bae0459SSean Christopherson return slot_handle_level(kvm, memslot, fn, PG_LEVEL_4K, 52303bae0459SSean Christopherson PG_LEVEL_4K, lock_flush_tlb); 5231c50d8ae3SPaolo Bonzini } 5232c50d8ae3SPaolo Bonzini 5233c50d8ae3SPaolo Bonzini static void free_mmu_pages(struct kvm_mmu *mmu) 5234c50d8ae3SPaolo Bonzini { 5235c50d8ae3SPaolo Bonzini free_page((unsigned long)mmu->pae_root); 5236c50d8ae3SPaolo Bonzini free_page((unsigned long)mmu->lm_root); 5237c50d8ae3SPaolo Bonzini } 5238c50d8ae3SPaolo Bonzini 523904d28e37SSean Christopherson static int __kvm_mmu_create(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu) 5240c50d8ae3SPaolo Bonzini { 5241c50d8ae3SPaolo Bonzini struct page *page; 5242c50d8ae3SPaolo Bonzini int i; 5243c50d8ae3SPaolo Bonzini 524404d28e37SSean Christopherson mmu->root_hpa = INVALID_PAGE; 524504d28e37SSean Christopherson mmu->root_pgd = 0; 524604d28e37SSean Christopherson mmu->translate_gpa = translate_gpa; 524704d28e37SSean Christopherson for (i = 0; i < KVM_MMU_NUM_PREV_ROOTS; i++) 524804d28e37SSean Christopherson mmu->prev_roots[i] = KVM_MMU_ROOT_INFO_INVALID; 524904d28e37SSean Christopherson 5250c50d8ae3SPaolo Bonzini /* 5251c50d8ae3SPaolo Bonzini * When using PAE paging, the four PDPTEs are treated as 'root' pages, 5252c50d8ae3SPaolo Bonzini * while the PDP table is a per-vCPU construct that's allocated at MMU 5253c50d8ae3SPaolo Bonzini * creation. When emulating 32-bit mode, cr3 is only 32 bits even on 5254c50d8ae3SPaolo Bonzini * x86_64. Therefore we need to allocate the PDP table in the first 5255*04d45551SSean Christopherson * 4GB of memory, which happens to fit the DMA32 zone. TDP paging 5256*04d45551SSean Christopherson * generally doesn't use PAE paging and can skip allocating the PDP 5257*04d45551SSean Christopherson * table. The main exception, handled here, is SVM's 32-bit NPT. The 5258*04d45551SSean Christopherson * other exception is for shadowing L1's 32-bit or PAE NPT on 64-bit 5259*04d45551SSean Christopherson * KVM; that horror is handled on-demand by mmu_alloc_shadow_roots(). 5260c50d8ae3SPaolo Bonzini */ 5261d468d94bSSean Christopherson if (tdp_enabled && kvm_mmu_get_tdp_level(vcpu) > PT32E_ROOT_LEVEL) 5262c50d8ae3SPaolo Bonzini return 0; 5263c50d8ae3SPaolo Bonzini 5264c50d8ae3SPaolo Bonzini page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_DMA32); 5265c50d8ae3SPaolo Bonzini if (!page) 5266c50d8ae3SPaolo Bonzini return -ENOMEM; 5267c50d8ae3SPaolo Bonzini 5268c50d8ae3SPaolo Bonzini mmu->pae_root = page_address(page); 5269c50d8ae3SPaolo Bonzini for (i = 0; i < 4; ++i) 5270c50d8ae3SPaolo Bonzini mmu->pae_root[i] = INVALID_PAGE; 5271c50d8ae3SPaolo Bonzini 5272c50d8ae3SPaolo Bonzini return 0; 5273c50d8ae3SPaolo Bonzini } 5274c50d8ae3SPaolo Bonzini 5275c50d8ae3SPaolo Bonzini int kvm_mmu_create(struct kvm_vcpu *vcpu) 5276c50d8ae3SPaolo Bonzini { 5277c50d8ae3SPaolo Bonzini int ret; 5278c50d8ae3SPaolo Bonzini 52795962bfb7SSean Christopherson vcpu->arch.mmu_pte_list_desc_cache.kmem_cache = pte_list_desc_cache; 52805f6078f9SSean Christopherson vcpu->arch.mmu_pte_list_desc_cache.gfp_zero = __GFP_ZERO; 52815f6078f9SSean Christopherson 52825962bfb7SSean Christopherson vcpu->arch.mmu_page_header_cache.kmem_cache = mmu_page_header_cache; 52835f6078f9SSean Christopherson vcpu->arch.mmu_page_header_cache.gfp_zero = __GFP_ZERO; 52845962bfb7SSean Christopherson 528596880883SSean Christopherson vcpu->arch.mmu_shadow_page_cache.gfp_zero = __GFP_ZERO; 528696880883SSean Christopherson 5287c50d8ae3SPaolo Bonzini vcpu->arch.mmu = &vcpu->arch.root_mmu; 5288c50d8ae3SPaolo Bonzini vcpu->arch.walk_mmu = &vcpu->arch.root_mmu; 5289c50d8ae3SPaolo Bonzini 5290c50d8ae3SPaolo Bonzini vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa; 5291c50d8ae3SPaolo Bonzini 529204d28e37SSean Christopherson ret = __kvm_mmu_create(vcpu, &vcpu->arch.guest_mmu); 5293c50d8ae3SPaolo Bonzini if (ret) 5294c50d8ae3SPaolo Bonzini return ret; 5295c50d8ae3SPaolo Bonzini 529604d28e37SSean Christopherson ret = __kvm_mmu_create(vcpu, &vcpu->arch.root_mmu); 5297c50d8ae3SPaolo Bonzini if (ret) 5298c50d8ae3SPaolo Bonzini goto fail_allocate_root; 5299c50d8ae3SPaolo Bonzini 5300c50d8ae3SPaolo Bonzini return ret; 5301c50d8ae3SPaolo Bonzini fail_allocate_root: 5302c50d8ae3SPaolo Bonzini free_mmu_pages(&vcpu->arch.guest_mmu); 5303c50d8ae3SPaolo Bonzini return ret; 5304c50d8ae3SPaolo Bonzini } 5305c50d8ae3SPaolo Bonzini 5306c50d8ae3SPaolo Bonzini #define BATCH_ZAP_PAGES 10 5307c50d8ae3SPaolo Bonzini static void kvm_zap_obsolete_pages(struct kvm *kvm) 5308c50d8ae3SPaolo Bonzini { 5309c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, *node; 5310c50d8ae3SPaolo Bonzini int nr_zapped, batch = 0; 5311c50d8ae3SPaolo Bonzini 5312c50d8ae3SPaolo Bonzini restart: 5313c50d8ae3SPaolo Bonzini list_for_each_entry_safe_reverse(sp, node, 5314c50d8ae3SPaolo Bonzini &kvm->arch.active_mmu_pages, link) { 5315c50d8ae3SPaolo Bonzini /* 5316c50d8ae3SPaolo Bonzini * No obsolete valid page exists before a newly created page 5317c50d8ae3SPaolo Bonzini * since active_mmu_pages is a FIFO list. 5318c50d8ae3SPaolo Bonzini */ 5319c50d8ae3SPaolo Bonzini if (!is_obsolete_sp(kvm, sp)) 5320c50d8ae3SPaolo Bonzini break; 5321c50d8ae3SPaolo Bonzini 5322c50d8ae3SPaolo Bonzini /* 5323f95eec9bSSean Christopherson * Invalid pages should never land back on the list of active 5324f95eec9bSSean Christopherson * pages. Skip the bogus page, otherwise we'll get stuck in an 5325f95eec9bSSean Christopherson * infinite loop if the page gets put back on the list (again). 5326c50d8ae3SPaolo Bonzini */ 5327f95eec9bSSean Christopherson if (WARN_ON(sp->role.invalid)) 5328c50d8ae3SPaolo Bonzini continue; 5329c50d8ae3SPaolo Bonzini 5330c50d8ae3SPaolo Bonzini /* 5331c50d8ae3SPaolo Bonzini * No need to flush the TLB since we're only zapping shadow 5332c50d8ae3SPaolo Bonzini * pages with an obsolete generation number and all vCPUS have 5333c50d8ae3SPaolo Bonzini * loaded a new root, i.e. the shadow pages being zapped cannot 5334c50d8ae3SPaolo Bonzini * be in active use by the guest. 5335c50d8ae3SPaolo Bonzini */ 5336c50d8ae3SPaolo Bonzini if (batch >= BATCH_ZAP_PAGES && 5337531810caSBen Gardon cond_resched_rwlock_write(&kvm->mmu_lock)) { 5338c50d8ae3SPaolo Bonzini batch = 0; 5339c50d8ae3SPaolo Bonzini goto restart; 5340c50d8ae3SPaolo Bonzini } 5341c50d8ae3SPaolo Bonzini 5342c50d8ae3SPaolo Bonzini if (__kvm_mmu_prepare_zap_page(kvm, sp, 5343c50d8ae3SPaolo Bonzini &kvm->arch.zapped_obsolete_pages, &nr_zapped)) { 5344c50d8ae3SPaolo Bonzini batch += nr_zapped; 5345c50d8ae3SPaolo Bonzini goto restart; 5346c50d8ae3SPaolo Bonzini } 5347c50d8ae3SPaolo Bonzini } 5348c50d8ae3SPaolo Bonzini 5349c50d8ae3SPaolo Bonzini /* 5350c50d8ae3SPaolo Bonzini * Trigger a remote TLB flush before freeing the page tables to ensure 5351c50d8ae3SPaolo Bonzini * KVM is not in the middle of a lockless shadow page table walk, which 5352c50d8ae3SPaolo Bonzini * may reference the pages. 5353c50d8ae3SPaolo Bonzini */ 5354c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, &kvm->arch.zapped_obsolete_pages); 5355c50d8ae3SPaolo Bonzini } 5356c50d8ae3SPaolo Bonzini 5357c50d8ae3SPaolo Bonzini /* 5358c50d8ae3SPaolo Bonzini * Fast invalidate all shadow pages and use lock-break technique 5359c50d8ae3SPaolo Bonzini * to zap obsolete pages. 5360c50d8ae3SPaolo Bonzini * 5361c50d8ae3SPaolo Bonzini * It's required when memslot is being deleted or VM is being 5362c50d8ae3SPaolo Bonzini * destroyed, in these cases, we should ensure that KVM MMU does 5363c50d8ae3SPaolo Bonzini * not use any resource of the being-deleted slot or all slots 5364c50d8ae3SPaolo Bonzini * after calling the function. 5365c50d8ae3SPaolo Bonzini */ 5366c50d8ae3SPaolo Bonzini static void kvm_mmu_zap_all_fast(struct kvm *kvm) 5367c50d8ae3SPaolo Bonzini { 5368c50d8ae3SPaolo Bonzini lockdep_assert_held(&kvm->slots_lock); 5369c50d8ae3SPaolo Bonzini 5370531810caSBen Gardon write_lock(&kvm->mmu_lock); 5371c50d8ae3SPaolo Bonzini trace_kvm_mmu_zap_all_fast(kvm); 5372c50d8ae3SPaolo Bonzini 5373c50d8ae3SPaolo Bonzini /* 5374c50d8ae3SPaolo Bonzini * Toggle mmu_valid_gen between '0' and '1'. Because slots_lock is 5375c50d8ae3SPaolo Bonzini * held for the entire duration of zapping obsolete pages, it's 5376c50d8ae3SPaolo Bonzini * impossible for there to be multiple invalid generations associated 5377c50d8ae3SPaolo Bonzini * with *valid* shadow pages at any given time, i.e. there is exactly 5378c50d8ae3SPaolo Bonzini * one valid generation and (at most) one invalid generation. 5379c50d8ae3SPaolo Bonzini */ 5380c50d8ae3SPaolo Bonzini kvm->arch.mmu_valid_gen = kvm->arch.mmu_valid_gen ? 0 : 1; 5381c50d8ae3SPaolo Bonzini 5382c50d8ae3SPaolo Bonzini /* 5383c50d8ae3SPaolo Bonzini * Notify all vcpus to reload its shadow page table and flush TLB. 5384c50d8ae3SPaolo Bonzini * Then all vcpus will switch to new shadow page table with the new 5385c50d8ae3SPaolo Bonzini * mmu_valid_gen. 5386c50d8ae3SPaolo Bonzini * 5387c50d8ae3SPaolo Bonzini * Note: we need to do this under the protection of mmu_lock, 5388c50d8ae3SPaolo Bonzini * otherwise, vcpu would purge shadow page but miss tlb flush. 5389c50d8ae3SPaolo Bonzini */ 5390c50d8ae3SPaolo Bonzini kvm_reload_remote_mmus(kvm); 5391c50d8ae3SPaolo Bonzini 5392c50d8ae3SPaolo Bonzini kvm_zap_obsolete_pages(kvm); 5393faaf05b0SBen Gardon 5394897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 5395faaf05b0SBen Gardon kvm_tdp_mmu_zap_all(kvm); 5396faaf05b0SBen Gardon 5397531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5398c50d8ae3SPaolo Bonzini } 5399c50d8ae3SPaolo Bonzini 5400c50d8ae3SPaolo Bonzini static bool kvm_has_zapped_obsolete_pages(struct kvm *kvm) 5401c50d8ae3SPaolo Bonzini { 5402c50d8ae3SPaolo Bonzini return unlikely(!list_empty_careful(&kvm->arch.zapped_obsolete_pages)); 5403c50d8ae3SPaolo Bonzini } 5404c50d8ae3SPaolo Bonzini 5405c50d8ae3SPaolo Bonzini static void kvm_mmu_invalidate_zap_pages_in_memslot(struct kvm *kvm, 5406c50d8ae3SPaolo Bonzini struct kvm_memory_slot *slot, 5407c50d8ae3SPaolo Bonzini struct kvm_page_track_notifier_node *node) 5408c50d8ae3SPaolo Bonzini { 5409c50d8ae3SPaolo Bonzini kvm_mmu_zap_all_fast(kvm); 5410c50d8ae3SPaolo Bonzini } 5411c50d8ae3SPaolo Bonzini 5412c50d8ae3SPaolo Bonzini void kvm_mmu_init_vm(struct kvm *kvm) 5413c50d8ae3SPaolo Bonzini { 5414c50d8ae3SPaolo Bonzini struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker; 5415c50d8ae3SPaolo Bonzini 5416fe5db27dSBen Gardon kvm_mmu_init_tdp_mmu(kvm); 5417fe5db27dSBen Gardon 5418c50d8ae3SPaolo Bonzini node->track_write = kvm_mmu_pte_write; 5419c50d8ae3SPaolo Bonzini node->track_flush_slot = kvm_mmu_invalidate_zap_pages_in_memslot; 5420c50d8ae3SPaolo Bonzini kvm_page_track_register_notifier(kvm, node); 5421c50d8ae3SPaolo Bonzini } 5422c50d8ae3SPaolo Bonzini 5423c50d8ae3SPaolo Bonzini void kvm_mmu_uninit_vm(struct kvm *kvm) 5424c50d8ae3SPaolo Bonzini { 5425c50d8ae3SPaolo Bonzini struct kvm_page_track_notifier_node *node = &kvm->arch.mmu_sp_tracker; 5426c50d8ae3SPaolo Bonzini 5427c50d8ae3SPaolo Bonzini kvm_page_track_unregister_notifier(kvm, node); 5428fe5db27dSBen Gardon 5429fe5db27dSBen Gardon kvm_mmu_uninit_tdp_mmu(kvm); 5430c50d8ae3SPaolo Bonzini } 5431c50d8ae3SPaolo Bonzini 5432c50d8ae3SPaolo Bonzini void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end) 5433c50d8ae3SPaolo Bonzini { 5434c50d8ae3SPaolo Bonzini struct kvm_memslots *slots; 5435c50d8ae3SPaolo Bonzini struct kvm_memory_slot *memslot; 5436c50d8ae3SPaolo Bonzini int i; 5437faaf05b0SBen Gardon bool flush; 5438c50d8ae3SPaolo Bonzini 5439531810caSBen Gardon write_lock(&kvm->mmu_lock); 5440c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) { 5441c50d8ae3SPaolo Bonzini slots = __kvm_memslots(kvm, i); 5442c50d8ae3SPaolo Bonzini kvm_for_each_memslot(memslot, slots) { 5443c50d8ae3SPaolo Bonzini gfn_t start, end; 5444c50d8ae3SPaolo Bonzini 5445c50d8ae3SPaolo Bonzini start = max(gfn_start, memslot->base_gfn); 5446c50d8ae3SPaolo Bonzini end = min(gfn_end, memslot->base_gfn + memslot->npages); 5447c50d8ae3SPaolo Bonzini if (start >= end) 5448c50d8ae3SPaolo Bonzini continue; 5449c50d8ae3SPaolo Bonzini 5450c50d8ae3SPaolo Bonzini slot_handle_level_range(kvm, memslot, kvm_zap_rmapp, 54513bae0459SSean Christopherson PG_LEVEL_4K, 5452e662ec3eSSean Christopherson KVM_MAX_HUGEPAGE_LEVEL, 5453c50d8ae3SPaolo Bonzini start, end - 1, true); 5454c50d8ae3SPaolo Bonzini } 5455c50d8ae3SPaolo Bonzini } 5456c50d8ae3SPaolo Bonzini 5457897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) { 5458faaf05b0SBen Gardon flush = kvm_tdp_mmu_zap_gfn_range(kvm, gfn_start, gfn_end); 5459faaf05b0SBen Gardon if (flush) 5460faaf05b0SBen Gardon kvm_flush_remote_tlbs(kvm); 5461faaf05b0SBen Gardon } 5462faaf05b0SBen Gardon 5463531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5464c50d8ae3SPaolo Bonzini } 5465c50d8ae3SPaolo Bonzini 5466c50d8ae3SPaolo Bonzini static bool slot_rmap_write_protect(struct kvm *kvm, 54670a234f5dSSean Christopherson struct kvm_rmap_head *rmap_head, 54680a234f5dSSean Christopherson struct kvm_memory_slot *slot) 5469c50d8ae3SPaolo Bonzini { 5470c50d8ae3SPaolo Bonzini return __rmap_write_protect(kvm, rmap_head, false); 5471c50d8ae3SPaolo Bonzini } 5472c50d8ae3SPaolo Bonzini 5473c50d8ae3SPaolo Bonzini void kvm_mmu_slot_remove_write_access(struct kvm *kvm, 54743c9bd400SJay Zhou struct kvm_memory_slot *memslot, 54753c9bd400SJay Zhou int start_level) 5476c50d8ae3SPaolo Bonzini { 5477c50d8ae3SPaolo Bonzini bool flush; 5478c50d8ae3SPaolo Bonzini 5479531810caSBen Gardon write_lock(&kvm->mmu_lock); 54803c9bd400SJay Zhou flush = slot_handle_level(kvm, memslot, slot_rmap_write_protect, 5481e662ec3eSSean Christopherson start_level, KVM_MAX_HUGEPAGE_LEVEL, false); 5482897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 5483a6a0b05dSBen Gardon flush |= kvm_tdp_mmu_wrprot_slot(kvm, memslot, PG_LEVEL_4K); 5484531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5485c50d8ae3SPaolo Bonzini 5486c50d8ae3SPaolo Bonzini /* 5487c50d8ae3SPaolo Bonzini * We can flush all the TLBs out of the mmu lock without TLB 5488c50d8ae3SPaolo Bonzini * corruption since we just change the spte from writable to 5489c50d8ae3SPaolo Bonzini * readonly so that we only need to care the case of changing 5490c50d8ae3SPaolo Bonzini * spte from present to present (changing the spte from present 5491c50d8ae3SPaolo Bonzini * to nonpresent will flush all the TLBs immediately), in other 5492c50d8ae3SPaolo Bonzini * words, the only case we care is mmu_spte_update() where we 5493c50d8ae3SPaolo Bonzini * have checked SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE 5494c50d8ae3SPaolo Bonzini * instead of PT_WRITABLE_MASK, that means it does not depend 5495c50d8ae3SPaolo Bonzini * on PT_WRITABLE_MASK anymore. 5496c50d8ae3SPaolo Bonzini */ 5497c50d8ae3SPaolo Bonzini if (flush) 54987f42aa76SSean Christopherson kvm_arch_flush_remote_tlbs_memslot(kvm, memslot); 5499c50d8ae3SPaolo Bonzini } 5500c50d8ae3SPaolo Bonzini 5501c50d8ae3SPaolo Bonzini static bool kvm_mmu_zap_collapsible_spte(struct kvm *kvm, 55020a234f5dSSean Christopherson struct kvm_rmap_head *rmap_head, 55030a234f5dSSean Christopherson struct kvm_memory_slot *slot) 5504c50d8ae3SPaolo Bonzini { 5505c50d8ae3SPaolo Bonzini u64 *sptep; 5506c50d8ae3SPaolo Bonzini struct rmap_iterator iter; 5507c50d8ae3SPaolo Bonzini int need_tlb_flush = 0; 5508c50d8ae3SPaolo Bonzini kvm_pfn_t pfn; 5509c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 5510c50d8ae3SPaolo Bonzini 5511c50d8ae3SPaolo Bonzini restart: 5512c50d8ae3SPaolo Bonzini for_each_rmap_spte(rmap_head, &iter, sptep) { 551357354682SSean Christopherson sp = sptep_to_sp(sptep); 5514c50d8ae3SPaolo Bonzini pfn = spte_to_pfn(*sptep); 5515c50d8ae3SPaolo Bonzini 5516c50d8ae3SPaolo Bonzini /* 5517c50d8ae3SPaolo Bonzini * We cannot do huge page mapping for indirect shadow pages, 5518c50d8ae3SPaolo Bonzini * which are found on the last rmap (level = 1) when not using 5519c50d8ae3SPaolo Bonzini * tdp; such shadow pages are synced with the page table in 5520c50d8ae3SPaolo Bonzini * the guest, and the guest page table is using 4K page size 5521c50d8ae3SPaolo Bonzini * mapping if the indirect sp has level = 1. 5522c50d8ae3SPaolo Bonzini */ 5523c50d8ae3SPaolo Bonzini if (sp->role.direct && !kvm_is_reserved_pfn(pfn) && 55249eba50f8SSean Christopherson sp->role.level < kvm_mmu_max_mapping_level(kvm, slot, sp->gfn, 55259eba50f8SSean Christopherson pfn, PG_LEVEL_NUM)) { 5526c50d8ae3SPaolo Bonzini pte_list_remove(rmap_head, sptep); 5527c50d8ae3SPaolo Bonzini 5528c50d8ae3SPaolo Bonzini if (kvm_available_flush_tlb_with_range()) 5529c50d8ae3SPaolo Bonzini kvm_flush_remote_tlbs_with_address(kvm, sp->gfn, 5530c50d8ae3SPaolo Bonzini KVM_PAGES_PER_HPAGE(sp->role.level)); 5531c50d8ae3SPaolo Bonzini else 5532c50d8ae3SPaolo Bonzini need_tlb_flush = 1; 5533c50d8ae3SPaolo Bonzini 5534c50d8ae3SPaolo Bonzini goto restart; 5535c50d8ae3SPaolo Bonzini } 5536c50d8ae3SPaolo Bonzini } 5537c50d8ae3SPaolo Bonzini 5538c50d8ae3SPaolo Bonzini return need_tlb_flush; 5539c50d8ae3SPaolo Bonzini } 5540c50d8ae3SPaolo Bonzini 5541c50d8ae3SPaolo Bonzini void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm, 5542c50d8ae3SPaolo Bonzini const struct kvm_memory_slot *memslot) 5543c50d8ae3SPaolo Bonzini { 5544c50d8ae3SPaolo Bonzini /* FIXME: const-ify all uses of struct kvm_memory_slot. */ 55459eba50f8SSean Christopherson struct kvm_memory_slot *slot = (struct kvm_memory_slot *)memslot; 55469eba50f8SSean Christopherson 5547531810caSBen Gardon write_lock(&kvm->mmu_lock); 55489eba50f8SSean Christopherson slot_handle_leaf(kvm, slot, kvm_mmu_zap_collapsible_spte, true); 554914881998SBen Gardon 5550897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 55519eba50f8SSean Christopherson kvm_tdp_mmu_zap_collapsible_sptes(kvm, slot); 5552531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5553c50d8ae3SPaolo Bonzini } 5554c50d8ae3SPaolo Bonzini 5555b3594ffbSSean Christopherson void kvm_arch_flush_remote_tlbs_memslot(struct kvm *kvm, 5556b3594ffbSSean Christopherson struct kvm_memory_slot *memslot) 5557b3594ffbSSean Christopherson { 5558b3594ffbSSean Christopherson /* 55597f42aa76SSean Christopherson * All current use cases for flushing the TLBs for a specific memslot 55607f42aa76SSean Christopherson * are related to dirty logging, and do the TLB flush out of mmu_lock. 55617f42aa76SSean Christopherson * The interaction between the various operations on memslot must be 55627f42aa76SSean Christopherson * serialized by slots_locks to ensure the TLB flush from one operation 55637f42aa76SSean Christopherson * is observed by any other operation on the same memslot. 5564b3594ffbSSean Christopherson */ 5565b3594ffbSSean Christopherson lockdep_assert_held(&kvm->slots_lock); 5566cec37648SSean Christopherson kvm_flush_remote_tlbs_with_address(kvm, memslot->base_gfn, 5567cec37648SSean Christopherson memslot->npages); 5568b3594ffbSSean Christopherson } 5569b3594ffbSSean Christopherson 5570c50d8ae3SPaolo Bonzini void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm, 5571c50d8ae3SPaolo Bonzini struct kvm_memory_slot *memslot) 5572c50d8ae3SPaolo Bonzini { 5573c50d8ae3SPaolo Bonzini bool flush; 5574c50d8ae3SPaolo Bonzini 5575531810caSBen Gardon write_lock(&kvm->mmu_lock); 5576c50d8ae3SPaolo Bonzini flush = slot_handle_leaf(kvm, memslot, __rmap_clear_dirty, false); 5577897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 5578a6a0b05dSBen Gardon flush |= kvm_tdp_mmu_clear_dirty_slot(kvm, memslot); 5579531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5580c50d8ae3SPaolo Bonzini 5581c50d8ae3SPaolo Bonzini /* 5582c50d8ae3SPaolo Bonzini * It's also safe to flush TLBs out of mmu lock here as currently this 5583c50d8ae3SPaolo Bonzini * function is only used for dirty logging, in which case flushing TLB 5584c50d8ae3SPaolo Bonzini * out of mmu lock also guarantees no dirty pages will be lost in 5585c50d8ae3SPaolo Bonzini * dirty_bitmap. 5586c50d8ae3SPaolo Bonzini */ 5587c50d8ae3SPaolo Bonzini if (flush) 55887f42aa76SSean Christopherson kvm_arch_flush_remote_tlbs_memslot(kvm, memslot); 5589c50d8ae3SPaolo Bonzini } 5590c50d8ae3SPaolo Bonzini 5591c50d8ae3SPaolo Bonzini void kvm_mmu_zap_all(struct kvm *kvm) 5592c50d8ae3SPaolo Bonzini { 5593c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp, *node; 5594c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 5595c50d8ae3SPaolo Bonzini int ign; 5596c50d8ae3SPaolo Bonzini 5597531810caSBen Gardon write_lock(&kvm->mmu_lock); 5598c50d8ae3SPaolo Bonzini restart: 5599c50d8ae3SPaolo Bonzini list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link) { 5600f95eec9bSSean Christopherson if (WARN_ON(sp->role.invalid)) 5601c50d8ae3SPaolo Bonzini continue; 5602c50d8ae3SPaolo Bonzini if (__kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list, &ign)) 5603c50d8ae3SPaolo Bonzini goto restart; 5604531810caSBen Gardon if (cond_resched_rwlock_write(&kvm->mmu_lock)) 5605c50d8ae3SPaolo Bonzini goto restart; 5606c50d8ae3SPaolo Bonzini } 5607c50d8ae3SPaolo Bonzini 5608c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, &invalid_list); 5609faaf05b0SBen Gardon 5610897218ffSPaolo Bonzini if (is_tdp_mmu_enabled(kvm)) 5611faaf05b0SBen Gardon kvm_tdp_mmu_zap_all(kvm); 5612faaf05b0SBen Gardon 5613531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5614c50d8ae3SPaolo Bonzini } 5615c50d8ae3SPaolo Bonzini 5616c50d8ae3SPaolo Bonzini void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen) 5617c50d8ae3SPaolo Bonzini { 5618c50d8ae3SPaolo Bonzini WARN_ON(gen & KVM_MEMSLOT_GEN_UPDATE_IN_PROGRESS); 5619c50d8ae3SPaolo Bonzini 5620c50d8ae3SPaolo Bonzini gen &= MMIO_SPTE_GEN_MASK; 5621c50d8ae3SPaolo Bonzini 5622c50d8ae3SPaolo Bonzini /* 5623c50d8ae3SPaolo Bonzini * Generation numbers are incremented in multiples of the number of 5624c50d8ae3SPaolo Bonzini * address spaces in order to provide unique generations across all 5625c50d8ae3SPaolo Bonzini * address spaces. Strip what is effectively the address space 5626c50d8ae3SPaolo Bonzini * modifier prior to checking for a wrap of the MMIO generation so 5627c50d8ae3SPaolo Bonzini * that a wrap in any address space is detected. 5628c50d8ae3SPaolo Bonzini */ 5629c50d8ae3SPaolo Bonzini gen &= ~((u64)KVM_ADDRESS_SPACE_NUM - 1); 5630c50d8ae3SPaolo Bonzini 5631c50d8ae3SPaolo Bonzini /* 5632c50d8ae3SPaolo Bonzini * The very rare case: if the MMIO generation number has wrapped, 5633c50d8ae3SPaolo Bonzini * zap all shadow pages. 5634c50d8ae3SPaolo Bonzini */ 5635c50d8ae3SPaolo Bonzini if (unlikely(gen == 0)) { 5636c50d8ae3SPaolo Bonzini kvm_debug_ratelimited("kvm: zapping shadow pages for mmio generation wraparound\n"); 5637c50d8ae3SPaolo Bonzini kvm_mmu_zap_all_fast(kvm); 5638c50d8ae3SPaolo Bonzini } 5639c50d8ae3SPaolo Bonzini } 5640c50d8ae3SPaolo Bonzini 5641c50d8ae3SPaolo Bonzini static unsigned long 5642c50d8ae3SPaolo Bonzini mmu_shrink_scan(struct shrinker *shrink, struct shrink_control *sc) 5643c50d8ae3SPaolo Bonzini { 5644c50d8ae3SPaolo Bonzini struct kvm *kvm; 5645c50d8ae3SPaolo Bonzini int nr_to_scan = sc->nr_to_scan; 5646c50d8ae3SPaolo Bonzini unsigned long freed = 0; 5647c50d8ae3SPaolo Bonzini 5648c50d8ae3SPaolo Bonzini mutex_lock(&kvm_lock); 5649c50d8ae3SPaolo Bonzini 5650c50d8ae3SPaolo Bonzini list_for_each_entry(kvm, &vm_list, vm_list) { 5651c50d8ae3SPaolo Bonzini int idx; 5652c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 5653c50d8ae3SPaolo Bonzini 5654c50d8ae3SPaolo Bonzini /* 5655c50d8ae3SPaolo Bonzini * Never scan more than sc->nr_to_scan VM instances. 5656c50d8ae3SPaolo Bonzini * Will not hit this condition practically since we do not try 5657c50d8ae3SPaolo Bonzini * to shrink more than one VM and it is very unlikely to see 5658c50d8ae3SPaolo Bonzini * !n_used_mmu_pages so many times. 5659c50d8ae3SPaolo Bonzini */ 5660c50d8ae3SPaolo Bonzini if (!nr_to_scan--) 5661c50d8ae3SPaolo Bonzini break; 5662c50d8ae3SPaolo Bonzini /* 5663c50d8ae3SPaolo Bonzini * n_used_mmu_pages is accessed without holding kvm->mmu_lock 5664c50d8ae3SPaolo Bonzini * here. We may skip a VM instance errorneosly, but we do not 5665c50d8ae3SPaolo Bonzini * want to shrink a VM that only started to populate its MMU 5666c50d8ae3SPaolo Bonzini * anyway. 5667c50d8ae3SPaolo Bonzini */ 5668c50d8ae3SPaolo Bonzini if (!kvm->arch.n_used_mmu_pages && 5669c50d8ae3SPaolo Bonzini !kvm_has_zapped_obsolete_pages(kvm)) 5670c50d8ae3SPaolo Bonzini continue; 5671c50d8ae3SPaolo Bonzini 5672c50d8ae3SPaolo Bonzini idx = srcu_read_lock(&kvm->srcu); 5673531810caSBen Gardon write_lock(&kvm->mmu_lock); 5674c50d8ae3SPaolo Bonzini 5675c50d8ae3SPaolo Bonzini if (kvm_has_zapped_obsolete_pages(kvm)) { 5676c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, 5677c50d8ae3SPaolo Bonzini &kvm->arch.zapped_obsolete_pages); 5678c50d8ae3SPaolo Bonzini goto unlock; 5679c50d8ae3SPaolo Bonzini } 5680c50d8ae3SPaolo Bonzini 5681ebdb292dSSean Christopherson freed = kvm_mmu_zap_oldest_mmu_pages(kvm, sc->nr_to_scan); 5682c50d8ae3SPaolo Bonzini 5683c50d8ae3SPaolo Bonzini unlock: 5684531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5685c50d8ae3SPaolo Bonzini srcu_read_unlock(&kvm->srcu, idx); 5686c50d8ae3SPaolo Bonzini 5687c50d8ae3SPaolo Bonzini /* 5688c50d8ae3SPaolo Bonzini * unfair on small ones 5689c50d8ae3SPaolo Bonzini * per-vm shrinkers cry out 5690c50d8ae3SPaolo Bonzini * sadness comes quickly 5691c50d8ae3SPaolo Bonzini */ 5692c50d8ae3SPaolo Bonzini list_move_tail(&kvm->vm_list, &vm_list); 5693c50d8ae3SPaolo Bonzini break; 5694c50d8ae3SPaolo Bonzini } 5695c50d8ae3SPaolo Bonzini 5696c50d8ae3SPaolo Bonzini mutex_unlock(&kvm_lock); 5697c50d8ae3SPaolo Bonzini return freed; 5698c50d8ae3SPaolo Bonzini } 5699c50d8ae3SPaolo Bonzini 5700c50d8ae3SPaolo Bonzini static unsigned long 5701c50d8ae3SPaolo Bonzini mmu_shrink_count(struct shrinker *shrink, struct shrink_control *sc) 5702c50d8ae3SPaolo Bonzini { 5703c50d8ae3SPaolo Bonzini return percpu_counter_read_positive(&kvm_total_used_mmu_pages); 5704c50d8ae3SPaolo Bonzini } 5705c50d8ae3SPaolo Bonzini 5706c50d8ae3SPaolo Bonzini static struct shrinker mmu_shrinker = { 5707c50d8ae3SPaolo Bonzini .count_objects = mmu_shrink_count, 5708c50d8ae3SPaolo Bonzini .scan_objects = mmu_shrink_scan, 5709c50d8ae3SPaolo Bonzini .seeks = DEFAULT_SEEKS * 10, 5710c50d8ae3SPaolo Bonzini }; 5711c50d8ae3SPaolo Bonzini 5712c50d8ae3SPaolo Bonzini static void mmu_destroy_caches(void) 5713c50d8ae3SPaolo Bonzini { 5714c50d8ae3SPaolo Bonzini kmem_cache_destroy(pte_list_desc_cache); 5715c50d8ae3SPaolo Bonzini kmem_cache_destroy(mmu_page_header_cache); 5716c50d8ae3SPaolo Bonzini } 5717c50d8ae3SPaolo Bonzini 5718c50d8ae3SPaolo Bonzini static void kvm_set_mmio_spte_mask(void) 5719c50d8ae3SPaolo Bonzini { 5720c50d8ae3SPaolo Bonzini u64 mask; 5721c50d8ae3SPaolo Bonzini 5722c50d8ae3SPaolo Bonzini /* 57236129ed87SSean Christopherson * Set a reserved PA bit in MMIO SPTEs to generate page faults with 57246129ed87SSean Christopherson * PFEC.RSVD=1 on MMIO accesses. 64-bit PTEs (PAE, x86-64, and EPT 57256129ed87SSean Christopherson * paging) support a maximum of 52 bits of PA, i.e. if the CPU supports 57266129ed87SSean Christopherson * 52-bit physical addresses then there are no reserved PA bits in the 57276129ed87SSean Christopherson * PTEs and so the reserved PA approach must be disabled. 5728c50d8ae3SPaolo Bonzini */ 57296129ed87SSean Christopherson if (shadow_phys_bits < 52) 57306129ed87SSean Christopherson mask = BIT_ULL(51) | PT_PRESENT_MASK; 57316129ed87SSean Christopherson else 57326129ed87SSean Christopherson mask = 0; 5733c50d8ae3SPaolo Bonzini 5734e7581cacSPaolo Bonzini kvm_mmu_set_mmio_spte_mask(mask, ACC_WRITE_MASK | ACC_USER_MASK); 5735c50d8ae3SPaolo Bonzini } 5736c50d8ae3SPaolo Bonzini 5737c50d8ae3SPaolo Bonzini static bool get_nx_auto_mode(void) 5738c50d8ae3SPaolo Bonzini { 5739c50d8ae3SPaolo Bonzini /* Return true when CPU has the bug, and mitigations are ON */ 5740c50d8ae3SPaolo Bonzini return boot_cpu_has_bug(X86_BUG_ITLB_MULTIHIT) && !cpu_mitigations_off(); 5741c50d8ae3SPaolo Bonzini } 5742c50d8ae3SPaolo Bonzini 5743c50d8ae3SPaolo Bonzini static void __set_nx_huge_pages(bool val) 5744c50d8ae3SPaolo Bonzini { 5745c50d8ae3SPaolo Bonzini nx_huge_pages = itlb_multihit_kvm_mitigation = val; 5746c50d8ae3SPaolo Bonzini } 5747c50d8ae3SPaolo Bonzini 5748c50d8ae3SPaolo Bonzini static int set_nx_huge_pages(const char *val, const struct kernel_param *kp) 5749c50d8ae3SPaolo Bonzini { 5750c50d8ae3SPaolo Bonzini bool old_val = nx_huge_pages; 5751c50d8ae3SPaolo Bonzini bool new_val; 5752c50d8ae3SPaolo Bonzini 5753c50d8ae3SPaolo Bonzini /* In "auto" mode deploy workaround only if CPU has the bug. */ 5754c50d8ae3SPaolo Bonzini if (sysfs_streq(val, "off")) 5755c50d8ae3SPaolo Bonzini new_val = 0; 5756c50d8ae3SPaolo Bonzini else if (sysfs_streq(val, "force")) 5757c50d8ae3SPaolo Bonzini new_val = 1; 5758c50d8ae3SPaolo Bonzini else if (sysfs_streq(val, "auto")) 5759c50d8ae3SPaolo Bonzini new_val = get_nx_auto_mode(); 5760c50d8ae3SPaolo Bonzini else if (strtobool(val, &new_val) < 0) 5761c50d8ae3SPaolo Bonzini return -EINVAL; 5762c50d8ae3SPaolo Bonzini 5763c50d8ae3SPaolo Bonzini __set_nx_huge_pages(new_val); 5764c50d8ae3SPaolo Bonzini 5765c50d8ae3SPaolo Bonzini if (new_val != old_val) { 5766c50d8ae3SPaolo Bonzini struct kvm *kvm; 5767c50d8ae3SPaolo Bonzini 5768c50d8ae3SPaolo Bonzini mutex_lock(&kvm_lock); 5769c50d8ae3SPaolo Bonzini 5770c50d8ae3SPaolo Bonzini list_for_each_entry(kvm, &vm_list, vm_list) { 5771c50d8ae3SPaolo Bonzini mutex_lock(&kvm->slots_lock); 5772c50d8ae3SPaolo Bonzini kvm_mmu_zap_all_fast(kvm); 5773c50d8ae3SPaolo Bonzini mutex_unlock(&kvm->slots_lock); 5774c50d8ae3SPaolo Bonzini 5775c50d8ae3SPaolo Bonzini wake_up_process(kvm->arch.nx_lpage_recovery_thread); 5776c50d8ae3SPaolo Bonzini } 5777c50d8ae3SPaolo Bonzini mutex_unlock(&kvm_lock); 5778c50d8ae3SPaolo Bonzini } 5779c50d8ae3SPaolo Bonzini 5780c50d8ae3SPaolo Bonzini return 0; 5781c50d8ae3SPaolo Bonzini } 5782c50d8ae3SPaolo Bonzini 5783c50d8ae3SPaolo Bonzini int kvm_mmu_module_init(void) 5784c50d8ae3SPaolo Bonzini { 5785c50d8ae3SPaolo Bonzini int ret = -ENOMEM; 5786c50d8ae3SPaolo Bonzini 5787c50d8ae3SPaolo Bonzini if (nx_huge_pages == -1) 5788c50d8ae3SPaolo Bonzini __set_nx_huge_pages(get_nx_auto_mode()); 5789c50d8ae3SPaolo Bonzini 5790c50d8ae3SPaolo Bonzini /* 5791c50d8ae3SPaolo Bonzini * MMU roles use union aliasing which is, generally speaking, an 5792c50d8ae3SPaolo Bonzini * undefined behavior. However, we supposedly know how compilers behave 5793c50d8ae3SPaolo Bonzini * and the current status quo is unlikely to change. Guardians below are 5794c50d8ae3SPaolo Bonzini * supposed to let us know if the assumption becomes false. 5795c50d8ae3SPaolo Bonzini */ 5796c50d8ae3SPaolo Bonzini BUILD_BUG_ON(sizeof(union kvm_mmu_page_role) != sizeof(u32)); 5797c50d8ae3SPaolo Bonzini BUILD_BUG_ON(sizeof(union kvm_mmu_extended_role) != sizeof(u32)); 5798c50d8ae3SPaolo Bonzini BUILD_BUG_ON(sizeof(union kvm_mmu_role) != sizeof(u64)); 5799c50d8ae3SPaolo Bonzini 5800c50d8ae3SPaolo Bonzini kvm_mmu_reset_all_pte_masks(); 5801c50d8ae3SPaolo Bonzini 5802c50d8ae3SPaolo Bonzini kvm_set_mmio_spte_mask(); 5803c50d8ae3SPaolo Bonzini 5804c50d8ae3SPaolo Bonzini pte_list_desc_cache = kmem_cache_create("pte_list_desc", 5805c50d8ae3SPaolo Bonzini sizeof(struct pte_list_desc), 5806c50d8ae3SPaolo Bonzini 0, SLAB_ACCOUNT, NULL); 5807c50d8ae3SPaolo Bonzini if (!pte_list_desc_cache) 5808c50d8ae3SPaolo Bonzini goto out; 5809c50d8ae3SPaolo Bonzini 5810c50d8ae3SPaolo Bonzini mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header", 5811c50d8ae3SPaolo Bonzini sizeof(struct kvm_mmu_page), 5812c50d8ae3SPaolo Bonzini 0, SLAB_ACCOUNT, NULL); 5813c50d8ae3SPaolo Bonzini if (!mmu_page_header_cache) 5814c50d8ae3SPaolo Bonzini goto out; 5815c50d8ae3SPaolo Bonzini 5816c50d8ae3SPaolo Bonzini if (percpu_counter_init(&kvm_total_used_mmu_pages, 0, GFP_KERNEL)) 5817c50d8ae3SPaolo Bonzini goto out; 5818c50d8ae3SPaolo Bonzini 5819c50d8ae3SPaolo Bonzini ret = register_shrinker(&mmu_shrinker); 5820c50d8ae3SPaolo Bonzini if (ret) 5821c50d8ae3SPaolo Bonzini goto out; 5822c50d8ae3SPaolo Bonzini 5823c50d8ae3SPaolo Bonzini return 0; 5824c50d8ae3SPaolo Bonzini 5825c50d8ae3SPaolo Bonzini out: 5826c50d8ae3SPaolo Bonzini mmu_destroy_caches(); 5827c50d8ae3SPaolo Bonzini return ret; 5828c50d8ae3SPaolo Bonzini } 5829c50d8ae3SPaolo Bonzini 5830c50d8ae3SPaolo Bonzini /* 5831c50d8ae3SPaolo Bonzini * Calculate mmu pages needed for kvm. 5832c50d8ae3SPaolo Bonzini */ 5833c50d8ae3SPaolo Bonzini unsigned long kvm_mmu_calculate_default_mmu_pages(struct kvm *kvm) 5834c50d8ae3SPaolo Bonzini { 5835c50d8ae3SPaolo Bonzini unsigned long nr_mmu_pages; 5836c50d8ae3SPaolo Bonzini unsigned long nr_pages = 0; 5837c50d8ae3SPaolo Bonzini struct kvm_memslots *slots; 5838c50d8ae3SPaolo Bonzini struct kvm_memory_slot *memslot; 5839c50d8ae3SPaolo Bonzini int i; 5840c50d8ae3SPaolo Bonzini 5841c50d8ae3SPaolo Bonzini for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) { 5842c50d8ae3SPaolo Bonzini slots = __kvm_memslots(kvm, i); 5843c50d8ae3SPaolo Bonzini 5844c50d8ae3SPaolo Bonzini kvm_for_each_memslot(memslot, slots) 5845c50d8ae3SPaolo Bonzini nr_pages += memslot->npages; 5846c50d8ae3SPaolo Bonzini } 5847c50d8ae3SPaolo Bonzini 5848c50d8ae3SPaolo Bonzini nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000; 5849c50d8ae3SPaolo Bonzini nr_mmu_pages = max(nr_mmu_pages, KVM_MIN_ALLOC_MMU_PAGES); 5850c50d8ae3SPaolo Bonzini 5851c50d8ae3SPaolo Bonzini return nr_mmu_pages; 5852c50d8ae3SPaolo Bonzini } 5853c50d8ae3SPaolo Bonzini 5854c50d8ae3SPaolo Bonzini void kvm_mmu_destroy(struct kvm_vcpu *vcpu) 5855c50d8ae3SPaolo Bonzini { 5856c50d8ae3SPaolo Bonzini kvm_mmu_unload(vcpu); 5857c50d8ae3SPaolo Bonzini free_mmu_pages(&vcpu->arch.root_mmu); 5858c50d8ae3SPaolo Bonzini free_mmu_pages(&vcpu->arch.guest_mmu); 5859c50d8ae3SPaolo Bonzini mmu_free_memory_caches(vcpu); 5860c50d8ae3SPaolo Bonzini } 5861c50d8ae3SPaolo Bonzini 5862c50d8ae3SPaolo Bonzini void kvm_mmu_module_exit(void) 5863c50d8ae3SPaolo Bonzini { 5864c50d8ae3SPaolo Bonzini mmu_destroy_caches(); 5865c50d8ae3SPaolo Bonzini percpu_counter_destroy(&kvm_total_used_mmu_pages); 5866c50d8ae3SPaolo Bonzini unregister_shrinker(&mmu_shrinker); 5867c50d8ae3SPaolo Bonzini mmu_audit_disable(); 5868c50d8ae3SPaolo Bonzini } 5869c50d8ae3SPaolo Bonzini 5870c50d8ae3SPaolo Bonzini static int set_nx_huge_pages_recovery_ratio(const char *val, const struct kernel_param *kp) 5871c50d8ae3SPaolo Bonzini { 5872c50d8ae3SPaolo Bonzini unsigned int old_val; 5873c50d8ae3SPaolo Bonzini int err; 5874c50d8ae3SPaolo Bonzini 5875c50d8ae3SPaolo Bonzini old_val = nx_huge_pages_recovery_ratio; 5876c50d8ae3SPaolo Bonzini err = param_set_uint(val, kp); 5877c50d8ae3SPaolo Bonzini if (err) 5878c50d8ae3SPaolo Bonzini return err; 5879c50d8ae3SPaolo Bonzini 5880c50d8ae3SPaolo Bonzini if (READ_ONCE(nx_huge_pages) && 5881c50d8ae3SPaolo Bonzini !old_val && nx_huge_pages_recovery_ratio) { 5882c50d8ae3SPaolo Bonzini struct kvm *kvm; 5883c50d8ae3SPaolo Bonzini 5884c50d8ae3SPaolo Bonzini mutex_lock(&kvm_lock); 5885c50d8ae3SPaolo Bonzini 5886c50d8ae3SPaolo Bonzini list_for_each_entry(kvm, &vm_list, vm_list) 5887c50d8ae3SPaolo Bonzini wake_up_process(kvm->arch.nx_lpage_recovery_thread); 5888c50d8ae3SPaolo Bonzini 5889c50d8ae3SPaolo Bonzini mutex_unlock(&kvm_lock); 5890c50d8ae3SPaolo Bonzini } 5891c50d8ae3SPaolo Bonzini 5892c50d8ae3SPaolo Bonzini return err; 5893c50d8ae3SPaolo Bonzini } 5894c50d8ae3SPaolo Bonzini 5895c50d8ae3SPaolo Bonzini static void kvm_recover_nx_lpages(struct kvm *kvm) 5896c50d8ae3SPaolo Bonzini { 5897c50d8ae3SPaolo Bonzini int rcu_idx; 5898c50d8ae3SPaolo Bonzini struct kvm_mmu_page *sp; 5899c50d8ae3SPaolo Bonzini unsigned int ratio; 5900c50d8ae3SPaolo Bonzini LIST_HEAD(invalid_list); 5901c50d8ae3SPaolo Bonzini ulong to_zap; 5902c50d8ae3SPaolo Bonzini 5903c50d8ae3SPaolo Bonzini rcu_idx = srcu_read_lock(&kvm->srcu); 5904531810caSBen Gardon write_lock(&kvm->mmu_lock); 5905c50d8ae3SPaolo Bonzini 5906c50d8ae3SPaolo Bonzini ratio = READ_ONCE(nx_huge_pages_recovery_ratio); 5907c50d8ae3SPaolo Bonzini to_zap = ratio ? DIV_ROUND_UP(kvm->stat.nx_lpage_splits, ratio) : 0; 59087d919c7aSSean Christopherson for ( ; to_zap; --to_zap) { 59097d919c7aSSean Christopherson if (list_empty(&kvm->arch.lpage_disallowed_mmu_pages)) 59107d919c7aSSean Christopherson break; 59117d919c7aSSean Christopherson 5912c50d8ae3SPaolo Bonzini /* 5913c50d8ae3SPaolo Bonzini * We use a separate list instead of just using active_mmu_pages 5914c50d8ae3SPaolo Bonzini * because the number of lpage_disallowed pages is expected to 5915c50d8ae3SPaolo Bonzini * be relatively small compared to the total. 5916c50d8ae3SPaolo Bonzini */ 5917c50d8ae3SPaolo Bonzini sp = list_first_entry(&kvm->arch.lpage_disallowed_mmu_pages, 5918c50d8ae3SPaolo Bonzini struct kvm_mmu_page, 5919c50d8ae3SPaolo Bonzini lpage_disallowed_link); 5920c50d8ae3SPaolo Bonzini WARN_ON_ONCE(!sp->lpage_disallowed); 5921897218ffSPaolo Bonzini if (is_tdp_mmu_page(sp)) { 592229cf0f50SBen Gardon kvm_tdp_mmu_zap_gfn_range(kvm, sp->gfn, 592329cf0f50SBen Gardon sp->gfn + KVM_PAGES_PER_HPAGE(sp->role.level)); 59248d1a182eSBen Gardon } else { 5925c50d8ae3SPaolo Bonzini kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list); 5926c50d8ae3SPaolo Bonzini WARN_ON_ONCE(sp->lpage_disallowed); 592729cf0f50SBen Gardon } 5928c50d8ae3SPaolo Bonzini 5929531810caSBen Gardon if (need_resched() || rwlock_needbreak(&kvm->mmu_lock)) { 5930c50d8ae3SPaolo Bonzini kvm_mmu_commit_zap_page(kvm, &invalid_list); 5931531810caSBen Gardon cond_resched_rwlock_write(&kvm->mmu_lock); 5932c50d8ae3SPaolo Bonzini } 5933c50d8ae3SPaolo Bonzini } 5934e8950569SSean Christopherson kvm_mmu_commit_zap_page(kvm, &invalid_list); 5935c50d8ae3SPaolo Bonzini 5936531810caSBen Gardon write_unlock(&kvm->mmu_lock); 5937c50d8ae3SPaolo Bonzini srcu_read_unlock(&kvm->srcu, rcu_idx); 5938c50d8ae3SPaolo Bonzini } 5939c50d8ae3SPaolo Bonzini 5940c50d8ae3SPaolo Bonzini static long get_nx_lpage_recovery_timeout(u64 start_time) 5941c50d8ae3SPaolo Bonzini { 5942c50d8ae3SPaolo Bonzini return READ_ONCE(nx_huge_pages) && READ_ONCE(nx_huge_pages_recovery_ratio) 5943c50d8ae3SPaolo Bonzini ? start_time + 60 * HZ - get_jiffies_64() 5944c50d8ae3SPaolo Bonzini : MAX_SCHEDULE_TIMEOUT; 5945c50d8ae3SPaolo Bonzini } 5946c50d8ae3SPaolo Bonzini 5947c50d8ae3SPaolo Bonzini static int kvm_nx_lpage_recovery_worker(struct kvm *kvm, uintptr_t data) 5948c50d8ae3SPaolo Bonzini { 5949c50d8ae3SPaolo Bonzini u64 start_time; 5950c50d8ae3SPaolo Bonzini long remaining_time; 5951c50d8ae3SPaolo Bonzini 5952c50d8ae3SPaolo Bonzini while (true) { 5953c50d8ae3SPaolo Bonzini start_time = get_jiffies_64(); 5954c50d8ae3SPaolo Bonzini remaining_time = get_nx_lpage_recovery_timeout(start_time); 5955c50d8ae3SPaolo Bonzini 5956c50d8ae3SPaolo Bonzini set_current_state(TASK_INTERRUPTIBLE); 5957c50d8ae3SPaolo Bonzini while (!kthread_should_stop() && remaining_time > 0) { 5958c50d8ae3SPaolo Bonzini schedule_timeout(remaining_time); 5959c50d8ae3SPaolo Bonzini remaining_time = get_nx_lpage_recovery_timeout(start_time); 5960c50d8ae3SPaolo Bonzini set_current_state(TASK_INTERRUPTIBLE); 5961c50d8ae3SPaolo Bonzini } 5962c50d8ae3SPaolo Bonzini 5963c50d8ae3SPaolo Bonzini set_current_state(TASK_RUNNING); 5964c50d8ae3SPaolo Bonzini 5965c50d8ae3SPaolo Bonzini if (kthread_should_stop()) 5966c50d8ae3SPaolo Bonzini return 0; 5967c50d8ae3SPaolo Bonzini 5968c50d8ae3SPaolo Bonzini kvm_recover_nx_lpages(kvm); 5969c50d8ae3SPaolo Bonzini } 5970c50d8ae3SPaolo Bonzini } 5971c50d8ae3SPaolo Bonzini 5972c50d8ae3SPaolo Bonzini int kvm_mmu_post_init_vm(struct kvm *kvm) 5973c50d8ae3SPaolo Bonzini { 5974c50d8ae3SPaolo Bonzini int err; 5975c50d8ae3SPaolo Bonzini 5976c50d8ae3SPaolo Bonzini err = kvm_vm_create_worker_thread(kvm, kvm_nx_lpage_recovery_worker, 0, 5977c50d8ae3SPaolo Bonzini "kvm-nx-lpage-recovery", 5978c50d8ae3SPaolo Bonzini &kvm->arch.nx_lpage_recovery_thread); 5979c50d8ae3SPaolo Bonzini if (!err) 5980c50d8ae3SPaolo Bonzini kthread_unpark(kvm->arch.nx_lpage_recovery_thread); 5981c50d8ae3SPaolo Bonzini 5982c50d8ae3SPaolo Bonzini return err; 5983c50d8ae3SPaolo Bonzini } 5984c50d8ae3SPaolo Bonzini 5985c50d8ae3SPaolo Bonzini void kvm_mmu_pre_destroy_vm(struct kvm *kvm) 5986c50d8ae3SPaolo Bonzini { 5987c50d8ae3SPaolo Bonzini if (kvm->arch.nx_lpage_recovery_thread) 5988c50d8ae3SPaolo Bonzini kthread_stop(kvm->arch.nx_lpage_recovery_thread); 5989c50d8ae3SPaolo Bonzini } 5990