1 /* 2 * Copyright (C) 2009 Thomas Gleixner <tglx@linutronix.de> 3 * 4 * For licencing details see kernel-base/COPYING 5 */ 6 #include <linux/dmi.h> 7 #include <linux/init.h> 8 #include <linux/ioport.h> 9 #include <linux/export.h> 10 #include <linux/pci.h> 11 12 #include <asm/acpi.h> 13 #include <asm/bios_ebda.h> 14 #include <asm/paravirt.h> 15 #include <asm/pci_x86.h> 16 #include <asm/mpspec.h> 17 #include <asm/setup.h> 18 #include <asm/apic.h> 19 #include <asm/e820/api.h> 20 #include <asm/time.h> 21 #include <asm/irq.h> 22 #include <asm/io_apic.h> 23 #include <asm/hpet.h> 24 #include <asm/memtype.h> 25 #include <asm/tsc.h> 26 #include <asm/iommu.h> 27 #include <asm/mach_traps.h> 28 #include <asm/irqdomain.h> 29 #include <asm/realmode.h> 30 31 void x86_init_noop(void) { } 32 void __init x86_init_uint_noop(unsigned int unused) { } 33 static int __init iommu_init_noop(void) { return 0; } 34 static void iommu_shutdown_noop(void) { } 35 bool __init bool_x86_init_noop(void) { return false; } 36 void x86_op_int_noop(int cpu) { } 37 int set_rtc_noop(const struct timespec64 *now) { return -EINVAL; } 38 void get_rtc_noop(struct timespec64 *now) { } 39 40 static __initconst const struct of_device_id of_cmos_match[] = { 41 { .compatible = "motorola,mc146818" }, 42 {} 43 }; 44 45 /* 46 * Allow devicetree configured systems to disable the RTC by setting the 47 * corresponding DT node's status property to disabled. Code is optimized 48 * out for CONFIG_OF=n builds. 49 */ 50 static __init void x86_wallclock_init(void) 51 { 52 struct device_node *node = of_find_matching_node(NULL, of_cmos_match); 53 54 if (node && !of_device_is_available(node)) { 55 x86_platform.get_wallclock = get_rtc_noop; 56 x86_platform.set_wallclock = set_rtc_noop; 57 } 58 } 59 60 /* 61 * The platform setup functions are preset with the default functions 62 * for standard PC hardware. 63 */ 64 struct x86_init_ops x86_init __initdata = { 65 66 .resources = { 67 .probe_roms = probe_roms, 68 .reserve_resources = reserve_standard_io_resources, 69 .memory_setup = e820__memory_setup_default, 70 .dmi_setup = dmi_setup, 71 }, 72 73 .mpparse = { 74 .setup_ioapic_ids = x86_init_noop, 75 .find_mptable = mpparse_find_mptable, 76 .early_parse_smp_cfg = mpparse_parse_early_smp_config, 77 .parse_smp_cfg = mpparse_parse_smp_config, 78 }, 79 80 .irqs = { 81 .pre_vector_init = init_ISA_irqs, 82 .intr_init = native_init_IRQ, 83 .intr_mode_select = apic_intr_mode_select, 84 .intr_mode_init = apic_intr_mode_init, 85 .create_pci_msi_domain = native_create_pci_msi_domain, 86 }, 87 88 .oem = { 89 .arch_setup = x86_init_noop, 90 .banner = default_banner, 91 }, 92 93 .paging = { 94 .pagetable_init = native_pagetable_init, 95 }, 96 97 .timers = { 98 .setup_percpu_clockev = setup_boot_APIC_clock, 99 .timer_init = hpet_time_init, 100 .wallclock_init = x86_wallclock_init, 101 }, 102 103 .iommu = { 104 .iommu_init = iommu_init_noop, 105 }, 106 107 .pci = { 108 .init = x86_default_pci_init, 109 .init_irq = x86_default_pci_init_irq, 110 .fixup_irqs = x86_default_pci_fixup_irqs, 111 }, 112 113 .hyper = { 114 .init_platform = x86_init_noop, 115 .guest_late_init = x86_init_noop, 116 .x2apic_available = bool_x86_init_noop, 117 .msi_ext_dest_id = bool_x86_init_noop, 118 .init_mem_mapping = x86_init_noop, 119 .init_after_bootmem = x86_init_noop, 120 }, 121 122 .acpi = { 123 .set_root_pointer = x86_default_set_root_pointer, 124 .get_root_pointer = x86_default_get_root_pointer, 125 .reduced_hw_early_init = acpi_generic_reduced_hw_init, 126 }, 127 }; 128 129 struct x86_cpuinit_ops x86_cpuinit = { 130 .early_percpu_clock_init = x86_init_noop, 131 .setup_percpu_clockev = setup_secondary_APIC_clock, 132 .parallel_bringup = true, 133 }; 134 135 static void default_nmi_init(void) { }; 136 137 static int enc_status_change_prepare_noop(unsigned long vaddr, int npages, bool enc) { return 0; } 138 static int enc_status_change_finish_noop(unsigned long vaddr, int npages, bool enc) { return 0; } 139 static bool enc_tlb_flush_required_noop(bool enc) { return false; } 140 static bool enc_cache_flush_required_noop(void) { return false; } 141 static void enc_kexec_begin_noop(void) {} 142 static void enc_kexec_finish_noop(void) {} 143 static bool is_private_mmio_noop(u64 addr) {return false; } 144 145 struct x86_platform_ops x86_platform __ro_after_init = { 146 .calibrate_cpu = native_calibrate_cpu_early, 147 .calibrate_tsc = native_calibrate_tsc, 148 .get_wallclock = mach_get_cmos_time, 149 .set_wallclock = mach_set_cmos_time, 150 .iommu_shutdown = iommu_shutdown_noop, 151 .is_untracked_pat_range = is_ISA_range, 152 .nmi_init = default_nmi_init, 153 .get_nmi_reason = default_get_nmi_reason, 154 .save_sched_clock_state = tsc_save_sched_clock_state, 155 .restore_sched_clock_state = tsc_restore_sched_clock_state, 156 .realmode_reserve = reserve_real_mode, 157 .realmode_init = init_real_mode, 158 .hyper.pin_vcpu = x86_op_int_noop, 159 .hyper.is_private_mmio = is_private_mmio_noop, 160 161 .guest = { 162 .enc_status_change_prepare = enc_status_change_prepare_noop, 163 .enc_status_change_finish = enc_status_change_finish_noop, 164 .enc_tlb_flush_required = enc_tlb_flush_required_noop, 165 .enc_cache_flush_required = enc_cache_flush_required_noop, 166 .enc_kexec_begin = enc_kexec_begin_noop, 167 .enc_kexec_finish = enc_kexec_finish_noop, 168 }, 169 }; 170 171 EXPORT_SYMBOL_GPL(x86_platform); 172 173 struct x86_apic_ops x86_apic_ops __ro_after_init = { 174 .io_apic_read = native_io_apic_read, 175 .restore = native_restore_boot_irq_mode, 176 }; 177