182c73e0aSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2d8ed9d48SThomas Gleixner /* 3d8ed9d48SThomas Gleixner * Interrupt descriptor table related code 4d8ed9d48SThomas Gleixner */ 5d8ed9d48SThomas Gleixner #include <linux/interrupt.h> 6d8ed9d48SThomas Gleixner 700229a54SThomas Gleixner #include <asm/cpu_entry_area.h> 83e77abdaSThomas Gleixner #include <asm/set_memory.h> 93318e974SThomas Gleixner #include <asm/traps.h> 103318e974SThomas Gleixner #include <asm/proto.h> 11d8ed9d48SThomas Gleixner #include <asm/desc.h> 12447ae316SNicolai Stange #include <asm/hw_irq.h> 138f93402bSPeter Zijlstra #include <asm/idtentry.h> 14d8ed9d48SThomas Gleixner 153318e974SThomas Gleixner #define DPL0 0x0 163318e974SThomas Gleixner #define DPL3 0x3 173318e974SThomas Gleixner 183318e974SThomas Gleixner #define DEFAULT_STACK 0 193318e974SThomas Gleixner 203318e974SThomas Gleixner #define G(_vector, _addr, _ist, _type, _dpl, _segment) \ 213318e974SThomas Gleixner { \ 223318e974SThomas Gleixner .vector = _vector, \ 233318e974SThomas Gleixner .bits.ist = _ist, \ 243318e974SThomas Gleixner .bits.type = _type, \ 253318e974SThomas Gleixner .bits.dpl = _dpl, \ 263318e974SThomas Gleixner .bits.p = 1, \ 273318e974SThomas Gleixner .addr = _addr, \ 283318e974SThomas Gleixner .segment = _segment, \ 293318e974SThomas Gleixner } 303318e974SThomas Gleixner 313318e974SThomas Gleixner /* Interrupt gate */ 323318e974SThomas Gleixner #define INTG(_vector, _addr) \ 333318e974SThomas Gleixner G(_vector, _addr, DEFAULT_STACK, GATE_INTERRUPT, DPL0, __KERNEL_CS) 343318e974SThomas Gleixner 353318e974SThomas Gleixner /* System interrupt gate */ 363318e974SThomas Gleixner #define SYSG(_vector, _addr) \ 373318e974SThomas Gleixner G(_vector, _addr, DEFAULT_STACK, GATE_INTERRUPT, DPL3, __KERNEL_CS) 383318e974SThomas Gleixner 391dcc917aSThomas Gleixner #ifdef CONFIG_X86_64 408f34c5b5SThomas Gleixner /* 418f34c5b5SThomas Gleixner * Interrupt gate with interrupt stack. The _ist index is the index in 428f34c5b5SThomas Gleixner * the tss.ist[] array, but for the descriptor it needs to start at 1. 438f34c5b5SThomas Gleixner */ 443318e974SThomas Gleixner #define ISTG(_vector, _addr, _ist) \ 458f34c5b5SThomas Gleixner G(_vector, _addr, _ist + 1, GATE_INTERRUPT, DPL0, __KERNEL_CS) 461dcc917aSThomas Gleixner #else 471dcc917aSThomas Gleixner #define ISTG(_vector, _addr, _ist) INTG(_vector, _addr) 481dcc917aSThomas Gleixner #endif 493318e974SThomas Gleixner 503318e974SThomas Gleixner /* Task gate */ 513318e974SThomas Gleixner #define TSKG(_vector, _gdt) \ 523318e974SThomas Gleixner G(_vector, NULL, DEFAULT_STACK, GATE_TASK, DPL0, _gdt << 3) 533318e974SThomas Gleixner 545a2bafcaSThomas Gleixner #define IDT_TABLE_SIZE (IDT_ENTRIES * sizeof(gate_desc)) 5506184325SVitaly Kuznetsov 5606184325SVitaly Kuznetsov static bool idt_setup_done __initdata; 5706184325SVitaly Kuznetsov 58433f8924SThomas Gleixner /* 59433f8924SThomas Gleixner * Early traps running on the DEFAULT_STACK because the other interrupt 60433f8924SThomas Gleixner * stacks work only after cpu_init(). 61433f8924SThomas Gleixner */ 62327867faSAndi Kleen static const __initconst struct idt_data early_idts[] = { 632bbc68f8SThomas Gleixner INTG(X86_TRAP_DB, asm_exc_debug), 648edd7e37SThomas Gleixner SYSG(X86_TRAP_BP, asm_exc_int3), 6594438af4SThomas Gleixner 66433f8924SThomas Gleixner #ifdef CONFIG_X86_32 6794438af4SThomas Gleixner /* 6894438af4SThomas Gleixner * Not possible on 64-bit. See idt_setup_early_pf() for details. 6994438af4SThomas Gleixner */ 7091eeafeaSThomas Gleixner INTG(X86_TRAP_PF, asm_exc_page_fault), 71433f8924SThomas Gleixner #endif 72433f8924SThomas Gleixner }; 73433f8924SThomas Gleixner 74b70543a0SThomas Gleixner /* 75b70543a0SThomas Gleixner * The default IDT entries which are set up in trap_init() before 76b70543a0SThomas Gleixner * cpu_init() is invoked. Interrupt stacks cannot be used at that point and 77b70543a0SThomas Gleixner * the traps which use them are reinitialized with IST after cpu_init() has 78b70543a0SThomas Gleixner * set up TSS. 79b70543a0SThomas Gleixner */ 80327867faSAndi Kleen static const __initconst struct idt_data def_idts[] = { 819d06c402SThomas Gleixner INTG(X86_TRAP_DE, asm_exc_divide_error), 821dcc917aSThomas Gleixner ISTG(X86_TRAP_NMI, asm_exc_nmi, IST_INDEX_NMI), 8358d9c81fSThomas Gleixner INTG(X86_TRAP_BR, asm_exc_bounds), 8449893c5cSThomas Gleixner INTG(X86_TRAP_UD, asm_exc_invalid_op), 85866ae2ccSThomas Gleixner INTG(X86_TRAP_NM, asm_exc_device_not_available), 86f95658fdSThomas Gleixner INTG(X86_TRAP_OLD_MF, asm_exc_coproc_segment_overrun), 8797b3d290SThomas Gleixner INTG(X86_TRAP_TS, asm_exc_invalid_tss), 8899a3fb8dSThomas Gleixner INTG(X86_TRAP_NP, asm_exc_segment_not_present), 89fd9689bfSThomas Gleixner INTG(X86_TRAP_SS, asm_exc_stack_segment), 90be4c11afSThomas Gleixner INTG(X86_TRAP_GP, asm_exc_general_protection), 91dad7106fSThomas Gleixner INTG(X86_TRAP_SPURIOUS, asm_exc_spurious_interrupt_bug), 9214a8bd2aSThomas Gleixner INTG(X86_TRAP_MF, asm_exc_coprocessor_error), 93436608bbSThomas Gleixner INTG(X86_TRAP_AC, asm_exc_alignment_check), 9448227e21SThomas Gleixner INTG(X86_TRAP_XF, asm_exc_simd_coprocessor_error), 95b70543a0SThomas Gleixner 96b70543a0SThomas Gleixner #ifdef CONFIG_X86_32 97b70543a0SThomas Gleixner TSKG(X86_TRAP_DF, GDT_ENTRY_DOUBLEFAULT_TSS), 98b70543a0SThomas Gleixner #else 991dcc917aSThomas Gleixner ISTG(X86_TRAP_DF, asm_exc_double_fault, IST_INDEX_DF), 100b70543a0SThomas Gleixner #endif 1011dcc917aSThomas Gleixner ISTG(X86_TRAP_DB, asm_exc_debug, IST_INDEX_DB), 102b70543a0SThomas Gleixner 103b70543a0SThomas Gleixner #ifdef CONFIG_X86_MCE 1041dcc917aSThomas Gleixner ISTG(X86_TRAP_MC, asm_exc_machine_check, IST_INDEX_MCE), 1051dcc917aSThomas Gleixner #endif 1061dcc917aSThomas Gleixner 107*991625f3SPeter Zijlstra #ifdef CONFIG_X86_KERNEL_IBT 108*991625f3SPeter Zijlstra INTG(X86_TRAP_CP, asm_exc_control_protection), 109*991625f3SPeter Zijlstra #endif 110*991625f3SPeter Zijlstra 1111dcc917aSThomas Gleixner #ifdef CONFIG_AMD_MEM_ENCRYPT 1121dcc917aSThomas Gleixner ISTG(X86_TRAP_VC, asm_exc_vmm_communication, IST_INDEX_VC), 113b70543a0SThomas Gleixner #endif 114b70543a0SThomas Gleixner 1154b6b9111SThomas Gleixner SYSG(X86_TRAP_OF, asm_exc_overflow), 116b70543a0SThomas Gleixner #if defined(CONFIG_IA32_EMULATION) 117b70543a0SThomas Gleixner SYSG(IA32_SYSCALL_VECTOR, entry_INT80_compat), 118b70543a0SThomas Gleixner #elif defined(CONFIG_X86_32) 119b70543a0SThomas Gleixner SYSG(IA32_SYSCALL_VECTOR, entry_INT80_32), 120b70543a0SThomas Gleixner #endif 121b70543a0SThomas Gleixner }; 122b70543a0SThomas Gleixner 123636a7598SThomas Gleixner /* 124636a7598SThomas Gleixner * The APIC and SMP idt entries 125636a7598SThomas Gleixner */ 126327867faSAndi Kleen static const __initconst struct idt_data apic_idts[] = { 127636a7598SThomas Gleixner #ifdef CONFIG_SMP 12813cad985SThomas Gleixner INTG(RESCHEDULE_VECTOR, asm_sysvec_reschedule_ipi), 129582f9191SThomas Gleixner INTG(CALL_FUNCTION_VECTOR, asm_sysvec_call_function), 130582f9191SThomas Gleixner INTG(CALL_FUNCTION_SINGLE_VECTOR, asm_sysvec_call_function_single), 131582f9191SThomas Gleixner INTG(IRQ_MOVE_CLEANUP_VECTOR, asm_sysvec_irq_move_cleanup), 132582f9191SThomas Gleixner INTG(REBOOT_VECTOR, asm_sysvec_reboot), 133636a7598SThomas Gleixner #endif 134636a7598SThomas Gleixner 135636a7598SThomas Gleixner #ifdef CONFIG_X86_THERMAL_VECTOR 136720909a7SThomas Gleixner INTG(THERMAL_APIC_VECTOR, asm_sysvec_thermal), 137636a7598SThomas Gleixner #endif 138636a7598SThomas Gleixner 139636a7598SThomas Gleixner #ifdef CONFIG_X86_MCE_THRESHOLD 140720909a7SThomas Gleixner INTG(THRESHOLD_APIC_VECTOR, asm_sysvec_threshold), 141636a7598SThomas Gleixner #endif 142636a7598SThomas Gleixner 143636a7598SThomas Gleixner #ifdef CONFIG_X86_MCE_AMD 144720909a7SThomas Gleixner INTG(DEFERRED_ERROR_VECTOR, asm_sysvec_deferred_error), 145636a7598SThomas Gleixner #endif 146636a7598SThomas Gleixner 147636a7598SThomas Gleixner #ifdef CONFIG_X86_LOCAL_APIC 148db0338eeSThomas Gleixner INTG(LOCAL_TIMER_VECTOR, asm_sysvec_apic_timer_interrupt), 149db0338eeSThomas Gleixner INTG(X86_PLATFORM_IPI_VECTOR, asm_sysvec_x86_platform_ipi), 150636a7598SThomas Gleixner # ifdef CONFIG_HAVE_KVM 1519c3b1f49SThomas Gleixner INTG(POSTED_INTR_VECTOR, asm_sysvec_kvm_posted_intr_ipi), 1529c3b1f49SThomas Gleixner INTG(POSTED_INTR_WAKEUP_VECTOR, asm_sysvec_kvm_posted_intr_wakeup_ipi), 1539c3b1f49SThomas Gleixner INTG(POSTED_INTR_NESTED_VECTOR, asm_sysvec_kvm_posted_intr_nested_ipi), 154636a7598SThomas Gleixner # endif 155636a7598SThomas Gleixner # ifdef CONFIG_IRQ_WORK 156720909a7SThomas Gleixner INTG(IRQ_WORK_VECTOR, asm_sysvec_irq_work), 157636a7598SThomas Gleixner # endif 158db0338eeSThomas Gleixner INTG(SPURIOUS_APIC_VECTOR, asm_sysvec_spurious_apic_interrupt), 159db0338eeSThomas Gleixner INTG(ERROR_APIC_VECTOR, asm_sysvec_error_interrupt), 160636a7598SThomas Gleixner #endif 161636a7598SThomas Gleixner }; 162636a7598SThomas Gleixner 1633e77abdaSThomas Gleixner /* Must be page-aligned because the real IDT is used in the cpu entry area */ 1643e77abdaSThomas Gleixner static gate_desc idt_table[IDT_ENTRIES] __page_aligned_bss; 165d8ed9d48SThomas Gleixner 166286d966bSJason Andryuk static struct desc_ptr idt_descr __ro_after_init = { 1675a2bafcaSThomas Gleixner .size = IDT_TABLE_SIZE - 1, 16816bc18d8SThomas Gleixner .address = (unsigned long) idt_table, 16916bc18d8SThomas Gleixner }; 17016bc18d8SThomas Gleixner 1713e77abdaSThomas Gleixner void load_current_idt(void) 1723e77abdaSThomas Gleixner { 1733e77abdaSThomas Gleixner lockdep_assert_irqs_disabled(); 1743e77abdaSThomas Gleixner load_idt(&idt_descr); 1753e77abdaSThomas Gleixner } 1763e77abdaSThomas Gleixner 1773e77abdaSThomas Gleixner #ifdef CONFIG_X86_F00F_BUG 1783e77abdaSThomas Gleixner bool idt_is_f00f_address(unsigned long address) 1793e77abdaSThomas Gleixner { 1803e77abdaSThomas Gleixner return ((address - idt_descr.address) >> 3) == 6; 1813e77abdaSThomas Gleixner } 182d8ed9d48SThomas Gleixner #endif 183e802a51eSThomas Gleixner 184bdf5bde8SThomas Gleixner static __init void 185db18da78SThomas Gleixner idt_setup_from_table(gate_desc *idt, const struct idt_data *t, int size, bool sys) 1863318e974SThomas Gleixner { 1873318e974SThomas Gleixner gate_desc desc; 1883318e974SThomas Gleixner 1893318e974SThomas Gleixner for (; size > 0; t++, size--) { 1903318e974SThomas Gleixner idt_init_desc(&desc, t); 1913318e974SThomas Gleixner write_idt_entry(idt, t->vector, &desc); 192db18da78SThomas Gleixner if (sys) 1937854f822SThomas Gleixner set_bit(t->vector, system_vectors); 1943318e974SThomas Gleixner } 1953318e974SThomas Gleixner } 1963318e974SThomas Gleixner 197bdf5bde8SThomas Gleixner static __init void set_intr_gate(unsigned int n, const void *addr) 198facaa3e3SThomas Gleixner { 199facaa3e3SThomas Gleixner struct idt_data data; 200facaa3e3SThomas Gleixner 2014bed2266SJoerg Roedel init_idt_data(&data, n, addr); 202facaa3e3SThomas Gleixner 203facaa3e3SThomas Gleixner idt_setup_from_table(idt_table, &data, 1, false); 204facaa3e3SThomas Gleixner } 205facaa3e3SThomas Gleixner 206e802a51eSThomas Gleixner /** 207433f8924SThomas Gleixner * idt_setup_early_traps - Initialize the idt table with early traps 208433f8924SThomas Gleixner * 209433f8924SThomas Gleixner * On X8664 these traps do not use interrupt stacks as they can't work 210433f8924SThomas Gleixner * before cpu_init() is invoked and sets up TSS. The IST variants are 211433f8924SThomas Gleixner * installed after that. 212433f8924SThomas Gleixner */ 213433f8924SThomas Gleixner void __init idt_setup_early_traps(void) 214433f8924SThomas Gleixner { 215db18da78SThomas Gleixner idt_setup_from_table(idt_table, early_idts, ARRAY_SIZE(early_idts), 216db18da78SThomas Gleixner true); 217433f8924SThomas Gleixner load_idt(&idt_descr); 218433f8924SThomas Gleixner } 219433f8924SThomas Gleixner 220b70543a0SThomas Gleixner /** 221b70543a0SThomas Gleixner * idt_setup_traps - Initialize the idt table with default traps 222b70543a0SThomas Gleixner */ 223b70543a0SThomas Gleixner void __init idt_setup_traps(void) 224b70543a0SThomas Gleixner { 225db18da78SThomas Gleixner idt_setup_from_table(idt_table, def_idts, ARRAY_SIZE(def_idts), true); 226b70543a0SThomas Gleixner } 227b70543a0SThomas Gleixner 228433f8924SThomas Gleixner #ifdef CONFIG_X86_64 2293e77abdaSThomas Gleixner /* 2303e77abdaSThomas Gleixner * Early traps running on the DEFAULT_STACK because the other interrupt 2313e77abdaSThomas Gleixner * stacks work only after cpu_init(). 2323e77abdaSThomas Gleixner */ 2333e77abdaSThomas Gleixner static const __initconst struct idt_data early_pf_idts[] = { 2343e77abdaSThomas Gleixner INTG(X86_TRAP_PF, asm_exc_page_fault), 2353e77abdaSThomas Gleixner }; 2363e77abdaSThomas Gleixner 237433f8924SThomas Gleixner /** 238433f8924SThomas Gleixner * idt_setup_early_pf - Initialize the idt table with early pagefault handler 239433f8924SThomas Gleixner * 240433f8924SThomas Gleixner * On X8664 this does not use interrupt stacks as they can't work before 241433f8924SThomas Gleixner * cpu_init() is invoked and sets up TSS. The IST variant is installed 242433f8924SThomas Gleixner * after that. 243433f8924SThomas Gleixner * 24494438af4SThomas Gleixner * Note, that X86_64 cannot install the real #PF handler in 245d9f6e12fSIngo Molnar * idt_setup_early_traps() because the memory initialization needs the #PF 24694438af4SThomas Gleixner * handler from the early_idt_handler_array to initialize the early page 24794438af4SThomas Gleixner * tables. 248433f8924SThomas Gleixner */ 249433f8924SThomas Gleixner void __init idt_setup_early_pf(void) 250433f8924SThomas Gleixner { 251433f8924SThomas Gleixner idt_setup_from_table(idt_table, early_pf_idts, 252db18da78SThomas Gleixner ARRAY_SIZE(early_pf_idts), true); 253433f8924SThomas Gleixner } 254433f8924SThomas Gleixner #endif 255433f8924SThomas Gleixner 25600229a54SThomas Gleixner static void __init idt_map_in_cea(void) 25700229a54SThomas Gleixner { 25800229a54SThomas Gleixner /* 25900229a54SThomas Gleixner * Set the IDT descriptor to a fixed read-only location in the cpu 26000229a54SThomas Gleixner * entry area, so that the "sidt" instruction will not leak the 26100229a54SThomas Gleixner * location of the kernel, and to defend the IDT against arbitrary 26200229a54SThomas Gleixner * memory write vulnerabilities. 26300229a54SThomas Gleixner */ 26400229a54SThomas Gleixner cea_set_pte(CPU_ENTRY_AREA_RO_IDT_VADDR, __pa_symbol(idt_table), 26500229a54SThomas Gleixner PAGE_KERNEL_RO); 26600229a54SThomas Gleixner idt_descr.address = CPU_ENTRY_AREA_RO_IDT; 26700229a54SThomas Gleixner } 26800229a54SThomas Gleixner 269433f8924SThomas Gleixner /** 270636a7598SThomas Gleixner * idt_setup_apic_and_irq_gates - Setup APIC/SMP and normal interrupt gates 271636a7598SThomas Gleixner */ 272636a7598SThomas Gleixner void __init idt_setup_apic_and_irq_gates(void) 273636a7598SThomas Gleixner { 274dc20b2d5SThomas Gleixner int i = FIRST_EXTERNAL_VECTOR; 275dc20b2d5SThomas Gleixner void *entry; 276dc20b2d5SThomas Gleixner 277db18da78SThomas Gleixner idt_setup_from_table(idt_table, apic_idts, ARRAY_SIZE(apic_idts), true); 278dc20b2d5SThomas Gleixner 2797854f822SThomas Gleixner for_each_clear_bit_from(i, system_vectors, FIRST_SYSTEM_VECTOR) { 2808f93402bSPeter Zijlstra entry = irq_entries_start + IDT_ALIGN * (i - FIRST_EXTERNAL_VECTOR); 281dc20b2d5SThomas Gleixner set_intr_gate(i, entry); 282dc20b2d5SThomas Gleixner } 283dc20b2d5SThomas Gleixner 284dc20b2d5SThomas Gleixner #ifdef CONFIG_X86_LOCAL_APIC 28533662812SDou Liyang for_each_clear_bit_from(i, system_vectors, NR_VECTORS) { 2861f1fbc70SVitaly Kuznetsov /* 2871f1fbc70SVitaly Kuznetsov * Don't set the non assigned system vectors in the 2881f1fbc70SVitaly Kuznetsov * system_vectors bitmap. Otherwise they show up in 2891f1fbc70SVitaly Kuznetsov * /proc/interrupts. 2901f1fbc70SVitaly Kuznetsov */ 2918f93402bSPeter Zijlstra entry = spurious_entries_start + IDT_ALIGN * (i - FIRST_SYSTEM_VECTOR); 292f8a8fe61SThomas Gleixner set_intr_gate(i, entry); 293dc20b2d5SThomas Gleixner } 29433662812SDou Liyang #endif 29500229a54SThomas Gleixner /* Map IDT into CPU entry area and reload it. */ 29600229a54SThomas Gleixner idt_map_in_cea(); 29700229a54SThomas Gleixner load_idt(&idt_descr); 29800229a54SThomas Gleixner 2993e77abdaSThomas Gleixner /* Make the IDT table read only */ 3003e77abdaSThomas Gleixner set_memory_ro((unsigned long)&idt_table, 1); 3013e77abdaSThomas Gleixner 30206184325SVitaly Kuznetsov idt_setup_done = true; 303636a7598SThomas Gleixner } 304636a7598SThomas Gleixner 305636a7598SThomas Gleixner /** 306588787fdSThomas Gleixner * idt_setup_early_handler - Initializes the idt table with early handlers 307588787fdSThomas Gleixner */ 308588787fdSThomas Gleixner void __init idt_setup_early_handler(void) 309588787fdSThomas Gleixner { 310588787fdSThomas Gleixner int i; 311588787fdSThomas Gleixner 312588787fdSThomas Gleixner for (i = 0; i < NUM_EXCEPTION_VECTORS; i++) 313588787fdSThomas Gleixner set_intr_gate(i, early_idt_handler_array[i]); 31487e81786SThomas Gleixner #ifdef CONFIG_X86_32 31587e81786SThomas Gleixner for ( ; i < NR_VECTORS; i++) 31687e81786SThomas Gleixner set_intr_gate(i, early_ignore_irq); 31787e81786SThomas Gleixner #endif 318588787fdSThomas Gleixner load_idt(&idt_descr); 319588787fdSThomas Gleixner } 320588787fdSThomas Gleixner 321588787fdSThomas Gleixner /** 322e802a51eSThomas Gleixner * idt_invalidate - Invalidate interrupt descriptor table 323e802a51eSThomas Gleixner */ 3248ec9069aSH. Peter Anvin (Intel) void idt_invalidate(void) 325e802a51eSThomas Gleixner { 3268ec9069aSH. Peter Anvin (Intel) static const struct desc_ptr idt = { .address = 0, .size = 0 }; 327e802a51eSThomas Gleixner 328e802a51eSThomas Gleixner load_idt(&idt); 329e802a51eSThomas Gleixner } 330db18da78SThomas Gleixner 33106184325SVitaly Kuznetsov void __init alloc_intr_gate(unsigned int n, const void *addr) 332db18da78SThomas Gleixner { 33306184325SVitaly Kuznetsov if (WARN_ON(n < FIRST_SYSTEM_VECTOR)) 33406184325SVitaly Kuznetsov return; 33506184325SVitaly Kuznetsov 33606184325SVitaly Kuznetsov if (WARN_ON(idt_setup_done)) 33706184325SVitaly Kuznetsov return; 33806184325SVitaly Kuznetsov 33906184325SVitaly Kuznetsov if (!WARN_ON(test_and_set_bit(n, system_vectors))) 340db18da78SThomas Gleixner set_intr_gate(n, addr); 341db18da78SThomas Gleixner } 342