182c73e0aSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2d8ed9d48SThomas Gleixner /* 3d8ed9d48SThomas Gleixner * Interrupt descriptor table related code 4d8ed9d48SThomas Gleixner */ 5d8ed9d48SThomas Gleixner #include <linux/interrupt.h> 6d8ed9d48SThomas Gleixner 700229a54SThomas Gleixner #include <asm/cpu_entry_area.h> 83e77abdaSThomas Gleixner #include <asm/set_memory.h> 93318e974SThomas Gleixner #include <asm/traps.h> 103318e974SThomas Gleixner #include <asm/proto.h> 11d8ed9d48SThomas Gleixner #include <asm/desc.h> 12447ae316SNicolai Stange #include <asm/hw_irq.h> 13d8ed9d48SThomas Gleixner 143318e974SThomas Gleixner #define DPL0 0x0 153318e974SThomas Gleixner #define DPL3 0x3 163318e974SThomas Gleixner 173318e974SThomas Gleixner #define DEFAULT_STACK 0 183318e974SThomas Gleixner 193318e974SThomas Gleixner #define G(_vector, _addr, _ist, _type, _dpl, _segment) \ 203318e974SThomas Gleixner { \ 213318e974SThomas Gleixner .vector = _vector, \ 223318e974SThomas Gleixner .bits.ist = _ist, \ 233318e974SThomas Gleixner .bits.type = _type, \ 243318e974SThomas Gleixner .bits.dpl = _dpl, \ 253318e974SThomas Gleixner .bits.p = 1, \ 263318e974SThomas Gleixner .addr = _addr, \ 273318e974SThomas Gleixner .segment = _segment, \ 283318e974SThomas Gleixner } 293318e974SThomas Gleixner 303318e974SThomas Gleixner /* Interrupt gate */ 313318e974SThomas Gleixner #define INTG(_vector, _addr) \ 323318e974SThomas Gleixner G(_vector, _addr, DEFAULT_STACK, GATE_INTERRUPT, DPL0, __KERNEL_CS) 333318e974SThomas Gleixner 343318e974SThomas Gleixner /* System interrupt gate */ 353318e974SThomas Gleixner #define SYSG(_vector, _addr) \ 363318e974SThomas Gleixner G(_vector, _addr, DEFAULT_STACK, GATE_INTERRUPT, DPL3, __KERNEL_CS) 373318e974SThomas Gleixner 388f34c5b5SThomas Gleixner /* 398f34c5b5SThomas Gleixner * Interrupt gate with interrupt stack. The _ist index is the index in 408f34c5b5SThomas Gleixner * the tss.ist[] array, but for the descriptor it needs to start at 1. 418f34c5b5SThomas Gleixner */ 423318e974SThomas Gleixner #define ISTG(_vector, _addr, _ist) \ 438f34c5b5SThomas Gleixner G(_vector, _addr, _ist + 1, GATE_INTERRUPT, DPL0, __KERNEL_CS) 443318e974SThomas Gleixner 453318e974SThomas Gleixner /* Task gate */ 463318e974SThomas Gleixner #define TSKG(_vector, _gdt) \ 473318e974SThomas Gleixner G(_vector, NULL, DEFAULT_STACK, GATE_TASK, DPL0, _gdt << 3) 483318e974SThomas Gleixner 495a2bafcaSThomas Gleixner #define IDT_TABLE_SIZE (IDT_ENTRIES * sizeof(gate_desc)) 5006184325SVitaly Kuznetsov 5106184325SVitaly Kuznetsov static bool idt_setup_done __initdata; 5206184325SVitaly Kuznetsov 53433f8924SThomas Gleixner /* 54433f8924SThomas Gleixner * Early traps running on the DEFAULT_STACK because the other interrupt 55433f8924SThomas Gleixner * stacks work only after cpu_init(). 56433f8924SThomas Gleixner */ 57327867faSAndi Kleen static const __initconst struct idt_data early_idts[] = { 582bbc68f8SThomas Gleixner INTG(X86_TRAP_DB, asm_exc_debug), 598edd7e37SThomas Gleixner SYSG(X86_TRAP_BP, asm_exc_int3), 6094438af4SThomas Gleixner 61433f8924SThomas Gleixner #ifdef CONFIG_X86_32 6294438af4SThomas Gleixner /* 6394438af4SThomas Gleixner * Not possible on 64-bit. See idt_setup_early_pf() for details. 6494438af4SThomas Gleixner */ 6591eeafeaSThomas Gleixner INTG(X86_TRAP_PF, asm_exc_page_fault), 66433f8924SThomas Gleixner #endif 67433f8924SThomas Gleixner }; 68433f8924SThomas Gleixner 69b70543a0SThomas Gleixner /* 70b70543a0SThomas Gleixner * The default IDT entries which are set up in trap_init() before 71b70543a0SThomas Gleixner * cpu_init() is invoked. Interrupt stacks cannot be used at that point and 72b70543a0SThomas Gleixner * the traps which use them are reinitialized with IST after cpu_init() has 73b70543a0SThomas Gleixner * set up TSS. 74b70543a0SThomas Gleixner */ 75327867faSAndi Kleen static const __initconst struct idt_data def_idts[] = { 769d06c402SThomas Gleixner INTG(X86_TRAP_DE, asm_exc_divide_error), 776271fef0SThomas Gleixner INTG(X86_TRAP_NMI, asm_exc_nmi), 7858d9c81fSThomas Gleixner INTG(X86_TRAP_BR, asm_exc_bounds), 7949893c5cSThomas Gleixner INTG(X86_TRAP_UD, asm_exc_invalid_op), 80866ae2ccSThomas Gleixner INTG(X86_TRAP_NM, asm_exc_device_not_available), 81f95658fdSThomas Gleixner INTG(X86_TRAP_OLD_MF, asm_exc_coproc_segment_overrun), 8297b3d290SThomas Gleixner INTG(X86_TRAP_TS, asm_exc_invalid_tss), 8399a3fb8dSThomas Gleixner INTG(X86_TRAP_NP, asm_exc_segment_not_present), 84fd9689bfSThomas Gleixner INTG(X86_TRAP_SS, asm_exc_stack_segment), 85be4c11afSThomas Gleixner INTG(X86_TRAP_GP, asm_exc_general_protection), 86dad7106fSThomas Gleixner INTG(X86_TRAP_SPURIOUS, asm_exc_spurious_interrupt_bug), 8714a8bd2aSThomas Gleixner INTG(X86_TRAP_MF, asm_exc_coprocessor_error), 88436608bbSThomas Gleixner INTG(X86_TRAP_AC, asm_exc_alignment_check), 8948227e21SThomas Gleixner INTG(X86_TRAP_XF, asm_exc_simd_coprocessor_error), 90b70543a0SThomas Gleixner 91b70543a0SThomas Gleixner #ifdef CONFIG_X86_32 92b70543a0SThomas Gleixner TSKG(X86_TRAP_DF, GDT_ENTRY_DOUBLEFAULT_TSS), 93b70543a0SThomas Gleixner #else 94c29c775aSThomas Gleixner INTG(X86_TRAP_DF, asm_exc_double_fault), 95b70543a0SThomas Gleixner #endif 962bbc68f8SThomas Gleixner INTG(X86_TRAP_DB, asm_exc_debug), 97b70543a0SThomas Gleixner 98b70543a0SThomas Gleixner #ifdef CONFIG_X86_MCE 998cd501c1SThomas Gleixner INTG(X86_TRAP_MC, asm_exc_machine_check), 100b70543a0SThomas Gleixner #endif 101b70543a0SThomas Gleixner 1024b6b9111SThomas Gleixner SYSG(X86_TRAP_OF, asm_exc_overflow), 103b70543a0SThomas Gleixner #if defined(CONFIG_IA32_EMULATION) 104b70543a0SThomas Gleixner SYSG(IA32_SYSCALL_VECTOR, entry_INT80_compat), 105b70543a0SThomas Gleixner #elif defined(CONFIG_X86_32) 106b70543a0SThomas Gleixner SYSG(IA32_SYSCALL_VECTOR, entry_INT80_32), 107b70543a0SThomas Gleixner #endif 108b70543a0SThomas Gleixner }; 109b70543a0SThomas Gleixner 110636a7598SThomas Gleixner /* 111636a7598SThomas Gleixner * The APIC and SMP idt entries 112636a7598SThomas Gleixner */ 113327867faSAndi Kleen static const __initconst struct idt_data apic_idts[] = { 114636a7598SThomas Gleixner #ifdef CONFIG_SMP 11513cad985SThomas Gleixner INTG(RESCHEDULE_VECTOR, asm_sysvec_reschedule_ipi), 116582f9191SThomas Gleixner INTG(CALL_FUNCTION_VECTOR, asm_sysvec_call_function), 117582f9191SThomas Gleixner INTG(CALL_FUNCTION_SINGLE_VECTOR, asm_sysvec_call_function_single), 118582f9191SThomas Gleixner INTG(IRQ_MOVE_CLEANUP_VECTOR, asm_sysvec_irq_move_cleanup), 119582f9191SThomas Gleixner INTG(REBOOT_VECTOR, asm_sysvec_reboot), 120636a7598SThomas Gleixner #endif 121636a7598SThomas Gleixner 122636a7598SThomas Gleixner #ifdef CONFIG_X86_THERMAL_VECTOR 123720909a7SThomas Gleixner INTG(THERMAL_APIC_VECTOR, asm_sysvec_thermal), 124636a7598SThomas Gleixner #endif 125636a7598SThomas Gleixner 126636a7598SThomas Gleixner #ifdef CONFIG_X86_MCE_THRESHOLD 127720909a7SThomas Gleixner INTG(THRESHOLD_APIC_VECTOR, asm_sysvec_threshold), 128636a7598SThomas Gleixner #endif 129636a7598SThomas Gleixner 130636a7598SThomas Gleixner #ifdef CONFIG_X86_MCE_AMD 131720909a7SThomas Gleixner INTG(DEFERRED_ERROR_VECTOR, asm_sysvec_deferred_error), 132636a7598SThomas Gleixner #endif 133636a7598SThomas Gleixner 134636a7598SThomas Gleixner #ifdef CONFIG_X86_LOCAL_APIC 135db0338eeSThomas Gleixner INTG(LOCAL_TIMER_VECTOR, asm_sysvec_apic_timer_interrupt), 136db0338eeSThomas Gleixner INTG(X86_PLATFORM_IPI_VECTOR, asm_sysvec_x86_platform_ipi), 137636a7598SThomas Gleixner # ifdef CONFIG_HAVE_KVM 1389c3b1f49SThomas Gleixner INTG(POSTED_INTR_VECTOR, asm_sysvec_kvm_posted_intr_ipi), 1399c3b1f49SThomas Gleixner INTG(POSTED_INTR_WAKEUP_VECTOR, asm_sysvec_kvm_posted_intr_wakeup_ipi), 1409c3b1f49SThomas Gleixner INTG(POSTED_INTR_NESTED_VECTOR, asm_sysvec_kvm_posted_intr_nested_ipi), 141636a7598SThomas Gleixner # endif 142636a7598SThomas Gleixner # ifdef CONFIG_IRQ_WORK 143720909a7SThomas Gleixner INTG(IRQ_WORK_VECTOR, asm_sysvec_irq_work), 144636a7598SThomas Gleixner # endif 145db0338eeSThomas Gleixner INTG(SPURIOUS_APIC_VECTOR, asm_sysvec_spurious_apic_interrupt), 146db0338eeSThomas Gleixner INTG(ERROR_APIC_VECTOR, asm_sysvec_error_interrupt), 147636a7598SThomas Gleixner #endif 148636a7598SThomas Gleixner }; 149636a7598SThomas Gleixner 1503e77abdaSThomas Gleixner /* Must be page-aligned because the real IDT is used in the cpu entry area */ 1513e77abdaSThomas Gleixner static gate_desc idt_table[IDT_ENTRIES] __page_aligned_bss; 152d8ed9d48SThomas Gleixner 153286d966bSJason Andryuk static struct desc_ptr idt_descr __ro_after_init = { 1545a2bafcaSThomas Gleixner .size = IDT_TABLE_SIZE - 1, 15516bc18d8SThomas Gleixner .address = (unsigned long) idt_table, 15616bc18d8SThomas Gleixner }; 15716bc18d8SThomas Gleixner 1583e77abdaSThomas Gleixner void load_current_idt(void) 1593e77abdaSThomas Gleixner { 1603e77abdaSThomas Gleixner lockdep_assert_irqs_disabled(); 1613e77abdaSThomas Gleixner load_idt(&idt_descr); 1623e77abdaSThomas Gleixner } 1633e77abdaSThomas Gleixner 1643e77abdaSThomas Gleixner #ifdef CONFIG_X86_F00F_BUG 1653e77abdaSThomas Gleixner bool idt_is_f00f_address(unsigned long address) 1663e77abdaSThomas Gleixner { 1673e77abdaSThomas Gleixner return ((address - idt_descr.address) >> 3) == 6; 1683e77abdaSThomas Gleixner } 169d8ed9d48SThomas Gleixner #endif 170e802a51eSThomas Gleixner 171bdf5bde8SThomas Gleixner static __init void 172db18da78SThomas Gleixner idt_setup_from_table(gate_desc *idt, const struct idt_data *t, int size, bool sys) 1733318e974SThomas Gleixner { 1743318e974SThomas Gleixner gate_desc desc; 1753318e974SThomas Gleixner 1763318e974SThomas Gleixner for (; size > 0; t++, size--) { 1773318e974SThomas Gleixner idt_init_desc(&desc, t); 1783318e974SThomas Gleixner write_idt_entry(idt, t->vector, &desc); 179db18da78SThomas Gleixner if (sys) 1807854f822SThomas Gleixner set_bit(t->vector, system_vectors); 1813318e974SThomas Gleixner } 1823318e974SThomas Gleixner } 1833318e974SThomas Gleixner 184bdf5bde8SThomas Gleixner static __init void set_intr_gate(unsigned int n, const void *addr) 185facaa3e3SThomas Gleixner { 186facaa3e3SThomas Gleixner struct idt_data data; 187facaa3e3SThomas Gleixner 1884bed2266SJoerg Roedel init_idt_data(&data, n, addr); 189facaa3e3SThomas Gleixner 190facaa3e3SThomas Gleixner idt_setup_from_table(idt_table, &data, 1, false); 191facaa3e3SThomas Gleixner } 192facaa3e3SThomas Gleixner 193e802a51eSThomas Gleixner /** 194433f8924SThomas Gleixner * idt_setup_early_traps - Initialize the idt table with early traps 195433f8924SThomas Gleixner * 196433f8924SThomas Gleixner * On X8664 these traps do not use interrupt stacks as they can't work 197433f8924SThomas Gleixner * before cpu_init() is invoked and sets up TSS. The IST variants are 198433f8924SThomas Gleixner * installed after that. 199433f8924SThomas Gleixner */ 200433f8924SThomas Gleixner void __init idt_setup_early_traps(void) 201433f8924SThomas Gleixner { 202db18da78SThomas Gleixner idt_setup_from_table(idt_table, early_idts, ARRAY_SIZE(early_idts), 203db18da78SThomas Gleixner true); 204433f8924SThomas Gleixner load_idt(&idt_descr); 205433f8924SThomas Gleixner } 206433f8924SThomas Gleixner 207b70543a0SThomas Gleixner /** 208b70543a0SThomas Gleixner * idt_setup_traps - Initialize the idt table with default traps 209b70543a0SThomas Gleixner */ 210b70543a0SThomas Gleixner void __init idt_setup_traps(void) 211b70543a0SThomas Gleixner { 212db18da78SThomas Gleixner idt_setup_from_table(idt_table, def_idts, ARRAY_SIZE(def_idts), true); 213b70543a0SThomas Gleixner } 214b70543a0SThomas Gleixner 215433f8924SThomas Gleixner #ifdef CONFIG_X86_64 2163e77abdaSThomas Gleixner /* 2173e77abdaSThomas Gleixner * Early traps running on the DEFAULT_STACK because the other interrupt 2183e77abdaSThomas Gleixner * stacks work only after cpu_init(). 2193e77abdaSThomas Gleixner */ 2203e77abdaSThomas Gleixner static const __initconst struct idt_data early_pf_idts[] = { 2213e77abdaSThomas Gleixner INTG(X86_TRAP_PF, asm_exc_page_fault), 2223e77abdaSThomas Gleixner }; 2233e77abdaSThomas Gleixner 2243e77abdaSThomas Gleixner /* 2253e77abdaSThomas Gleixner * The exceptions which use Interrupt stacks. They are setup after 2263e77abdaSThomas Gleixner * cpu_init() when the TSS has been initialized. 2273e77abdaSThomas Gleixner */ 2283e77abdaSThomas Gleixner static const __initconst struct idt_data ist_idts[] = { 2293e77abdaSThomas Gleixner ISTG(X86_TRAP_DB, asm_exc_debug, IST_INDEX_DB), 2303e77abdaSThomas Gleixner ISTG(X86_TRAP_NMI, asm_exc_nmi, IST_INDEX_NMI), 2313e77abdaSThomas Gleixner ISTG(X86_TRAP_DF, asm_exc_double_fault, IST_INDEX_DF), 2323e77abdaSThomas Gleixner #ifdef CONFIG_X86_MCE 2333e77abdaSThomas Gleixner ISTG(X86_TRAP_MC, asm_exc_machine_check, IST_INDEX_MCE), 2343e77abdaSThomas Gleixner #endif 2350786138cSTom Lendacky #ifdef CONFIG_AMD_MEM_ENCRYPT 2360786138cSTom Lendacky ISTG(X86_TRAP_VC, asm_exc_vmm_communication, IST_INDEX_VC), 2373e77abdaSThomas Gleixner #endif 2383e77abdaSThomas Gleixner }; 2393e77abdaSThomas Gleixner 240433f8924SThomas Gleixner /** 241433f8924SThomas Gleixner * idt_setup_early_pf - Initialize the idt table with early pagefault handler 242433f8924SThomas Gleixner * 243433f8924SThomas Gleixner * On X8664 this does not use interrupt stacks as they can't work before 244433f8924SThomas Gleixner * cpu_init() is invoked and sets up TSS. The IST variant is installed 245433f8924SThomas Gleixner * after that. 246433f8924SThomas Gleixner * 24794438af4SThomas Gleixner * Note, that X86_64 cannot install the real #PF handler in 248d9f6e12fSIngo Molnar * idt_setup_early_traps() because the memory initialization needs the #PF 24994438af4SThomas Gleixner * handler from the early_idt_handler_array to initialize the early page 25094438af4SThomas Gleixner * tables. 251433f8924SThomas Gleixner */ 252433f8924SThomas Gleixner void __init idt_setup_early_pf(void) 253433f8924SThomas Gleixner { 254433f8924SThomas Gleixner idt_setup_from_table(idt_table, early_pf_idts, 255db18da78SThomas Gleixner ARRAY_SIZE(early_pf_idts), true); 256433f8924SThomas Gleixner } 2570a30908bSThomas Gleixner 2580a30908bSThomas Gleixner /** 25990f6225fSThomas Gleixner * idt_setup_ist_traps - Initialize the idt table with traps using IST 26090f6225fSThomas Gleixner */ 26190f6225fSThomas Gleixner void __init idt_setup_ist_traps(void) 26290f6225fSThomas Gleixner { 263db18da78SThomas Gleixner idt_setup_from_table(idt_table, ist_idts, ARRAY_SIZE(ist_idts), true); 26490f6225fSThomas Gleixner } 265433f8924SThomas Gleixner #endif 266433f8924SThomas Gleixner 26700229a54SThomas Gleixner static void __init idt_map_in_cea(void) 26800229a54SThomas Gleixner { 26900229a54SThomas Gleixner /* 27000229a54SThomas Gleixner * Set the IDT descriptor to a fixed read-only location in the cpu 27100229a54SThomas Gleixner * entry area, so that the "sidt" instruction will not leak the 27200229a54SThomas Gleixner * location of the kernel, and to defend the IDT against arbitrary 27300229a54SThomas Gleixner * memory write vulnerabilities. 27400229a54SThomas Gleixner */ 27500229a54SThomas Gleixner cea_set_pte(CPU_ENTRY_AREA_RO_IDT_VADDR, __pa_symbol(idt_table), 27600229a54SThomas Gleixner PAGE_KERNEL_RO); 27700229a54SThomas Gleixner idt_descr.address = CPU_ENTRY_AREA_RO_IDT; 27800229a54SThomas Gleixner } 27900229a54SThomas Gleixner 280433f8924SThomas Gleixner /** 281636a7598SThomas Gleixner * idt_setup_apic_and_irq_gates - Setup APIC/SMP and normal interrupt gates 282636a7598SThomas Gleixner */ 283636a7598SThomas Gleixner void __init idt_setup_apic_and_irq_gates(void) 284636a7598SThomas Gleixner { 285dc20b2d5SThomas Gleixner int i = FIRST_EXTERNAL_VECTOR; 286dc20b2d5SThomas Gleixner void *entry; 287dc20b2d5SThomas Gleixner 288db18da78SThomas Gleixner idt_setup_from_table(idt_table, apic_idts, ARRAY_SIZE(apic_idts), true); 289dc20b2d5SThomas Gleixner 2907854f822SThomas Gleixner for_each_clear_bit_from(i, system_vectors, FIRST_SYSTEM_VECTOR) { 291dc20b2d5SThomas Gleixner entry = irq_entries_start + 8 * (i - FIRST_EXTERNAL_VECTOR); 292dc20b2d5SThomas Gleixner set_intr_gate(i, entry); 293dc20b2d5SThomas Gleixner } 294dc20b2d5SThomas Gleixner 295dc20b2d5SThomas Gleixner #ifdef CONFIG_X86_LOCAL_APIC 29633662812SDou Liyang for_each_clear_bit_from(i, system_vectors, NR_VECTORS) { 2971f1fbc70SVitaly Kuznetsov /* 2981f1fbc70SVitaly Kuznetsov * Don't set the non assigned system vectors in the 2991f1fbc70SVitaly Kuznetsov * system_vectors bitmap. Otherwise they show up in 3001f1fbc70SVitaly Kuznetsov * /proc/interrupts. 3011f1fbc70SVitaly Kuznetsov */ 302f8a8fe61SThomas Gleixner entry = spurious_entries_start + 8 * (i - FIRST_SYSTEM_VECTOR); 303f8a8fe61SThomas Gleixner set_intr_gate(i, entry); 304dc20b2d5SThomas Gleixner } 30533662812SDou Liyang #endif 30600229a54SThomas Gleixner /* Map IDT into CPU entry area and reload it. */ 30700229a54SThomas Gleixner idt_map_in_cea(); 30800229a54SThomas Gleixner load_idt(&idt_descr); 30900229a54SThomas Gleixner 3103e77abdaSThomas Gleixner /* Make the IDT table read only */ 3113e77abdaSThomas Gleixner set_memory_ro((unsigned long)&idt_table, 1); 3123e77abdaSThomas Gleixner 31306184325SVitaly Kuznetsov idt_setup_done = true; 314636a7598SThomas Gleixner } 315636a7598SThomas Gleixner 316636a7598SThomas Gleixner /** 317588787fdSThomas Gleixner * idt_setup_early_handler - Initializes the idt table with early handlers 318588787fdSThomas Gleixner */ 319588787fdSThomas Gleixner void __init idt_setup_early_handler(void) 320588787fdSThomas Gleixner { 321588787fdSThomas Gleixner int i; 322588787fdSThomas Gleixner 323588787fdSThomas Gleixner for (i = 0; i < NUM_EXCEPTION_VECTORS; i++) 324588787fdSThomas Gleixner set_intr_gate(i, early_idt_handler_array[i]); 32587e81786SThomas Gleixner #ifdef CONFIG_X86_32 32687e81786SThomas Gleixner for ( ; i < NR_VECTORS; i++) 32787e81786SThomas Gleixner set_intr_gate(i, early_ignore_irq); 32887e81786SThomas Gleixner #endif 329588787fdSThomas Gleixner load_idt(&idt_descr); 330588787fdSThomas Gleixner } 331588787fdSThomas Gleixner 332588787fdSThomas Gleixner /** 333e802a51eSThomas Gleixner * idt_invalidate - Invalidate interrupt descriptor table 334e802a51eSThomas Gleixner */ 335*8ec9069aSH. Peter Anvin (Intel) void idt_invalidate(void) 336e802a51eSThomas Gleixner { 337*8ec9069aSH. Peter Anvin (Intel) static const struct desc_ptr idt = { .address = 0, .size = 0 }; 338e802a51eSThomas Gleixner 339e802a51eSThomas Gleixner load_idt(&idt); 340e802a51eSThomas Gleixner } 341db18da78SThomas Gleixner 34206184325SVitaly Kuznetsov void __init alloc_intr_gate(unsigned int n, const void *addr) 343db18da78SThomas Gleixner { 34406184325SVitaly Kuznetsov if (WARN_ON(n < FIRST_SYSTEM_VECTOR)) 34506184325SVitaly Kuznetsov return; 34606184325SVitaly Kuznetsov 34706184325SVitaly Kuznetsov if (WARN_ON(idt_setup_done)) 34806184325SVitaly Kuznetsov return; 34906184325SVitaly Kuznetsov 35006184325SVitaly Kuznetsov if (!WARN_ON(test_and_set_bit(n, system_vectors))) 351db18da78SThomas Gleixner set_intr_gate(n, addr); 352db18da78SThomas Gleixner } 353