1/* SPDX-License-Identifier: GPL-2.0 */ 2/* 3 * linux/arch/x86/kernel/head_64.S -- start in 32bit and switch to 64bit 4 * 5 * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE 6 * Copyright (C) 2000 Pavel Machek <pavel@suse.cz> 7 * Copyright (C) 2000 Karsten Keil <kkeil@suse.de> 8 * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de> 9 * Copyright (C) 2005 Eric Biederman <ebiederm@xmission.com> 10 */ 11 12#include <linux/export.h> 13#include <linux/linkage.h> 14#include <linux/threads.h> 15#include <linux/init.h> 16#include <linux/pgtable.h> 17#include <asm/segment.h> 18#include <asm/page.h> 19#include <asm/msr.h> 20#include <asm/cache.h> 21#include <asm/processor-flags.h> 22#include <asm/percpu.h> 23#include <asm/nops.h> 24#include "../entry/calling.h" 25#include <asm/nospec-branch.h> 26#include <asm/apicdef.h> 27#include <asm/fixmap.h> 28#include <asm/smp.h> 29#include <asm/thread_info.h> 30 31/* 32 * We are not able to switch in one step to the final KERNEL ADDRESS SPACE 33 * because we need identity-mapped pages. 34 */ 35#define l4_index(x) (((x) >> 39) & 511) 36#define pud_index(x) (((x) >> PUD_SHIFT) & (PTRS_PER_PUD-1)) 37 38L4_PAGE_OFFSET = l4_index(__PAGE_OFFSET_BASE_L4) 39L4_START_KERNEL = l4_index(__START_KERNEL_map) 40 41L3_START_KERNEL = pud_index(__START_KERNEL_map) 42 43 .text 44 __HEAD 45 .code64 46SYM_CODE_START_NOALIGN(startup_64) 47 UNWIND_HINT_END_OF_STACK 48 /* 49 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0, 50 * and someone has loaded an identity mapped page table 51 * for us. These identity mapped page tables map all of the 52 * kernel pages and possibly all of memory. 53 * 54 * %RSI holds the physical address of the boot_params structure 55 * provided by the bootloader. Preserve it in %R15 so C function calls 56 * will not clobber it. 57 * 58 * We come here either directly from a 64bit bootloader, or from 59 * arch/x86/boot/compressed/head_64.S. 60 * 61 * We only come here initially at boot nothing else comes here. 62 * 63 * Since we may be loaded at an address different from what we were 64 * compiled to run at we first fixup the physical addresses in our page 65 * tables and then reload them. 66 */ 67 mov %rsi, %r15 68 69 /* Set up the stack for verify_cpu() */ 70 leaq (__end_init_task - TOP_OF_KERNEL_STACK_PADDING - PTREGS_SIZE)(%rip), %rsp 71 72 leaq _text(%rip), %rdi 73 74 /* Setup GSBASE to allow stack canary access for C code */ 75 movl $MSR_GS_BASE, %ecx 76 leaq INIT_PER_CPU_VAR(fixed_percpu_data)(%rip), %rdx 77 movl %edx, %eax 78 shrq $32, %rdx 79 wrmsr 80 81 call startup_64_setup_env 82 83 /* Now switch to __KERNEL_CS so IRET works reliably */ 84 pushq $__KERNEL_CS 85 leaq .Lon_kernel_cs(%rip), %rax 86 pushq %rax 87 lretq 88 89.Lon_kernel_cs: 90 UNWIND_HINT_END_OF_STACK 91 92#ifdef CONFIG_AMD_MEM_ENCRYPT 93 /* 94 * Activate SEV/SME memory encryption if supported/enabled. This needs to 95 * be done now, since this also includes setup of the SEV-SNP CPUID table, 96 * which needs to be done before any CPUID instructions are executed in 97 * subsequent code. Pass the boot_params pointer as the first argument. 98 */ 99 movq %r15, %rdi 100 call sme_enable 101#endif 102 103 /* Sanitize CPU configuration */ 104 call verify_cpu 105 106 /* 107 * Perform pagetable fixups. Additionally, if SME is active, encrypt 108 * the kernel and retrieve the modifier (SME encryption mask if SME 109 * is active) to be added to the initial pgdir entry that will be 110 * programmed into CR3. 111 */ 112 leaq _text(%rip), %rdi 113 movq %r15, %rsi 114 call __startup_64 115 116 /* Form the CR3 value being sure to include the CR3 modifier */ 117 addq $(early_top_pgt - __START_KERNEL_map), %rax 118 119#ifdef CONFIG_AMD_MEM_ENCRYPT 120 mov %rax, %rdi 121 mov %rax, %r14 122 123 addq phys_base(%rip), %rdi 124 125 /* 126 * For SEV guests: Verify that the C-bit is correct. A malicious 127 * hypervisor could lie about the C-bit position to perform a ROP 128 * attack on the guest by writing to the unencrypted stack and wait for 129 * the next RET instruction. 130 */ 131 call sev_verify_cbit 132 133 /* 134 * Restore CR3 value without the phys_base which will be added 135 * below, before writing %cr3. 136 */ 137 mov %r14, %rax 138#endif 139 140 jmp 1f 141SYM_CODE_END(startup_64) 142 143SYM_CODE_START(secondary_startup_64) 144 UNWIND_HINT_END_OF_STACK 145 ANNOTATE_NOENDBR 146 /* 147 * At this point the CPU runs in 64bit mode CS.L = 1 CS.D = 0, 148 * and someone has loaded a mapped page table. 149 * 150 * We come here either from startup_64 (using physical addresses) 151 * or from trampoline.S (using virtual addresses). 152 * 153 * Using virtual addresses from trampoline.S removes the need 154 * to have any identity mapped pages in the kernel page table 155 * after the boot processor executes this code. 156 */ 157 158 /* Sanitize CPU configuration */ 159 call verify_cpu 160 161 /* 162 * The secondary_startup_64_no_verify entry point is only used by 163 * SEV-ES guests. In those guests the call to verify_cpu() would cause 164 * #VC exceptions which can not be handled at this stage of secondary 165 * CPU bringup. 166 * 167 * All non SEV-ES systems, especially Intel systems, need to execute 168 * verify_cpu() above to make sure NX is enabled. 169 */ 170SYM_INNER_LABEL(secondary_startup_64_no_verify, SYM_L_GLOBAL) 171 UNWIND_HINT_END_OF_STACK 172 ANNOTATE_NOENDBR 173 174 /* Clear %R15 which holds the boot_params pointer on the boot CPU */ 175 xorq %r15, %r15 176 177 /* 178 * Retrieve the modifier (SME encryption mask if SME is active) to be 179 * added to the initial pgdir entry that will be programmed into CR3. 180 */ 181#ifdef CONFIG_AMD_MEM_ENCRYPT 182 movq sme_me_mask, %rax 183#else 184 xorq %rax, %rax 185#endif 186 187 /* Form the CR3 value being sure to include the CR3 modifier */ 188 addq $(init_top_pgt - __START_KERNEL_map), %rax 1891: 190 191#ifdef CONFIG_X86_MCE 192 /* 193 * Preserve CR4.MCE if the kernel will enable #MC support. 194 * Clearing MCE may fault in some environments (that also force #MC 195 * support). Any machine check that occurs before #MC support is fully 196 * configured will crash the system regardless of the CR4.MCE value set 197 * here. 198 */ 199 movq %cr4, %rcx 200 andl $X86_CR4_MCE, %ecx 201#else 202 movl $0, %ecx 203#endif 204 205 /* Enable PAE mode, PSE, PGE and LA57 */ 206 orl $(X86_CR4_PAE | X86_CR4_PSE | X86_CR4_PGE), %ecx 207#ifdef CONFIG_X86_5LEVEL 208 testb $1, __pgtable_l5_enabled(%rip) 209 jz 1f 210 orl $X86_CR4_LA57, %ecx 2111: 212#endif 213 movq %rcx, %cr4 214 215 /* Setup early boot stage 4-/5-level pagetables. */ 216 addq phys_base(%rip), %rax 217 218 /* 219 * Switch to new page-table 220 * 221 * For the boot CPU this switches to early_top_pgt which still has the 222 * identity mappings present. The secondary CPUs will switch to the 223 * init_top_pgt here, away from the trampoline_pgd and unmap the 224 * identity mapped ranges. 225 */ 226 movq %rax, %cr3 227 228 /* 229 * Do a global TLB flush after the CR3 switch to make sure the TLB 230 * entries from the identity mapping are flushed. 231 */ 232 movq %cr4, %rcx 233 movq %rcx, %rax 234 xorq $X86_CR4_PGE, %rcx 235 movq %rcx, %cr4 236 movq %rax, %cr4 237 238 /* Ensure I am executing from virtual addresses */ 239 movq $1f, %rax 240 ANNOTATE_RETPOLINE_SAFE 241 jmp *%rax 2421: 243 UNWIND_HINT_END_OF_STACK 244 ANNOTATE_NOENDBR // above 245 246#ifdef CONFIG_SMP 247 /* 248 * For parallel boot, the APIC ID is read from the APIC, and then 249 * used to look up the CPU number. For booting a single CPU, the 250 * CPU number is encoded in smpboot_control. 251 * 252 * Bit 31 STARTUP_READ_APICID (Read APICID from APIC) 253 * Bit 0-23 CPU# if STARTUP_xx flags are not set 254 */ 255 movl smpboot_control(%rip), %ecx 256 testl $STARTUP_READ_APICID, %ecx 257 jnz .Lread_apicid 258 /* 259 * No control bit set, single CPU bringup. CPU number is provided 260 * in bit 0-23. This is also the boot CPU case (CPU number 0). 261 */ 262 andl $(~STARTUP_PARALLEL_MASK), %ecx 263 jmp .Lsetup_cpu 264 265.Lread_apicid: 266 /* Check whether X2APIC mode is already enabled */ 267 mov $MSR_IA32_APICBASE, %ecx 268 rdmsr 269 testl $X2APIC_ENABLE, %eax 270 jnz .Lread_apicid_msr 271 272#ifdef CONFIG_X86_X2APIC 273 /* 274 * If system is in X2APIC mode then MMIO base might not be 275 * mapped causing the MMIO read below to fault. Faults can't 276 * be handled at that point. 277 */ 278 cmpl $0, x2apic_mode(%rip) 279 jz .Lread_apicid_mmio 280 281 /* Force the AP into X2APIC mode. */ 282 orl $X2APIC_ENABLE, %eax 283 wrmsr 284 jmp .Lread_apicid_msr 285#endif 286 287.Lread_apicid_mmio: 288 /* Read the APIC ID from the fix-mapped MMIO space. */ 289 movq apic_mmio_base(%rip), %rcx 290 addq $APIC_ID, %rcx 291 movl (%rcx), %eax 292 shr $24, %eax 293 jmp .Llookup_AP 294 295.Lread_apicid_msr: 296 mov $APIC_X2APIC_ID_MSR, %ecx 297 rdmsr 298 299.Llookup_AP: 300 /* EAX contains the APIC ID of the current CPU */ 301 xorq %rcx, %rcx 302 leaq cpuid_to_apicid(%rip), %rbx 303 304.Lfind_cpunr: 305 cmpl (%rbx,%rcx,4), %eax 306 jz .Lsetup_cpu 307 inc %ecx 308#ifdef CONFIG_FORCE_NR_CPUS 309 cmpl $NR_CPUS, %ecx 310#else 311 cmpl nr_cpu_ids(%rip), %ecx 312#endif 313 jb .Lfind_cpunr 314 315 /* APIC ID not found in the table. Drop the trampoline lock and bail. */ 316 movq trampoline_lock(%rip), %rax 317 movl $0, (%rax) 318 3191: cli 320 hlt 321 jmp 1b 322 323.Lsetup_cpu: 324 /* Get the per cpu offset for the given CPU# which is in ECX */ 325 movq __per_cpu_offset(,%rcx,8), %rdx 326#else 327 xorl %edx, %edx /* zero-extended to clear all of RDX */ 328#endif /* CONFIG_SMP */ 329 330 /* 331 * Setup a boot time stack - Any secondary CPU will have lost its stack 332 * by now because the cr3-switch above unmaps the real-mode stack. 333 * 334 * RDX contains the per-cpu offset 335 */ 336 movq pcpu_hot + X86_current_task(%rdx), %rax 337 movq TASK_threadsp(%rax), %rsp 338 339 /* 340 * Now that this CPU is running on its own stack, drop the realmode 341 * protection. For the boot CPU the pointer is NULL! 342 */ 343 movq trampoline_lock(%rip), %rax 344 testq %rax, %rax 345 jz .Lsetup_gdt 346 movl $0, (%rax) 347 348.Lsetup_gdt: 349 /* 350 * We must switch to a new descriptor in kernel space for the GDT 351 * because soon the kernel won't have access anymore to the userspace 352 * addresses where we're currently running on. We have to do that here 353 * because in 32bit we couldn't load a 64bit linear address. 354 */ 355 subq $16, %rsp 356 movw $(GDT_SIZE-1), (%rsp) 357 leaq gdt_page(%rdx), %rax 358 movq %rax, 2(%rsp) 359 lgdt (%rsp) 360 addq $16, %rsp 361 362 /* set up data segments */ 363 xorl %eax,%eax 364 movl %eax,%ds 365 movl %eax,%ss 366 movl %eax,%es 367 368 /* 369 * We don't really need to load %fs or %gs, but load them anyway 370 * to kill any stale realmode selectors. This allows execution 371 * under VT hardware. 372 */ 373 movl %eax,%fs 374 movl %eax,%gs 375 376 /* Set up %gs. 377 * 378 * The base of %gs always points to fixed_percpu_data. If the 379 * stack protector canary is enabled, it is located at %gs:40. 380 * Note that, on SMP, the boot cpu uses init data section until 381 * the per cpu areas are set up. 382 */ 383 movl $MSR_GS_BASE,%ecx 384#ifndef CONFIG_SMP 385 leaq INIT_PER_CPU_VAR(fixed_percpu_data)(%rip), %rdx 386#endif 387 movl %edx, %eax 388 shrq $32, %rdx 389 wrmsr 390 391 /* Setup and Load IDT */ 392 call early_setup_idt 393 394 /* Check if nx is implemented */ 395 movl $0x80000001, %eax 396 cpuid 397 movl %edx,%edi 398 399 /* Setup EFER (Extended Feature Enable Register) */ 400 movl $MSR_EFER, %ecx 401 rdmsr 402 /* 403 * Preserve current value of EFER for comparison and to skip 404 * EFER writes if no change was made (for TDX guest) 405 */ 406 movl %eax, %edx 407 btsl $_EFER_SCE, %eax /* Enable System Call */ 408 btl $20,%edi /* No Execute supported? */ 409 jnc 1f 410 btsl $_EFER_NX, %eax 411 btsq $_PAGE_BIT_NX,early_pmd_flags(%rip) 412 413 /* Avoid writing EFER if no change was made (for TDX guest) */ 4141: cmpl %edx, %eax 415 je 1f 416 xor %edx, %edx 417 wrmsr /* Make changes effective */ 4181: 419 /* Setup cr0 */ 420 movl $CR0_STATE, %eax 421 /* Make changes effective */ 422 movq %rax, %cr0 423 424 /* zero EFLAGS after setting rsp */ 425 pushq $0 426 popfq 427 428 /* Pass the boot_params pointer as first argument */ 429 movq %r15, %rdi 430 431.Ljump_to_C_code: 432 /* 433 * Jump to run C code and to be on a real kernel address. 434 * Since we are running on identity-mapped space we have to jump 435 * to the full 64bit address, this is only possible as indirect 436 * jump. In addition we need to ensure %cs is set so we make this 437 * a far return. 438 * 439 * Note: do not change to far jump indirect with 64bit offset. 440 * 441 * AMD does not support far jump indirect with 64bit offset. 442 * AMD64 Architecture Programmer's Manual, Volume 3: states only 443 * JMP FAR mem16:16 FF /5 Far jump indirect, 444 * with the target specified by a far pointer in memory. 445 * JMP FAR mem16:32 FF /5 Far jump indirect, 446 * with the target specified by a far pointer in memory. 447 * 448 * Intel64 does support 64bit offset. 449 * Software Developer Manual Vol 2: states: 450 * FF /5 JMP m16:16 Jump far, absolute indirect, 451 * address given in m16:16 452 * FF /5 JMP m16:32 Jump far, absolute indirect, 453 * address given in m16:32. 454 * REX.W + FF /5 JMP m16:64 Jump far, absolute indirect, 455 * address given in m16:64. 456 */ 457 pushq $.Lafter_lret # put return address on stack for unwinder 458 xorl %ebp, %ebp # clear frame pointer 459 movq initial_code(%rip), %rax 460 pushq $__KERNEL_CS # set correct cs 461 pushq %rax # target address in negative space 462 lretq 463.Lafter_lret: 464 ANNOTATE_NOENDBR 465SYM_CODE_END(secondary_startup_64) 466 467#include "verify_cpu.S" 468#include "sev_verify_cbit.S" 469 470#if defined(CONFIG_HOTPLUG_CPU) && defined(CONFIG_AMD_MEM_ENCRYPT) 471/* 472 * Entry point for soft restart of a CPU. Invoked from xxx_play_dead() for 473 * restarting the boot CPU or for restarting SEV guest CPUs after CPU hot 474 * unplug. Everything is set up already except the stack. 475 */ 476SYM_CODE_START(soft_restart_cpu) 477 ANNOTATE_NOENDBR 478 UNWIND_HINT_END_OF_STACK 479 480 /* Find the idle task stack */ 481 movq PER_CPU_VAR(pcpu_hot) + X86_current_task, %rcx 482 movq TASK_threadsp(%rcx), %rsp 483 484 jmp .Ljump_to_C_code 485SYM_CODE_END(soft_restart_cpu) 486#endif 487 488#ifdef CONFIG_AMD_MEM_ENCRYPT 489/* 490 * VC Exception handler used during early boot when running on kernel 491 * addresses, but before the switch to the idt_table can be made. 492 * The early_idt_handler_array can't be used here because it calls into a lot 493 * of __init code and this handler is also used during CPU offlining/onlining. 494 * Therefore this handler ends up in the .text section so that it stays around 495 * when .init.text is freed. 496 */ 497SYM_CODE_START_NOALIGN(vc_boot_ghcb) 498 UNWIND_HINT_IRET_REGS offset=8 499 ENDBR 500 501 /* Build pt_regs */ 502 PUSH_AND_CLEAR_REGS 503 504 /* Call C handler */ 505 movq %rsp, %rdi 506 movq ORIG_RAX(%rsp), %rsi 507 movq initial_vc_handler(%rip), %rax 508 ANNOTATE_RETPOLINE_SAFE 509 call *%rax 510 511 /* Unwind pt_regs */ 512 POP_REGS 513 514 /* Remove Error Code */ 515 addq $8, %rsp 516 517 iretq 518SYM_CODE_END(vc_boot_ghcb) 519#endif 520 521 /* Both SMP bootup and ACPI suspend change these variables */ 522 __REFDATA 523 .balign 8 524SYM_DATA(initial_code, .quad x86_64_start_kernel) 525#ifdef CONFIG_AMD_MEM_ENCRYPT 526SYM_DATA(initial_vc_handler, .quad handle_vc_boot_ghcb) 527#endif 528 529SYM_DATA(trampoline_lock, .quad 0); 530 __FINITDATA 531 532 __INIT 533SYM_CODE_START(early_idt_handler_array) 534 i = 0 535 .rept NUM_EXCEPTION_VECTORS 536 .if ((EXCEPTION_ERRCODE_MASK >> i) & 1) == 0 537 UNWIND_HINT_IRET_REGS 538 ENDBR 539 pushq $0 # Dummy error code, to make stack frame uniform 540 .else 541 UNWIND_HINT_IRET_REGS offset=8 542 ENDBR 543 .endif 544 pushq $i # 72(%rsp) Vector number 545 jmp early_idt_handler_common 546 UNWIND_HINT_IRET_REGS 547 i = i + 1 548 .fill early_idt_handler_array + i*EARLY_IDT_HANDLER_SIZE - ., 1, 0xcc 549 .endr 550SYM_CODE_END(early_idt_handler_array) 551 ANNOTATE_NOENDBR // early_idt_handler_array[NUM_EXCEPTION_VECTORS] 552 553SYM_CODE_START_LOCAL(early_idt_handler_common) 554 UNWIND_HINT_IRET_REGS offset=16 555 /* 556 * The stack is the hardware frame, an error code or zero, and the 557 * vector number. 558 */ 559 cld 560 561 incl early_recursion_flag(%rip) 562 563 /* The vector number is currently in the pt_regs->di slot. */ 564 pushq %rsi /* pt_regs->si */ 565 movq 8(%rsp), %rsi /* RSI = vector number */ 566 movq %rdi, 8(%rsp) /* pt_regs->di = RDI */ 567 pushq %rdx /* pt_regs->dx */ 568 pushq %rcx /* pt_regs->cx */ 569 pushq %rax /* pt_regs->ax */ 570 pushq %r8 /* pt_regs->r8 */ 571 pushq %r9 /* pt_regs->r9 */ 572 pushq %r10 /* pt_regs->r10 */ 573 pushq %r11 /* pt_regs->r11 */ 574 pushq %rbx /* pt_regs->bx */ 575 pushq %rbp /* pt_regs->bp */ 576 pushq %r12 /* pt_regs->r12 */ 577 pushq %r13 /* pt_regs->r13 */ 578 pushq %r14 /* pt_regs->r14 */ 579 pushq %r15 /* pt_regs->r15 */ 580 UNWIND_HINT_REGS 581 582 movq %rsp,%rdi /* RDI = pt_regs; RSI is already trapnr */ 583 call do_early_exception 584 585 decl early_recursion_flag(%rip) 586 jmp restore_regs_and_return_to_kernel 587SYM_CODE_END(early_idt_handler_common) 588 589#ifdef CONFIG_AMD_MEM_ENCRYPT 590/* 591 * VC Exception handler used during very early boot. The 592 * early_idt_handler_array can't be used because it returns via the 593 * paravirtualized INTERRUPT_RETURN and pv-ops don't work that early. 594 * 595 * XXX it does, fix this. 596 * 597 * This handler will end up in the .init.text section and not be 598 * available to boot secondary CPUs. 599 */ 600SYM_CODE_START_NOALIGN(vc_no_ghcb) 601 UNWIND_HINT_IRET_REGS offset=8 602 ENDBR 603 604 /* Build pt_regs */ 605 PUSH_AND_CLEAR_REGS 606 607 /* Call C handler */ 608 movq %rsp, %rdi 609 movq ORIG_RAX(%rsp), %rsi 610 call do_vc_no_ghcb 611 612 /* Unwind pt_regs */ 613 POP_REGS 614 615 /* Remove Error Code */ 616 addq $8, %rsp 617 618 /* Pure iret required here - don't use INTERRUPT_RETURN */ 619 iretq 620SYM_CODE_END(vc_no_ghcb) 621#endif 622 623#define SYM_DATA_START_PAGE_ALIGNED(name) \ 624 SYM_START(name, SYM_L_GLOBAL, .balign PAGE_SIZE) 625 626#ifdef CONFIG_PAGE_TABLE_ISOLATION 627/* 628 * Each PGD needs to be 8k long and 8k aligned. We do not 629 * ever go out to userspace with these, so we do not 630 * strictly *need* the second page, but this allows us to 631 * have a single set_pgd() implementation that does not 632 * need to worry about whether it has 4k or 8k to work 633 * with. 634 * 635 * This ensures PGDs are 8k long: 636 */ 637#define PTI_USER_PGD_FILL 512 638/* This ensures they are 8k-aligned: */ 639#define SYM_DATA_START_PTI_ALIGNED(name) \ 640 SYM_START(name, SYM_L_GLOBAL, .balign 2 * PAGE_SIZE) 641#else 642#define SYM_DATA_START_PTI_ALIGNED(name) \ 643 SYM_DATA_START_PAGE_ALIGNED(name) 644#define PTI_USER_PGD_FILL 0 645#endif 646 647/* Automate the creation of 1 to 1 mapping pmd entries */ 648#define PMDS(START, PERM, COUNT) \ 649 i = 0 ; \ 650 .rept (COUNT) ; \ 651 .quad (START) + (i << PMD_SHIFT) + (PERM) ; \ 652 i = i + 1 ; \ 653 .endr 654 655 __INITDATA 656 .balign 4 657 658SYM_DATA_START_PTI_ALIGNED(early_top_pgt) 659 .fill 512,8,0 660 .fill PTI_USER_PGD_FILL,8,0 661SYM_DATA_END(early_top_pgt) 662 663SYM_DATA_START_PAGE_ALIGNED(early_dynamic_pgts) 664 .fill 512*EARLY_DYNAMIC_PAGE_TABLES,8,0 665SYM_DATA_END(early_dynamic_pgts) 666 667SYM_DATA(early_recursion_flag, .long 0) 668 669 .data 670 671#if defined(CONFIG_XEN_PV) || defined(CONFIG_PVH) 672SYM_DATA_START_PTI_ALIGNED(init_top_pgt) 673 .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 674 .org init_top_pgt + L4_PAGE_OFFSET*8, 0 675 .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 676 .org init_top_pgt + L4_START_KERNEL*8, 0 677 /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */ 678 .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 679 .fill PTI_USER_PGD_FILL,8,0 680SYM_DATA_END(init_top_pgt) 681 682SYM_DATA_START_PAGE_ALIGNED(level3_ident_pgt) 683 .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 684 .fill 511, 8, 0 685SYM_DATA_END(level3_ident_pgt) 686SYM_DATA_START_PAGE_ALIGNED(level2_ident_pgt) 687 /* 688 * Since I easily can, map the first 1G. 689 * Don't set NX because code runs from these pages. 690 * 691 * Note: This sets _PAGE_GLOBAL despite whether 692 * the CPU supports it or it is enabled. But, 693 * the CPU should ignore the bit. 694 */ 695 PMDS(0, __PAGE_KERNEL_IDENT_LARGE_EXEC, PTRS_PER_PMD) 696SYM_DATA_END(level2_ident_pgt) 697#else 698SYM_DATA_START_PTI_ALIGNED(init_top_pgt) 699 .fill 512,8,0 700 .fill PTI_USER_PGD_FILL,8,0 701SYM_DATA_END(init_top_pgt) 702#endif 703 704#ifdef CONFIG_X86_5LEVEL 705SYM_DATA_START_PAGE_ALIGNED(level4_kernel_pgt) 706 .fill 511,8,0 707 .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 708SYM_DATA_END(level4_kernel_pgt) 709#endif 710 711SYM_DATA_START_PAGE_ALIGNED(level3_kernel_pgt) 712 .fill L3_START_KERNEL,8,0 713 /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */ 714 .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE_NOENC 715 .quad level2_fixmap_pgt - __START_KERNEL_map + _PAGE_TABLE_NOENC 716SYM_DATA_END(level3_kernel_pgt) 717 718SYM_DATA_START_PAGE_ALIGNED(level2_kernel_pgt) 719 /* 720 * Kernel high mapping. 721 * 722 * The kernel code+data+bss must be located below KERNEL_IMAGE_SIZE in 723 * virtual address space, which is 1 GiB if RANDOMIZE_BASE is enabled, 724 * 512 MiB otherwise. 725 * 726 * (NOTE: after that starts the module area, see MODULES_VADDR.) 727 * 728 * This table is eventually used by the kernel during normal runtime. 729 * Care must be taken to clear out undesired bits later, like _PAGE_RW 730 * or _PAGE_GLOBAL in some cases. 731 */ 732 PMDS(0, __PAGE_KERNEL_LARGE_EXEC, KERNEL_IMAGE_SIZE/PMD_SIZE) 733SYM_DATA_END(level2_kernel_pgt) 734 735SYM_DATA_START_PAGE_ALIGNED(level2_fixmap_pgt) 736 .fill (512 - 4 - FIXMAP_PMD_NUM),8,0 737 pgtno = 0 738 .rept (FIXMAP_PMD_NUM) 739 .quad level1_fixmap_pgt + (pgtno << PAGE_SHIFT) - __START_KERNEL_map \ 740 + _PAGE_TABLE_NOENC; 741 pgtno = pgtno + 1 742 .endr 743 /* 6 MB reserved space + a 2MB hole */ 744 .fill 4,8,0 745SYM_DATA_END(level2_fixmap_pgt) 746 747SYM_DATA_START_PAGE_ALIGNED(level1_fixmap_pgt) 748 .rept (FIXMAP_PMD_NUM) 749 .fill 512,8,0 750 .endr 751SYM_DATA_END(level1_fixmap_pgt) 752 753#undef PMDS 754 755 .data 756 .align 16 757 758SYM_DATA(smpboot_control, .long 0) 759 760 .align 16 761/* This must match the first entry in level2_kernel_pgt */ 762SYM_DATA(phys_base, .quad 0x0) 763EXPORT_SYMBOL(phys_base) 764 765#include "../../x86/xen/xen-head.S" 766 767 __PAGE_ALIGNED_BSS 768SYM_DATA_START_PAGE_ALIGNED(empty_zero_page) 769 .skip PAGE_SIZE 770SYM_DATA_END(empty_zero_page) 771EXPORT_SYMBOL(empty_zero_page) 772 773