1 // SPDX-License-Identifier: GPL-2.0-or-later 2 /* 3 * Intel CPU Microcode Update Driver for Linux 4 * 5 * Copyright (C) 2000-2006 Tigran Aivazian <aivazian.tigran@gmail.com> 6 * 2006 Shaohua Li <shaohua.li@intel.com> 7 * 8 * Intel CPU microcode early update for Linux 9 * 10 * Copyright (C) 2012 Fenghua Yu <fenghua.yu@intel.com> 11 * H Peter Anvin" <hpa@zytor.com> 12 */ 13 #define pr_fmt(fmt) "microcode: " fmt 14 #include <linux/earlycpio.h> 15 #include <linux/firmware.h> 16 #include <linux/uaccess.h> 17 #include <linux/initrd.h> 18 #include <linux/kernel.h> 19 #include <linux/slab.h> 20 #include <linux/cpu.h> 21 #include <linux/uio.h> 22 #include <linux/mm.h> 23 24 #include <asm/intel-family.h> 25 #include <asm/processor.h> 26 #include <asm/tlbflush.h> 27 #include <asm/setup.h> 28 #include <asm/msr.h> 29 30 #include "internal.h" 31 32 static const char ucode_path[] = "kernel/x86/microcode/GenuineIntel.bin"; 33 34 #define UCODE_BSP_LOADED ((struct microcode_intel *)0x1UL) 35 36 /* Current microcode patch used in early patching on the APs. */ 37 static struct microcode_intel *ucode_patch_va __read_mostly; 38 static struct microcode_intel *ucode_patch_late __read_mostly; 39 40 /* last level cache size per core */ 41 static unsigned int llc_size_per_core __ro_after_init; 42 43 /* microcode format is extended from prescott processors */ 44 struct extended_signature { 45 unsigned int sig; 46 unsigned int pf; 47 unsigned int cksum; 48 }; 49 50 struct extended_sigtable { 51 unsigned int count; 52 unsigned int cksum; 53 unsigned int reserved[3]; 54 struct extended_signature sigs[]; 55 }; 56 57 #define DEFAULT_UCODE_TOTALSIZE (DEFAULT_UCODE_DATASIZE + MC_HEADER_SIZE) 58 #define EXT_HEADER_SIZE (sizeof(struct extended_sigtable)) 59 #define EXT_SIGNATURE_SIZE (sizeof(struct extended_signature)) 60 61 static inline unsigned int get_totalsize(struct microcode_header_intel *hdr) 62 { 63 return hdr->datasize ? hdr->totalsize : DEFAULT_UCODE_TOTALSIZE; 64 } 65 66 static inline unsigned int exttable_size(struct extended_sigtable *et) 67 { 68 return et->count * EXT_SIGNATURE_SIZE + EXT_HEADER_SIZE; 69 } 70 71 void intel_collect_cpu_info(struct cpu_signature *sig) 72 { 73 sig->sig = cpuid_eax(1); 74 sig->pf = 0; 75 sig->rev = intel_get_microcode_revision(); 76 77 if (x86_model(sig->sig) >= 5 || x86_family(sig->sig) > 6) { 78 unsigned int val[2]; 79 80 /* get processor flags from MSR 0x17 */ 81 native_rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]); 82 sig->pf = 1 << ((val[1] >> 18) & 7); 83 } 84 } 85 EXPORT_SYMBOL_GPL(intel_collect_cpu_info); 86 87 static inline bool cpu_signatures_match(struct cpu_signature *s1, unsigned int sig2, 88 unsigned int pf2) 89 { 90 if (s1->sig != sig2) 91 return false; 92 93 /* Processor flags are either both 0 or they intersect. */ 94 return ((!s1->pf && !pf2) || (s1->pf & pf2)); 95 } 96 97 bool intel_find_matching_signature(void *mc, struct cpu_signature *sig) 98 { 99 struct microcode_header_intel *mc_hdr = mc; 100 struct extended_signature *ext_sig; 101 struct extended_sigtable *ext_hdr; 102 int i; 103 104 if (cpu_signatures_match(sig, mc_hdr->sig, mc_hdr->pf)) 105 return true; 106 107 /* Look for ext. headers: */ 108 if (get_totalsize(mc_hdr) <= intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE) 109 return false; 110 111 ext_hdr = mc + intel_microcode_get_datasize(mc_hdr) + MC_HEADER_SIZE; 112 ext_sig = (void *)ext_hdr + EXT_HEADER_SIZE; 113 114 for (i = 0; i < ext_hdr->count; i++) { 115 if (cpu_signatures_match(sig, ext_sig->sig, ext_sig->pf)) 116 return true; 117 ext_sig++; 118 } 119 return 0; 120 } 121 EXPORT_SYMBOL_GPL(intel_find_matching_signature); 122 123 /** 124 * intel_microcode_sanity_check() - Sanity check microcode file. 125 * @mc: Pointer to the microcode file contents. 126 * @print_err: Display failure reason if true, silent if false. 127 * @hdr_type: Type of file, i.e. normal microcode file or In Field Scan file. 128 * Validate if the microcode header type matches with the type 129 * specified here. 130 * 131 * Validate certain header fields and verify if computed checksum matches 132 * with the one specified in the header. 133 * 134 * Return: 0 if the file passes all the checks, -EINVAL if any of the checks 135 * fail. 136 */ 137 int intel_microcode_sanity_check(void *mc, bool print_err, int hdr_type) 138 { 139 unsigned long total_size, data_size, ext_table_size; 140 struct microcode_header_intel *mc_header = mc; 141 struct extended_sigtable *ext_header = NULL; 142 u32 sum, orig_sum, ext_sigcount = 0, i; 143 struct extended_signature *ext_sig; 144 145 total_size = get_totalsize(mc_header); 146 data_size = intel_microcode_get_datasize(mc_header); 147 148 if (data_size + MC_HEADER_SIZE > total_size) { 149 if (print_err) 150 pr_err("Error: bad microcode data file size.\n"); 151 return -EINVAL; 152 } 153 154 if (mc_header->ldrver != 1 || mc_header->hdrver != hdr_type) { 155 if (print_err) 156 pr_err("Error: invalid/unknown microcode update format. Header type %d\n", 157 mc_header->hdrver); 158 return -EINVAL; 159 } 160 161 ext_table_size = total_size - (MC_HEADER_SIZE + data_size); 162 if (ext_table_size) { 163 u32 ext_table_sum = 0; 164 u32 *ext_tablep; 165 166 if (ext_table_size < EXT_HEADER_SIZE || 167 ((ext_table_size - EXT_HEADER_SIZE) % EXT_SIGNATURE_SIZE)) { 168 if (print_err) 169 pr_err("Error: truncated extended signature table.\n"); 170 return -EINVAL; 171 } 172 173 ext_header = mc + MC_HEADER_SIZE + data_size; 174 if (ext_table_size != exttable_size(ext_header)) { 175 if (print_err) 176 pr_err("Error: extended signature table size mismatch.\n"); 177 return -EFAULT; 178 } 179 180 ext_sigcount = ext_header->count; 181 182 /* 183 * Check extended table checksum: the sum of all dwords that 184 * comprise a valid table must be 0. 185 */ 186 ext_tablep = (u32 *)ext_header; 187 188 i = ext_table_size / sizeof(u32); 189 while (i--) 190 ext_table_sum += ext_tablep[i]; 191 192 if (ext_table_sum) { 193 if (print_err) 194 pr_warn("Bad extended signature table checksum, aborting.\n"); 195 return -EINVAL; 196 } 197 } 198 199 /* 200 * Calculate the checksum of update data and header. The checksum of 201 * valid update data and header including the extended signature table 202 * must be 0. 203 */ 204 orig_sum = 0; 205 i = (MC_HEADER_SIZE + data_size) / sizeof(u32); 206 while (i--) 207 orig_sum += ((u32 *)mc)[i]; 208 209 if (orig_sum) { 210 if (print_err) 211 pr_err("Bad microcode data checksum, aborting.\n"); 212 return -EINVAL; 213 } 214 215 if (!ext_table_size) 216 return 0; 217 218 /* 219 * Check extended signature checksum: 0 => valid. 220 */ 221 for (i = 0; i < ext_sigcount; i++) { 222 ext_sig = (void *)ext_header + EXT_HEADER_SIZE + 223 EXT_SIGNATURE_SIZE * i; 224 225 sum = (mc_header->sig + mc_header->pf + mc_header->cksum) - 226 (ext_sig->sig + ext_sig->pf + ext_sig->cksum); 227 if (sum) { 228 if (print_err) 229 pr_err("Bad extended signature checksum, aborting.\n"); 230 return -EINVAL; 231 } 232 } 233 return 0; 234 } 235 EXPORT_SYMBOL_GPL(intel_microcode_sanity_check); 236 237 static void update_ucode_pointer(struct microcode_intel *mc) 238 { 239 kvfree(ucode_patch_va); 240 241 /* 242 * Save the virtual address for early loading and for eventual free 243 * on late loading. 244 */ 245 ucode_patch_va = mc; 246 } 247 248 static void save_microcode_patch(struct microcode_intel *patch) 249 { 250 unsigned int size = get_totalsize(&patch->hdr); 251 struct microcode_intel *mc; 252 253 mc = kvmemdup(patch, size, GFP_KERNEL); 254 if (mc) 255 update_ucode_pointer(mc); 256 else 257 pr_err("Unable to allocate microcode memory size: %u\n", size); 258 } 259 260 /* Scan blob for microcode matching the boot CPUs family, model, stepping */ 261 static __init struct microcode_intel *scan_microcode(void *data, size_t size, 262 struct ucode_cpu_info *uci, 263 bool save) 264 { 265 struct microcode_header_intel *mc_header; 266 struct microcode_intel *patch = NULL; 267 u32 cur_rev = uci->cpu_sig.rev; 268 unsigned int mc_size; 269 270 for (; size >= sizeof(struct microcode_header_intel); size -= mc_size, data += mc_size) { 271 mc_header = (struct microcode_header_intel *)data; 272 273 mc_size = get_totalsize(mc_header); 274 if (!mc_size || mc_size > size || 275 intel_microcode_sanity_check(data, false, MC_HEADER_TYPE_MICROCODE) < 0) 276 break; 277 278 if (!intel_find_matching_signature(data, &uci->cpu_sig)) 279 continue; 280 281 /* 282 * For saving the early microcode, find the matching revision which 283 * was loaded on the BSP. 284 * 285 * On the BSP during early boot, find a newer revision than 286 * actually loaded in the CPU. 287 */ 288 if (save) { 289 if (cur_rev != mc_header->rev) 290 continue; 291 } else if (cur_rev >= mc_header->rev) { 292 continue; 293 } 294 295 patch = data; 296 cur_rev = mc_header->rev; 297 } 298 299 return size ? NULL : patch; 300 } 301 302 static enum ucode_state __apply_microcode(struct ucode_cpu_info *uci, 303 struct microcode_intel *mc, 304 u32 *cur_rev) 305 { 306 u32 rev; 307 308 if (!mc) 309 return UCODE_NFOUND; 310 311 /* 312 * Save us the MSR write below - which is a particular expensive 313 * operation - when the other hyperthread has updated the microcode 314 * already. 315 */ 316 *cur_rev = intel_get_microcode_revision(); 317 if (*cur_rev >= mc->hdr.rev) { 318 uci->cpu_sig.rev = *cur_rev; 319 return UCODE_OK; 320 } 321 322 /* 323 * Writeback and invalidate caches before updating microcode to avoid 324 * internal issues depending on what the microcode is updating. 325 */ 326 native_wbinvd(); 327 328 /* write microcode via MSR 0x79 */ 329 native_wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits); 330 331 rev = intel_get_microcode_revision(); 332 if (rev != mc->hdr.rev) 333 return UCODE_ERROR; 334 335 uci->cpu_sig.rev = rev; 336 return UCODE_UPDATED; 337 } 338 339 static enum ucode_state apply_microcode_early(struct ucode_cpu_info *uci) 340 { 341 struct microcode_intel *mc = uci->mc; 342 enum ucode_state ret; 343 u32 cur_rev, date; 344 345 ret = __apply_microcode(uci, mc, &cur_rev); 346 if (ret == UCODE_UPDATED) { 347 date = mc->hdr.date; 348 pr_info_once("updated early: 0x%x -> 0x%x, date = %04x-%02x-%02x\n", 349 cur_rev, mc->hdr.rev, date & 0xffff, date >> 24, (date >> 16) & 0xff); 350 } 351 return ret; 352 } 353 354 static __init bool load_builtin_intel_microcode(struct cpio_data *cp) 355 { 356 unsigned int eax = 1, ebx, ecx = 0, edx; 357 struct firmware fw; 358 char name[30]; 359 360 if (IS_ENABLED(CONFIG_X86_32)) 361 return false; 362 363 native_cpuid(&eax, &ebx, &ecx, &edx); 364 365 sprintf(name, "intel-ucode/%02x-%02x-%02x", 366 x86_family(eax), x86_model(eax), x86_stepping(eax)); 367 368 if (firmware_request_builtin(&fw, name)) { 369 cp->size = fw.size; 370 cp->data = (void *)fw.data; 371 return true; 372 } 373 return false; 374 } 375 376 static __init struct microcode_intel *get_microcode_blob(struct ucode_cpu_info *uci, bool save) 377 { 378 struct cpio_data cp; 379 380 if (!load_builtin_intel_microcode(&cp)) 381 cp = find_microcode_in_initrd(ucode_path); 382 383 if (!(cp.data && cp.size)) 384 return NULL; 385 386 intel_collect_cpu_info(&uci->cpu_sig); 387 388 return scan_microcode(cp.data, cp.size, uci, save); 389 } 390 391 /* 392 * Invoked from an early init call to save the microcode blob which was 393 * selected during early boot when mm was not usable. The microcode must be 394 * saved because initrd is going away. It's an early init call so the APs 395 * just can use the pointer and do not have to scan initrd/builtin firmware 396 * again. 397 */ 398 static int __init save_builtin_microcode(void) 399 { 400 struct ucode_cpu_info uci; 401 402 if (xchg(&ucode_patch_va, NULL) != UCODE_BSP_LOADED) 403 return 0; 404 405 if (dis_ucode_ldr || boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) 406 return 0; 407 408 uci.mc = get_microcode_blob(&uci, true); 409 if (uci.mc) 410 save_microcode_patch(uci.mc); 411 return 0; 412 } 413 early_initcall(save_builtin_microcode); 414 415 /* Load microcode on BSP from initrd or builtin blobs */ 416 void __init load_ucode_intel_bsp(void) 417 { 418 struct ucode_cpu_info uci; 419 420 uci.mc = get_microcode_blob(&uci, false); 421 if (uci.mc && apply_microcode_early(&uci) == UCODE_UPDATED) 422 ucode_patch_va = UCODE_BSP_LOADED; 423 } 424 425 void load_ucode_intel_ap(void) 426 { 427 struct ucode_cpu_info uci; 428 429 uci.mc = ucode_patch_va; 430 if (uci.mc) 431 apply_microcode_early(&uci); 432 } 433 434 /* Reload microcode on resume */ 435 void reload_ucode_intel(void) 436 { 437 struct ucode_cpu_info uci = { .mc = ucode_patch_va, }; 438 439 if (uci.mc) 440 apply_microcode_early(&uci); 441 } 442 443 static int collect_cpu_info(int cpu_num, struct cpu_signature *csig) 444 { 445 intel_collect_cpu_info(csig); 446 return 0; 447 } 448 449 static enum ucode_state apply_microcode_late(int cpu) 450 { 451 struct ucode_cpu_info *uci = ucode_cpu_info + cpu; 452 struct microcode_intel *mc = ucode_patch_late; 453 enum ucode_state ret; 454 u32 cur_rev; 455 456 if (WARN_ON_ONCE(smp_processor_id() != cpu)) 457 return UCODE_ERROR; 458 459 ret = __apply_microcode(uci, mc, &cur_rev); 460 if (ret != UCODE_UPDATED && ret != UCODE_OK) 461 return ret; 462 463 if (!cpu && uci->cpu_sig.rev != cur_rev) { 464 pr_info("Updated to revision 0x%x, date = %04x-%02x-%02x\n", 465 uci->cpu_sig.rev, mc->hdr.date & 0xffff, mc->hdr.date >> 24, 466 (mc->hdr.date >> 16) & 0xff); 467 } 468 469 cpu_data(cpu).microcode = uci->cpu_sig.rev; 470 if (!cpu) 471 boot_cpu_data.microcode = uci->cpu_sig.rev; 472 473 return ret; 474 } 475 476 static bool ucode_validate_minrev(struct microcode_header_intel *mc_header) 477 { 478 int cur_rev = boot_cpu_data.microcode; 479 480 /* 481 * When late-loading, ensure the header declares a minimum revision 482 * required to perform a late-load. The previously reserved field 483 * is 0 in older microcode blobs. 484 */ 485 if (!mc_header->min_req_ver) { 486 pr_info("Unsafe microcode update: Microcode header does not specify a required min version\n"); 487 return false; 488 } 489 490 /* 491 * Check whether the current revision is either greater or equal to 492 * to the minimum revision specified in the header. 493 */ 494 if (cur_rev < mc_header->min_req_ver) { 495 pr_info("Unsafe microcode update: Current revision 0x%x too old\n", cur_rev); 496 pr_info("Current should be at 0x%x or higher. Use early loading instead\n", mc_header->min_req_ver); 497 return false; 498 } 499 return true; 500 } 501 502 static enum ucode_state parse_microcode_blobs(int cpu, struct iov_iter *iter) 503 { 504 struct ucode_cpu_info *uci = ucode_cpu_info + cpu; 505 bool is_safe, new_is_safe = false; 506 int cur_rev = uci->cpu_sig.rev; 507 unsigned int curr_mc_size = 0; 508 u8 *new_mc = NULL, *mc = NULL; 509 510 while (iov_iter_count(iter)) { 511 struct microcode_header_intel mc_header; 512 unsigned int mc_size, data_size; 513 u8 *data; 514 515 if (!copy_from_iter_full(&mc_header, sizeof(mc_header), iter)) { 516 pr_err("error! Truncated or inaccessible header in microcode data file\n"); 517 goto fail; 518 } 519 520 mc_size = get_totalsize(&mc_header); 521 if (mc_size < sizeof(mc_header)) { 522 pr_err("error! Bad data in microcode data file (totalsize too small)\n"); 523 goto fail; 524 } 525 data_size = mc_size - sizeof(mc_header); 526 if (data_size > iov_iter_count(iter)) { 527 pr_err("error! Bad data in microcode data file (truncated file?)\n"); 528 goto fail; 529 } 530 531 /* For performance reasons, reuse mc area when possible */ 532 if (!mc || mc_size > curr_mc_size) { 533 kvfree(mc); 534 mc = kvmalloc(mc_size, GFP_KERNEL); 535 if (!mc) 536 goto fail; 537 curr_mc_size = mc_size; 538 } 539 540 memcpy(mc, &mc_header, sizeof(mc_header)); 541 data = mc + sizeof(mc_header); 542 if (!copy_from_iter_full(data, data_size, iter) || 543 intel_microcode_sanity_check(mc, true, MC_HEADER_TYPE_MICROCODE) < 0) 544 goto fail; 545 546 if (cur_rev >= mc_header.rev) 547 continue; 548 549 if (!intel_find_matching_signature(mc, &uci->cpu_sig)) 550 continue; 551 552 is_safe = ucode_validate_minrev(&mc_header); 553 if (force_minrev && !is_safe) 554 continue; 555 556 kvfree(new_mc); 557 cur_rev = mc_header.rev; 558 new_mc = mc; 559 new_is_safe = is_safe; 560 mc = NULL; 561 } 562 563 if (iov_iter_count(iter)) 564 goto fail; 565 566 kvfree(mc); 567 if (!new_mc) 568 return UCODE_NFOUND; 569 570 ucode_patch_late = (struct microcode_intel *)new_mc; 571 return new_is_safe ? UCODE_NEW_SAFE : UCODE_NEW; 572 573 fail: 574 kvfree(mc); 575 kvfree(new_mc); 576 return UCODE_ERROR; 577 } 578 579 static bool is_blacklisted(unsigned int cpu) 580 { 581 struct cpuinfo_x86 *c = &cpu_data(cpu); 582 583 /* 584 * Late loading on model 79 with microcode revision less than 0x0b000021 585 * and LLC size per core bigger than 2.5MB may result in a system hang. 586 * This behavior is documented in item BDF90, #334165 (Intel Xeon 587 * Processor E7-8800/4800 v4 Product Family). 588 */ 589 if (c->x86 == 6 && 590 c->x86_model == INTEL_FAM6_BROADWELL_X && 591 c->x86_stepping == 0x01 && 592 llc_size_per_core > 2621440 && 593 c->microcode < 0x0b000021) { 594 pr_err_once("Erratum BDF90: late loading with revision < 0x0b000021 (0x%x) disabled.\n", c->microcode); 595 pr_err_once("Please consider either early loading through initrd/built-in or a potential BIOS update.\n"); 596 return true; 597 } 598 599 return false; 600 } 601 602 static enum ucode_state request_microcode_fw(int cpu, struct device *device) 603 { 604 struct cpuinfo_x86 *c = &cpu_data(cpu); 605 const struct firmware *firmware; 606 struct iov_iter iter; 607 enum ucode_state ret; 608 struct kvec kvec; 609 char name[30]; 610 611 if (is_blacklisted(cpu)) 612 return UCODE_NFOUND; 613 614 sprintf(name, "intel-ucode/%02x-%02x-%02x", 615 c->x86, c->x86_model, c->x86_stepping); 616 617 if (request_firmware_direct(&firmware, name, device)) { 618 pr_debug("data file %s load failed\n", name); 619 return UCODE_NFOUND; 620 } 621 622 kvec.iov_base = (void *)firmware->data; 623 kvec.iov_len = firmware->size; 624 iov_iter_kvec(&iter, ITER_SOURCE, &kvec, 1, firmware->size); 625 ret = parse_microcode_blobs(cpu, &iter); 626 627 release_firmware(firmware); 628 629 return ret; 630 } 631 632 static void finalize_late_load(int result) 633 { 634 if (!result) 635 update_ucode_pointer(ucode_patch_late); 636 else 637 kvfree(ucode_patch_late); 638 ucode_patch_late = NULL; 639 } 640 641 static struct microcode_ops microcode_intel_ops = { 642 .request_microcode_fw = request_microcode_fw, 643 .collect_cpu_info = collect_cpu_info, 644 .apply_microcode = apply_microcode_late, 645 .finalize_late_load = finalize_late_load, 646 .use_nmi = IS_ENABLED(CONFIG_X86_64), 647 }; 648 649 static __init void calc_llc_size_per_core(struct cpuinfo_x86 *c) 650 { 651 u64 llc_size = c->x86_cache_size * 1024ULL; 652 653 do_div(llc_size, c->x86_max_cores); 654 llc_size_per_core = (unsigned int)llc_size; 655 } 656 657 struct microcode_ops * __init init_intel_microcode(void) 658 { 659 struct cpuinfo_x86 *c = &boot_cpu_data; 660 661 if (c->x86_vendor != X86_VENDOR_INTEL || c->x86 < 6 || 662 cpu_has(c, X86_FEATURE_IA64)) { 663 pr_err("Intel CPU family 0x%x not supported\n", c->x86); 664 return NULL; 665 } 666 667 calc_llc_size_per_core(c); 668 669 return µcode_intel_ops; 670 } 671