xref: /linux/arch/x86/kernel/apic/apic_numachip.c (revision a2cce7a9f1b8cc3d4edce106fb971529f1d4d9ce)
1 /*
2  * This file is subject to the terms and conditions of the GNU General Public
3  * License.  See the file "COPYING" in the main directory of this archive
4  * for more details.
5  *
6  * Numascale NumaConnect-Specific APIC Code
7  *
8  * Copyright (C) 2011 Numascale AS. All rights reserved.
9  *
10  * Send feedback to <support@numascale.com>
11  *
12  */
13 
14 #include <linux/errno.h>
15 #include <linux/threads.h>
16 #include <linux/cpumask.h>
17 #include <linux/string.h>
18 #include <linux/kernel.h>
19 #include <linux/module.h>
20 #include <linux/ctype.h>
21 #include <linux/init.h>
22 #include <linux/hardirq.h>
23 #include <linux/delay.h>
24 
25 #include <asm/numachip/numachip.h>
26 #include <asm/numachip/numachip_csr.h>
27 #include <asm/smp.h>
28 #include <asm/apic.h>
29 #include <asm/ipi.h>
30 #include <asm/apic_flat_64.h>
31 #include <asm/pgtable.h>
32 
33 static int numachip_system __read_mostly;
34 
35 static const struct apic apic_numachip;
36 
37 static unsigned int get_apic_id(unsigned long x)
38 {
39 	unsigned long value;
40 	unsigned int id = (x >> 24) & 0xff;
41 
42 	if (static_cpu_has_safe(X86_FEATURE_NODEID_MSR)) {
43 		rdmsrl(MSR_FAM10H_NODE_ID, value);
44 		id |= (value << 2) & 0xff00;
45 	}
46 
47 	return id;
48 }
49 
50 static unsigned long set_apic_id(unsigned int id)
51 {
52 	unsigned long x;
53 
54 	x = ((id & 0xffU) << 24);
55 	return x;
56 }
57 
58 static unsigned int read_xapic_id(void)
59 {
60 	return get_apic_id(apic_read(APIC_ID));
61 }
62 
63 static int numachip_apic_id_valid(int apicid)
64 {
65 	/* Trust what bootloader passes in MADT */
66 	return 1;
67 }
68 
69 static int numachip_apic_id_registered(void)
70 {
71 	return physid_isset(read_xapic_id(), phys_cpu_present_map);
72 }
73 
74 static int numachip_phys_pkg_id(int initial_apic_id, int index_msb)
75 {
76 	return initial_apic_id >> index_msb;
77 }
78 
79 static int numachip_wakeup_secondary(int phys_apicid, unsigned long start_rip)
80 {
81 	union numachip_csr_g3_ext_irq_gen int_gen;
82 
83 	int_gen.s._destination_apic_id = phys_apicid;
84 	int_gen.s._vector = 0;
85 	int_gen.s._msgtype = APIC_DM_INIT >> 8;
86 	int_gen.s._index = 0;
87 
88 	write_lcsr(CSR_G3_EXT_IRQ_GEN, int_gen.v);
89 
90 	int_gen.s._msgtype = APIC_DM_STARTUP >> 8;
91 	int_gen.s._vector = start_rip >> 12;
92 
93 	write_lcsr(CSR_G3_EXT_IRQ_GEN, int_gen.v);
94 
95 	return 0;
96 }
97 
98 static void numachip_send_IPI_one(int cpu, int vector)
99 {
100 	union numachip_csr_g3_ext_irq_gen int_gen;
101 	int apicid = per_cpu(x86_cpu_to_apicid, cpu);
102 
103 	int_gen.s._destination_apic_id = apicid;
104 	int_gen.s._vector = vector;
105 	int_gen.s._msgtype = (vector == NMI_VECTOR ? APIC_DM_NMI : APIC_DM_FIXED) >> 8;
106 	int_gen.s._index = 0;
107 
108 	write_lcsr(CSR_G3_EXT_IRQ_GEN, int_gen.v);
109 }
110 
111 static void numachip_send_IPI_mask(const struct cpumask *mask, int vector)
112 {
113 	unsigned int cpu;
114 
115 	for_each_cpu(cpu, mask)
116 		numachip_send_IPI_one(cpu, vector);
117 }
118 
119 static void numachip_send_IPI_mask_allbutself(const struct cpumask *mask,
120 						int vector)
121 {
122 	unsigned int this_cpu = smp_processor_id();
123 	unsigned int cpu;
124 
125 	for_each_cpu(cpu, mask) {
126 		if (cpu != this_cpu)
127 			numachip_send_IPI_one(cpu, vector);
128 	}
129 }
130 
131 static void numachip_send_IPI_allbutself(int vector)
132 {
133 	unsigned int this_cpu = smp_processor_id();
134 	unsigned int cpu;
135 
136 	for_each_online_cpu(cpu) {
137 		if (cpu != this_cpu)
138 			numachip_send_IPI_one(cpu, vector);
139 	}
140 }
141 
142 static void numachip_send_IPI_all(int vector)
143 {
144 	numachip_send_IPI_mask(cpu_online_mask, vector);
145 }
146 
147 static void numachip_send_IPI_self(int vector)
148 {
149 	apic_write(APIC_SELF_IPI, vector);
150 }
151 
152 static int __init numachip_probe(void)
153 {
154 	return apic == &apic_numachip;
155 }
156 
157 static void fixup_cpu_id(struct cpuinfo_x86 *c, int node)
158 {
159 	u64 val;
160 	u32 nodes = 1;
161 
162 	this_cpu_write(cpu_llc_id, node);
163 
164 	/* Account for nodes per socket in multi-core-module processors */
165 	if (static_cpu_has_safe(X86_FEATURE_NODEID_MSR)) {
166 		rdmsrl(MSR_FAM10H_NODE_ID, val);
167 		nodes = ((val >> 3) & 7) + 1;
168 	}
169 
170 	c->phys_proc_id = node / nodes;
171 }
172 
173 static int __init numachip_system_init(void)
174 {
175 	if (!numachip_system)
176 		return 0;
177 
178 	init_extra_mapping_uc(NUMACHIP_LCSR_BASE, NUMACHIP_LCSR_SIZE);
179 	init_extra_mapping_uc(NUMACHIP_GCSR_BASE, NUMACHIP_GCSR_SIZE);
180 
181 	x86_cpuinit.fixup_cpu_id = fixup_cpu_id;
182 	x86_init.pci.arch_init = pci_numachip_init;
183 
184 	return 0;
185 }
186 early_initcall(numachip_system_init);
187 
188 static int numachip_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
189 {
190 	if (!strncmp(oem_id, "NUMASC", 6)) {
191 		numachip_system = 1;
192 		return 1;
193 	}
194 
195 	return 0;
196 }
197 
198 static const struct apic apic_numachip __refconst = {
199 
200 	.name				= "NumaConnect system",
201 	.probe				= numachip_probe,
202 	.acpi_madt_oem_check		= numachip_acpi_madt_oem_check,
203 	.apic_id_valid			= numachip_apic_id_valid,
204 	.apic_id_registered		= numachip_apic_id_registered,
205 
206 	.irq_delivery_mode		= dest_Fixed,
207 	.irq_dest_mode			= 0, /* physical */
208 
209 	.target_cpus			= online_target_cpus,
210 	.disable_esr			= 0,
211 	.dest_logical			= 0,
212 	.check_apicid_used		= NULL,
213 
214 	.vector_allocation_domain	= default_vector_allocation_domain,
215 	.init_apic_ldr			= flat_init_apic_ldr,
216 
217 	.ioapic_phys_id_map		= NULL,
218 	.setup_apic_routing		= NULL,
219 	.cpu_present_to_apicid		= default_cpu_present_to_apicid,
220 	.apicid_to_cpu_present		= NULL,
221 	.check_phys_apicid_present	= default_check_phys_apicid_present,
222 	.phys_pkg_id			= numachip_phys_pkg_id,
223 
224 	.get_apic_id			= get_apic_id,
225 	.set_apic_id			= set_apic_id,
226 	.apic_id_mask			= 0xffU << 24,
227 
228 	.cpu_mask_to_apicid_and		= default_cpu_mask_to_apicid_and,
229 
230 	.send_IPI_mask			= numachip_send_IPI_mask,
231 	.send_IPI_mask_allbutself	= numachip_send_IPI_mask_allbutself,
232 	.send_IPI_allbutself		= numachip_send_IPI_allbutself,
233 	.send_IPI_all			= numachip_send_IPI_all,
234 	.send_IPI_self			= numachip_send_IPI_self,
235 
236 	.wakeup_secondary_cpu		= numachip_wakeup_secondary,
237 	.inquire_remote_apic		= NULL, /* REMRD not supported */
238 
239 	.read				= native_apic_mem_read,
240 	.write				= native_apic_mem_write,
241 	.eoi_write			= native_apic_mem_write,
242 	.icr_read			= native_apic_icr_read,
243 	.icr_write			= native_apic_icr_write,
244 	.wait_icr_idle			= native_apic_wait_icr_idle,
245 	.safe_wait_icr_idle		= native_safe_apic_wait_icr_idle,
246 };
247 apic_driver(apic_numachip);
248 
249