1250c2277SThomas Gleixner /* 2250c2277SThomas Gleixner * Firmware replacement code. 3250c2277SThomas Gleixner * 4250c2277SThomas Gleixner * Work around broken BIOSes that don't set an aperture or only set the 5250c2277SThomas Gleixner * aperture in the AGP bridge. 6250c2277SThomas Gleixner * If all fails map the aperture over some low memory. This is cheaper than 7250c2277SThomas Gleixner * doing bounce buffering. The memory is lost. This is done at early boot 8250c2277SThomas Gleixner * because only the bootmem allocator can allocate 32+MB. 9250c2277SThomas Gleixner * 10250c2277SThomas Gleixner * Copyright 2002 Andi Kleen, SuSE Labs. 11250c2277SThomas Gleixner */ 12250c2277SThomas Gleixner #include <linux/kernel.h> 13250c2277SThomas Gleixner #include <linux/types.h> 14250c2277SThomas Gleixner #include <linux/init.h> 15250c2277SThomas Gleixner #include <linux/bootmem.h> 16250c2277SThomas Gleixner #include <linux/mmzone.h> 17250c2277SThomas Gleixner #include <linux/pci_ids.h> 18250c2277SThomas Gleixner #include <linux/pci.h> 19250c2277SThomas Gleixner #include <linux/bitops.h> 20250c2277SThomas Gleixner #include <linux/ioport.h> 212050d45dSPavel Machek #include <linux/suspend.h> 22250c2277SThomas Gleixner #include <asm/e820.h> 23250c2277SThomas Gleixner #include <asm/io.h> 24*46a7fa27SFUJITA Tomonori #include <asm/iommu.h> 25395624fcSJoerg Roedel #include <asm/gart.h> 26250c2277SThomas Gleixner #include <asm/pci-direct.h> 27250c2277SThomas Gleixner #include <asm/dma.h> 28250c2277SThomas Gleixner #include <asm/k8.h> 29250c2277SThomas Gleixner 300440d4c0SJoerg Roedel int gart_iommu_aperture; 317de6a4cdSPavel Machek int gart_iommu_aperture_disabled __initdata; 327de6a4cdSPavel Machek int gart_iommu_aperture_allowed __initdata; 33250c2277SThomas Gleixner 34250c2277SThomas Gleixner int fallback_aper_order __initdata = 1; /* 64MB */ 357de6a4cdSPavel Machek int fallback_aper_force __initdata; 36250c2277SThomas Gleixner 37250c2277SThomas Gleixner int fix_aperture __initdata = 1; 38250c2277SThomas Gleixner 3955c0d721SYinghai Lu struct bus_dev_range { 4055c0d721SYinghai Lu int bus; 4155c0d721SYinghai Lu int dev_base; 4255c0d721SYinghai Lu int dev_limit; 4355c0d721SYinghai Lu }; 4455c0d721SYinghai Lu 4555c0d721SYinghai Lu static struct bus_dev_range bus_dev_ranges[] __initdata = { 4655c0d721SYinghai Lu { 0x00, 0x18, 0x20}, 4755c0d721SYinghai Lu { 0xff, 0x00, 0x20}, 4855c0d721SYinghai Lu { 0xfe, 0x00, 0x20} 4955c0d721SYinghai Lu }; 5055c0d721SYinghai Lu 51250c2277SThomas Gleixner static struct resource gart_resource = { 52250c2277SThomas Gleixner .name = "GART", 53250c2277SThomas Gleixner .flags = IORESOURCE_MEM, 54250c2277SThomas Gleixner }; 55250c2277SThomas Gleixner 56250c2277SThomas Gleixner static void __init insert_aperture_resource(u32 aper_base, u32 aper_size) 57250c2277SThomas Gleixner { 58250c2277SThomas Gleixner gart_resource.start = aper_base; 59250c2277SThomas Gleixner gart_resource.end = aper_base + aper_size - 1; 60250c2277SThomas Gleixner insert_resource(&iomem_resource, &gart_resource); 61250c2277SThomas Gleixner } 62250c2277SThomas Gleixner 63250c2277SThomas Gleixner /* This code runs before the PCI subsystem is initialized, so just 64250c2277SThomas Gleixner access the northbridge directly. */ 65250c2277SThomas Gleixner 66250c2277SThomas Gleixner static u32 __init allocate_aperture(void) 67250c2277SThomas Gleixner { 68250c2277SThomas Gleixner u32 aper_size; 69250c2277SThomas Gleixner void *p; 70250c2277SThomas Gleixner 717677b2efSYinghai Lu /* aper_size should <= 1G */ 727677b2efSYinghai Lu if (fallback_aper_order > 5) 737677b2efSYinghai Lu fallback_aper_order = 5; 74250c2277SThomas Gleixner aper_size = (32 * 1024 * 1024) << fallback_aper_order; 75250c2277SThomas Gleixner 76250c2277SThomas Gleixner /* 77c140df97SIngo Molnar * Aperture has to be naturally aligned. This means a 2GB aperture 78c140df97SIngo Molnar * won't have much chance of finding a place in the lower 4GB of 79c140df97SIngo Molnar * memory. Unfortunately we cannot move it up because that would 80c140df97SIngo Molnar * make the IOMMU useless. 81250c2277SThomas Gleixner */ 827677b2efSYinghai Lu /* 837677b2efSYinghai Lu * using 512M as goal, in case kexec will load kernel_big 847677b2efSYinghai Lu * that will do the on position decompress, and could overlap with 857677b2efSYinghai Lu * that positon with gart that is used. 867677b2efSYinghai Lu * sequende: 877677b2efSYinghai Lu * kernel_small 887677b2efSYinghai Lu * ==> kexec (with kdump trigger path or previous doesn't shutdown gart) 897677b2efSYinghai Lu * ==> kernel_small(gart area become e820_reserved) 907677b2efSYinghai Lu * ==> kexec (with kdump trigger path or previous doesn't shutdown gart) 917677b2efSYinghai Lu * ==> kerne_big (uncompressed size will be big than 64M or 128M) 927677b2efSYinghai Lu * so don't use 512M below as gart iommu, leave the space for kernel 937677b2efSYinghai Lu * code for safe 947677b2efSYinghai Lu */ 957677b2efSYinghai Lu p = __alloc_bootmem_nopanic(aper_size, aper_size, 512ULL<<20); 96250c2277SThomas Gleixner if (!p || __pa(p)+aper_size > 0xffffffff) { 9731183ba8SIngo Molnar printk(KERN_ERR 9831183ba8SIngo Molnar "Cannot allocate aperture memory hole (%p,%uK)\n", 99250c2277SThomas Gleixner p, aper_size>>10); 100250c2277SThomas Gleixner if (p) 101250c2277SThomas Gleixner free_bootmem(__pa(p), aper_size); 102250c2277SThomas Gleixner return 0; 103250c2277SThomas Gleixner } 10431183ba8SIngo Molnar printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n", 105250c2277SThomas Gleixner aper_size >> 10, __pa(p)); 106250c2277SThomas Gleixner insert_aperture_resource((u32)__pa(p), aper_size); 1072050d45dSPavel Machek register_nosave_region((u32)__pa(p) >> PAGE_SHIFT, 1082050d45dSPavel Machek (u32)__pa(p+aper_size) >> PAGE_SHIFT); 109c140df97SIngo Molnar 110250c2277SThomas Gleixner return (u32)__pa(p); 111250c2277SThomas Gleixner } 112250c2277SThomas Gleixner 113250c2277SThomas Gleixner 114250c2277SThomas Gleixner /* Find a PCI capability */ 115dd564d0cSPavel Machek static u32 __init find_cap(int bus, int slot, int func, int cap) 116250c2277SThomas Gleixner { 117250c2277SThomas Gleixner int bytes; 118c140df97SIngo Molnar u8 pos; 119c140df97SIngo Molnar 12055c0d721SYinghai Lu if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) & 121c140df97SIngo Molnar PCI_STATUS_CAP_LIST)) 122250c2277SThomas Gleixner return 0; 123c140df97SIngo Molnar 12455c0d721SYinghai Lu pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST); 125250c2277SThomas Gleixner for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) { 126250c2277SThomas Gleixner u8 id; 127c140df97SIngo Molnar 128250c2277SThomas Gleixner pos &= ~3; 12955c0d721SYinghai Lu id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID); 130250c2277SThomas Gleixner if (id == 0xff) 131250c2277SThomas Gleixner break; 132250c2277SThomas Gleixner if (id == cap) 133250c2277SThomas Gleixner return pos; 13455c0d721SYinghai Lu pos = read_pci_config_byte(bus, slot, func, 135c140df97SIngo Molnar pos+PCI_CAP_LIST_NEXT); 136250c2277SThomas Gleixner } 137250c2277SThomas Gleixner return 0; 138250c2277SThomas Gleixner } 139250c2277SThomas Gleixner 140250c2277SThomas Gleixner /* Read a standard AGPv3 bridge header */ 141dd564d0cSPavel Machek static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order) 142250c2277SThomas Gleixner { 143250c2277SThomas Gleixner u32 apsize; 144250c2277SThomas Gleixner u32 apsizereg; 145250c2277SThomas Gleixner int nbits; 146250c2277SThomas Gleixner u32 aper_low, aper_hi; 147250c2277SThomas Gleixner u64 aper; 1481edc1ab3SYinghai Lu u32 old_order; 149250c2277SThomas Gleixner 15055c0d721SYinghai Lu printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func); 15155c0d721SYinghai Lu apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14); 152250c2277SThomas Gleixner if (apsizereg == 0xffffffff) { 15331183ba8SIngo Molnar printk(KERN_ERR "APSIZE in AGP bridge unreadable\n"); 154250c2277SThomas Gleixner return 0; 155250c2277SThomas Gleixner } 156250c2277SThomas Gleixner 1571edc1ab3SYinghai Lu /* old_order could be the value from NB gart setting */ 1581edc1ab3SYinghai Lu old_order = *order; 1591edc1ab3SYinghai Lu 160250c2277SThomas Gleixner apsize = apsizereg & 0xfff; 161250c2277SThomas Gleixner /* Some BIOS use weird encodings not in the AGPv3 table. */ 162250c2277SThomas Gleixner if (apsize & 0xff) 163250c2277SThomas Gleixner apsize |= 0xf00; 164250c2277SThomas Gleixner nbits = hweight16(apsize); 165250c2277SThomas Gleixner *order = 7 - nbits; 166250c2277SThomas Gleixner if ((int)*order < 0) /* < 32MB */ 167250c2277SThomas Gleixner *order = 0; 168250c2277SThomas Gleixner 16955c0d721SYinghai Lu aper_low = read_pci_config(bus, slot, func, 0x10); 17055c0d721SYinghai Lu aper_hi = read_pci_config(bus, slot, func, 0x14); 171250c2277SThomas Gleixner aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32); 172250c2277SThomas Gleixner 1731edc1ab3SYinghai Lu /* 1741edc1ab3SYinghai Lu * On some sick chips, APSIZE is 0. It means it wants 4G 1751edc1ab3SYinghai Lu * so let double check that order, and lets trust AMD NB settings: 1761edc1ab3SYinghai Lu */ 1778c9fd91aSYinghai Lu printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n", 1788c9fd91aSYinghai Lu aper, 32 << old_order); 1798c9fd91aSYinghai Lu if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) { 1801edc1ab3SYinghai Lu printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n", 1811edc1ab3SYinghai Lu 32 << *order, apsizereg); 1821edc1ab3SYinghai Lu *order = old_order; 1831edc1ab3SYinghai Lu } 1841edc1ab3SYinghai Lu 18531183ba8SIngo Molnar printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n", 186250c2277SThomas Gleixner aper, 32 << *order, apsizereg); 187250c2277SThomas Gleixner 1888c9fd91aSYinghai Lu if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20)) 189250c2277SThomas Gleixner return 0; 190250c2277SThomas Gleixner return (u32)aper; 191250c2277SThomas Gleixner } 192250c2277SThomas Gleixner 193c140df97SIngo Molnar /* 194c140df97SIngo Molnar * Look for an AGP bridge. Windows only expects the aperture in the 195c140df97SIngo Molnar * AGP bridge and some BIOS forget to initialize the Northbridge too. 196c140df97SIngo Molnar * Work around this here. 197c140df97SIngo Molnar * 198c140df97SIngo Molnar * Do an PCI bus scan by hand because we're running before the PCI 199c140df97SIngo Molnar * subsystem. 200c140df97SIngo Molnar * 201c140df97SIngo Molnar * All K8 AGP bridges are AGPv3 compliant, so we can do this scan 202c140df97SIngo Molnar * generically. It's probably overkill to always scan all slots because 203c140df97SIngo Molnar * the AGP bridges should be always an own bus on the HT hierarchy, 204c140df97SIngo Molnar * but do it here for future safety. 205c140df97SIngo Molnar */ 206dd564d0cSPavel Machek static u32 __init search_agp_bridge(u32 *order, int *valid_agp) 207250c2277SThomas Gleixner { 20855c0d721SYinghai Lu int bus, slot, func; 209250c2277SThomas Gleixner 210250c2277SThomas Gleixner /* Poor man's PCI discovery */ 21155c0d721SYinghai Lu for (bus = 0; bus < 256; bus++) { 212250c2277SThomas Gleixner for (slot = 0; slot < 32; slot++) { 213250c2277SThomas Gleixner for (func = 0; func < 8; func++) { 214250c2277SThomas Gleixner u32 class, cap; 215250c2277SThomas Gleixner u8 type; 21655c0d721SYinghai Lu class = read_pci_config(bus, slot, func, 217250c2277SThomas Gleixner PCI_CLASS_REVISION); 218250c2277SThomas Gleixner if (class == 0xffffffff) 219250c2277SThomas Gleixner break; 220250c2277SThomas Gleixner 221250c2277SThomas Gleixner switch (class >> 16) { 222250c2277SThomas Gleixner case PCI_CLASS_BRIDGE_HOST: 223250c2277SThomas Gleixner case PCI_CLASS_BRIDGE_OTHER: /* needed? */ 224250c2277SThomas Gleixner /* AGP bridge? */ 22555c0d721SYinghai Lu cap = find_cap(bus, slot, func, 226c140df97SIngo Molnar PCI_CAP_ID_AGP); 227250c2277SThomas Gleixner if (!cap) 228250c2277SThomas Gleixner break; 229250c2277SThomas Gleixner *valid_agp = 1; 23055c0d721SYinghai Lu return read_agp(bus, slot, func, cap, 231c140df97SIngo Molnar order); 232250c2277SThomas Gleixner } 233250c2277SThomas Gleixner 234250c2277SThomas Gleixner /* No multi-function device? */ 23555c0d721SYinghai Lu type = read_pci_config_byte(bus, slot, func, 236250c2277SThomas Gleixner PCI_HEADER_TYPE); 237250c2277SThomas Gleixner if (!(type & 0x80)) 238250c2277SThomas Gleixner break; 239250c2277SThomas Gleixner } 240250c2277SThomas Gleixner } 241250c2277SThomas Gleixner } 24231183ba8SIngo Molnar printk(KERN_INFO "No AGP bridge found\n"); 243c140df97SIngo Molnar 244250c2277SThomas Gleixner return 0; 245250c2277SThomas Gleixner } 246250c2277SThomas Gleixner 247aaf23042SYinghai Lu static int gart_fix_e820 __initdata = 1; 248aaf23042SYinghai Lu 249aaf23042SYinghai Lu static int __init parse_gart_mem(char *p) 250aaf23042SYinghai Lu { 251aaf23042SYinghai Lu if (!p) 252aaf23042SYinghai Lu return -EINVAL; 253aaf23042SYinghai Lu 254aaf23042SYinghai Lu if (!strncmp(p, "off", 3)) 255aaf23042SYinghai Lu gart_fix_e820 = 0; 256aaf23042SYinghai Lu else if (!strncmp(p, "on", 2)) 257aaf23042SYinghai Lu gart_fix_e820 = 1; 258aaf23042SYinghai Lu 259aaf23042SYinghai Lu return 0; 260aaf23042SYinghai Lu } 261aaf23042SYinghai Lu early_param("gart_fix_e820", parse_gart_mem); 262aaf23042SYinghai Lu 263aaf23042SYinghai Lu void __init early_gart_iommu_check(void) 264aaf23042SYinghai Lu { 265aaf23042SYinghai Lu /* 266aaf23042SYinghai Lu * in case it is enabled before, esp for kexec/kdump, 267aaf23042SYinghai Lu * previous kernel already enable that. memset called 268aaf23042SYinghai Lu * by allocate_aperture/__alloc_bootmem_nopanic cause restart. 269aaf23042SYinghai Lu * or second kernel have different position for GART hole. and new 270aaf23042SYinghai Lu * kernel could use hole as RAM that is still used by GART set by 271aaf23042SYinghai Lu * first kernel 272aaf23042SYinghai Lu * or BIOS forget to put that in reserved. 273aaf23042SYinghai Lu * try to update e820 to make that region as reserved. 274aaf23042SYinghai Lu */ 275fa5b8a30SPavel Machek int i, fix, slot; 276aaf23042SYinghai Lu u32 ctl; 277aaf23042SYinghai Lu u32 aper_size = 0, aper_order = 0, last_aper_order = 0; 278aaf23042SYinghai Lu u64 aper_base = 0, last_aper_base = 0; 279fa5b8a30SPavel Machek int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0; 280aaf23042SYinghai Lu 281aaf23042SYinghai Lu if (!early_pci_allowed()) 282aaf23042SYinghai Lu return; 283aaf23042SYinghai Lu 284fa5b8a30SPavel Machek /* This is mostly duplicate of iommu_hole_init */ 285aaf23042SYinghai Lu fix = 0; 28655c0d721SYinghai Lu for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) { 28755c0d721SYinghai Lu int bus; 28855c0d721SYinghai Lu int dev_base, dev_limit; 28955c0d721SYinghai Lu 29055c0d721SYinghai Lu bus = bus_dev_ranges[i].bus; 29155c0d721SYinghai Lu dev_base = bus_dev_ranges[i].dev_base; 29255c0d721SYinghai Lu dev_limit = bus_dev_ranges[i].dev_limit; 29355c0d721SYinghai Lu 29455c0d721SYinghai Lu for (slot = dev_base; slot < dev_limit; slot++) { 29555c0d721SYinghai Lu if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00))) 296aaf23042SYinghai Lu continue; 297aaf23042SYinghai Lu 29855c0d721SYinghai Lu ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL); 29955c0d721SYinghai Lu aper_enabled = ctl & AMD64_GARTEN; 300aaf23042SYinghai Lu aper_order = (ctl >> 1) & 7; 301aaf23042SYinghai Lu aper_size = (32 * 1024 * 1024) << aper_order; 30255c0d721SYinghai Lu aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff; 303aaf23042SYinghai Lu aper_base <<= 25; 304aaf23042SYinghai Lu 305fa5b8a30SPavel Machek if (last_valid) { 306fa5b8a30SPavel Machek if ((aper_order != last_aper_order) || 307fa5b8a30SPavel Machek (aper_base != last_aper_base) || 308fa5b8a30SPavel Machek (aper_enabled != last_aper_enabled)) { 309aaf23042SYinghai Lu fix = 1; 310fa5b8a30SPavel Machek break; 311aaf23042SYinghai Lu } 31255c0d721SYinghai Lu } 313aaf23042SYinghai Lu 314fa5b8a30SPavel Machek last_aper_order = aper_order; 315fa5b8a30SPavel Machek last_aper_base = aper_base; 316fa5b8a30SPavel Machek last_aper_enabled = aper_enabled; 317fa5b8a30SPavel Machek last_valid = 1; 318fa5b8a30SPavel Machek } 319fa5b8a30SPavel Machek } 320fa5b8a30SPavel Machek 321aaf23042SYinghai Lu if (!fix && !aper_enabled) 322aaf23042SYinghai Lu return; 323aaf23042SYinghai Lu 324aaf23042SYinghai Lu if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL) 325aaf23042SYinghai Lu fix = 1; 326aaf23042SYinghai Lu 327aaf23042SYinghai Lu if (gart_fix_e820 && !fix && aper_enabled) { 3280754557dSYinghai Lu if (e820_any_mapped(aper_base, aper_base + aper_size, 3290754557dSYinghai Lu E820_RAM)) { 3300abbc78aSPavel Machek /* reserve it, so we can reuse it in second kernel */ 331aaf23042SYinghai Lu printk(KERN_INFO "update e820 for GART\n"); 332d0be6bdeSYinghai Lu e820_add_region(aper_base, aper_size, E820_RESERVED); 333aaf23042SYinghai Lu update_e820(); 334aaf23042SYinghai Lu } 335aaf23042SYinghai Lu } 336aaf23042SYinghai Lu 3374f384f8bSPavel Machek if (!fix) 3384f384f8bSPavel Machek return; 3394f384f8bSPavel Machek 340aaf23042SYinghai Lu /* different nodes have different setting, disable them all at first*/ 34155c0d721SYinghai Lu for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) { 34255c0d721SYinghai Lu int bus; 34355c0d721SYinghai Lu int dev_base, dev_limit; 34455c0d721SYinghai Lu 34555c0d721SYinghai Lu bus = bus_dev_ranges[i].bus; 34655c0d721SYinghai Lu dev_base = bus_dev_ranges[i].dev_base; 34755c0d721SYinghai Lu dev_limit = bus_dev_ranges[i].dev_limit; 34855c0d721SYinghai Lu 34955c0d721SYinghai Lu for (slot = dev_base; slot < dev_limit; slot++) { 35055c0d721SYinghai Lu if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00))) 351aaf23042SYinghai Lu continue; 352aaf23042SYinghai Lu 35355c0d721SYinghai Lu ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL); 35455c0d721SYinghai Lu ctl &= ~AMD64_GARTEN; 35555c0d721SYinghai Lu write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl); 35655c0d721SYinghai Lu } 357aaf23042SYinghai Lu } 358aaf23042SYinghai Lu 359aaf23042SYinghai Lu } 360aaf23042SYinghai Lu 3618c9fd91aSYinghai Lu static int __initdata printed_gart_size_msg; 3628c9fd91aSYinghai Lu 3630440d4c0SJoerg Roedel void __init gart_iommu_hole_init(void) 364250c2277SThomas Gleixner { 3658c9fd91aSYinghai Lu u32 agp_aper_base = 0, agp_aper_order = 0; 366250c2277SThomas Gleixner u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0; 367250c2277SThomas Gleixner u64 aper_base, last_aper_base = 0; 36855c0d721SYinghai Lu int fix, slot, valid_agp = 0; 36955c0d721SYinghai Lu int i, node; 370250c2277SThomas Gleixner 3710440d4c0SJoerg Roedel if (gart_iommu_aperture_disabled || !fix_aperture || 3720440d4c0SJoerg Roedel !early_pci_allowed()) 373250c2277SThomas Gleixner return; 374250c2277SThomas Gleixner 375250c2277SThomas Gleixner printk(KERN_INFO "Checking aperture...\n"); 376250c2277SThomas Gleixner 3778c9fd91aSYinghai Lu if (!fallback_aper_force) 3788c9fd91aSYinghai Lu agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp); 3798c9fd91aSYinghai Lu 380250c2277SThomas Gleixner fix = 0; 38147db4c3eSYinghai Lu node = 0; 38255c0d721SYinghai Lu for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) { 38355c0d721SYinghai Lu int bus; 38455c0d721SYinghai Lu int dev_base, dev_limit; 38555c0d721SYinghai Lu 38655c0d721SYinghai Lu bus = bus_dev_ranges[i].bus; 38755c0d721SYinghai Lu dev_base = bus_dev_ranges[i].dev_base; 38855c0d721SYinghai Lu dev_limit = bus_dev_ranges[i].dev_limit; 38955c0d721SYinghai Lu 39055c0d721SYinghai Lu for (slot = dev_base; slot < dev_limit; slot++) { 39155c0d721SYinghai Lu if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00))) 392250c2277SThomas Gleixner continue; 393250c2277SThomas Gleixner 394250c2277SThomas Gleixner iommu_detected = 1; 3950440d4c0SJoerg Roedel gart_iommu_aperture = 1; 396250c2277SThomas Gleixner 39755c0d721SYinghai Lu aper_order = (read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL) >> 1) & 7; 398250c2277SThomas Gleixner aper_size = (32 * 1024 * 1024) << aper_order; 39955c0d721SYinghai Lu aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff; 400250c2277SThomas Gleixner aper_base <<= 25; 401250c2277SThomas Gleixner 40247db4c3eSYinghai Lu printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n", 40347db4c3eSYinghai Lu node, aper_base, aper_size >> 20); 40447db4c3eSYinghai Lu node++; 405250c2277SThomas Gleixner 4068c9fd91aSYinghai Lu if (!aperture_valid(aper_base, aper_size, 64<<20)) { 4078c9fd91aSYinghai Lu if (valid_agp && agp_aper_base && 4088c9fd91aSYinghai Lu agp_aper_base == aper_base && 4098c9fd91aSYinghai Lu agp_aper_order == aper_order) { 4108c9fd91aSYinghai Lu /* the same between two setting from NB and agp */ 411c987d12fSYinghai Lu if (!no_iommu && 412c987d12fSYinghai Lu max_pfn > MAX_DMA32_PFN && 413c987d12fSYinghai Lu !printed_gart_size_msg) { 4148c9fd91aSYinghai Lu printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n"); 4158c9fd91aSYinghai Lu printk(KERN_ERR "please increase GART size in your BIOS setup\n"); 4168c9fd91aSYinghai Lu printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n"); 4178c9fd91aSYinghai Lu printed_gart_size_msg = 1; 4188c9fd91aSYinghai Lu } 4198c9fd91aSYinghai Lu } else { 420250c2277SThomas Gleixner fix = 1; 42155c0d721SYinghai Lu goto out; 422250c2277SThomas Gleixner } 4238c9fd91aSYinghai Lu } 424250c2277SThomas Gleixner 425250c2277SThomas Gleixner if ((last_aper_order && aper_order != last_aper_order) || 426250c2277SThomas Gleixner (last_aper_base && aper_base != last_aper_base)) { 427250c2277SThomas Gleixner fix = 1; 42855c0d721SYinghai Lu goto out; 429250c2277SThomas Gleixner } 430250c2277SThomas Gleixner last_aper_order = aper_order; 431250c2277SThomas Gleixner last_aper_base = aper_base; 432250c2277SThomas Gleixner } 43355c0d721SYinghai Lu } 434250c2277SThomas Gleixner 43555c0d721SYinghai Lu out: 436250c2277SThomas Gleixner if (!fix && !fallback_aper_force) { 437250c2277SThomas Gleixner if (last_aper_base) { 438250c2277SThomas Gleixner unsigned long n = (32 * 1024 * 1024) << last_aper_order; 439c140df97SIngo Molnar 440250c2277SThomas Gleixner insert_aperture_resource((u32)last_aper_base, n); 441250c2277SThomas Gleixner } 442250c2277SThomas Gleixner return; 443250c2277SThomas Gleixner } 444250c2277SThomas Gleixner 4458c9fd91aSYinghai Lu if (!fallback_aper_force) { 4468c9fd91aSYinghai Lu aper_alloc = agp_aper_base; 4478c9fd91aSYinghai Lu aper_order = agp_aper_order; 4488c9fd91aSYinghai Lu } 449250c2277SThomas Gleixner 450250c2277SThomas Gleixner if (aper_alloc) { 451250c2277SThomas Gleixner /* Got the aperture from the AGP bridge */ 452250c2277SThomas Gleixner } else if (swiotlb && !valid_agp) { 453250c2277SThomas Gleixner /* Do nothing */ 454c987d12fSYinghai Lu } else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) || 455250c2277SThomas Gleixner force_iommu || 456250c2277SThomas Gleixner valid_agp || 457250c2277SThomas Gleixner fallback_aper_force) { 45831183ba8SIngo Molnar printk(KERN_ERR 45931183ba8SIngo Molnar "Your BIOS doesn't leave a aperture memory hole\n"); 46031183ba8SIngo Molnar printk(KERN_ERR 46131183ba8SIngo Molnar "Please enable the IOMMU option in the BIOS setup\n"); 46231183ba8SIngo Molnar printk(KERN_ERR 46331183ba8SIngo Molnar "This costs you %d MB of RAM\n", 464250c2277SThomas Gleixner 32 << fallback_aper_order); 465250c2277SThomas Gleixner 466250c2277SThomas Gleixner aper_order = fallback_aper_order; 467250c2277SThomas Gleixner aper_alloc = allocate_aperture(); 468250c2277SThomas Gleixner if (!aper_alloc) { 469c140df97SIngo Molnar /* 470c140df97SIngo Molnar * Could disable AGP and IOMMU here, but it's 471c140df97SIngo Molnar * probably not worth it. But the later users 472c140df97SIngo Molnar * cannot deal with bad apertures and turning 473c140df97SIngo Molnar * on the aperture over memory causes very 474c140df97SIngo Molnar * strange problems, so it's better to panic 475c140df97SIngo Molnar * early. 476c140df97SIngo Molnar */ 477250c2277SThomas Gleixner panic("Not enough memory for aperture"); 478250c2277SThomas Gleixner } 479250c2277SThomas Gleixner } else { 480250c2277SThomas Gleixner return; 481250c2277SThomas Gleixner } 482250c2277SThomas Gleixner 483250c2277SThomas Gleixner /* Fix up the north bridges */ 48455c0d721SYinghai Lu for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) { 48555c0d721SYinghai Lu int bus; 48655c0d721SYinghai Lu int dev_base, dev_limit; 48755c0d721SYinghai Lu 48855c0d721SYinghai Lu bus = bus_dev_ranges[i].bus; 48955c0d721SYinghai Lu dev_base = bus_dev_ranges[i].dev_base; 49055c0d721SYinghai Lu dev_limit = bus_dev_ranges[i].dev_limit; 49155c0d721SYinghai Lu for (slot = dev_base; slot < dev_limit; slot++) { 49255c0d721SYinghai Lu if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00))) 493250c2277SThomas Gleixner continue; 494250c2277SThomas Gleixner 49555c0d721SYinghai Lu /* Don't enable translation yet. That is done later. 49655c0d721SYinghai Lu Assume this BIOS didn't initialise the GART so 49755c0d721SYinghai Lu just overwrite all previous bits */ 49855c0d721SYinghai Lu write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, aper_order << 1); 49955c0d721SYinghai Lu write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25); 50055c0d721SYinghai Lu } 501250c2277SThomas Gleixner } 5026703f6d1SRafael J. Wysocki 5036703f6d1SRafael J. Wysocki set_up_gart_resume(aper_order, aper_alloc); 504250c2277SThomas Gleixner } 505