1 #ifndef _ASM_X86_PROCESSOR_H 2 #define _ASM_X86_PROCESSOR_H 3 4 #include <asm/processor-flags.h> 5 6 /* Forward declaration, a strange C thing */ 7 struct task_struct; 8 struct mm_struct; 9 10 #include <asm/vm86.h> 11 #include <asm/math_emu.h> 12 #include <asm/segment.h> 13 #include <asm/types.h> 14 #include <asm/sigcontext.h> 15 #include <asm/current.h> 16 #include <asm/cpufeature.h> 17 #include <asm/system.h> 18 #include <asm/page.h> 19 #include <asm/pgtable_types.h> 20 #include <asm/percpu.h> 21 #include <asm/msr.h> 22 #include <asm/desc_defs.h> 23 #include <asm/nops.h> 24 25 #include <linux/personality.h> 26 #include <linux/cpumask.h> 27 #include <linux/cache.h> 28 #include <linux/threads.h> 29 #include <linux/math64.h> 30 #include <linux/init.h> 31 #include <linux/err.h> 32 33 #define HBP_NUM 4 34 /* 35 * Default implementation of macro that returns current 36 * instruction pointer ("program counter"). 37 */ 38 static inline void *current_text_addr(void) 39 { 40 void *pc; 41 42 asm volatile("mov $1f, %0; 1:":"=r" (pc)); 43 44 return pc; 45 } 46 47 #ifdef CONFIG_X86_VSMP 48 # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT) 49 # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT) 50 #else 51 # define ARCH_MIN_TASKALIGN 16 52 # define ARCH_MIN_MMSTRUCT_ALIGN 0 53 #endif 54 55 /* 56 * CPU type and hardware bug flags. Kept separately for each CPU. 57 * Members of this structure are referenced in head.S, so think twice 58 * before touching them. [mj] 59 */ 60 61 struct cpuinfo_x86 { 62 __u8 x86; /* CPU family */ 63 __u8 x86_vendor; /* CPU vendor */ 64 __u8 x86_model; 65 __u8 x86_mask; 66 #ifdef CONFIG_X86_32 67 char wp_works_ok; /* It doesn't on 386's */ 68 69 /* Problems on some 486Dx4's and old 386's: */ 70 char hlt_works_ok; 71 char hard_math; 72 char rfu; 73 char fdiv_bug; 74 char f00f_bug; 75 char coma_bug; 76 char pad0; 77 #else 78 /* Number of 4K pages in DTLB/ITLB combined(in pages): */ 79 int x86_tlbsize; 80 #endif 81 __u8 x86_virt_bits; 82 __u8 x86_phys_bits; 83 /* CPUID returned core id bits: */ 84 __u8 x86_coreid_bits; 85 /* Max extended CPUID function supported: */ 86 __u32 extended_cpuid_level; 87 /* Maximum supported CPUID level, -1=no CPUID: */ 88 int cpuid_level; 89 __u32 x86_capability[NCAPINTS]; 90 char x86_vendor_id[16]; 91 char x86_model_id[64]; 92 /* in KB - valid for CPUS which support this call: */ 93 int x86_cache_size; 94 int x86_cache_alignment; /* In bytes */ 95 int x86_power; 96 unsigned long loops_per_jiffy; 97 #ifdef CONFIG_SMP 98 /* cpus sharing the last level cache: */ 99 cpumask_var_t llc_shared_map; 100 #endif 101 /* cpuid returned max cores value: */ 102 u16 x86_max_cores; 103 u16 apicid; 104 u16 initial_apicid; 105 u16 x86_clflush_size; 106 #ifdef CONFIG_SMP 107 /* number of cores as seen by the OS: */ 108 u16 booted_cores; 109 /* Physical processor id: */ 110 u16 phys_proc_id; 111 /* Core id: */ 112 u16 cpu_core_id; 113 /* Index into per_cpu list: */ 114 u16 cpu_index; 115 #endif 116 } __attribute__((__aligned__(SMP_CACHE_BYTES))); 117 118 #define X86_VENDOR_INTEL 0 119 #define X86_VENDOR_CYRIX 1 120 #define X86_VENDOR_AMD 2 121 #define X86_VENDOR_UMC 3 122 #define X86_VENDOR_CENTAUR 5 123 #define X86_VENDOR_TRANSMETA 7 124 #define X86_VENDOR_NSC 8 125 #define X86_VENDOR_NUM 9 126 127 #define X86_VENDOR_UNKNOWN 0xff 128 129 /* 130 * capabilities of CPUs 131 */ 132 extern struct cpuinfo_x86 boot_cpu_data; 133 extern struct cpuinfo_x86 new_cpu_data; 134 135 extern struct tss_struct doublefault_tss; 136 extern __u32 cpu_caps_cleared[NCAPINTS]; 137 extern __u32 cpu_caps_set[NCAPINTS]; 138 139 #ifdef CONFIG_SMP 140 DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info); 141 #define cpu_data(cpu) per_cpu(cpu_info, cpu) 142 #define current_cpu_data __get_cpu_var(cpu_info) 143 #else 144 #define cpu_data(cpu) boot_cpu_data 145 #define current_cpu_data boot_cpu_data 146 #endif 147 148 extern const struct seq_operations cpuinfo_op; 149 150 static inline int hlt_works(int cpu) 151 { 152 #ifdef CONFIG_X86_32 153 return cpu_data(cpu).hlt_works_ok; 154 #else 155 return 1; 156 #endif 157 } 158 159 #define cache_line_size() (boot_cpu_data.x86_cache_alignment) 160 161 extern void cpu_detect(struct cpuinfo_x86 *c); 162 163 extern struct pt_regs *idle_regs(struct pt_regs *); 164 165 extern void early_cpu_init(void); 166 extern void identify_boot_cpu(void); 167 extern void identify_secondary_cpu(struct cpuinfo_x86 *); 168 extern void print_cpu_info(struct cpuinfo_x86 *); 169 extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c); 170 extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c); 171 extern unsigned short num_cache_leaves; 172 173 extern void detect_extended_topology(struct cpuinfo_x86 *c); 174 extern void detect_ht(struct cpuinfo_x86 *c); 175 176 static inline void native_cpuid(unsigned int *eax, unsigned int *ebx, 177 unsigned int *ecx, unsigned int *edx) 178 { 179 /* ecx is often an input as well as an output. */ 180 asm volatile("cpuid" 181 : "=a" (*eax), 182 "=b" (*ebx), 183 "=c" (*ecx), 184 "=d" (*edx) 185 : "0" (*eax), "2" (*ecx)); 186 } 187 188 static inline void load_cr3(pgd_t *pgdir) 189 { 190 write_cr3(__pa(pgdir)); 191 } 192 193 #ifdef CONFIG_X86_32 194 /* This is the TSS defined by the hardware. */ 195 struct x86_hw_tss { 196 unsigned short back_link, __blh; 197 unsigned long sp0; 198 unsigned short ss0, __ss0h; 199 unsigned long sp1; 200 /* ss1 caches MSR_IA32_SYSENTER_CS: */ 201 unsigned short ss1, __ss1h; 202 unsigned long sp2; 203 unsigned short ss2, __ss2h; 204 unsigned long __cr3; 205 unsigned long ip; 206 unsigned long flags; 207 unsigned long ax; 208 unsigned long cx; 209 unsigned long dx; 210 unsigned long bx; 211 unsigned long sp; 212 unsigned long bp; 213 unsigned long si; 214 unsigned long di; 215 unsigned short es, __esh; 216 unsigned short cs, __csh; 217 unsigned short ss, __ssh; 218 unsigned short ds, __dsh; 219 unsigned short fs, __fsh; 220 unsigned short gs, __gsh; 221 unsigned short ldt, __ldth; 222 unsigned short trace; 223 unsigned short io_bitmap_base; 224 225 } __attribute__((packed)); 226 #else 227 struct x86_hw_tss { 228 u32 reserved1; 229 u64 sp0; 230 u64 sp1; 231 u64 sp2; 232 u64 reserved2; 233 u64 ist[7]; 234 u32 reserved3; 235 u32 reserved4; 236 u16 reserved5; 237 u16 io_bitmap_base; 238 239 } __attribute__((packed)) ____cacheline_aligned; 240 #endif 241 242 /* 243 * IO-bitmap sizes: 244 */ 245 #define IO_BITMAP_BITS 65536 246 #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8) 247 #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long)) 248 #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap) 249 #define INVALID_IO_BITMAP_OFFSET 0x8000 250 251 struct tss_struct { 252 /* 253 * The hardware state: 254 */ 255 struct x86_hw_tss x86_tss; 256 257 /* 258 * The extra 1 is there because the CPU will access an 259 * additional byte beyond the end of the IO permission 260 * bitmap. The extra byte must be all 1 bits, and must 261 * be within the limit. 262 */ 263 unsigned long io_bitmap[IO_BITMAP_LONGS + 1]; 264 265 /* 266 * .. and then another 0x100 bytes for the emergency kernel stack: 267 */ 268 unsigned long stack[64]; 269 270 } ____cacheline_aligned; 271 272 DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss); 273 274 /* 275 * Save the original ist values for checking stack pointers during debugging 276 */ 277 struct orig_ist { 278 unsigned long ist[7]; 279 }; 280 281 #define MXCSR_DEFAULT 0x1f80 282 283 struct i387_fsave_struct { 284 u32 cwd; /* FPU Control Word */ 285 u32 swd; /* FPU Status Word */ 286 u32 twd; /* FPU Tag Word */ 287 u32 fip; /* FPU IP Offset */ 288 u32 fcs; /* FPU IP Selector */ 289 u32 foo; /* FPU Operand Pointer Offset */ 290 u32 fos; /* FPU Operand Pointer Selector */ 291 292 /* 8*10 bytes for each FP-reg = 80 bytes: */ 293 u32 st_space[20]; 294 295 /* Software status information [not touched by FSAVE ]: */ 296 u32 status; 297 }; 298 299 struct i387_fxsave_struct { 300 u16 cwd; /* Control Word */ 301 u16 swd; /* Status Word */ 302 u16 twd; /* Tag Word */ 303 u16 fop; /* Last Instruction Opcode */ 304 union { 305 struct { 306 u64 rip; /* Instruction Pointer */ 307 u64 rdp; /* Data Pointer */ 308 }; 309 struct { 310 u32 fip; /* FPU IP Offset */ 311 u32 fcs; /* FPU IP Selector */ 312 u32 foo; /* FPU Operand Offset */ 313 u32 fos; /* FPU Operand Selector */ 314 }; 315 }; 316 u32 mxcsr; /* MXCSR Register State */ 317 u32 mxcsr_mask; /* MXCSR Mask */ 318 319 /* 8*16 bytes for each FP-reg = 128 bytes: */ 320 u32 st_space[32]; 321 322 /* 16*16 bytes for each XMM-reg = 256 bytes: */ 323 u32 xmm_space[64]; 324 325 u32 padding[12]; 326 327 union { 328 u32 padding1[12]; 329 u32 sw_reserved[12]; 330 }; 331 332 } __attribute__((aligned(16))); 333 334 struct i387_soft_struct { 335 u32 cwd; 336 u32 swd; 337 u32 twd; 338 u32 fip; 339 u32 fcs; 340 u32 foo; 341 u32 fos; 342 /* 8*10 bytes for each FP-reg = 80 bytes: */ 343 u32 st_space[20]; 344 u8 ftop; 345 u8 changed; 346 u8 lookahead; 347 u8 no_update; 348 u8 rm; 349 u8 alimit; 350 struct math_emu_info *info; 351 u32 entry_eip; 352 }; 353 354 struct ymmh_struct { 355 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */ 356 u32 ymmh_space[64]; 357 }; 358 359 struct xsave_hdr_struct { 360 u64 xstate_bv; 361 u64 reserved1[2]; 362 u64 reserved2[5]; 363 } __attribute__((packed)); 364 365 struct xsave_struct { 366 struct i387_fxsave_struct i387; 367 struct xsave_hdr_struct xsave_hdr; 368 struct ymmh_struct ymmh; 369 /* new processor state extensions will go here */ 370 } __attribute__ ((packed, aligned (64))); 371 372 union thread_xstate { 373 struct i387_fsave_struct fsave; 374 struct i387_fxsave_struct fxsave; 375 struct i387_soft_struct soft; 376 struct xsave_struct xsave; 377 }; 378 379 struct fpu { 380 union thread_xstate *state; 381 }; 382 383 #ifdef CONFIG_X86_64 384 DECLARE_PER_CPU(struct orig_ist, orig_ist); 385 386 union irq_stack_union { 387 char irq_stack[IRQ_STACK_SIZE]; 388 /* 389 * GCC hardcodes the stack canary as %gs:40. Since the 390 * irq_stack is the object at %gs:0, we reserve the bottom 391 * 48 bytes of the irq stack for the canary. 392 */ 393 struct { 394 char gs_base[40]; 395 unsigned long stack_canary; 396 }; 397 }; 398 399 DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union); 400 DECLARE_INIT_PER_CPU(irq_stack_union); 401 402 DECLARE_PER_CPU(char *, irq_stack_ptr); 403 DECLARE_PER_CPU(unsigned int, irq_count); 404 extern unsigned long kernel_eflags; 405 extern asmlinkage void ignore_sysret(void); 406 #else /* X86_64 */ 407 #ifdef CONFIG_CC_STACKPROTECTOR 408 /* 409 * Make sure stack canary segment base is cached-aligned: 410 * "For Intel Atom processors, avoid non zero segment base address 411 * that is not aligned to cache line boundary at all cost." 412 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.) 413 */ 414 struct stack_canary { 415 char __pad[20]; /* canary at %gs:20 */ 416 unsigned long canary; 417 }; 418 DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary); 419 #endif 420 #endif /* X86_64 */ 421 422 extern unsigned int xstate_size; 423 extern void free_thread_xstate(struct task_struct *); 424 extern struct kmem_cache *task_xstate_cachep; 425 426 struct perf_event; 427 428 struct thread_struct { 429 /* Cached TLS descriptors: */ 430 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES]; 431 unsigned long sp0; 432 unsigned long sp; 433 #ifdef CONFIG_X86_32 434 unsigned long sysenter_cs; 435 #else 436 unsigned long usersp; /* Copy from PDA */ 437 unsigned short es; 438 unsigned short ds; 439 unsigned short fsindex; 440 unsigned short gsindex; 441 #endif 442 #ifdef CONFIG_X86_32 443 unsigned long ip; 444 #endif 445 #ifdef CONFIG_X86_64 446 unsigned long fs; 447 #endif 448 unsigned long gs; 449 /* Save middle states of ptrace breakpoints */ 450 struct perf_event *ptrace_bps[HBP_NUM]; 451 /* Debug status used for traps, single steps, etc... */ 452 unsigned long debugreg6; 453 /* Keep track of the exact dr7 value set by the user */ 454 unsigned long ptrace_dr7; 455 /* Fault info: */ 456 unsigned long cr2; 457 unsigned long trap_no; 458 unsigned long error_code; 459 /* floating point and extended processor state */ 460 struct fpu fpu; 461 #ifdef CONFIG_X86_32 462 /* Virtual 86 mode info */ 463 struct vm86_struct __user *vm86_info; 464 unsigned long screen_bitmap; 465 unsigned long v86flags; 466 unsigned long v86mask; 467 unsigned long saved_sp0; 468 unsigned int saved_fs; 469 unsigned int saved_gs; 470 #endif 471 /* IO permissions: */ 472 unsigned long *io_bitmap_ptr; 473 unsigned long iopl; 474 /* Max allowed port in the bitmap, in bytes: */ 475 unsigned io_bitmap_max; 476 }; 477 478 static inline unsigned long native_get_debugreg(int regno) 479 { 480 unsigned long val = 0; /* Damn you, gcc! */ 481 482 switch (regno) { 483 case 0: 484 asm("mov %%db0, %0" :"=r" (val)); 485 break; 486 case 1: 487 asm("mov %%db1, %0" :"=r" (val)); 488 break; 489 case 2: 490 asm("mov %%db2, %0" :"=r" (val)); 491 break; 492 case 3: 493 asm("mov %%db3, %0" :"=r" (val)); 494 break; 495 case 6: 496 asm("mov %%db6, %0" :"=r" (val)); 497 break; 498 case 7: 499 asm("mov %%db7, %0" :"=r" (val)); 500 break; 501 default: 502 BUG(); 503 } 504 return val; 505 } 506 507 static inline void native_set_debugreg(int regno, unsigned long value) 508 { 509 switch (regno) { 510 case 0: 511 asm("mov %0, %%db0" ::"r" (value)); 512 break; 513 case 1: 514 asm("mov %0, %%db1" ::"r" (value)); 515 break; 516 case 2: 517 asm("mov %0, %%db2" ::"r" (value)); 518 break; 519 case 3: 520 asm("mov %0, %%db3" ::"r" (value)); 521 break; 522 case 6: 523 asm("mov %0, %%db6" ::"r" (value)); 524 break; 525 case 7: 526 asm("mov %0, %%db7" ::"r" (value)); 527 break; 528 default: 529 BUG(); 530 } 531 } 532 533 /* 534 * Set IOPL bits in EFLAGS from given mask 535 */ 536 static inline void native_set_iopl_mask(unsigned mask) 537 { 538 #ifdef CONFIG_X86_32 539 unsigned int reg; 540 541 asm volatile ("pushfl;" 542 "popl %0;" 543 "andl %1, %0;" 544 "orl %2, %0;" 545 "pushl %0;" 546 "popfl" 547 : "=&r" (reg) 548 : "i" (~X86_EFLAGS_IOPL), "r" (mask)); 549 #endif 550 } 551 552 static inline void 553 native_load_sp0(struct tss_struct *tss, struct thread_struct *thread) 554 { 555 tss->x86_tss.sp0 = thread->sp0; 556 #ifdef CONFIG_X86_32 557 /* Only happens when SEP is enabled, no need to test "SEP"arately: */ 558 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) { 559 tss->x86_tss.ss1 = thread->sysenter_cs; 560 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0); 561 } 562 #endif 563 } 564 565 static inline void native_swapgs(void) 566 { 567 #ifdef CONFIG_X86_64 568 asm volatile("swapgs" ::: "memory"); 569 #endif 570 } 571 572 #ifdef CONFIG_PARAVIRT 573 #include <asm/paravirt.h> 574 #else 575 #define __cpuid native_cpuid 576 #define paravirt_enabled() 0 577 578 /* 579 * These special macros can be used to get or set a debugging register 580 */ 581 #define get_debugreg(var, register) \ 582 (var) = native_get_debugreg(register) 583 #define set_debugreg(value, register) \ 584 native_set_debugreg(register, value) 585 586 static inline void load_sp0(struct tss_struct *tss, 587 struct thread_struct *thread) 588 { 589 native_load_sp0(tss, thread); 590 } 591 592 #define set_iopl_mask native_set_iopl_mask 593 #endif /* CONFIG_PARAVIRT */ 594 595 /* 596 * Save the cr4 feature set we're using (ie 597 * Pentium 4MB enable and PPro Global page 598 * enable), so that any CPU's that boot up 599 * after us can get the correct flags. 600 */ 601 extern unsigned long mmu_cr4_features; 602 603 static inline void set_in_cr4(unsigned long mask) 604 { 605 unsigned cr4; 606 607 mmu_cr4_features |= mask; 608 cr4 = read_cr4(); 609 cr4 |= mask; 610 write_cr4(cr4); 611 } 612 613 static inline void clear_in_cr4(unsigned long mask) 614 { 615 unsigned cr4; 616 617 mmu_cr4_features &= ~mask; 618 cr4 = read_cr4(); 619 cr4 &= ~mask; 620 write_cr4(cr4); 621 } 622 623 typedef struct { 624 unsigned long seg; 625 } mm_segment_t; 626 627 628 /* 629 * create a kernel thread without removing it from tasklists 630 */ 631 extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags); 632 633 /* Free all resources held by a thread. */ 634 extern void release_thread(struct task_struct *); 635 636 /* Prepare to copy thread state - unlazy all lazy state */ 637 extern void prepare_to_copy(struct task_struct *tsk); 638 639 unsigned long get_wchan(struct task_struct *p); 640 641 /* 642 * Generic CPUID function 643 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx 644 * resulting in stale register contents being returned. 645 */ 646 static inline void cpuid(unsigned int op, 647 unsigned int *eax, unsigned int *ebx, 648 unsigned int *ecx, unsigned int *edx) 649 { 650 *eax = op; 651 *ecx = 0; 652 __cpuid(eax, ebx, ecx, edx); 653 } 654 655 /* Some CPUID calls want 'count' to be placed in ecx */ 656 static inline void cpuid_count(unsigned int op, int count, 657 unsigned int *eax, unsigned int *ebx, 658 unsigned int *ecx, unsigned int *edx) 659 { 660 *eax = op; 661 *ecx = count; 662 __cpuid(eax, ebx, ecx, edx); 663 } 664 665 /* 666 * CPUID functions returning a single datum 667 */ 668 static inline unsigned int cpuid_eax(unsigned int op) 669 { 670 unsigned int eax, ebx, ecx, edx; 671 672 cpuid(op, &eax, &ebx, &ecx, &edx); 673 674 return eax; 675 } 676 677 static inline unsigned int cpuid_ebx(unsigned int op) 678 { 679 unsigned int eax, ebx, ecx, edx; 680 681 cpuid(op, &eax, &ebx, &ecx, &edx); 682 683 return ebx; 684 } 685 686 static inline unsigned int cpuid_ecx(unsigned int op) 687 { 688 unsigned int eax, ebx, ecx, edx; 689 690 cpuid(op, &eax, &ebx, &ecx, &edx); 691 692 return ecx; 693 } 694 695 static inline unsigned int cpuid_edx(unsigned int op) 696 { 697 unsigned int eax, ebx, ecx, edx; 698 699 cpuid(op, &eax, &ebx, &ecx, &edx); 700 701 return edx; 702 } 703 704 /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */ 705 static inline void rep_nop(void) 706 { 707 asm volatile("rep; nop" ::: "memory"); 708 } 709 710 static inline void cpu_relax(void) 711 { 712 rep_nop(); 713 } 714 715 /* Stop speculative execution and prefetching of modified code. */ 716 static inline void sync_core(void) 717 { 718 int tmp; 719 720 #if defined(CONFIG_M386) || defined(CONFIG_M486) 721 if (boot_cpu_data.x86 < 5) 722 /* There is no speculative execution. 723 * jmp is a barrier to prefetching. */ 724 asm volatile("jmp 1f\n1:\n" ::: "memory"); 725 else 726 #endif 727 /* cpuid is a barrier to speculative execution. 728 * Prefetched instructions are automatically 729 * invalidated when modified. */ 730 asm volatile("cpuid" : "=a" (tmp) : "0" (1) 731 : "ebx", "ecx", "edx", "memory"); 732 } 733 734 static inline void __monitor(const void *eax, unsigned long ecx, 735 unsigned long edx) 736 { 737 /* "monitor %eax, %ecx, %edx;" */ 738 asm volatile(".byte 0x0f, 0x01, 0xc8;" 739 :: "a" (eax), "c" (ecx), "d"(edx)); 740 } 741 742 static inline void __mwait(unsigned long eax, unsigned long ecx) 743 { 744 /* "mwait %eax, %ecx;" */ 745 asm volatile(".byte 0x0f, 0x01, 0xc9;" 746 :: "a" (eax), "c" (ecx)); 747 } 748 749 static inline void __sti_mwait(unsigned long eax, unsigned long ecx) 750 { 751 trace_hardirqs_on(); 752 /* "mwait %eax, %ecx;" */ 753 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;" 754 :: "a" (eax), "c" (ecx)); 755 } 756 757 extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx); 758 759 extern void select_idle_routine(const struct cpuinfo_x86 *c); 760 extern void init_c1e_mask(void); 761 762 extern unsigned long boot_option_idle_override; 763 extern unsigned long idle_halt; 764 extern unsigned long idle_nomwait; 765 extern bool c1e_detected; 766 767 /* 768 * on systems with caches, caches must be flashed as the absolute 769 * last instruction before going into a suspended halt. Otherwise, 770 * dirty data can linger in the cache and become stale on resume, 771 * leading to strange errors. 772 * 773 * perform a variety of operations to guarantee that the compiler 774 * will not reorder instructions. wbinvd itself is serializing 775 * so the processor will not reorder. 776 * 777 * Systems without cache can just go into halt. 778 */ 779 static inline void wbinvd_halt(void) 780 { 781 mb(); 782 /* check for clflush to determine if wbinvd is legal */ 783 if (cpu_has_clflush) 784 asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory"); 785 else 786 while (1) 787 halt(); 788 } 789 790 extern void enable_sep_cpu(void); 791 extern int sysenter_setup(void); 792 793 extern void early_trap_init(void); 794 795 /* Defined in head.S */ 796 extern struct desc_ptr early_gdt_descr; 797 798 extern void cpu_set_gdt(int); 799 extern void switch_to_new_gdt(int); 800 extern void load_percpu_segment(int); 801 extern void cpu_init(void); 802 803 static inline unsigned long get_debugctlmsr(void) 804 { 805 unsigned long debugctlmsr = 0; 806 807 #ifndef CONFIG_X86_DEBUGCTLMSR 808 if (boot_cpu_data.x86 < 6) 809 return 0; 810 #endif 811 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr); 812 813 return debugctlmsr; 814 } 815 816 static inline void update_debugctlmsr(unsigned long debugctlmsr) 817 { 818 #ifndef CONFIG_X86_DEBUGCTLMSR 819 if (boot_cpu_data.x86 < 6) 820 return; 821 #endif 822 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr); 823 } 824 825 /* 826 * from system description table in BIOS. Mostly for MCA use, but 827 * others may find it useful: 828 */ 829 extern unsigned int machine_id; 830 extern unsigned int machine_submodel_id; 831 extern unsigned int BIOS_revision; 832 833 /* Boot loader type from the setup header: */ 834 extern int bootloader_type; 835 extern int bootloader_version; 836 837 extern char ignore_fpu_irq; 838 839 #define HAVE_ARCH_PICK_MMAP_LAYOUT 1 840 #define ARCH_HAS_PREFETCHW 841 #define ARCH_HAS_SPINLOCK_PREFETCH 842 843 #ifdef CONFIG_X86_32 844 # define BASE_PREFETCH ASM_NOP4 845 # define ARCH_HAS_PREFETCH 846 #else 847 # define BASE_PREFETCH "prefetcht0 (%1)" 848 #endif 849 850 /* 851 * Prefetch instructions for Pentium III (+) and AMD Athlon (+) 852 * 853 * It's not worth to care about 3dnow prefetches for the K6 854 * because they are microcoded there and very slow. 855 */ 856 static inline void prefetch(const void *x) 857 { 858 alternative_input(BASE_PREFETCH, 859 "prefetchnta (%1)", 860 X86_FEATURE_XMM, 861 "r" (x)); 862 } 863 864 /* 865 * 3dnow prefetch to get an exclusive cache line. 866 * Useful for spinlocks to avoid one state transition in the 867 * cache coherency protocol: 868 */ 869 static inline void prefetchw(const void *x) 870 { 871 alternative_input(BASE_PREFETCH, 872 "prefetchw (%1)", 873 X86_FEATURE_3DNOW, 874 "r" (x)); 875 } 876 877 static inline void spin_lock_prefetch(const void *x) 878 { 879 prefetchw(x); 880 } 881 882 #ifdef CONFIG_X86_32 883 /* 884 * User space process size: 3GB (default). 885 */ 886 #define TASK_SIZE PAGE_OFFSET 887 #define TASK_SIZE_MAX TASK_SIZE 888 #define STACK_TOP TASK_SIZE 889 #define STACK_TOP_MAX STACK_TOP 890 891 #define INIT_THREAD { \ 892 .sp0 = sizeof(init_stack) + (long)&init_stack, \ 893 .vm86_info = NULL, \ 894 .sysenter_cs = __KERNEL_CS, \ 895 .io_bitmap_ptr = NULL, \ 896 } 897 898 /* 899 * Note that the .io_bitmap member must be extra-big. This is because 900 * the CPU will access an additional byte beyond the end of the IO 901 * permission bitmap. The extra byte must be all 1 bits, and must 902 * be within the limit. 903 */ 904 #define INIT_TSS { \ 905 .x86_tss = { \ 906 .sp0 = sizeof(init_stack) + (long)&init_stack, \ 907 .ss0 = __KERNEL_DS, \ 908 .ss1 = __KERNEL_CS, \ 909 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \ 910 }, \ 911 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \ 912 } 913 914 extern unsigned long thread_saved_pc(struct task_struct *tsk); 915 916 #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long)) 917 #define KSTK_TOP(info) \ 918 ({ \ 919 unsigned long *__ptr = (unsigned long *)(info); \ 920 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \ 921 }) 922 923 /* 924 * The below -8 is to reserve 8 bytes on top of the ring0 stack. 925 * This is necessary to guarantee that the entire "struct pt_regs" 926 * is accessable even if the CPU haven't stored the SS/ESP registers 927 * on the stack (interrupt gate does not save these registers 928 * when switching to the same priv ring). 929 * Therefore beware: accessing the ss/esp fields of the 930 * "struct pt_regs" is possible, but they may contain the 931 * completely wrong values. 932 */ 933 #define task_pt_regs(task) \ 934 ({ \ 935 struct pt_regs *__regs__; \ 936 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \ 937 __regs__ - 1; \ 938 }) 939 940 #define KSTK_ESP(task) (task_pt_regs(task)->sp) 941 942 #else 943 /* 944 * User space process size. 47bits minus one guard page. 945 */ 946 #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE) 947 948 /* This decides where the kernel will search for a free chunk of vm 949 * space during mmap's. 950 */ 951 #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \ 952 0xc0000000 : 0xFFFFe000) 953 954 #define TASK_SIZE (test_thread_flag(TIF_IA32) ? \ 955 IA32_PAGE_OFFSET : TASK_SIZE_MAX) 956 #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \ 957 IA32_PAGE_OFFSET : TASK_SIZE_MAX) 958 959 #define STACK_TOP TASK_SIZE 960 #define STACK_TOP_MAX TASK_SIZE_MAX 961 962 #define INIT_THREAD { \ 963 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \ 964 } 965 966 #define INIT_TSS { \ 967 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \ 968 } 969 970 /* 971 * Return saved PC of a blocked thread. 972 * What is this good for? it will be always the scheduler or ret_from_fork. 973 */ 974 #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8)) 975 976 #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1) 977 extern unsigned long KSTK_ESP(struct task_struct *task); 978 #endif /* CONFIG_X86_64 */ 979 980 extern void start_thread(struct pt_regs *regs, unsigned long new_ip, 981 unsigned long new_sp); 982 983 /* 984 * This decides where the kernel will search for a free chunk of vm 985 * space during mmap's. 986 */ 987 #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3)) 988 989 #define KSTK_EIP(task) (task_pt_regs(task)->ip) 990 991 /* Get/set a process' ability to use the timestamp counter instruction */ 992 #define GET_TSC_CTL(adr) get_tsc_mode((adr)) 993 #define SET_TSC_CTL(val) set_tsc_mode((val)) 994 995 extern int get_tsc_mode(unsigned long adr); 996 extern int set_tsc_mode(unsigned int val); 997 998 extern int amd_get_nb_id(int cpu); 999 1000 struct aperfmperf { 1001 u64 aperf, mperf; 1002 }; 1003 1004 static inline void get_aperfmperf(struct aperfmperf *am) 1005 { 1006 WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF)); 1007 1008 rdmsrl(MSR_IA32_APERF, am->aperf); 1009 rdmsrl(MSR_IA32_MPERF, am->mperf); 1010 } 1011 1012 #define APERFMPERF_SHIFT 10 1013 1014 static inline 1015 unsigned long calc_aperfmperf_ratio(struct aperfmperf *old, 1016 struct aperfmperf *new) 1017 { 1018 u64 aperf = new->aperf - old->aperf; 1019 u64 mperf = new->mperf - old->mperf; 1020 unsigned long ratio = aperf; 1021 1022 mperf >>= APERFMPERF_SHIFT; 1023 if (mperf) 1024 ratio = div64_u64(aperf, mperf); 1025 1026 return ratio; 1027 } 1028 1029 /* 1030 * AMD errata checking 1031 */ 1032 #ifdef CONFIG_CPU_SUP_AMD 1033 extern const int amd_erratum_383[]; 1034 extern const int amd_erratum_400[]; 1035 extern bool cpu_has_amd_erratum(const int *); 1036 1037 #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 } 1038 #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 } 1039 #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \ 1040 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end)) 1041 #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff) 1042 #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff) 1043 #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff) 1044 1045 #else 1046 #define cpu_has_amd_erratum(x) (false) 1047 #endif /* CONFIG_CPU_SUP_AMD */ 1048 1049 #endif /* _ASM_X86_PROCESSOR_H */ 1050