11965aae3SH. Peter Anvin #ifndef _ASM_X86_PROCESSOR_H 21965aae3SH. Peter Anvin #define _ASM_X86_PROCESSOR_H 3bb898558SAl Viro 4bb898558SAl Viro #include <asm/processor-flags.h> 5bb898558SAl Viro 6bb898558SAl Viro /* Forward declaration, a strange C thing */ 7bb898558SAl Viro struct task_struct; 8bb898558SAl Viro struct mm_struct; 99fda6a06SBrian Gerst struct vm86; 10bb898558SAl Viro 11bb898558SAl Viro #include <asm/math_emu.h> 12bb898558SAl Viro #include <asm/segment.h> 13bb898558SAl Viro #include <asm/types.h> 14decb4c41SIngo Molnar #include <uapi/asm/sigcontext.h> 15bb898558SAl Viro #include <asm/current.h> 16cd4d09ecSBorislav Petkov #include <asm/cpufeatures.h> 17bb898558SAl Viro #include <asm/page.h> 1854321d94SJeremy Fitzhardinge #include <asm/pgtable_types.h> 19bb898558SAl Viro #include <asm/percpu.h> 20bb898558SAl Viro #include <asm/msr.h> 21bb898558SAl Viro #include <asm/desc_defs.h> 22bb898558SAl Viro #include <asm/nops.h> 23f05e798aSDavid Howells #include <asm/special_insns.h> 2414b9675aSIngo Molnar #include <asm/fpu/types.h> 25bb898558SAl Viro 26bb898558SAl Viro #include <linux/personality.h> 27bb898558SAl Viro #include <linux/cache.h> 28bb898558SAl Viro #include <linux/threads.h> 295cbc19a9SPeter Zijlstra #include <linux/math64.h> 30faa4602eSPeter Zijlstra #include <linux/err.h> 31f05e798aSDavid Howells #include <linux/irqflags.h> 32*21729f81STom Lendacky #include <linux/mem_encrypt.h> 33f05e798aSDavid Howells 34f05e798aSDavid Howells /* 35f05e798aSDavid Howells * We handle most unaligned accesses in hardware. On the other hand 36f05e798aSDavid Howells * unaligned DMA can be quite expensive on some Nehalem processors. 37f05e798aSDavid Howells * 38f05e798aSDavid Howells * Based on this we disable the IP header alignment in network drivers. 39f05e798aSDavid Howells */ 40f05e798aSDavid Howells #define NET_IP_ALIGN 0 41bb898558SAl Viro 42b332828cSK.Prasad #define HBP_NUM 4 43bb898558SAl Viro /* 44bb898558SAl Viro * Default implementation of macro that returns current 45bb898558SAl Viro * instruction pointer ("program counter"). 46bb898558SAl Viro */ 47bb898558SAl Viro static inline void *current_text_addr(void) 48bb898558SAl Viro { 49bb898558SAl Viro void *pc; 50bb898558SAl Viro 51bb898558SAl Viro asm volatile("mov $1f, %0; 1:":"=r" (pc)); 52bb898558SAl Viro 53bb898558SAl Viro return pc; 54bb898558SAl Viro } 55bb898558SAl Viro 56b8c1b8eaSIngo Molnar /* 57b8c1b8eaSIngo Molnar * These alignment constraints are for performance in the vSMP case, 58b8c1b8eaSIngo Molnar * but in the task_struct case we must also meet hardware imposed 59b8c1b8eaSIngo Molnar * alignment requirements of the FPU state: 60b8c1b8eaSIngo Molnar */ 61bb898558SAl Viro #ifdef CONFIG_X86_VSMP 62bb898558SAl Viro # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT) 63bb898558SAl Viro # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT) 64bb898558SAl Viro #else 65b8c1b8eaSIngo Molnar # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state) 66bb898558SAl Viro # define ARCH_MIN_MMSTRUCT_ALIGN 0 67bb898558SAl Viro #endif 68bb898558SAl Viro 69e0ba94f1SAlex Shi enum tlb_infos { 70e0ba94f1SAlex Shi ENTRIES, 71e0ba94f1SAlex Shi NR_INFO 72e0ba94f1SAlex Shi }; 73e0ba94f1SAlex Shi 74e0ba94f1SAlex Shi extern u16 __read_mostly tlb_lli_4k[NR_INFO]; 75e0ba94f1SAlex Shi extern u16 __read_mostly tlb_lli_2m[NR_INFO]; 76e0ba94f1SAlex Shi extern u16 __read_mostly tlb_lli_4m[NR_INFO]; 77e0ba94f1SAlex Shi extern u16 __read_mostly tlb_lld_4k[NR_INFO]; 78e0ba94f1SAlex Shi extern u16 __read_mostly tlb_lld_2m[NR_INFO]; 79e0ba94f1SAlex Shi extern u16 __read_mostly tlb_lld_4m[NR_INFO]; 80dd360393SKirill A. Shutemov extern u16 __read_mostly tlb_lld_1g[NR_INFO]; 81c4211f42SAlex Shi 82bb898558SAl Viro /* 83bb898558SAl Viro * CPU type and hardware bug flags. Kept separately for each CPU. 8404402116SMathias Krause * Members of this structure are referenced in head_32.S, so think twice 85bb898558SAl Viro * before touching them. [mj] 86bb898558SAl Viro */ 87bb898558SAl Viro 88bb898558SAl Viro struct cpuinfo_x86 { 89bb898558SAl Viro __u8 x86; /* CPU family */ 90bb898558SAl Viro __u8 x86_vendor; /* CPU vendor */ 91bb898558SAl Viro __u8 x86_model; 92bb898558SAl Viro __u8 x86_mask; 936415813bSMathias Krause #ifdef CONFIG_X86_64 94bb898558SAl Viro /* Number of 4K pages in DTLB/ITLB combined(in pages): */ 95bb898558SAl Viro int x86_tlbsize; 9613c6c532SJan Beulich #endif 97bb898558SAl Viro __u8 x86_virt_bits; 98bb898558SAl Viro __u8 x86_phys_bits; 99bb898558SAl Viro /* CPUID returned core id bits: */ 100bb898558SAl Viro __u8 x86_coreid_bits; 10179a8b9aaSBorislav Petkov __u8 cu_id; 102bb898558SAl Viro /* Max extended CPUID function supported: */ 103bb898558SAl Viro __u32 extended_cpuid_level; 104bb898558SAl Viro /* Maximum supported CPUID level, -1=no CPUID: */ 105bb898558SAl Viro int cpuid_level; 10665fc985bSBorislav Petkov __u32 x86_capability[NCAPINTS + NBUGINTS]; 107bb898558SAl Viro char x86_vendor_id[16]; 108bb898558SAl Viro char x86_model_id[64]; 109bb898558SAl Viro /* in KB - valid for CPUS which support this call: */ 110bb898558SAl Viro int x86_cache_size; 111bb898558SAl Viro int x86_cache_alignment; /* In bytes */ 112cbc82b17SPeter P Waskiewicz Jr /* Cache QoS architectural values: */ 113cbc82b17SPeter P Waskiewicz Jr int x86_cache_max_rmid; /* max index */ 114cbc82b17SPeter P Waskiewicz Jr int x86_cache_occ_scale; /* scale to bytes */ 115bb898558SAl Viro int x86_power; 116bb898558SAl Viro unsigned long loops_per_jiffy; 117bb898558SAl Viro /* cpuid returned max cores value: */ 118bb898558SAl Viro u16 x86_max_cores; 119bb898558SAl Viro u16 apicid; 120bb898558SAl Viro u16 initial_apicid; 121bb898558SAl Viro u16 x86_clflush_size; 122bb898558SAl Viro /* number of cores as seen by the OS: */ 123bb898558SAl Viro u16 booted_cores; 124bb898558SAl Viro /* Physical processor id: */ 125bb898558SAl Viro u16 phys_proc_id; 1261f12e32fSThomas Gleixner /* Logical processor id: */ 1271f12e32fSThomas Gleixner u16 logical_proc_id; 128bb898558SAl Viro /* Core id: */ 129bb898558SAl Viro u16 cpu_core_id; 130bb898558SAl Viro /* Index into per_cpu list: */ 131bb898558SAl Viro u16 cpu_index; 132506ed6b5SAndi Kleen u32 microcode; 1332c773dd3SJan Beulich }; 134bb898558SAl Viro 13547f10a36SHe Chen struct cpuid_regs { 13647f10a36SHe Chen u32 eax, ebx, ecx, edx; 13747f10a36SHe Chen }; 13847f10a36SHe Chen 13947f10a36SHe Chen enum cpuid_regs_idx { 14047f10a36SHe Chen CPUID_EAX = 0, 14147f10a36SHe Chen CPUID_EBX, 14247f10a36SHe Chen CPUID_ECX, 14347f10a36SHe Chen CPUID_EDX, 14447f10a36SHe Chen }; 14547f10a36SHe Chen 146bb898558SAl Viro #define X86_VENDOR_INTEL 0 147bb898558SAl Viro #define X86_VENDOR_CYRIX 1 148bb898558SAl Viro #define X86_VENDOR_AMD 2 149bb898558SAl Viro #define X86_VENDOR_UMC 3 150bb898558SAl Viro #define X86_VENDOR_CENTAUR 5 151bb898558SAl Viro #define X86_VENDOR_TRANSMETA 7 152bb898558SAl Viro #define X86_VENDOR_NSC 8 153bb898558SAl Viro #define X86_VENDOR_NUM 9 154bb898558SAl Viro 155bb898558SAl Viro #define X86_VENDOR_UNKNOWN 0xff 156bb898558SAl Viro 157bb898558SAl Viro /* 158bb898558SAl Viro * capabilities of CPUs 159bb898558SAl Viro */ 160bb898558SAl Viro extern struct cpuinfo_x86 boot_cpu_data; 161bb898558SAl Viro extern struct cpuinfo_x86 new_cpu_data; 162bb898558SAl Viro 163bb898558SAl Viro extern struct tss_struct doublefault_tss; 1643e0c3737SYinghai Lu extern __u32 cpu_caps_cleared[NCAPINTS]; 1653e0c3737SYinghai Lu extern __u32 cpu_caps_set[NCAPINTS]; 166bb898558SAl Viro 167bb898558SAl Viro #ifdef CONFIG_SMP 1682c773dd3SJan Beulich DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info); 169bb898558SAl Viro #define cpu_data(cpu) per_cpu(cpu_info, cpu) 170bb898558SAl Viro #else 1717b543a53STejun Heo #define cpu_info boot_cpu_data 172bb898558SAl Viro #define cpu_data(cpu) boot_cpu_data 173bb898558SAl Viro #endif 174bb898558SAl Viro 175bb898558SAl Viro extern const struct seq_operations cpuinfo_op; 176bb898558SAl Viro 177bb898558SAl Viro #define cache_line_size() (boot_cpu_data.x86_cache_alignment) 178bb898558SAl Viro 179bb898558SAl Viro extern void cpu_detect(struct cpuinfo_x86 *c); 180bb898558SAl Viro 181bb898558SAl Viro extern void early_cpu_init(void); 182bb898558SAl Viro extern void identify_boot_cpu(void); 183bb898558SAl Viro extern void identify_secondary_cpu(struct cpuinfo_x86 *); 184bb898558SAl Viro extern void print_cpu_info(struct cpuinfo_x86 *); 18521c3fcf3SYinghai Lu void print_cpu_msr(struct cpuinfo_x86 *); 186bb898558SAl Viro extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c); 18747bdf337SHe Chen extern u32 get_scattered_cpuid_leaf(unsigned int level, 18847bdf337SHe Chen unsigned int sub_leaf, 18947bdf337SHe Chen enum cpuid_regs_idx reg); 190bb898558SAl Viro extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c); 19104a15418SAndreas Herrmann extern void init_amd_cacheinfo(struct cpuinfo_x86 *c); 192bb898558SAl Viro 193bb898558SAl Viro extern void detect_extended_topology(struct cpuinfo_x86 *c); 194bb898558SAl Viro extern void detect_ht(struct cpuinfo_x86 *c); 195bb898558SAl Viro 196d288e1cfSFenghua Yu #ifdef CONFIG_X86_32 197d288e1cfSFenghua Yu extern int have_cpuid_p(void); 198d288e1cfSFenghua Yu #else 199d288e1cfSFenghua Yu static inline int have_cpuid_p(void) 200d288e1cfSFenghua Yu { 201d288e1cfSFenghua Yu return 1; 202d288e1cfSFenghua Yu } 203d288e1cfSFenghua Yu #endif 204bb898558SAl Viro static inline void native_cpuid(unsigned int *eax, unsigned int *ebx, 205bb898558SAl Viro unsigned int *ecx, unsigned int *edx) 206bb898558SAl Viro { 207bb898558SAl Viro /* ecx is often an input as well as an output. */ 20845a94d7cSSuresh Siddha asm volatile("cpuid" 209bb898558SAl Viro : "=a" (*eax), 210bb898558SAl Viro "=b" (*ebx), 211bb898558SAl Viro "=c" (*ecx), 212bb898558SAl Viro "=d" (*edx) 213506ed6b5SAndi Kleen : "0" (*eax), "2" (*ecx) 214506ed6b5SAndi Kleen : "memory"); 215bb898558SAl Viro } 216bb898558SAl Viro 2175dedade6SBorislav Petkov #define native_cpuid_reg(reg) \ 2185dedade6SBorislav Petkov static inline unsigned int native_cpuid_##reg(unsigned int op) \ 2195dedade6SBorislav Petkov { \ 2205dedade6SBorislav Petkov unsigned int eax = op, ebx, ecx = 0, edx; \ 2215dedade6SBorislav Petkov \ 2225dedade6SBorislav Petkov native_cpuid(&eax, &ebx, &ecx, &edx); \ 2235dedade6SBorislav Petkov \ 2245dedade6SBorislav Petkov return reg; \ 2255dedade6SBorislav Petkov } 2265dedade6SBorislav Petkov 2275dedade6SBorislav Petkov /* 2285dedade6SBorislav Petkov * Native CPUID functions returning a single datum. 2295dedade6SBorislav Petkov */ 2305dedade6SBorislav Petkov native_cpuid_reg(eax) 2315dedade6SBorislav Petkov native_cpuid_reg(ebx) 2325dedade6SBorislav Petkov native_cpuid_reg(ecx) 2335dedade6SBorislav Petkov native_cpuid_reg(edx) 2345dedade6SBorislav Petkov 2356c690ee1SAndy Lutomirski /* 2366c690ee1SAndy Lutomirski * Friendlier CR3 helpers. 2376c690ee1SAndy Lutomirski */ 2386c690ee1SAndy Lutomirski static inline unsigned long read_cr3_pa(void) 2396c690ee1SAndy Lutomirski { 2406c690ee1SAndy Lutomirski return __read_cr3() & CR3_ADDR_MASK; 2416c690ee1SAndy Lutomirski } 2426c690ee1SAndy Lutomirski 243bb898558SAl Viro static inline void load_cr3(pgd_t *pgdir) 244bb898558SAl Viro { 245*21729f81STom Lendacky write_cr3(__sme_pa(pgdir)); 246bb898558SAl Viro } 247bb898558SAl Viro 248bb898558SAl Viro #ifdef CONFIG_X86_32 249bb898558SAl Viro /* This is the TSS defined by the hardware. */ 250bb898558SAl Viro struct x86_hw_tss { 251bb898558SAl Viro unsigned short back_link, __blh; 252bb898558SAl Viro unsigned long sp0; 253bb898558SAl Viro unsigned short ss0, __ss0h; 254cf9328ccSAndy Lutomirski unsigned long sp1; 25576e4c490SAndy Lutomirski 25676e4c490SAndy Lutomirski /* 257cf9328ccSAndy Lutomirski * We don't use ring 1, so ss1 is a convenient scratch space in 258cf9328ccSAndy Lutomirski * the same cacheline as sp0. We use ss1 to cache the value in 259cf9328ccSAndy Lutomirski * MSR_IA32_SYSENTER_CS. When we context switch 260cf9328ccSAndy Lutomirski * MSR_IA32_SYSENTER_CS, we first check if the new value being 261cf9328ccSAndy Lutomirski * written matches ss1, and, if it's not, then we wrmsr the new 262cf9328ccSAndy Lutomirski * value and update ss1. 26376e4c490SAndy Lutomirski * 264cf9328ccSAndy Lutomirski * The only reason we context switch MSR_IA32_SYSENTER_CS is 265cf9328ccSAndy Lutomirski * that we set it to zero in vm86 tasks to avoid corrupting the 266cf9328ccSAndy Lutomirski * stack if we were to go through the sysenter path from vm86 267cf9328ccSAndy Lutomirski * mode. 26876e4c490SAndy Lutomirski */ 26976e4c490SAndy Lutomirski unsigned short ss1; /* MSR_IA32_SYSENTER_CS */ 27076e4c490SAndy Lutomirski 27176e4c490SAndy Lutomirski unsigned short __ss1h; 272bb898558SAl Viro unsigned long sp2; 273bb898558SAl Viro unsigned short ss2, __ss2h; 274bb898558SAl Viro unsigned long __cr3; 275bb898558SAl Viro unsigned long ip; 276bb898558SAl Viro unsigned long flags; 277bb898558SAl Viro unsigned long ax; 278bb898558SAl Viro unsigned long cx; 279bb898558SAl Viro unsigned long dx; 280bb898558SAl Viro unsigned long bx; 281bb898558SAl Viro unsigned long sp; 282bb898558SAl Viro unsigned long bp; 283bb898558SAl Viro unsigned long si; 284bb898558SAl Viro unsigned long di; 285bb898558SAl Viro unsigned short es, __esh; 286bb898558SAl Viro unsigned short cs, __csh; 287bb898558SAl Viro unsigned short ss, __ssh; 288bb898558SAl Viro unsigned short ds, __dsh; 289bb898558SAl Viro unsigned short fs, __fsh; 290bb898558SAl Viro unsigned short gs, __gsh; 291bb898558SAl Viro unsigned short ldt, __ldth; 292bb898558SAl Viro unsigned short trace; 293bb898558SAl Viro unsigned short io_bitmap_base; 294bb898558SAl Viro 295bb898558SAl Viro } __attribute__((packed)); 296bb898558SAl Viro #else 297bb898558SAl Viro struct x86_hw_tss { 298bb898558SAl Viro u32 reserved1; 299bb898558SAl Viro u64 sp0; 300bb898558SAl Viro u64 sp1; 301bb898558SAl Viro u64 sp2; 302bb898558SAl Viro u64 reserved2; 303bb898558SAl Viro u64 ist[7]; 304bb898558SAl Viro u32 reserved3; 305bb898558SAl Viro u32 reserved4; 306bb898558SAl Viro u16 reserved5; 307bb898558SAl Viro u16 io_bitmap_base; 308bb898558SAl Viro 309d3273deaSAndy Lutomirski } __attribute__((packed)); 310bb898558SAl Viro #endif 311bb898558SAl Viro 312bb898558SAl Viro /* 313bb898558SAl Viro * IO-bitmap sizes: 314bb898558SAl Viro */ 315bb898558SAl Viro #define IO_BITMAP_BITS 65536 316bb898558SAl Viro #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8) 317bb898558SAl Viro #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long)) 318bb898558SAl Viro #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap) 319bb898558SAl Viro #define INVALID_IO_BITMAP_OFFSET 0x8000 320bb898558SAl Viro 321bb898558SAl Viro struct tss_struct { 322bb898558SAl Viro /* 323bb898558SAl Viro * The hardware state: 324bb898558SAl Viro */ 325bb898558SAl Viro struct x86_hw_tss x86_tss; 326bb898558SAl Viro 327bb898558SAl Viro /* 328bb898558SAl Viro * The extra 1 is there because the CPU will access an 329bb898558SAl Viro * additional byte beyond the end of the IO permission 330bb898558SAl Viro * bitmap. The extra byte must be all 1 bits, and must 331bb898558SAl Viro * be within the limit. 332bb898558SAl Viro */ 333bb898558SAl Viro unsigned long io_bitmap[IO_BITMAP_LONGS + 1]; 334bb898558SAl Viro 3356dcc9414SAndy Lutomirski #ifdef CONFIG_X86_32 336bb898558SAl Viro /* 3372a41aa4fSAndy Lutomirski * Space for the temporary SYSENTER stack. 338bb898558SAl Viro */ 3392a41aa4fSAndy Lutomirski unsigned long SYSENTER_stack_canary; 340d828c71fSDenys Vlasenko unsigned long SYSENTER_stack[64]; 3416dcc9414SAndy Lutomirski #endif 342bb898558SAl Viro 343bb898558SAl Viro } ____cacheline_aligned; 344bb898558SAl Viro 34524933b82SAndy Lutomirski DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss); 346bb898558SAl Viro 3474f53ab14SAndy Lutomirski /* 3484f53ab14SAndy Lutomirski * sizeof(unsigned long) coming from an extra "long" at the end 3494f53ab14SAndy Lutomirski * of the iobitmap. 3504f53ab14SAndy Lutomirski * 3514f53ab14SAndy Lutomirski * -1? seg base+limit should be pointing to the address of the 3524f53ab14SAndy Lutomirski * last valid byte 3534f53ab14SAndy Lutomirski */ 3544f53ab14SAndy Lutomirski #define __KERNEL_TSS_LIMIT \ 3554f53ab14SAndy Lutomirski (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1) 3564f53ab14SAndy Lutomirski 357a7fcf28dSAndy Lutomirski #ifdef CONFIG_X86_32 358a7fcf28dSAndy Lutomirski DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack); 359a7fcf28dSAndy Lutomirski #endif 360a7fcf28dSAndy Lutomirski 361bb898558SAl Viro /* 362bb898558SAl Viro * Save the original ist values for checking stack pointers during debugging 363bb898558SAl Viro */ 364bb898558SAl Viro struct orig_ist { 365bb898558SAl Viro unsigned long ist[7]; 366bb898558SAl Viro }; 367bb898558SAl Viro 368bb898558SAl Viro #ifdef CONFIG_X86_64 369bb898558SAl Viro DECLARE_PER_CPU(struct orig_ist, orig_ist); 37026f80bd6SBrian Gerst 371947e76cdSBrian Gerst union irq_stack_union { 372947e76cdSBrian Gerst char irq_stack[IRQ_STACK_SIZE]; 373947e76cdSBrian Gerst /* 374947e76cdSBrian Gerst * GCC hardcodes the stack canary as %gs:40. Since the 375947e76cdSBrian Gerst * irq_stack is the object at %gs:0, we reserve the bottom 376947e76cdSBrian Gerst * 48 bytes of the irq stack for the canary. 377947e76cdSBrian Gerst */ 378947e76cdSBrian Gerst struct { 379947e76cdSBrian Gerst char gs_base[40]; 380947e76cdSBrian Gerst unsigned long stack_canary; 381947e76cdSBrian Gerst }; 382947e76cdSBrian Gerst }; 383947e76cdSBrian Gerst 384277d5b40SAndi Kleen DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible; 3852add8e23SBrian Gerst DECLARE_INIT_PER_CPU(irq_stack_union); 3862add8e23SBrian Gerst 38726f80bd6SBrian Gerst DECLARE_PER_CPU(char *, irq_stack_ptr); 3889766cdbcSJaswinder Singh Rajput DECLARE_PER_CPU(unsigned int, irq_count); 3899766cdbcSJaswinder Singh Rajput extern asmlinkage void ignore_sysret(void); 39060a5317fSTejun Heo #else /* X86_64 */ 39160a5317fSTejun Heo #ifdef CONFIG_CC_STACKPROTECTOR 3921ea0d14eSJeremy Fitzhardinge /* 3931ea0d14eSJeremy Fitzhardinge * Make sure stack canary segment base is cached-aligned: 3941ea0d14eSJeremy Fitzhardinge * "For Intel Atom processors, avoid non zero segment base address 3951ea0d14eSJeremy Fitzhardinge * that is not aligned to cache line boundary at all cost." 3961ea0d14eSJeremy Fitzhardinge * (Optim Ref Manual Assembly/Compiler Coding Rule 15.) 3971ea0d14eSJeremy Fitzhardinge */ 3981ea0d14eSJeremy Fitzhardinge struct stack_canary { 3991ea0d14eSJeremy Fitzhardinge char __pad[20]; /* canary at %gs:20 */ 4001ea0d14eSJeremy Fitzhardinge unsigned long canary; 4011ea0d14eSJeremy Fitzhardinge }; 40253f82452SJeremy Fitzhardinge DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary); 403bb898558SAl Viro #endif 404198d208dSSteven Rostedt /* 405198d208dSSteven Rostedt * per-CPU IRQ handling stacks 406198d208dSSteven Rostedt */ 407198d208dSSteven Rostedt struct irq_stack { 408198d208dSSteven Rostedt u32 stack[THREAD_SIZE/sizeof(u32)]; 409198d208dSSteven Rostedt } __aligned(THREAD_SIZE); 410198d208dSSteven Rostedt 411198d208dSSteven Rostedt DECLARE_PER_CPU(struct irq_stack *, hardirq_stack); 412198d208dSSteven Rostedt DECLARE_PER_CPU(struct irq_stack *, softirq_stack); 41360a5317fSTejun Heo #endif /* X86_64 */ 414bb898558SAl Viro 415bf15a8cfSFenghua Yu extern unsigned int fpu_kernel_xstate_size; 416a1141e0bSFenghua Yu extern unsigned int fpu_user_xstate_size; 417bb898558SAl Viro 41824f1e32cSFrederic Weisbecker struct perf_event; 41924f1e32cSFrederic Weisbecker 42013d4ea09SAndy Lutomirski typedef struct { 42113d4ea09SAndy Lutomirski unsigned long seg; 42213d4ea09SAndy Lutomirski } mm_segment_t; 42313d4ea09SAndy Lutomirski 424bb898558SAl Viro struct thread_struct { 425bb898558SAl Viro /* Cached TLS descriptors: */ 426bb898558SAl Viro struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES]; 427bb898558SAl Viro unsigned long sp0; 428bb898558SAl Viro unsigned long sp; 429bb898558SAl Viro #ifdef CONFIG_X86_32 430bb898558SAl Viro unsigned long sysenter_cs; 431bb898558SAl Viro #else 432bb898558SAl Viro unsigned short es; 433bb898558SAl Viro unsigned short ds; 434bb898558SAl Viro unsigned short fsindex; 435bb898558SAl Viro unsigned short gsindex; 436bb898558SAl Viro #endif 437b9d989c7SAndy Lutomirski 438b9d989c7SAndy Lutomirski u32 status; /* thread synchronous flags */ 439b9d989c7SAndy Lutomirski 440d756f4adSAlexey Dobriyan #ifdef CONFIG_X86_64 441296f781aSAndy Lutomirski unsigned long fsbase; 442296f781aSAndy Lutomirski unsigned long gsbase; 443296f781aSAndy Lutomirski #else 444296f781aSAndy Lutomirski /* 445296f781aSAndy Lutomirski * XXX: this could presumably be unsigned short. Alternatively, 446296f781aSAndy Lutomirski * 32-bit kernels could be taught to use fsindex instead. 447296f781aSAndy Lutomirski */ 448bb898558SAl Viro unsigned long fs; 449bb898558SAl Viro unsigned long gs; 450296f781aSAndy Lutomirski #endif 451c5bedc68SIngo Molnar 45224f1e32cSFrederic Weisbecker /* Save middle states of ptrace breakpoints */ 45324f1e32cSFrederic Weisbecker struct perf_event *ptrace_bps[HBP_NUM]; 45424f1e32cSFrederic Weisbecker /* Debug status used for traps, single steps, etc... */ 455bb898558SAl Viro unsigned long debugreg6; 456326264a0SFrederic Weisbecker /* Keep track of the exact dr7 value set by the user */ 457326264a0SFrederic Weisbecker unsigned long ptrace_dr7; 458bb898558SAl Viro /* Fault info: */ 459bb898558SAl Viro unsigned long cr2; 46051e7dc70SSrikar Dronamraju unsigned long trap_nr; 461bb898558SAl Viro unsigned long error_code; 4629fda6a06SBrian Gerst #ifdef CONFIG_VM86 463bb898558SAl Viro /* Virtual 86 mode info */ 4649fda6a06SBrian Gerst struct vm86 *vm86; 465bb898558SAl Viro #endif 466bb898558SAl Viro /* IO permissions: */ 467bb898558SAl Viro unsigned long *io_bitmap_ptr; 468bb898558SAl Viro unsigned long iopl; 469bb898558SAl Viro /* Max allowed port in the bitmap, in bytes: */ 470bb898558SAl Viro unsigned io_bitmap_max; 4710c8c0f03SDave Hansen 47213d4ea09SAndy Lutomirski mm_segment_t addr_limit; 47313d4ea09SAndy Lutomirski 4742a53ccbcSIngo Molnar unsigned int sig_on_uaccess_err:1; 475dfa9a942SAndy Lutomirski unsigned int uaccess_err:1; /* uaccess failed */ 476dfa9a942SAndy Lutomirski 4770c8c0f03SDave Hansen /* Floating point and extended processor state */ 4780c8c0f03SDave Hansen struct fpu fpu; 4790c8c0f03SDave Hansen /* 4800c8c0f03SDave Hansen * WARNING: 'fpu' is dynamically-sized. It *MUST* be at 4810c8c0f03SDave Hansen * the end. 4820c8c0f03SDave Hansen */ 483bb898558SAl Viro }; 484bb898558SAl Viro 485bb898558SAl Viro /* 486b9d989c7SAndy Lutomirski * Thread-synchronous status. 487b9d989c7SAndy Lutomirski * 488b9d989c7SAndy Lutomirski * This is different from the flags in that nobody else 489b9d989c7SAndy Lutomirski * ever touches our thread-synchronous status, so we don't 490b9d989c7SAndy Lutomirski * have to worry about atomic accesses. 491b9d989c7SAndy Lutomirski */ 492b9d989c7SAndy Lutomirski #define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/ 493b9d989c7SAndy Lutomirski 494b9d989c7SAndy Lutomirski /* 495bb898558SAl Viro * Set IOPL bits in EFLAGS from given mask 496bb898558SAl Viro */ 497bb898558SAl Viro static inline void native_set_iopl_mask(unsigned mask) 498bb898558SAl Viro { 499bb898558SAl Viro #ifdef CONFIG_X86_32 500bb898558SAl Viro unsigned int reg; 501bb898558SAl Viro 502bb898558SAl Viro asm volatile ("pushfl;" 503bb898558SAl Viro "popl %0;" 504bb898558SAl Viro "andl %1, %0;" 505bb898558SAl Viro "orl %2, %0;" 506bb898558SAl Viro "pushl %0;" 507bb898558SAl Viro "popfl" 508bb898558SAl Viro : "=&r" (reg) 509bb898558SAl Viro : "i" (~X86_EFLAGS_IOPL), "r" (mask)); 510bb898558SAl Viro #endif 511bb898558SAl Viro } 512bb898558SAl Viro 513bb898558SAl Viro static inline void 514bb898558SAl Viro native_load_sp0(struct tss_struct *tss, struct thread_struct *thread) 515bb898558SAl Viro { 516bb898558SAl Viro tss->x86_tss.sp0 = thread->sp0; 517bb898558SAl Viro #ifdef CONFIG_X86_32 518bb898558SAl Viro /* Only happens when SEP is enabled, no need to test "SEP"arately: */ 519bb898558SAl Viro if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) { 520bb898558SAl Viro tss->x86_tss.ss1 = thread->sysenter_cs; 521bb898558SAl Viro wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0); 522bb898558SAl Viro } 523bb898558SAl Viro #endif 524bb898558SAl Viro } 525bb898558SAl Viro 526bb898558SAl Viro static inline void native_swapgs(void) 527bb898558SAl Viro { 528bb898558SAl Viro #ifdef CONFIG_X86_64 529bb898558SAl Viro asm volatile("swapgs" ::: "memory"); 530bb898558SAl Viro #endif 531bb898558SAl Viro } 532bb898558SAl Viro 533a7fcf28dSAndy Lutomirski static inline unsigned long current_top_of_stack(void) 5348ef46a67SAndy Lutomirski { 535a7fcf28dSAndy Lutomirski #ifdef CONFIG_X86_64 53624933b82SAndy Lutomirski return this_cpu_read_stable(cpu_tss.x86_tss.sp0); 537a7fcf28dSAndy Lutomirski #else 538a7fcf28dSAndy Lutomirski /* sp0 on x86_32 is special in and around vm86 mode. */ 539a7fcf28dSAndy Lutomirski return this_cpu_read_stable(cpu_current_top_of_stack); 540a7fcf28dSAndy Lutomirski #endif 5418ef46a67SAndy Lutomirski } 5428ef46a67SAndy Lutomirski 543bb898558SAl Viro #ifdef CONFIG_PARAVIRT 544bb898558SAl Viro #include <asm/paravirt.h> 545bb898558SAl Viro #else 546bb898558SAl Viro #define __cpuid native_cpuid 547bb898558SAl Viro 548bb898558SAl Viro static inline void load_sp0(struct tss_struct *tss, 549bb898558SAl Viro struct thread_struct *thread) 550bb898558SAl Viro { 551bb898558SAl Viro native_load_sp0(tss, thread); 552bb898558SAl Viro } 553bb898558SAl Viro 554bb898558SAl Viro #define set_iopl_mask native_set_iopl_mask 555bb898558SAl Viro #endif /* CONFIG_PARAVIRT */ 556bb898558SAl Viro 557bb898558SAl Viro /* Free all resources held by a thread. */ 558bb898558SAl Viro extern void release_thread(struct task_struct *); 559bb898558SAl Viro 560bb898558SAl Viro unsigned long get_wchan(struct task_struct *p); 561bb898558SAl Viro 562bb898558SAl Viro /* 563bb898558SAl Viro * Generic CPUID function 564bb898558SAl Viro * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx 565bb898558SAl Viro * resulting in stale register contents being returned. 566bb898558SAl Viro */ 567bb898558SAl Viro static inline void cpuid(unsigned int op, 568bb898558SAl Viro unsigned int *eax, unsigned int *ebx, 569bb898558SAl Viro unsigned int *ecx, unsigned int *edx) 570bb898558SAl Viro { 571bb898558SAl Viro *eax = op; 572bb898558SAl Viro *ecx = 0; 573bb898558SAl Viro __cpuid(eax, ebx, ecx, edx); 574bb898558SAl Viro } 575bb898558SAl Viro 576bb898558SAl Viro /* Some CPUID calls want 'count' to be placed in ecx */ 577bb898558SAl Viro static inline void cpuid_count(unsigned int op, int count, 578bb898558SAl Viro unsigned int *eax, unsigned int *ebx, 579bb898558SAl Viro unsigned int *ecx, unsigned int *edx) 580bb898558SAl Viro { 581bb898558SAl Viro *eax = op; 582bb898558SAl Viro *ecx = count; 583bb898558SAl Viro __cpuid(eax, ebx, ecx, edx); 584bb898558SAl Viro } 585bb898558SAl Viro 586bb898558SAl Viro /* 587bb898558SAl Viro * CPUID functions returning a single datum 588bb898558SAl Viro */ 589bb898558SAl Viro static inline unsigned int cpuid_eax(unsigned int op) 590bb898558SAl Viro { 591bb898558SAl Viro unsigned int eax, ebx, ecx, edx; 592bb898558SAl Viro 593bb898558SAl Viro cpuid(op, &eax, &ebx, &ecx, &edx); 594bb898558SAl Viro 595bb898558SAl Viro return eax; 596bb898558SAl Viro } 597bb898558SAl Viro 598bb898558SAl Viro static inline unsigned int cpuid_ebx(unsigned int op) 599bb898558SAl Viro { 600bb898558SAl Viro unsigned int eax, ebx, ecx, edx; 601bb898558SAl Viro 602bb898558SAl Viro cpuid(op, &eax, &ebx, &ecx, &edx); 603bb898558SAl Viro 604bb898558SAl Viro return ebx; 605bb898558SAl Viro } 606bb898558SAl Viro 607bb898558SAl Viro static inline unsigned int cpuid_ecx(unsigned int op) 608bb898558SAl Viro { 609bb898558SAl Viro unsigned int eax, ebx, ecx, edx; 610bb898558SAl Viro 611bb898558SAl Viro cpuid(op, &eax, &ebx, &ecx, &edx); 612bb898558SAl Viro 613bb898558SAl Viro return ecx; 614bb898558SAl Viro } 615bb898558SAl Viro 616bb898558SAl Viro static inline unsigned int cpuid_edx(unsigned int op) 617bb898558SAl Viro { 618bb898558SAl Viro unsigned int eax, ebx, ecx, edx; 619bb898558SAl Viro 620bb898558SAl Viro cpuid(op, &eax, &ebx, &ecx, &edx); 621bb898558SAl Viro 622bb898558SAl Viro return edx; 623bb898558SAl Viro } 624bb898558SAl Viro 625bb898558SAl Viro /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */ 6260b101e62SDenys Vlasenko static __always_inline void rep_nop(void) 627bb898558SAl Viro { 628bb898558SAl Viro asm volatile("rep; nop" ::: "memory"); 629bb898558SAl Viro } 630bb898558SAl Viro 6310b101e62SDenys Vlasenko static __always_inline void cpu_relax(void) 632bb898558SAl Viro { 633bb898558SAl Viro rep_nop(); 634bb898558SAl Viro } 635bb898558SAl Viro 636c198b121SAndy Lutomirski /* 637c198b121SAndy Lutomirski * This function forces the icache and prefetched instruction stream to 638c198b121SAndy Lutomirski * catch up with reality in two very specific cases: 639c198b121SAndy Lutomirski * 640c198b121SAndy Lutomirski * a) Text was modified using one virtual address and is about to be executed 641c198b121SAndy Lutomirski * from the same physical page at a different virtual address. 642c198b121SAndy Lutomirski * 643c198b121SAndy Lutomirski * b) Text was modified on a different CPU, may subsequently be 644c198b121SAndy Lutomirski * executed on this CPU, and you want to make sure the new version 645c198b121SAndy Lutomirski * gets executed. This generally means you're calling this in a IPI. 646c198b121SAndy Lutomirski * 647c198b121SAndy Lutomirski * If you're calling this for a different reason, you're probably doing 648c198b121SAndy Lutomirski * it wrong. 649c198b121SAndy Lutomirski */ 650bb898558SAl Viro static inline void sync_core(void) 651bb898558SAl Viro { 652c198b121SAndy Lutomirski /* 653c198b121SAndy Lutomirski * There are quite a few ways to do this. IRET-to-self is nice 654c198b121SAndy Lutomirski * because it works on every CPU, at any CPL (so it's compatible 655c198b121SAndy Lutomirski * with paravirtualization), and it never exits to a hypervisor. 656c198b121SAndy Lutomirski * The only down sides are that it's a bit slow (it seems to be 657c198b121SAndy Lutomirski * a bit more than 2x slower than the fastest options) and that 658c198b121SAndy Lutomirski * it unmasks NMIs. The "push %cs" is needed because, in 659c198b121SAndy Lutomirski * paravirtual environments, __KERNEL_CS may not be a valid CS 660c198b121SAndy Lutomirski * value when we do IRET directly. 661c198b121SAndy Lutomirski * 662c198b121SAndy Lutomirski * In case NMI unmasking or performance ever becomes a problem, 663c198b121SAndy Lutomirski * the next best option appears to be MOV-to-CR2 and an 664c198b121SAndy Lutomirski * unconditional jump. That sequence also works on all CPUs, 665c198b121SAndy Lutomirski * but it will fault at CPL3 (i.e. Xen PV and lguest). 666c198b121SAndy Lutomirski * 667c198b121SAndy Lutomirski * CPUID is the conventional way, but it's nasty: it doesn't 668c198b121SAndy Lutomirski * exist on some 486-like CPUs, and it usually exits to a 669c198b121SAndy Lutomirski * hypervisor. 670c198b121SAndy Lutomirski * 671c198b121SAndy Lutomirski * Like all of Linux's memory ordering operations, this is a 672c198b121SAndy Lutomirski * compiler barrier as well. 673c198b121SAndy Lutomirski */ 674c198b121SAndy Lutomirski register void *__sp asm(_ASM_SP); 675bb898558SAl Viro 6761c52d859SAndy Lutomirski #ifdef CONFIG_X86_32 677c198b121SAndy Lutomirski asm volatile ( 678c198b121SAndy Lutomirski "pushfl\n\t" 679c198b121SAndy Lutomirski "pushl %%cs\n\t" 680c198b121SAndy Lutomirski "pushl $1f\n\t" 681c198b121SAndy Lutomirski "iret\n\t" 68245c39fb0SH. Peter Anvin "1:" 683c198b121SAndy Lutomirski : "+r" (__sp) : : "memory"); 68445c39fb0SH. Peter Anvin #else 685c198b121SAndy Lutomirski unsigned int tmp; 686c198b121SAndy Lutomirski 687c198b121SAndy Lutomirski asm volatile ( 688c198b121SAndy Lutomirski "mov %%ss, %0\n\t" 689c198b121SAndy Lutomirski "pushq %q0\n\t" 690c198b121SAndy Lutomirski "pushq %%rsp\n\t" 691c198b121SAndy Lutomirski "addq $8, (%%rsp)\n\t" 692c198b121SAndy Lutomirski "pushfq\n\t" 693c198b121SAndy Lutomirski "mov %%cs, %0\n\t" 694c198b121SAndy Lutomirski "pushq %q0\n\t" 695c198b121SAndy Lutomirski "pushq $1f\n\t" 696c198b121SAndy Lutomirski "iretq\n\t" 697c198b121SAndy Lutomirski "1:" 698c198b121SAndy Lutomirski : "=&r" (tmp), "+r" (__sp) : : "cc", "memory"); 69945c39fb0SH. Peter Anvin #endif 700bb898558SAl Viro } 701bb898558SAl Viro 702bb898558SAl Viro extern void select_idle_routine(const struct cpuinfo_x86 *c); 70307c94a38SBorislav Petkov extern void amd_e400_c1e_apic_setup(void); 704bb898558SAl Viro 705bb898558SAl Viro extern unsigned long boot_option_idle_override; 706bb898558SAl Viro 707d1896049SThomas Renninger enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT, 70869fb3676SLen Brown IDLE_POLL}; 709d1896049SThomas Renninger 710bb898558SAl Viro extern void enable_sep_cpu(void); 711bb898558SAl Viro extern int sysenter_setup(void); 712bb898558SAl Viro 71329c84391SJan Kiszka extern void early_trap_init(void); 7148170e6beSH. Peter Anvin void early_trap_pf_init(void); 71529c84391SJan Kiszka 716bb898558SAl Viro /* Defined in head.S */ 717bb898558SAl Viro extern struct desc_ptr early_gdt_descr; 718bb898558SAl Viro 719bb898558SAl Viro extern void cpu_set_gdt(int); 720552be871SBrian Gerst extern void switch_to_new_gdt(int); 72145fc8757SThomas Garnier extern void load_direct_gdt(int); 72269218e47SThomas Garnier extern void load_fixmap_gdt(int); 72311e3a840SJeremy Fitzhardinge extern void load_percpu_segment(int); 724bb898558SAl Viro extern void cpu_init(void); 725bb898558SAl Viro 726c2724775SMarkus Metzger static inline unsigned long get_debugctlmsr(void) 727c2724775SMarkus Metzger { 728c2724775SMarkus Metzger unsigned long debugctlmsr = 0; 729c2724775SMarkus Metzger 730c2724775SMarkus Metzger #ifndef CONFIG_X86_DEBUGCTLMSR 731c2724775SMarkus Metzger if (boot_cpu_data.x86 < 6) 732c2724775SMarkus Metzger return 0; 733c2724775SMarkus Metzger #endif 734c2724775SMarkus Metzger rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr); 735c2724775SMarkus Metzger 736c2724775SMarkus Metzger return debugctlmsr; 737c2724775SMarkus Metzger } 738c2724775SMarkus Metzger 739bb898558SAl Viro static inline void update_debugctlmsr(unsigned long debugctlmsr) 740bb898558SAl Viro { 741bb898558SAl Viro #ifndef CONFIG_X86_DEBUGCTLMSR 742bb898558SAl Viro if (boot_cpu_data.x86 < 6) 743bb898558SAl Viro return; 744bb898558SAl Viro #endif 745bb898558SAl Viro wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr); 746bb898558SAl Viro } 747bb898558SAl Viro 7489bd1190aSOleg Nesterov extern void set_task_blockstep(struct task_struct *task, bool on); 7499bd1190aSOleg Nesterov 750bb898558SAl Viro /* Boot loader type from the setup header: */ 751bb898558SAl Viro extern int bootloader_type; 7525031296cSH. Peter Anvin extern int bootloader_version; 753bb898558SAl Viro 754bb898558SAl Viro extern char ignore_fpu_irq; 755bb898558SAl Viro 756bb898558SAl Viro #define HAVE_ARCH_PICK_MMAP_LAYOUT 1 757bb898558SAl Viro #define ARCH_HAS_PREFETCHW 758bb898558SAl Viro #define ARCH_HAS_SPINLOCK_PREFETCH 759bb898558SAl Viro 760bb898558SAl Viro #ifdef CONFIG_X86_32 761a930dc45SBorislav Petkov # define BASE_PREFETCH "" 762bb898558SAl Viro # define ARCH_HAS_PREFETCH 763bb898558SAl Viro #else 764a930dc45SBorislav Petkov # define BASE_PREFETCH "prefetcht0 %P1" 765bb898558SAl Viro #endif 766bb898558SAl Viro 767bb898558SAl Viro /* 768bb898558SAl Viro * Prefetch instructions for Pentium III (+) and AMD Athlon (+) 769bb898558SAl Viro * 770bb898558SAl Viro * It's not worth to care about 3dnow prefetches for the K6 771bb898558SAl Viro * because they are microcoded there and very slow. 772bb898558SAl Viro */ 773bb898558SAl Viro static inline void prefetch(const void *x) 774bb898558SAl Viro { 775a930dc45SBorislav Petkov alternative_input(BASE_PREFETCH, "prefetchnta %P1", 776bb898558SAl Viro X86_FEATURE_XMM, 777a930dc45SBorislav Petkov "m" (*(const char *)x)); 778bb898558SAl Viro } 779bb898558SAl Viro 780bb898558SAl Viro /* 781bb898558SAl Viro * 3dnow prefetch to get an exclusive cache line. 782bb898558SAl Viro * Useful for spinlocks to avoid one state transition in the 783bb898558SAl Viro * cache coherency protocol: 784bb898558SAl Viro */ 785bb898558SAl Viro static inline void prefetchw(const void *x) 786bb898558SAl Viro { 787a930dc45SBorislav Petkov alternative_input(BASE_PREFETCH, "prefetchw %P1", 788a930dc45SBorislav Petkov X86_FEATURE_3DNOWPREFETCH, 789a930dc45SBorislav Petkov "m" (*(const char *)x)); 790bb898558SAl Viro } 791bb898558SAl Viro 792bb898558SAl Viro static inline void spin_lock_prefetch(const void *x) 793bb898558SAl Viro { 794bb898558SAl Viro prefetchw(x); 795bb898558SAl Viro } 796bb898558SAl Viro 797d9e05cc5SAndy Lutomirski #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \ 798d9e05cc5SAndy Lutomirski TOP_OF_KERNEL_STACK_PADDING) 799d9e05cc5SAndy Lutomirski 800bb898558SAl Viro #ifdef CONFIG_X86_32 801bb898558SAl Viro /* 802bb898558SAl Viro * User space process size: 3GB (default). 803bb898558SAl Viro */ 8048f3e474fSDmitry Safonov #define IA32_PAGE_OFFSET PAGE_OFFSET 805bb898558SAl Viro #define TASK_SIZE PAGE_OFFSET 806d9517346SIngo Molnar #define TASK_SIZE_MAX TASK_SIZE 807bb898558SAl Viro #define STACK_TOP TASK_SIZE 808bb898558SAl Viro #define STACK_TOP_MAX STACK_TOP 809bb898558SAl Viro 810bb898558SAl Viro #define INIT_THREAD { \ 811d9e05cc5SAndy Lutomirski .sp0 = TOP_OF_INIT_STACK, \ 812bb898558SAl Viro .sysenter_cs = __KERNEL_CS, \ 813bb898558SAl Viro .io_bitmap_ptr = NULL, \ 81413d4ea09SAndy Lutomirski .addr_limit = KERNEL_DS, \ 815bb898558SAl Viro } 816bb898558SAl Viro 817bb898558SAl Viro /* 8185c39403eSDenys Vlasenko * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack. 819bb898558SAl Viro * This is necessary to guarantee that the entire "struct pt_regs" 820b595076aSUwe Kleine-König * is accessible even if the CPU haven't stored the SS/ESP registers 821bb898558SAl Viro * on the stack (interrupt gate does not save these registers 822bb898558SAl Viro * when switching to the same priv ring). 823bb898558SAl Viro * Therefore beware: accessing the ss/esp fields of the 824bb898558SAl Viro * "struct pt_regs" is possible, but they may contain the 825bb898558SAl Viro * completely wrong values. 826bb898558SAl Viro */ 827bb898558SAl Viro #define task_pt_regs(task) \ 828bb898558SAl Viro ({ \ 8295c39403eSDenys Vlasenko unsigned long __ptr = (unsigned long)task_stack_page(task); \ 8305c39403eSDenys Vlasenko __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \ 8315c39403eSDenys Vlasenko ((struct pt_regs *)__ptr) - 1; \ 832bb898558SAl Viro }) 833bb898558SAl Viro 834bb898558SAl Viro #define KSTK_ESP(task) (task_pt_regs(task)->sp) 835bb898558SAl Viro 836bb898558SAl Viro #else 837bb898558SAl Viro /* 83807114f0fSAndy Lutomirski * User space process size. 47bits minus one guard page. The guard 83907114f0fSAndy Lutomirski * page is necessary on Intel CPUs: if a SYSCALL instruction is at 84007114f0fSAndy Lutomirski * the highest possible canonical userspace address, then that 84107114f0fSAndy Lutomirski * syscall will enter the kernel with a non-canonical return 84207114f0fSAndy Lutomirski * address, and SYSRET will explode dangerously. We avoid this 84307114f0fSAndy Lutomirski * particular problem by preventing anything from being mapped 84407114f0fSAndy Lutomirski * at the maximum canonical address. 845bb898558SAl Viro */ 846d9517346SIngo Molnar #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE) 847bb898558SAl Viro 848bb898558SAl Viro /* This decides where the kernel will search for a free chunk of vm 849bb898558SAl Viro * space during mmap's. 850bb898558SAl Viro */ 851bb898558SAl Viro #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \ 852bb898558SAl Viro 0xc0000000 : 0xFFFFe000) 853bb898558SAl Viro 8546bd33008SH. Peter Anvin #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \ 855d9517346SIngo Molnar IA32_PAGE_OFFSET : TASK_SIZE_MAX) 8566bd33008SH. Peter Anvin #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \ 857d9517346SIngo Molnar IA32_PAGE_OFFSET : TASK_SIZE_MAX) 858bb898558SAl Viro 859bb898558SAl Viro #define STACK_TOP TASK_SIZE 860d9517346SIngo Molnar #define STACK_TOP_MAX TASK_SIZE_MAX 861bb898558SAl Viro 862bb898558SAl Viro #define INIT_THREAD { \ 86313d4ea09SAndy Lutomirski .sp0 = TOP_OF_INIT_STACK, \ 86413d4ea09SAndy Lutomirski .addr_limit = KERNEL_DS, \ 865bb898558SAl Viro } 866bb898558SAl Viro 867bb898558SAl Viro #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1) 86889240ba0SStefani Seibold extern unsigned long KSTK_ESP(struct task_struct *task); 869d046ff8bSH. J. Lu 870bb898558SAl Viro #endif /* CONFIG_X86_64 */ 871bb898558SAl Viro 872bb898558SAl Viro extern void start_thread(struct pt_regs *regs, unsigned long new_ip, 873bb898558SAl Viro unsigned long new_sp); 874bb898558SAl Viro 875bb898558SAl Viro /* 876bb898558SAl Viro * This decides where the kernel will search for a free chunk of vm 877bb898558SAl Viro * space during mmap's. 878bb898558SAl Viro */ 8798f3e474fSDmitry Safonov #define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3)) 8808f3e474fSDmitry Safonov #define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE) 881bb898558SAl Viro 882bb898558SAl Viro #define KSTK_EIP(task) (task_pt_regs(task)->ip) 883bb898558SAl Viro 884bb898558SAl Viro /* Get/set a process' ability to use the timestamp counter instruction */ 885bb898558SAl Viro #define GET_TSC_CTL(adr) get_tsc_mode((adr)) 886bb898558SAl Viro #define SET_TSC_CTL(val) set_tsc_mode((val)) 887bb898558SAl Viro 888bb898558SAl Viro extern int get_tsc_mode(unsigned long adr); 889bb898558SAl Viro extern int set_tsc_mode(unsigned int val); 890bb898558SAl Viro 891e9ea1e7fSKyle Huey DECLARE_PER_CPU(u64, msr_misc_features_shadow); 892e9ea1e7fSKyle Huey 893fe3d197fSDave Hansen /* Register/unregister a process' MPX related resource */ 89446a6e0cfSDave Hansen #define MPX_ENABLE_MANAGEMENT() mpx_enable_management() 89546a6e0cfSDave Hansen #define MPX_DISABLE_MANAGEMENT() mpx_disable_management() 896fe3d197fSDave Hansen 897fe3d197fSDave Hansen #ifdef CONFIG_X86_INTEL_MPX 89846a6e0cfSDave Hansen extern int mpx_enable_management(void); 89946a6e0cfSDave Hansen extern int mpx_disable_management(void); 900fe3d197fSDave Hansen #else 90146a6e0cfSDave Hansen static inline int mpx_enable_management(void) 902fe3d197fSDave Hansen { 903fe3d197fSDave Hansen return -EINVAL; 904fe3d197fSDave Hansen } 90546a6e0cfSDave Hansen static inline int mpx_disable_management(void) 906fe3d197fSDave Hansen { 907fe3d197fSDave Hansen return -EINVAL; 908fe3d197fSDave Hansen } 909fe3d197fSDave Hansen #endif /* CONFIG_X86_INTEL_MPX */ 910fe3d197fSDave Hansen 911bc8e80d5SBorislav Petkov #ifdef CONFIG_CPU_SUP_AMD 9128b84c8dfSDaniel J Blueman extern u16 amd_get_nb_id(int cpu); 913cc2749e4SAravind Gopalakrishnan extern u32 amd_get_nodes_per_socket(void); 914bc8e80d5SBorislav Petkov #else 915bc8e80d5SBorislav Petkov static inline u16 amd_get_nb_id(int cpu) { return 0; } 916bc8e80d5SBorislav Petkov static inline u32 amd_get_nodes_per_socket(void) { return 0; } 917bc8e80d5SBorislav Petkov #endif 9186a812691SAndreas Herrmann 91996e39ac0SJason Wang static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves) 92096e39ac0SJason Wang { 92196e39ac0SJason Wang uint32_t base, eax, signature[3]; 92296e39ac0SJason Wang 92396e39ac0SJason Wang for (base = 0x40000000; base < 0x40010000; base += 0x100) { 92496e39ac0SJason Wang cpuid(base, &eax, &signature[0], &signature[1], &signature[2]); 92596e39ac0SJason Wang 92696e39ac0SJason Wang if (!memcmp(sig, signature, 12) && 92796e39ac0SJason Wang (leaves == 0 || ((eax - base) >= leaves))) 92896e39ac0SJason Wang return base; 92996e39ac0SJason Wang } 93096e39ac0SJason Wang 93196e39ac0SJason Wang return 0; 93296e39ac0SJason Wang } 93396e39ac0SJason Wang 934f05e798aSDavid Howells extern unsigned long arch_align_stack(unsigned long sp); 935f05e798aSDavid Howells extern void free_init_pages(char *what, unsigned long begin, unsigned long end); 936f05e798aSDavid Howells 937f05e798aSDavid Howells void default_idle(void); 9386a377ddcSLen Brown #ifdef CONFIG_XEN 9396a377ddcSLen Brown bool xen_set_default_idle(void); 9406a377ddcSLen Brown #else 9416a377ddcSLen Brown #define xen_set_default_idle 0 9426a377ddcSLen Brown #endif 943f05e798aSDavid Howells 944f05e798aSDavid Howells void stop_this_cpu(void *dummy); 9454d067d8eSBorislav Petkov void df_debug(struct pt_regs *regs, long error_code); 9461965aae3SH. Peter Anvin #endif /* _ASM_X86_PROCESSOR_H */ 947