xref: /linux/arch/x86/include/asm/perf_event.h (revision bc3c8fe3c79bcdae4d90e3726054fac5cca8ac32)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_X86_PERF_EVENT_H
3 #define _ASM_X86_PERF_EVENT_H
4 
5 #include <linux/static_call.h>
6 
7 /*
8  * Performance event hw details:
9  */
10 
11 #define INTEL_PMC_MAX_GENERIC				       32
12 #define INTEL_PMC_MAX_FIXED				       16
13 #define INTEL_PMC_IDX_FIXED				       32
14 
15 #define X86_PMC_IDX_MAX					       64
16 
17 #define MSR_ARCH_PERFMON_PERFCTR0			      0xc1
18 #define MSR_ARCH_PERFMON_PERFCTR1			      0xc2
19 
20 #define MSR_ARCH_PERFMON_EVENTSEL0			     0x186
21 #define MSR_ARCH_PERFMON_EVENTSEL1			     0x187
22 
23 #define ARCH_PERFMON_EVENTSEL_EVENT			0x000000FFULL
24 #define ARCH_PERFMON_EVENTSEL_UMASK			0x0000FF00ULL
25 #define ARCH_PERFMON_EVENTSEL_USR			(1ULL << 16)
26 #define ARCH_PERFMON_EVENTSEL_OS			(1ULL << 17)
27 #define ARCH_PERFMON_EVENTSEL_EDGE			(1ULL << 18)
28 #define ARCH_PERFMON_EVENTSEL_PIN_CONTROL		(1ULL << 19)
29 #define ARCH_PERFMON_EVENTSEL_INT			(1ULL << 20)
30 #define ARCH_PERFMON_EVENTSEL_ANY			(1ULL << 21)
31 #define ARCH_PERFMON_EVENTSEL_ENABLE			(1ULL << 22)
32 #define ARCH_PERFMON_EVENTSEL_INV			(1ULL << 23)
33 #define ARCH_PERFMON_EVENTSEL_CMASK			0xFF000000ULL
34 
35 #define HSW_IN_TX					(1ULL << 32)
36 #define HSW_IN_TX_CHECKPOINTED				(1ULL << 33)
37 #define ICL_EVENTSEL_ADAPTIVE				(1ULL << 34)
38 #define ICL_FIXED_0_ADAPTIVE				(1ULL << 32)
39 
40 #define AMD64_EVENTSEL_INT_CORE_ENABLE			(1ULL << 36)
41 #define AMD64_EVENTSEL_GUESTONLY			(1ULL << 40)
42 #define AMD64_EVENTSEL_HOSTONLY				(1ULL << 41)
43 
44 #define AMD64_EVENTSEL_INT_CORE_SEL_SHIFT		37
45 #define AMD64_EVENTSEL_INT_CORE_SEL_MASK		\
46 	(0xFULL << AMD64_EVENTSEL_INT_CORE_SEL_SHIFT)
47 
48 #define AMD64_EVENTSEL_EVENT	\
49 	(ARCH_PERFMON_EVENTSEL_EVENT | (0x0FULL << 32))
50 #define INTEL_ARCH_EVENT_MASK	\
51 	(ARCH_PERFMON_EVENTSEL_UMASK | ARCH_PERFMON_EVENTSEL_EVENT)
52 
53 #define AMD64_L3_SLICE_SHIFT				48
54 #define AMD64_L3_SLICE_MASK				\
55 	(0xFULL << AMD64_L3_SLICE_SHIFT)
56 #define AMD64_L3_SLICEID_MASK				\
57 	(0x7ULL << AMD64_L3_SLICE_SHIFT)
58 
59 #define AMD64_L3_THREAD_SHIFT				56
60 #define AMD64_L3_THREAD_MASK				\
61 	(0xFFULL << AMD64_L3_THREAD_SHIFT)
62 #define AMD64_L3_F19H_THREAD_MASK			\
63 	(0x3ULL << AMD64_L3_THREAD_SHIFT)
64 
65 #define AMD64_L3_EN_ALL_CORES				BIT_ULL(47)
66 #define AMD64_L3_EN_ALL_SLICES				BIT_ULL(46)
67 
68 #define AMD64_L3_COREID_SHIFT				42
69 #define AMD64_L3_COREID_MASK				\
70 	(0x7ULL << AMD64_L3_COREID_SHIFT)
71 
72 #define X86_RAW_EVENT_MASK		\
73 	(ARCH_PERFMON_EVENTSEL_EVENT |	\
74 	 ARCH_PERFMON_EVENTSEL_UMASK |	\
75 	 ARCH_PERFMON_EVENTSEL_EDGE  |	\
76 	 ARCH_PERFMON_EVENTSEL_INV   |	\
77 	 ARCH_PERFMON_EVENTSEL_CMASK)
78 #define X86_ALL_EVENT_FLAGS  			\
79 	(ARCH_PERFMON_EVENTSEL_EDGE |  		\
80 	 ARCH_PERFMON_EVENTSEL_INV | 		\
81 	 ARCH_PERFMON_EVENTSEL_CMASK | 		\
82 	 ARCH_PERFMON_EVENTSEL_ANY | 		\
83 	 ARCH_PERFMON_EVENTSEL_PIN_CONTROL | 	\
84 	 HSW_IN_TX | 				\
85 	 HSW_IN_TX_CHECKPOINTED)
86 #define AMD64_RAW_EVENT_MASK		\
87 	(X86_RAW_EVENT_MASK          |  \
88 	 AMD64_EVENTSEL_EVENT)
89 #define AMD64_RAW_EVENT_MASK_NB		\
90 	(AMD64_EVENTSEL_EVENT        |  \
91 	 ARCH_PERFMON_EVENTSEL_UMASK)
92 
93 #define AMD64_PERFMON_V2_EVENTSEL_EVENT_NB	\
94 	(AMD64_EVENTSEL_EVENT	|		\
95 	 GENMASK_ULL(37, 36))
96 
97 #define AMD64_PERFMON_V2_EVENTSEL_UMASK_NB	\
98 	(ARCH_PERFMON_EVENTSEL_UMASK	|	\
99 	 GENMASK_ULL(27, 24))
100 
101 #define AMD64_PERFMON_V2_RAW_EVENT_MASK_NB		\
102 	(AMD64_PERFMON_V2_EVENTSEL_EVENT_NB	|	\
103 	 AMD64_PERFMON_V2_EVENTSEL_UMASK_NB)
104 
105 #define AMD64_NUM_COUNTERS				4
106 #define AMD64_NUM_COUNTERS_CORE				6
107 #define AMD64_NUM_COUNTERS_NB				4
108 
109 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL		0x3c
110 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK		(0x00 << 8)
111 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX		0
112 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
113 		(1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
114 
115 #define ARCH_PERFMON_BRANCH_MISSES_RETIRED		6
116 #define ARCH_PERFMON_EVENTS_COUNT			7
117 
118 #define PEBS_DATACFG_MEMINFO	BIT_ULL(0)
119 #define PEBS_DATACFG_GP	BIT_ULL(1)
120 #define PEBS_DATACFG_XMMS	BIT_ULL(2)
121 #define PEBS_DATACFG_LBRS	BIT_ULL(3)
122 #define PEBS_DATACFG_LBR_SHIFT	24
123 
124 /*
125  * Intel "Architectural Performance Monitoring" CPUID
126  * detection/enumeration details:
127  */
128 union cpuid10_eax {
129 	struct {
130 		unsigned int version_id:8;
131 		unsigned int num_counters:8;
132 		unsigned int bit_width:8;
133 		unsigned int mask_length:8;
134 	} split;
135 	unsigned int full;
136 };
137 
138 union cpuid10_ebx {
139 	struct {
140 		unsigned int no_unhalted_core_cycles:1;
141 		unsigned int no_instructions_retired:1;
142 		unsigned int no_unhalted_reference_cycles:1;
143 		unsigned int no_llc_reference:1;
144 		unsigned int no_llc_misses:1;
145 		unsigned int no_branch_instruction_retired:1;
146 		unsigned int no_branch_misses_retired:1;
147 	} split;
148 	unsigned int full;
149 };
150 
151 union cpuid10_edx {
152 	struct {
153 		unsigned int num_counters_fixed:5;
154 		unsigned int bit_width_fixed:8;
155 		unsigned int reserved1:2;
156 		unsigned int anythread_deprecated:1;
157 		unsigned int reserved2:16;
158 	} split;
159 	unsigned int full;
160 };
161 
162 /*
163  * Intel Architectural LBR CPUID detection/enumeration details:
164  */
165 union cpuid28_eax {
166 	struct {
167 		/* Supported LBR depth values */
168 		unsigned int	lbr_depth_mask:8;
169 		unsigned int	reserved:22;
170 		/* Deep C-state Reset */
171 		unsigned int	lbr_deep_c_reset:1;
172 		/* IP values contain LIP */
173 		unsigned int	lbr_lip:1;
174 	} split;
175 	unsigned int		full;
176 };
177 
178 union cpuid28_ebx {
179 	struct {
180 		/* CPL Filtering Supported */
181 		unsigned int    lbr_cpl:1;
182 		/* Branch Filtering Supported */
183 		unsigned int    lbr_filter:1;
184 		/* Call-stack Mode Supported */
185 		unsigned int    lbr_call_stack:1;
186 	} split;
187 	unsigned int            full;
188 };
189 
190 union cpuid28_ecx {
191 	struct {
192 		/* Mispredict Bit Supported */
193 		unsigned int    lbr_mispred:1;
194 		/* Timed LBRs Supported */
195 		unsigned int    lbr_timed_lbr:1;
196 		/* Branch Type Field Supported */
197 		unsigned int    lbr_br_type:1;
198 	} split;
199 	unsigned int            full;
200 };
201 
202 /*
203  * AMD "Extended Performance Monitoring and Debug" CPUID
204  * detection/enumeration details:
205  */
206 union cpuid_0x80000022_ebx {
207 	struct {
208 		/* Number of Core Performance Counters */
209 		unsigned int	num_core_pmc:4;
210 		unsigned int	reserved:6;
211 		/* Number of Data Fabric Counters */
212 		unsigned int	num_df_pmc:6;
213 	} split;
214 	unsigned int		full;
215 };
216 
217 struct x86_pmu_capability {
218 	int		version;
219 	int		num_counters_gp;
220 	int		num_counters_fixed;
221 	int		bit_width_gp;
222 	int		bit_width_fixed;
223 	unsigned int	events_mask;
224 	int		events_mask_len;
225 };
226 
227 /*
228  * Fixed-purpose performance events:
229  */
230 
231 /* RDPMC offset for Fixed PMCs */
232 #define INTEL_PMC_FIXED_RDPMC_BASE		(1 << 30)
233 #define INTEL_PMC_FIXED_RDPMC_METRICS		(1 << 29)
234 
235 /*
236  * All the fixed-mode PMCs are configured via this single MSR:
237  */
238 #define MSR_ARCH_PERFMON_FIXED_CTR_CTRL	0x38d
239 
240 /*
241  * There is no event-code assigned to the fixed-mode PMCs.
242  *
243  * For a fixed-mode PMC, which has an equivalent event on a general-purpose
244  * PMC, the event-code of the equivalent event is used for the fixed-mode PMC,
245  * e.g., Instr_Retired.Any and CPU_CLK_Unhalted.Core.
246  *
247  * For a fixed-mode PMC, which doesn't have an equivalent event, a
248  * pseudo-encoding is used, e.g., CPU_CLK_Unhalted.Ref and TOPDOWN.SLOTS.
249  * The pseudo event-code for a fixed-mode PMC must be 0x00.
250  * The pseudo umask-code is 0xX. The X equals the index of the fixed
251  * counter + 1, e.g., the fixed counter 2 has the pseudo-encoding 0x0300.
252  *
253  * The counts are available in separate MSRs:
254  */
255 
256 /* Instr_Retired.Any: */
257 #define MSR_ARCH_PERFMON_FIXED_CTR0	0x309
258 #define INTEL_PMC_IDX_FIXED_INSTRUCTIONS	(INTEL_PMC_IDX_FIXED + 0)
259 
260 /* CPU_CLK_Unhalted.Core: */
261 #define MSR_ARCH_PERFMON_FIXED_CTR1	0x30a
262 #define INTEL_PMC_IDX_FIXED_CPU_CYCLES	(INTEL_PMC_IDX_FIXED + 1)
263 
264 /* CPU_CLK_Unhalted.Ref: event=0x00,umask=0x3 (pseudo-encoding) */
265 #define MSR_ARCH_PERFMON_FIXED_CTR2	0x30b
266 #define INTEL_PMC_IDX_FIXED_REF_CYCLES	(INTEL_PMC_IDX_FIXED + 2)
267 #define INTEL_PMC_MSK_FIXED_REF_CYCLES	(1ULL << INTEL_PMC_IDX_FIXED_REF_CYCLES)
268 
269 /* TOPDOWN.SLOTS: event=0x00,umask=0x4 (pseudo-encoding) */
270 #define MSR_ARCH_PERFMON_FIXED_CTR3	0x30c
271 #define INTEL_PMC_IDX_FIXED_SLOTS	(INTEL_PMC_IDX_FIXED + 3)
272 #define INTEL_PMC_MSK_FIXED_SLOTS	(1ULL << INTEL_PMC_IDX_FIXED_SLOTS)
273 
274 static inline bool use_fixed_pseudo_encoding(u64 code)
275 {
276 	return !(code & 0xff);
277 }
278 
279 /*
280  * We model BTS tracing as another fixed-mode PMC.
281  *
282  * We choose the value 47 for the fixed index of BTS, since lower
283  * values are used by actual fixed events and higher values are used
284  * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr.
285  */
286 #define INTEL_PMC_IDX_FIXED_BTS			(INTEL_PMC_IDX_FIXED + 15)
287 
288 /*
289  * The PERF_METRICS MSR is modeled as several magic fixed-mode PMCs, one for
290  * each TopDown metric event.
291  *
292  * Internally the TopDown metric events are mapped to the FxCtr 3 (SLOTS).
293  */
294 #define INTEL_PMC_IDX_METRIC_BASE		(INTEL_PMC_IDX_FIXED + 16)
295 #define INTEL_PMC_IDX_TD_RETIRING		(INTEL_PMC_IDX_METRIC_BASE + 0)
296 #define INTEL_PMC_IDX_TD_BAD_SPEC		(INTEL_PMC_IDX_METRIC_BASE + 1)
297 #define INTEL_PMC_IDX_TD_FE_BOUND		(INTEL_PMC_IDX_METRIC_BASE + 2)
298 #define INTEL_PMC_IDX_TD_BE_BOUND		(INTEL_PMC_IDX_METRIC_BASE + 3)
299 #define INTEL_PMC_IDX_TD_HEAVY_OPS		(INTEL_PMC_IDX_METRIC_BASE + 4)
300 #define INTEL_PMC_IDX_TD_BR_MISPREDICT		(INTEL_PMC_IDX_METRIC_BASE + 5)
301 #define INTEL_PMC_IDX_TD_FETCH_LAT		(INTEL_PMC_IDX_METRIC_BASE + 6)
302 #define INTEL_PMC_IDX_TD_MEM_BOUND		(INTEL_PMC_IDX_METRIC_BASE + 7)
303 #define INTEL_PMC_IDX_METRIC_END		INTEL_PMC_IDX_TD_MEM_BOUND
304 #define INTEL_PMC_MSK_TOPDOWN			((0xffull << INTEL_PMC_IDX_METRIC_BASE) | \
305 						INTEL_PMC_MSK_FIXED_SLOTS)
306 
307 /*
308  * There is no event-code assigned to the TopDown events.
309  *
310  * For the slots event, use the pseudo code of the fixed counter 3.
311  *
312  * For the metric events, the pseudo event-code is 0x00.
313  * The pseudo umask-code starts from the middle of the pseudo event
314  * space, 0x80.
315  */
316 #define INTEL_TD_SLOTS				0x0400	/* TOPDOWN.SLOTS */
317 /* Level 1 metrics */
318 #define INTEL_TD_METRIC_RETIRING		0x8000	/* Retiring metric */
319 #define INTEL_TD_METRIC_BAD_SPEC		0x8100	/* Bad speculation metric */
320 #define INTEL_TD_METRIC_FE_BOUND		0x8200	/* FE bound metric */
321 #define INTEL_TD_METRIC_BE_BOUND		0x8300	/* BE bound metric */
322 /* Level 2 metrics */
323 #define INTEL_TD_METRIC_HEAVY_OPS		0x8400  /* Heavy Operations metric */
324 #define INTEL_TD_METRIC_BR_MISPREDICT		0x8500  /* Branch Mispredict metric */
325 #define INTEL_TD_METRIC_FETCH_LAT		0x8600  /* Fetch Latency metric */
326 #define INTEL_TD_METRIC_MEM_BOUND		0x8700  /* Memory bound metric */
327 
328 #define INTEL_TD_METRIC_MAX			INTEL_TD_METRIC_MEM_BOUND
329 #define INTEL_TD_METRIC_NUM			8
330 
331 static inline bool is_metric_idx(int idx)
332 {
333 	return (unsigned)(idx - INTEL_PMC_IDX_METRIC_BASE) < INTEL_TD_METRIC_NUM;
334 }
335 
336 static inline bool is_topdown_idx(int idx)
337 {
338 	return is_metric_idx(idx) || idx == INTEL_PMC_IDX_FIXED_SLOTS;
339 }
340 
341 #define INTEL_PMC_OTHER_TOPDOWN_BITS(bit)	\
342 			(~(0x1ull << bit) & INTEL_PMC_MSK_TOPDOWN)
343 
344 #define GLOBAL_STATUS_COND_CHG			BIT_ULL(63)
345 #define GLOBAL_STATUS_BUFFER_OVF_BIT		62
346 #define GLOBAL_STATUS_BUFFER_OVF		BIT_ULL(GLOBAL_STATUS_BUFFER_OVF_BIT)
347 #define GLOBAL_STATUS_UNC_OVF			BIT_ULL(61)
348 #define GLOBAL_STATUS_ASIF			BIT_ULL(60)
349 #define GLOBAL_STATUS_COUNTERS_FROZEN		BIT_ULL(59)
350 #define GLOBAL_STATUS_LBRS_FROZEN_BIT		58
351 #define GLOBAL_STATUS_LBRS_FROZEN		BIT_ULL(GLOBAL_STATUS_LBRS_FROZEN_BIT)
352 #define GLOBAL_STATUS_TRACE_TOPAPMI_BIT		55
353 #define GLOBAL_STATUS_TRACE_TOPAPMI		BIT_ULL(GLOBAL_STATUS_TRACE_TOPAPMI_BIT)
354 #define GLOBAL_STATUS_PERF_METRICS_OVF_BIT	48
355 
356 #define GLOBAL_CTRL_EN_PERF_METRICS		48
357 /*
358  * We model guest LBR event tracing as another fixed-mode PMC like BTS.
359  *
360  * We choose bit 58 because it's used to indicate LBR stack frozen state
361  * for architectural perfmon v4, also we unconditionally mask that bit in
362  * the handle_pmi_common(), so it'll never be set in the overflow handling.
363  *
364  * With this fake counter assigned, the guest LBR event user (such as KVM),
365  * can program the LBR registers on its own, and we don't actually do anything
366  * with then in the host context.
367  */
368 #define INTEL_PMC_IDX_FIXED_VLBR	(GLOBAL_STATUS_LBRS_FROZEN_BIT)
369 
370 /*
371  * Pseudo-encoding the guest LBR event as event=0x00,umask=0x1b,
372  * since it would claim bit 58 which is effectively Fixed26.
373  */
374 #define INTEL_FIXED_VLBR_EVENT	0x1b00
375 
376 /*
377  * Adaptive PEBS v4
378  */
379 
380 struct pebs_basic {
381 	u64 format_size;
382 	u64 ip;
383 	u64 applicable_counters;
384 	u64 tsc;
385 };
386 
387 struct pebs_meminfo {
388 	u64 address;
389 	u64 aux;
390 	u64 latency;
391 	u64 tsx_tuning;
392 };
393 
394 struct pebs_gprs {
395 	u64 flags, ip, ax, cx, dx, bx, sp, bp, si, di;
396 	u64 r8, r9, r10, r11, r12, r13, r14, r15;
397 };
398 
399 struct pebs_xmm {
400 	u64 xmm[16*2];	/* two entries for each register */
401 };
402 
403 /*
404  * AMD Extended Performance Monitoring and Debug cpuid feature detection
405  */
406 #define EXT_PERFMON_DEBUG_FEATURES		0x80000022
407 
408 /*
409  * IBS cpuid feature detection
410  */
411 
412 #define IBS_CPUID_FEATURES		0x8000001b
413 
414 /*
415  * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
416  * bit 0 is used to indicate the existence of IBS.
417  */
418 #define IBS_CAPS_AVAIL			(1U<<0)
419 #define IBS_CAPS_FETCHSAM		(1U<<1)
420 #define IBS_CAPS_OPSAM			(1U<<2)
421 #define IBS_CAPS_RDWROPCNT		(1U<<3)
422 #define IBS_CAPS_OPCNT			(1U<<4)
423 #define IBS_CAPS_BRNTRGT		(1U<<5)
424 #define IBS_CAPS_OPCNTEXT		(1U<<6)
425 #define IBS_CAPS_RIPINVALIDCHK		(1U<<7)
426 #define IBS_CAPS_OPBRNFUSE		(1U<<8)
427 #define IBS_CAPS_FETCHCTLEXTD		(1U<<9)
428 #define IBS_CAPS_OPDATA4		(1U<<10)
429 #define IBS_CAPS_ZEN4			(1U<<11)
430 
431 #define IBS_CAPS_DEFAULT		(IBS_CAPS_AVAIL		\
432 					 | IBS_CAPS_FETCHSAM	\
433 					 | IBS_CAPS_OPSAM)
434 
435 /*
436  * IBS APIC setup
437  */
438 #define IBSCTL				0x1cc
439 #define IBSCTL_LVT_OFFSET_VALID		(1ULL<<8)
440 #define IBSCTL_LVT_OFFSET_MASK		0x0F
441 
442 /* IBS fetch bits/masks */
443 #define IBS_FETCH_L3MISSONLY	(1ULL<<59)
444 #define IBS_FETCH_RAND_EN	(1ULL<<57)
445 #define IBS_FETCH_VAL		(1ULL<<49)
446 #define IBS_FETCH_ENABLE	(1ULL<<48)
447 #define IBS_FETCH_CNT		0xFFFF0000ULL
448 #define IBS_FETCH_MAX_CNT	0x0000FFFFULL
449 
450 /*
451  * IBS op bits/masks
452  * The lower 7 bits of the current count are random bits
453  * preloaded by hardware and ignored in software
454  */
455 #define IBS_OP_CUR_CNT		(0xFFF80ULL<<32)
456 #define IBS_OP_CUR_CNT_RAND	(0x0007FULL<<32)
457 #define IBS_OP_CNT_CTL		(1ULL<<19)
458 #define IBS_OP_VAL		(1ULL<<18)
459 #define IBS_OP_ENABLE		(1ULL<<17)
460 #define IBS_OP_L3MISSONLY	(1ULL<<16)
461 #define IBS_OP_MAX_CNT		0x0000FFFFULL
462 #define IBS_OP_MAX_CNT_EXT	0x007FFFFFULL	/* not a register bit mask */
463 #define IBS_OP_MAX_CNT_EXT_MASK	(0x7FULL<<20)	/* separate upper 7 bits */
464 #define IBS_RIP_INVALID		(1ULL<<38)
465 
466 #ifdef CONFIG_X86_LOCAL_APIC
467 extern u32 get_ibs_caps(void);
468 #else
469 static inline u32 get_ibs_caps(void) { return 0; }
470 #endif
471 
472 #ifdef CONFIG_PERF_EVENTS
473 extern void perf_events_lapic_init(void);
474 
475 /*
476  * Abuse bits {3,5} of the cpu eflags register. These flags are otherwise
477  * unused and ABI specified to be 0, so nobody should care what we do with
478  * them.
479  *
480  * EXACT - the IP points to the exact instruction that triggered the
481  *         event (HW bugs exempt).
482  * VM    - original X86_VM_MASK; see set_linear_ip().
483  */
484 #define PERF_EFLAGS_EXACT	(1UL << 3)
485 #define PERF_EFLAGS_VM		(1UL << 5)
486 
487 struct pt_regs;
488 struct x86_perf_regs {
489 	struct pt_regs	regs;
490 	u64		*xmm_regs;
491 };
492 
493 extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
494 extern unsigned long perf_misc_flags(struct pt_regs *regs);
495 #define perf_misc_flags(regs)	perf_misc_flags(regs)
496 
497 #include <asm/stacktrace.h>
498 
499 /*
500  * We abuse bit 3 from flags to pass exact information, see perf_misc_flags
501  * and the comment with PERF_EFLAGS_EXACT.
502  */
503 #define perf_arch_fetch_caller_regs(regs, __ip)		{	\
504 	(regs)->ip = (__ip);					\
505 	(regs)->sp = (unsigned long)__builtin_frame_address(0);	\
506 	(regs)->cs = __KERNEL_CS;				\
507 	regs->flags = 0;					\
508 }
509 
510 struct perf_guest_switch_msr {
511 	unsigned msr;
512 	u64 host, guest;
513 };
514 
515 struct x86_pmu_lbr {
516 	unsigned int	nr;
517 	unsigned int	from;
518 	unsigned int	to;
519 	unsigned int	info;
520 };
521 
522 extern void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap);
523 extern void perf_check_microcode(void);
524 extern void perf_clear_dirty_counters(void);
525 extern int x86_perf_rdpmc_index(struct perf_event *event);
526 #else
527 static inline void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
528 {
529 	memset(cap, 0, sizeof(*cap));
530 }
531 
532 static inline void perf_events_lapic_init(void)	{ }
533 static inline void perf_check_microcode(void) { }
534 #endif
535 
536 #if defined(CONFIG_PERF_EVENTS) && defined(CONFIG_CPU_SUP_INTEL)
537 extern struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr);
538 extern int x86_perf_get_lbr(struct x86_pmu_lbr *lbr);
539 #else
540 struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr);
541 static inline int x86_perf_get_lbr(struct x86_pmu_lbr *lbr)
542 {
543 	return -1;
544 }
545 #endif
546 
547 #ifdef CONFIG_CPU_SUP_INTEL
548  extern void intel_pt_handle_vmx(int on);
549 #else
550 static inline void intel_pt_handle_vmx(int on)
551 {
552 
553 }
554 #endif
555 
556 #if defined(CONFIG_PERF_EVENTS) && defined(CONFIG_CPU_SUP_AMD)
557  extern void amd_pmu_enable_virt(void);
558  extern void amd_pmu_disable_virt(void);
559 
560 #if defined(CONFIG_PERF_EVENTS_AMD_BRS)
561 
562 #define PERF_NEEDS_LOPWR_CB 1
563 
564 /*
565  * architectural low power callback impacts
566  * drivers/acpi/processor_idle.c
567  * drivers/acpi/acpi_pad.c
568  */
569 extern void perf_amd_brs_lopwr_cb(bool lopwr_in);
570 
571 DECLARE_STATIC_CALL(perf_lopwr_cb, perf_amd_brs_lopwr_cb);
572 
573 static inline void perf_lopwr_cb(bool lopwr_in)
574 {
575 	static_call_mod(perf_lopwr_cb)(lopwr_in);
576 }
577 
578 #endif /* PERF_NEEDS_LOPWR_CB */
579 
580 #else
581  static inline void amd_pmu_enable_virt(void) { }
582  static inline void amd_pmu_disable_virt(void) { }
583 #endif
584 
585 #define arch_perf_out_copy_user copy_from_user_nmi
586 
587 #endif /* _ASM_X86_PERF_EVENT_H */
588