1 #ifndef _ASM_X86_MSR_INDEX_H 2 #define _ASM_X86_MSR_INDEX_H 3 4 /* 5 * CPU model specific register (MSR) numbers. 6 * 7 * Do not add new entries to this file unless the definitions are shared 8 * between multiple compilation units. 9 */ 10 11 /* x86-64 specific MSRs */ 12 #define MSR_EFER 0xc0000080 /* extended feature register */ 13 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */ 14 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */ 15 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */ 16 #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */ 17 #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */ 18 #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */ 19 #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */ 20 #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */ 21 22 /* EFER bits: */ 23 #define _EFER_SCE 0 /* SYSCALL/SYSRET */ 24 #define _EFER_LME 8 /* Long mode enable */ 25 #define _EFER_LMA 10 /* Long mode active (read-only) */ 26 #define _EFER_NX 11 /* No execute enable */ 27 #define _EFER_SVME 12 /* Enable virtualization */ 28 #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */ 29 #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */ 30 31 #define EFER_SCE (1<<_EFER_SCE) 32 #define EFER_LME (1<<_EFER_LME) 33 #define EFER_LMA (1<<_EFER_LMA) 34 #define EFER_NX (1<<_EFER_NX) 35 #define EFER_SVME (1<<_EFER_SVME) 36 #define EFER_LMSLE (1<<_EFER_LMSLE) 37 #define EFER_FFXSR (1<<_EFER_FFXSR) 38 39 /* Intel MSRs. Some also available on other CPUs */ 40 #define MSR_IA32_PERFCTR0 0x000000c1 41 #define MSR_IA32_PERFCTR1 0x000000c2 42 #define MSR_FSB_FREQ 0x000000cd 43 #define MSR_PLATFORM_INFO 0x000000ce 44 45 #define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2 46 #define NHM_C3_AUTO_DEMOTE (1UL << 25) 47 #define NHM_C1_AUTO_DEMOTE (1UL << 26) 48 #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25) 49 #define SNB_C1_AUTO_UNDEMOTE (1UL << 27) 50 #define SNB_C3_AUTO_UNDEMOTE (1UL << 28) 51 52 #define MSR_MTRRcap 0x000000fe 53 #define MSR_IA32_BBL_CR_CTL 0x00000119 54 #define MSR_IA32_BBL_CR_CTL3 0x0000011e 55 56 #define MSR_IA32_SYSENTER_CS 0x00000174 57 #define MSR_IA32_SYSENTER_ESP 0x00000175 58 #define MSR_IA32_SYSENTER_EIP 0x00000176 59 60 #define MSR_IA32_MCG_CAP 0x00000179 61 #define MSR_IA32_MCG_STATUS 0x0000017a 62 #define MSR_IA32_MCG_CTL 0x0000017b 63 #define MSR_IA32_MCG_EXT_CTL 0x000004d0 64 65 #define MSR_OFFCORE_RSP_0 0x000001a6 66 #define MSR_OFFCORE_RSP_1 0x000001a7 67 #define MSR_TURBO_RATIO_LIMIT 0x000001ad 68 #define MSR_TURBO_RATIO_LIMIT1 0x000001ae 69 #define MSR_TURBO_RATIO_LIMIT2 0x000001af 70 71 #define MSR_LBR_SELECT 0x000001c8 72 #define MSR_LBR_TOS 0x000001c9 73 #define MSR_LBR_NHM_FROM 0x00000680 74 #define MSR_LBR_NHM_TO 0x000006c0 75 #define MSR_LBR_CORE_FROM 0x00000040 76 #define MSR_LBR_CORE_TO 0x00000060 77 78 #define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */ 79 #define LBR_INFO_MISPRED BIT_ULL(63) 80 #define LBR_INFO_IN_TX BIT_ULL(62) 81 #define LBR_INFO_ABORT BIT_ULL(61) 82 #define LBR_INFO_CYCLES 0xffff 83 84 #define MSR_IA32_PEBS_ENABLE 0x000003f1 85 #define MSR_IA32_DS_AREA 0x00000600 86 #define MSR_IA32_PERF_CAPABILITIES 0x00000345 87 #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6 88 89 #define MSR_IA32_RTIT_CTL 0x00000570 90 #define MSR_IA32_RTIT_STATUS 0x00000571 91 #define MSR_IA32_RTIT_STATUS 0x00000571 92 #define MSR_IA32_RTIT_ADDR0_A 0x00000580 93 #define MSR_IA32_RTIT_ADDR0_B 0x00000581 94 #define MSR_IA32_RTIT_ADDR1_A 0x00000582 95 #define MSR_IA32_RTIT_ADDR1_B 0x00000583 96 #define MSR_IA32_RTIT_ADDR2_A 0x00000584 97 #define MSR_IA32_RTIT_ADDR2_B 0x00000585 98 #define MSR_IA32_RTIT_ADDR3_A 0x00000586 99 #define MSR_IA32_RTIT_ADDR3_B 0x00000587 100 #define MSR_IA32_RTIT_CR3_MATCH 0x00000572 101 #define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560 102 #define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561 103 104 #define MSR_MTRRfix64K_00000 0x00000250 105 #define MSR_MTRRfix16K_80000 0x00000258 106 #define MSR_MTRRfix16K_A0000 0x00000259 107 #define MSR_MTRRfix4K_C0000 0x00000268 108 #define MSR_MTRRfix4K_C8000 0x00000269 109 #define MSR_MTRRfix4K_D0000 0x0000026a 110 #define MSR_MTRRfix4K_D8000 0x0000026b 111 #define MSR_MTRRfix4K_E0000 0x0000026c 112 #define MSR_MTRRfix4K_E8000 0x0000026d 113 #define MSR_MTRRfix4K_F0000 0x0000026e 114 #define MSR_MTRRfix4K_F8000 0x0000026f 115 #define MSR_MTRRdefType 0x000002ff 116 117 #define MSR_IA32_CR_PAT 0x00000277 118 119 #define MSR_IA32_DEBUGCTLMSR 0x000001d9 120 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db 121 #define MSR_IA32_LASTBRANCHTOIP 0x000001dc 122 #define MSR_IA32_LASTINTFROMIP 0x000001dd 123 #define MSR_IA32_LASTINTTOIP 0x000001de 124 125 /* DEBUGCTLMSR bits (others vary by model): */ 126 #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */ 127 #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */ 128 #define DEBUGCTLMSR_TR (1UL << 6) 129 #define DEBUGCTLMSR_BTS (1UL << 7) 130 #define DEBUGCTLMSR_BTINT (1UL << 8) 131 #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9) 132 #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10) 133 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11) 134 135 #define MSR_PEBS_FRONTEND 0x000003f7 136 137 #define MSR_IA32_POWER_CTL 0x000001fc 138 139 #define MSR_IA32_MC0_CTL 0x00000400 140 #define MSR_IA32_MC0_STATUS 0x00000401 141 #define MSR_IA32_MC0_ADDR 0x00000402 142 #define MSR_IA32_MC0_MISC 0x00000403 143 144 /* C-state Residency Counters */ 145 #define MSR_PKG_C3_RESIDENCY 0x000003f8 146 #define MSR_PKG_C6_RESIDENCY 0x000003f9 147 #define MSR_PKG_C7_RESIDENCY 0x000003fa 148 #define MSR_CORE_C3_RESIDENCY 0x000003fc 149 #define MSR_CORE_C6_RESIDENCY 0x000003fd 150 #define MSR_CORE_C7_RESIDENCY 0x000003fe 151 #define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff 152 #define MSR_PKG_C2_RESIDENCY 0x0000060d 153 #define MSR_PKG_C8_RESIDENCY 0x00000630 154 #define MSR_PKG_C9_RESIDENCY 0x00000631 155 #define MSR_PKG_C10_RESIDENCY 0x00000632 156 157 /* Interrupt Response Limit */ 158 #define MSR_PKGC3_IRTL 0x0000060a 159 #define MSR_PKGC6_IRTL 0x0000060b 160 #define MSR_PKGC7_IRTL 0x0000060c 161 #define MSR_PKGC8_IRTL 0x00000633 162 #define MSR_PKGC9_IRTL 0x00000634 163 #define MSR_PKGC10_IRTL 0x00000635 164 165 /* Run Time Average Power Limiting (RAPL) Interface */ 166 167 #define MSR_RAPL_POWER_UNIT 0x00000606 168 169 #define MSR_PKG_POWER_LIMIT 0x00000610 170 #define MSR_PKG_ENERGY_STATUS 0x00000611 171 #define MSR_PKG_PERF_STATUS 0x00000613 172 #define MSR_PKG_POWER_INFO 0x00000614 173 174 #define MSR_DRAM_POWER_LIMIT 0x00000618 175 #define MSR_DRAM_ENERGY_STATUS 0x00000619 176 #define MSR_DRAM_PERF_STATUS 0x0000061b 177 #define MSR_DRAM_POWER_INFO 0x0000061c 178 179 #define MSR_PP0_POWER_LIMIT 0x00000638 180 #define MSR_PP0_ENERGY_STATUS 0x00000639 181 #define MSR_PP0_POLICY 0x0000063a 182 #define MSR_PP0_PERF_STATUS 0x0000063b 183 184 #define MSR_PP1_POWER_LIMIT 0x00000640 185 #define MSR_PP1_ENERGY_STATUS 0x00000641 186 #define MSR_PP1_POLICY 0x00000642 187 188 /* Config TDP MSRs */ 189 #define MSR_CONFIG_TDP_NOMINAL 0x00000648 190 #define MSR_CONFIG_TDP_LEVEL_1 0x00000649 191 #define MSR_CONFIG_TDP_LEVEL_2 0x0000064A 192 #define MSR_CONFIG_TDP_CONTROL 0x0000064B 193 #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C 194 195 #define MSR_PLATFORM_ENERGY_STATUS 0x0000064D 196 197 #define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658 198 #define MSR_PKG_ANY_CORE_C0_RES 0x00000659 199 #define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A 200 #define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B 201 202 #define MSR_CORE_C1_RES 0x00000660 203 204 #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668 205 #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669 206 207 #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690 208 #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0 209 #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1 210 211 /* Hardware P state interface */ 212 #define MSR_PPERF 0x0000064e 213 #define MSR_PERF_LIMIT_REASONS 0x0000064f 214 #define MSR_PM_ENABLE 0x00000770 215 #define MSR_HWP_CAPABILITIES 0x00000771 216 #define MSR_HWP_REQUEST_PKG 0x00000772 217 #define MSR_HWP_INTERRUPT 0x00000773 218 #define MSR_HWP_REQUEST 0x00000774 219 #define MSR_HWP_STATUS 0x00000777 220 221 /* CPUID.6.EAX */ 222 #define HWP_BASE_BIT (1<<7) 223 #define HWP_NOTIFICATIONS_BIT (1<<8) 224 #define HWP_ACTIVITY_WINDOW_BIT (1<<9) 225 #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10) 226 #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11) 227 228 /* IA32_HWP_CAPABILITIES */ 229 #define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff) 230 #define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff) 231 #define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff) 232 #define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff) 233 234 /* IA32_HWP_REQUEST */ 235 #define HWP_MIN_PERF(x) (x & 0xff) 236 #define HWP_MAX_PERF(x) ((x & 0xff) << 8) 237 #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16) 238 #define HWP_ENERGY_PERF_PREFERENCE(x) ((x & 0xff) << 24) 239 #define HWP_ACTIVITY_WINDOW(x) ((x & 0xff3) << 32) 240 #define HWP_PACKAGE_CONTROL(x) ((x & 0x1) << 42) 241 242 /* IA32_HWP_STATUS */ 243 #define HWP_GUARANTEED_CHANGE(x) (x & 0x1) 244 #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4) 245 246 /* IA32_HWP_INTERRUPT */ 247 #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1) 248 #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2) 249 250 #define MSR_AMD64_MC0_MASK 0xc0010044 251 252 #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x)) 253 #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x)) 254 #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x)) 255 #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x)) 256 257 #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x)) 258 259 /* These are consecutive and not in the normal 4er MCE bank block */ 260 #define MSR_IA32_MC0_CTL2 0x00000280 261 #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x)) 262 263 #define MSR_P6_PERFCTR0 0x000000c1 264 #define MSR_P6_PERFCTR1 0x000000c2 265 #define MSR_P6_EVNTSEL0 0x00000186 266 #define MSR_P6_EVNTSEL1 0x00000187 267 268 #define MSR_KNC_PERFCTR0 0x00000020 269 #define MSR_KNC_PERFCTR1 0x00000021 270 #define MSR_KNC_EVNTSEL0 0x00000028 271 #define MSR_KNC_EVNTSEL1 0x00000029 272 273 /* Alternative perfctr range with full access. */ 274 #define MSR_IA32_PMC0 0x000004c1 275 276 /* AMD64 MSRs. Not complete. See the architecture manual for a more 277 complete list. */ 278 279 #define MSR_AMD64_PATCH_LEVEL 0x0000008b 280 #define MSR_AMD64_TSC_RATIO 0xc0000104 281 #define MSR_AMD64_NB_CFG 0xc001001f 282 #define MSR_AMD64_PATCH_LOADER 0xc0010020 283 #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140 284 #define MSR_AMD64_OSVW_STATUS 0xc0010141 285 #define MSR_AMD64_LS_CFG 0xc0011020 286 #define MSR_AMD64_DC_CFG 0xc0011022 287 #define MSR_AMD64_BU_CFG2 0xc001102a 288 #define MSR_AMD64_IBSFETCHCTL 0xc0011030 289 #define MSR_AMD64_IBSFETCHLINAD 0xc0011031 290 #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032 291 #define MSR_AMD64_IBSFETCH_REG_COUNT 3 292 #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1) 293 #define MSR_AMD64_IBSOPCTL 0xc0011033 294 #define MSR_AMD64_IBSOPRIP 0xc0011034 295 #define MSR_AMD64_IBSOPDATA 0xc0011035 296 #define MSR_AMD64_IBSOPDATA2 0xc0011036 297 #define MSR_AMD64_IBSOPDATA3 0xc0011037 298 #define MSR_AMD64_IBSDCLINAD 0xc0011038 299 #define MSR_AMD64_IBSDCPHYSAD 0xc0011039 300 #define MSR_AMD64_IBSOP_REG_COUNT 7 301 #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1) 302 #define MSR_AMD64_IBSCTL 0xc001103a 303 #define MSR_AMD64_IBSBRTARGET 0xc001103b 304 #define MSR_AMD64_IBSOPDATA4 0xc001103d 305 #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */ 306 307 /* Fam 17h MSRs */ 308 #define MSR_F17H_IRPERF 0xc00000e9 309 310 /* Fam 16h MSRs */ 311 #define MSR_F16H_L2I_PERF_CTL 0xc0010230 312 #define MSR_F16H_L2I_PERF_CTR 0xc0010231 313 #define MSR_F16H_DR1_ADDR_MASK 0xc0011019 314 #define MSR_F16H_DR2_ADDR_MASK 0xc001101a 315 #define MSR_F16H_DR3_ADDR_MASK 0xc001101b 316 #define MSR_F16H_DR0_ADDR_MASK 0xc0011027 317 318 /* Fam 15h MSRs */ 319 #define MSR_F15H_PERF_CTL 0xc0010200 320 #define MSR_F15H_PERF_CTR 0xc0010201 321 #define MSR_F15H_NB_PERF_CTL 0xc0010240 322 #define MSR_F15H_NB_PERF_CTR 0xc0010241 323 #define MSR_F15H_PTSC 0xc0010280 324 #define MSR_F15H_IC_CFG 0xc0011021 325 326 /* Fam 10h MSRs */ 327 #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058 328 #define FAM10H_MMIO_CONF_ENABLE (1<<0) 329 #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf 330 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 331 #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL 332 #define FAM10H_MMIO_CONF_BASE_SHIFT 20 333 #define MSR_FAM10H_NODE_ID 0xc001100c 334 335 /* K8 MSRs */ 336 #define MSR_K8_TOP_MEM1 0xc001001a 337 #define MSR_K8_TOP_MEM2 0xc001001d 338 #define MSR_K8_SYSCFG 0xc0010010 339 #define MSR_K8_INT_PENDING_MSG 0xc0010055 340 /* C1E active bits in int pending message */ 341 #define K8_INTP_C1E_ACTIVE_MASK 0x18000000 342 #define MSR_K8_TSEG_ADDR 0xc0010112 343 #define MSR_K8_TSEG_MASK 0xc0010113 344 #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */ 345 #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */ 346 #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */ 347 348 /* K7 MSRs */ 349 #define MSR_K7_EVNTSEL0 0xc0010000 350 #define MSR_K7_PERFCTR0 0xc0010004 351 #define MSR_K7_EVNTSEL1 0xc0010001 352 #define MSR_K7_PERFCTR1 0xc0010005 353 #define MSR_K7_EVNTSEL2 0xc0010002 354 #define MSR_K7_PERFCTR2 0xc0010006 355 #define MSR_K7_EVNTSEL3 0xc0010003 356 #define MSR_K7_PERFCTR3 0xc0010007 357 #define MSR_K7_CLK_CTL 0xc001001b 358 #define MSR_K7_HWCR 0xc0010015 359 #define MSR_K7_FID_VID_CTL 0xc0010041 360 #define MSR_K7_FID_VID_STATUS 0xc0010042 361 362 /* K6 MSRs */ 363 #define MSR_K6_WHCR 0xc0000082 364 #define MSR_K6_UWCCR 0xc0000085 365 #define MSR_K6_EPMR 0xc0000086 366 #define MSR_K6_PSOR 0xc0000087 367 #define MSR_K6_PFIR 0xc0000088 368 369 /* Centaur-Hauls/IDT defined MSRs. */ 370 #define MSR_IDT_FCR1 0x00000107 371 #define MSR_IDT_FCR2 0x00000108 372 #define MSR_IDT_FCR3 0x00000109 373 #define MSR_IDT_FCR4 0x0000010a 374 375 #define MSR_IDT_MCR0 0x00000110 376 #define MSR_IDT_MCR1 0x00000111 377 #define MSR_IDT_MCR2 0x00000112 378 #define MSR_IDT_MCR3 0x00000113 379 #define MSR_IDT_MCR4 0x00000114 380 #define MSR_IDT_MCR5 0x00000115 381 #define MSR_IDT_MCR6 0x00000116 382 #define MSR_IDT_MCR7 0x00000117 383 #define MSR_IDT_MCR_CTRL 0x00000120 384 385 /* VIA Cyrix defined MSRs*/ 386 #define MSR_VIA_FCR 0x00001107 387 #define MSR_VIA_LONGHAUL 0x0000110a 388 #define MSR_VIA_RNG 0x0000110b 389 #define MSR_VIA_BCR2 0x00001147 390 391 /* Transmeta defined MSRs */ 392 #define MSR_TMTA_LONGRUN_CTRL 0x80868010 393 #define MSR_TMTA_LONGRUN_FLAGS 0x80868011 394 #define MSR_TMTA_LRTI_READOUT 0x80868018 395 #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a 396 397 /* Intel defined MSRs. */ 398 #define MSR_IA32_P5_MC_ADDR 0x00000000 399 #define MSR_IA32_P5_MC_TYPE 0x00000001 400 #define MSR_IA32_TSC 0x00000010 401 #define MSR_IA32_PLATFORM_ID 0x00000017 402 #define MSR_IA32_EBL_CR_POWERON 0x0000002a 403 #define MSR_EBC_FREQUENCY_ID 0x0000002c 404 #define MSR_SMI_COUNT 0x00000034 405 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 406 #define MSR_IA32_TSC_ADJUST 0x0000003b 407 #define MSR_IA32_BNDCFGS 0x00000d90 408 409 #define MSR_IA32_XSS 0x00000da0 410 411 #define FEATURE_CONTROL_LOCKED (1<<0) 412 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1) 413 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 414 #define FEATURE_CONTROL_LMCE (1<<20) 415 416 #define MSR_IA32_APICBASE 0x0000001b 417 #define MSR_IA32_APICBASE_BSP (1<<8) 418 #define MSR_IA32_APICBASE_ENABLE (1<<11) 419 #define MSR_IA32_APICBASE_BASE (0xfffff<<12) 420 421 #define MSR_IA32_TSCDEADLINE 0x000006e0 422 423 #define MSR_IA32_UCODE_WRITE 0x00000079 424 #define MSR_IA32_UCODE_REV 0x0000008b 425 426 #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b 427 #define MSR_IA32_SMBASE 0x0000009e 428 429 #define MSR_IA32_PERF_STATUS 0x00000198 430 #define MSR_IA32_PERF_CTL 0x00000199 431 #define INTEL_PERF_CTL_MASK 0xffff 432 #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064 433 #define MSR_AMD_PERF_STATUS 0xc0010063 434 #define MSR_AMD_PERF_CTL 0xc0010062 435 436 #define MSR_IA32_MPERF 0x000000e7 437 #define MSR_IA32_APERF 0x000000e8 438 439 #define MSR_IA32_THERM_CONTROL 0x0000019a 440 #define MSR_IA32_THERM_INTERRUPT 0x0000019b 441 442 #define THERM_INT_HIGH_ENABLE (1 << 0) 443 #define THERM_INT_LOW_ENABLE (1 << 1) 444 #define THERM_INT_PLN_ENABLE (1 << 24) 445 446 #define MSR_IA32_THERM_STATUS 0x0000019c 447 448 #define THERM_STATUS_PROCHOT (1 << 0) 449 #define THERM_STATUS_POWER_LIMIT (1 << 10) 450 451 #define MSR_THERM2_CTL 0x0000019d 452 453 #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16) 454 455 #define MSR_IA32_MISC_ENABLE 0x000001a0 456 457 #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2 458 459 #define MSR_MISC_PWR_MGMT 0x000001aa 460 461 #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0 462 #define ENERGY_PERF_BIAS_PERFORMANCE 0 463 #define ENERGY_PERF_BIAS_NORMAL 6 464 #define ENERGY_PERF_BIAS_POWERSAVE 15 465 466 #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1 467 468 #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0) 469 #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10) 470 471 #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2 472 473 #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0) 474 #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1) 475 #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24) 476 477 /* Thermal Thresholds Support */ 478 #define THERM_INT_THRESHOLD0_ENABLE (1 << 15) 479 #define THERM_SHIFT_THRESHOLD0 8 480 #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0) 481 #define THERM_INT_THRESHOLD1_ENABLE (1 << 23) 482 #define THERM_SHIFT_THRESHOLD1 16 483 #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1) 484 #define THERM_STATUS_THRESHOLD0 (1 << 6) 485 #define THERM_LOG_THRESHOLD0 (1 << 7) 486 #define THERM_STATUS_THRESHOLD1 (1 << 8) 487 #define THERM_LOG_THRESHOLD1 (1 << 9) 488 489 /* MISC_ENABLE bits: architectural */ 490 #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0 491 #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT) 492 #define MSR_IA32_MISC_ENABLE_TCC_BIT 1 493 #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT) 494 #define MSR_IA32_MISC_ENABLE_EMON_BIT 7 495 #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT) 496 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11 497 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT) 498 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12 499 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT) 500 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16 501 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT) 502 #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18 503 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT) 504 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22 505 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT) 506 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23 507 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT) 508 #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34 509 #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT) 510 511 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ 512 #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2 513 #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT) 514 #define MSR_IA32_MISC_ENABLE_TM1_BIT 3 515 #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT) 516 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4 517 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT) 518 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6 519 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT) 520 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8 521 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT) 522 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9 523 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT) 524 #define MSR_IA32_MISC_ENABLE_FERR_BIT 10 525 #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT) 526 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10 527 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT) 528 #define MSR_IA32_MISC_ENABLE_TM2_BIT 13 529 #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT) 530 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19 531 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT) 532 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20 533 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT) 534 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24 535 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT) 536 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37 537 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT) 538 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38 539 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT) 540 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39 541 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT) 542 543 #define MSR_IA32_TSC_DEADLINE 0x000006E0 544 545 /* P4/Xeon+ specific */ 546 #define MSR_IA32_MCG_EAX 0x00000180 547 #define MSR_IA32_MCG_EBX 0x00000181 548 #define MSR_IA32_MCG_ECX 0x00000182 549 #define MSR_IA32_MCG_EDX 0x00000183 550 #define MSR_IA32_MCG_ESI 0x00000184 551 #define MSR_IA32_MCG_EDI 0x00000185 552 #define MSR_IA32_MCG_EBP 0x00000186 553 #define MSR_IA32_MCG_ESP 0x00000187 554 #define MSR_IA32_MCG_EFLAGS 0x00000188 555 #define MSR_IA32_MCG_EIP 0x00000189 556 #define MSR_IA32_MCG_RESERVED 0x0000018a 557 558 /* Pentium IV performance counter MSRs */ 559 #define MSR_P4_BPU_PERFCTR0 0x00000300 560 #define MSR_P4_BPU_PERFCTR1 0x00000301 561 #define MSR_P4_BPU_PERFCTR2 0x00000302 562 #define MSR_P4_BPU_PERFCTR3 0x00000303 563 #define MSR_P4_MS_PERFCTR0 0x00000304 564 #define MSR_P4_MS_PERFCTR1 0x00000305 565 #define MSR_P4_MS_PERFCTR2 0x00000306 566 #define MSR_P4_MS_PERFCTR3 0x00000307 567 #define MSR_P4_FLAME_PERFCTR0 0x00000308 568 #define MSR_P4_FLAME_PERFCTR1 0x00000309 569 #define MSR_P4_FLAME_PERFCTR2 0x0000030a 570 #define MSR_P4_FLAME_PERFCTR3 0x0000030b 571 #define MSR_P4_IQ_PERFCTR0 0x0000030c 572 #define MSR_P4_IQ_PERFCTR1 0x0000030d 573 #define MSR_P4_IQ_PERFCTR2 0x0000030e 574 #define MSR_P4_IQ_PERFCTR3 0x0000030f 575 #define MSR_P4_IQ_PERFCTR4 0x00000310 576 #define MSR_P4_IQ_PERFCTR5 0x00000311 577 #define MSR_P4_BPU_CCCR0 0x00000360 578 #define MSR_P4_BPU_CCCR1 0x00000361 579 #define MSR_P4_BPU_CCCR2 0x00000362 580 #define MSR_P4_BPU_CCCR3 0x00000363 581 #define MSR_P4_MS_CCCR0 0x00000364 582 #define MSR_P4_MS_CCCR1 0x00000365 583 #define MSR_P4_MS_CCCR2 0x00000366 584 #define MSR_P4_MS_CCCR3 0x00000367 585 #define MSR_P4_FLAME_CCCR0 0x00000368 586 #define MSR_P4_FLAME_CCCR1 0x00000369 587 #define MSR_P4_FLAME_CCCR2 0x0000036a 588 #define MSR_P4_FLAME_CCCR3 0x0000036b 589 #define MSR_P4_IQ_CCCR0 0x0000036c 590 #define MSR_P4_IQ_CCCR1 0x0000036d 591 #define MSR_P4_IQ_CCCR2 0x0000036e 592 #define MSR_P4_IQ_CCCR3 0x0000036f 593 #define MSR_P4_IQ_CCCR4 0x00000370 594 #define MSR_P4_IQ_CCCR5 0x00000371 595 #define MSR_P4_ALF_ESCR0 0x000003ca 596 #define MSR_P4_ALF_ESCR1 0x000003cb 597 #define MSR_P4_BPU_ESCR0 0x000003b2 598 #define MSR_P4_BPU_ESCR1 0x000003b3 599 #define MSR_P4_BSU_ESCR0 0x000003a0 600 #define MSR_P4_BSU_ESCR1 0x000003a1 601 #define MSR_P4_CRU_ESCR0 0x000003b8 602 #define MSR_P4_CRU_ESCR1 0x000003b9 603 #define MSR_P4_CRU_ESCR2 0x000003cc 604 #define MSR_P4_CRU_ESCR3 0x000003cd 605 #define MSR_P4_CRU_ESCR4 0x000003e0 606 #define MSR_P4_CRU_ESCR5 0x000003e1 607 #define MSR_P4_DAC_ESCR0 0x000003a8 608 #define MSR_P4_DAC_ESCR1 0x000003a9 609 #define MSR_P4_FIRM_ESCR0 0x000003a4 610 #define MSR_P4_FIRM_ESCR1 0x000003a5 611 #define MSR_P4_FLAME_ESCR0 0x000003a6 612 #define MSR_P4_FLAME_ESCR1 0x000003a7 613 #define MSR_P4_FSB_ESCR0 0x000003a2 614 #define MSR_P4_FSB_ESCR1 0x000003a3 615 #define MSR_P4_IQ_ESCR0 0x000003ba 616 #define MSR_P4_IQ_ESCR1 0x000003bb 617 #define MSR_P4_IS_ESCR0 0x000003b4 618 #define MSR_P4_IS_ESCR1 0x000003b5 619 #define MSR_P4_ITLB_ESCR0 0x000003b6 620 #define MSR_P4_ITLB_ESCR1 0x000003b7 621 #define MSR_P4_IX_ESCR0 0x000003c8 622 #define MSR_P4_IX_ESCR1 0x000003c9 623 #define MSR_P4_MOB_ESCR0 0x000003aa 624 #define MSR_P4_MOB_ESCR1 0x000003ab 625 #define MSR_P4_MS_ESCR0 0x000003c0 626 #define MSR_P4_MS_ESCR1 0x000003c1 627 #define MSR_P4_PMH_ESCR0 0x000003ac 628 #define MSR_P4_PMH_ESCR1 0x000003ad 629 #define MSR_P4_RAT_ESCR0 0x000003bc 630 #define MSR_P4_RAT_ESCR1 0x000003bd 631 #define MSR_P4_SAAT_ESCR0 0x000003ae 632 #define MSR_P4_SAAT_ESCR1 0x000003af 633 #define MSR_P4_SSU_ESCR0 0x000003be 634 #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */ 635 636 #define MSR_P4_TBPU_ESCR0 0x000003c2 637 #define MSR_P4_TBPU_ESCR1 0x000003c3 638 #define MSR_P4_TC_ESCR0 0x000003c4 639 #define MSR_P4_TC_ESCR1 0x000003c5 640 #define MSR_P4_U2L_ESCR0 0x000003b0 641 #define MSR_P4_U2L_ESCR1 0x000003b1 642 643 #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2 644 645 /* Intel Core-based CPU performance counters */ 646 #define MSR_CORE_PERF_FIXED_CTR0 0x00000309 647 #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a 648 #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b 649 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d 650 #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e 651 #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f 652 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390 653 654 /* Geode defined MSRs */ 655 #define MSR_GEODE_BUSCONT_CONF0 0x00001900 656 657 /* Intel VT MSRs */ 658 #define MSR_IA32_VMX_BASIC 0x00000480 659 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 660 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 661 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 662 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 663 #define MSR_IA32_VMX_MISC 0x00000485 664 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 665 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 666 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 667 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 668 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 669 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 670 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 671 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 672 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 673 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 674 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 675 #define MSR_IA32_VMX_VMFUNC 0x00000491 676 677 /* VMX_BASIC bits and bitmasks */ 678 #define VMX_BASIC_VMCS_SIZE_SHIFT 32 679 #define VMX_BASIC_TRUE_CTLS (1ULL << 55) 680 #define VMX_BASIC_64 0x0001000000000000LLU 681 #define VMX_BASIC_MEM_TYPE_SHIFT 50 682 #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU 683 #define VMX_BASIC_MEM_TYPE_WB 6LLU 684 #define VMX_BASIC_INOUT 0x0040000000000000LLU 685 686 /* MSR_IA32_VMX_MISC bits */ 687 #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29) 688 #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F 689 /* AMD-V MSRs */ 690 691 #define MSR_VM_CR 0xc0010114 692 #define MSR_VM_IGNNE 0xc0010115 693 #define MSR_VM_HSAVE_PA 0xc0010117 694 695 #endif /* _ASM_X86_MSR_INDEX_H */ 696