xref: /linux/arch/x86/events/perf_event_flags.h (revision f9bff0e31881d03badf191d3b0005839391f5f2b)
1 
2 /*
3  * struct hw_perf_event.flags flags
4  */
5 PERF_ARCH(PEBS_LDLAT,		0x00001) /* ld+ldlat data address sampling */
6 PERF_ARCH(PEBS_ST,		0x00002) /* st data address sampling */
7 PERF_ARCH(PEBS_ST_HSW,		0x00004) /* haswell style datala, store */
8 PERF_ARCH(PEBS_LD_HSW,		0x00008) /* haswell style datala, load */
9 PERF_ARCH(PEBS_NA_HSW,		0x00010) /* haswell style datala, unknown */
10 PERF_ARCH(EXCL,			0x00020) /* HT exclusivity on counter */
11 PERF_ARCH(DYNAMIC,		0x00040) /* dynamic alloc'd constraint */
12 			/*	0x00080	*/
13 PERF_ARCH(EXCL_ACCT,		0x00100) /* accounted EXCL event */
14 PERF_ARCH(AUTO_RELOAD,		0x00200) /* use PEBS auto-reload */
15 PERF_ARCH(LARGE_PEBS,		0x00400) /* use large PEBS */
16 PERF_ARCH(PEBS_VIA_PT,		0x00800) /* use PT buffer for PEBS */
17 PERF_ARCH(PAIR,			0x01000) /* Large Increment per Cycle */
18 PERF_ARCH(LBR_SELECT,		0x02000) /* Save/Restore MSR_LBR_SELECT */
19 PERF_ARCH(TOPDOWN,		0x04000) /* Count Topdown slots/metrics events */
20 PERF_ARCH(PEBS_STLAT,		0x08000) /* st+stlat data address sampling */
21 PERF_ARCH(AMD_BRS,		0x10000) /* AMD Branch Sampling */
22 PERF_ARCH(PEBS_LAT_HYBRID,	0x20000) /* ld and st lat for hybrid */
23