xref: /linux/arch/x86/events/perf_event.h (revision df51fe7ea1c1c2c3bfdb81279712fdd2e4ea6c27)
127f6d22bSBorislav Petkov /*
227f6d22bSBorislav Petkov  * Performance events x86 architecture header
327f6d22bSBorislav Petkov  *
427f6d22bSBorislav Petkov  *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
527f6d22bSBorislav Petkov  *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
627f6d22bSBorislav Petkov  *  Copyright (C) 2009 Jaswinder Singh Rajput
727f6d22bSBorislav Petkov  *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
827f6d22bSBorislav Petkov  *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
927f6d22bSBorislav Petkov  *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
1027f6d22bSBorislav Petkov  *  Copyright (C) 2009 Google, Inc., Stephane Eranian
1127f6d22bSBorislav Petkov  *
1227f6d22bSBorislav Petkov  *  For licencing details see kernel-base/COPYING
1327f6d22bSBorislav Petkov  */
1427f6d22bSBorislav Petkov 
1527f6d22bSBorislav Petkov #include <linux/perf_event.h>
1627f6d22bSBorislav Petkov 
1710043e02SThomas Gleixner #include <asm/intel_ds.h>
18d9977c43SKan Liang #include <asm/cpu.h>
1910043e02SThomas Gleixner 
2027f6d22bSBorislav Petkov /* To enable MSR tracing please use the generic trace points. */
2127f6d22bSBorislav Petkov 
2227f6d22bSBorislav Petkov /*
2327f6d22bSBorislav Petkov  *          |   NHM/WSM    |      SNB     |
2427f6d22bSBorislav Petkov  * register -------------------------------
2527f6d22bSBorislav Petkov  *          |  HT  | no HT |  HT  | no HT |
2627f6d22bSBorislav Petkov  *-----------------------------------------
2727f6d22bSBorislav Petkov  * offcore  | core | core  | cpu  | core  |
2827f6d22bSBorislav Petkov  * lbr_sel  | core | core  | cpu  | core  |
2927f6d22bSBorislav Petkov  * ld_lat   | cpu  | core  | cpu  | core  |
3027f6d22bSBorislav Petkov  *-----------------------------------------
3127f6d22bSBorislav Petkov  *
3227f6d22bSBorislav Petkov  * Given that there is a small number of shared regs,
3327f6d22bSBorislav Petkov  * we can pre-allocate their slot in the per-cpu
3427f6d22bSBorislav Petkov  * per-core reg tables.
3527f6d22bSBorislav Petkov  */
3627f6d22bSBorislav Petkov enum extra_reg_type {
3727f6d22bSBorislav Petkov 	EXTRA_REG_NONE  = -1,	/* not used */
3827f6d22bSBorislav Petkov 
3927f6d22bSBorislav Petkov 	EXTRA_REG_RSP_0 = 0,	/* offcore_response_0 */
4027f6d22bSBorislav Petkov 	EXTRA_REG_RSP_1 = 1,	/* offcore_response_1 */
4127f6d22bSBorislav Petkov 	EXTRA_REG_LBR   = 2,	/* lbr_select */
4227f6d22bSBorislav Petkov 	EXTRA_REG_LDLAT = 3,	/* ld_lat_threshold */
4327f6d22bSBorislav Petkov 	EXTRA_REG_FE    = 4,    /* fe_* */
4427f6d22bSBorislav Petkov 
4527f6d22bSBorislav Petkov 	EXTRA_REG_MAX		/* number of entries needed */
4627f6d22bSBorislav Petkov };
4727f6d22bSBorislav Petkov 
4827f6d22bSBorislav Petkov struct event_constraint {
4927f6d22bSBorislav Petkov 	union {
5027f6d22bSBorislav Petkov 		unsigned long	idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
5127f6d22bSBorislav Petkov 		u64		idxmsk64;
5227f6d22bSBorislav Petkov 	};
5327f6d22bSBorislav Petkov 	u64		code;
5427f6d22bSBorislav Petkov 	u64		cmask;
5527f6d22bSBorislav Petkov 	int		weight;
5627f6d22bSBorislav Petkov 	int		overlap;
5727f6d22bSBorislav Petkov 	int		flags;
5863b79f6eSPeter Zijlstra 	unsigned int	size;
5927f6d22bSBorislav Petkov };
601f6a1e2dSPeter Zijlstra 
6163b79f6eSPeter Zijlstra static inline bool constraint_match(struct event_constraint *c, u64 ecode)
6263b79f6eSPeter Zijlstra {
6363b79f6eSPeter Zijlstra 	return ((ecode & c->cmask) - c->code) <= (u64)c->size;
6463b79f6eSPeter Zijlstra }
6563b79f6eSPeter Zijlstra 
6627f6d22bSBorislav Petkov /*
6727f6d22bSBorislav Petkov  * struct hw_perf_event.flags flags
6827f6d22bSBorislav Petkov  */
6927f6d22bSBorislav Petkov #define PERF_X86_EVENT_PEBS_LDLAT	0x0001 /* ld+ldlat data address sampling */
7027f6d22bSBorislav Petkov #define PERF_X86_EVENT_PEBS_ST		0x0002 /* st data address sampling */
7127f6d22bSBorislav Petkov #define PERF_X86_EVENT_PEBS_ST_HSW	0x0004 /* haswell style datala, store */
721f6a1e2dSPeter Zijlstra #define PERF_X86_EVENT_PEBS_LD_HSW	0x0008 /* haswell style datala, load */
731f6a1e2dSPeter Zijlstra #define PERF_X86_EVENT_PEBS_NA_HSW	0x0010 /* haswell style datala, unknown */
741f6a1e2dSPeter Zijlstra #define PERF_X86_EVENT_EXCL		0x0020 /* HT exclusivity on counter */
751f6a1e2dSPeter Zijlstra #define PERF_X86_EVENT_DYNAMIC		0x0040 /* dynamic alloc'd constraint */
761f6a1e2dSPeter Zijlstra #define PERF_X86_EVENT_RDPMC_ALLOWED	0x0080 /* grant rdpmc permission */
771f6a1e2dSPeter Zijlstra #define PERF_X86_EVENT_EXCL_ACCT	0x0100 /* accounted EXCL event */
781f6a1e2dSPeter Zijlstra #define PERF_X86_EVENT_AUTO_RELOAD	0x0200 /* use PEBS auto-reload */
791f6a1e2dSPeter Zijlstra #define PERF_X86_EVENT_LARGE_PEBS	0x0400 /* use large PEBS */
8042880f72SAlexander Shishkin #define PERF_X86_EVENT_PEBS_VIA_PT	0x0800 /* use PT buffer for PEBS */
81471af006SKim Phillips #define PERF_X86_EVENT_PAIR		0x1000 /* Large Increment per Cycle */
82e1ad1ac2SLike Xu #define PERF_X86_EVENT_LBR_SELECT	0x2000 /* Save/Restore MSR_LBR_SELECT */
837b2c05a1SKan Liang #define PERF_X86_EVENT_TOPDOWN		0x4000 /* Count Topdown slots/metrics events */
8461b985e3SKan Liang #define PERF_X86_EVENT_PEBS_STLAT	0x8000 /* st+stlat data address sampling */
857b2c05a1SKan Liang 
867b2c05a1SKan Liang static inline bool is_topdown_count(struct perf_event *event)
877b2c05a1SKan Liang {
887b2c05a1SKan Liang 	return event->hw.flags & PERF_X86_EVENT_TOPDOWN;
897b2c05a1SKan Liang }
907b2c05a1SKan Liang 
917b2c05a1SKan Liang static inline bool is_metric_event(struct perf_event *event)
927b2c05a1SKan Liang {
937b2c05a1SKan Liang 	u64 config = event->attr.config;
947b2c05a1SKan Liang 
957b2c05a1SKan Liang 	return ((config & ARCH_PERFMON_EVENTSEL_EVENT) == 0) &&
967b2c05a1SKan Liang 		((config & INTEL_ARCH_EVENT_MASK) >= INTEL_TD_METRIC_RETIRING)  &&
977b2c05a1SKan Liang 		((config & INTEL_ARCH_EVENT_MASK) <= INTEL_TD_METRIC_MAX);
987b2c05a1SKan Liang }
997b2c05a1SKan Liang 
1007b2c05a1SKan Liang static inline bool is_slots_event(struct perf_event *event)
1017b2c05a1SKan Liang {
1027b2c05a1SKan Liang 	return (event->attr.config & INTEL_ARCH_EVENT_MASK) == INTEL_TD_SLOTS;
1037b2c05a1SKan Liang }
1047b2c05a1SKan Liang 
1057b2c05a1SKan Liang static inline bool is_topdown_event(struct perf_event *event)
1067b2c05a1SKan Liang {
1077b2c05a1SKan Liang 	return is_metric_event(event) || is_slots_event(event);
1087b2c05a1SKan Liang }
10927f6d22bSBorislav Petkov 
11027f6d22bSBorislav Petkov struct amd_nb {
11127f6d22bSBorislav Petkov 	int nb_id;  /* NorthBridge id */
11227f6d22bSBorislav Petkov 	int refcnt; /* reference count */
11327f6d22bSBorislav Petkov 	struct perf_event *owners[X86_PMC_IDX_MAX];
11427f6d22bSBorislav Petkov 	struct event_constraint event_constraints[X86_PMC_IDX_MAX];
11527f6d22bSBorislav Petkov };
11627f6d22bSBorislav Petkov 
117fd583ad1SKan Liang #define PEBS_COUNTER_MASK	((1ULL << MAX_PEBS_EVENTS) - 1)
11842880f72SAlexander Shishkin #define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
11942880f72SAlexander Shishkin #define PEBS_OUTPUT_OFFSET	61
12042880f72SAlexander Shishkin #define PEBS_OUTPUT_MASK	(3ull << PEBS_OUTPUT_OFFSET)
12142880f72SAlexander Shishkin #define PEBS_OUTPUT_PT		(1ull << PEBS_OUTPUT_OFFSET)
12242880f72SAlexander Shishkin #define PEBS_VIA_PT_MASK	(PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
12327f6d22bSBorislav Petkov 
12427f6d22bSBorislav Petkov /*
12527f6d22bSBorislav Petkov  * Flags PEBS can handle without an PMI.
12627f6d22bSBorislav Petkov  *
12727f6d22bSBorislav Petkov  * TID can only be handled by flushing at context switch.
1282fe1bc1fSAndi Kleen  * REGS_USER can be handled for events limited to ring 3.
12927f6d22bSBorislav Petkov  *
13027f6d22bSBorislav Petkov  */
131174afc3eSKan Liang #define LARGE_PEBS_FLAGS \
13227f6d22bSBorislav Petkov 	(PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
13327f6d22bSBorislav Petkov 	PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
13427f6d22bSBorislav Petkov 	PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
1352fe1bc1fSAndi Kleen 	PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
13611974914SJiri Olsa 	PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
137995f088eSStephane Eranian 	PERF_SAMPLE_PERIOD | PERF_SAMPLE_CODE_PAGE_SIZE)
13827f6d22bSBorislav Petkov 
1399d5dcc93SKan Liang #define PEBS_GP_REGS			\
1409d5dcc93SKan Liang 	((1ULL << PERF_REG_X86_AX)    | \
1419d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_BX)    | \
1429d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_CX)    | \
1439d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_DX)    | \
1449d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_DI)    | \
1459d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_SI)    | \
1469d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_SP)    | \
1479d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_BP)    | \
1489d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_IP)    | \
1499d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_FLAGS) | \
1509d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_R8)    | \
1519d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_R9)    | \
1529d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_R10)   | \
1539d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_R11)   | \
1549d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_R12)   | \
1559d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_R13)   | \
1569d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_R14)   | \
1579d5dcc93SKan Liang 	 (1ULL << PERF_REG_X86_R15))
1582fe1bc1fSAndi Kleen 
15927f6d22bSBorislav Petkov /*
16027f6d22bSBorislav Petkov  * Per register state.
16127f6d22bSBorislav Petkov  */
16227f6d22bSBorislav Petkov struct er_account {
16327f6d22bSBorislav Petkov 	raw_spinlock_t      lock;	/* per-core: protect structure */
16427f6d22bSBorislav Petkov 	u64                 config;	/* extra MSR config */
16527f6d22bSBorislav Petkov 	u64                 reg;	/* extra MSR number */
16627f6d22bSBorislav Petkov 	atomic_t            ref;	/* reference count */
16727f6d22bSBorislav Petkov };
16827f6d22bSBorislav Petkov 
16927f6d22bSBorislav Petkov /*
17027f6d22bSBorislav Petkov  * Per core/cpu state
17127f6d22bSBorislav Petkov  *
17227f6d22bSBorislav Petkov  * Used to coordinate shared registers between HT threads or
17327f6d22bSBorislav Petkov  * among events on a single PMU.
17427f6d22bSBorislav Petkov  */
17527f6d22bSBorislav Petkov struct intel_shared_regs {
17627f6d22bSBorislav Petkov 	struct er_account       regs[EXTRA_REG_MAX];
17727f6d22bSBorislav Petkov 	int                     refcnt;		/* per-core: #HT threads */
17827f6d22bSBorislav Petkov 	unsigned                core_id;	/* per-core: core id */
17927f6d22bSBorislav Petkov };
18027f6d22bSBorislav Petkov 
18127f6d22bSBorislav Petkov enum intel_excl_state_type {
18227f6d22bSBorislav Petkov 	INTEL_EXCL_UNUSED    = 0, /* counter is unused */
18327f6d22bSBorislav Petkov 	INTEL_EXCL_SHARED    = 1, /* counter can be used by both threads */
18427f6d22bSBorislav Petkov 	INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
18527f6d22bSBorislav Petkov };
18627f6d22bSBorislav Petkov 
18727f6d22bSBorislav Petkov struct intel_excl_states {
18827f6d22bSBorislav Petkov 	enum intel_excl_state_type state[X86_PMC_IDX_MAX];
18927f6d22bSBorislav Petkov 	bool sched_started; /* true if scheduling has started */
19027f6d22bSBorislav Petkov };
19127f6d22bSBorislav Petkov 
19227f6d22bSBorislav Petkov struct intel_excl_cntrs {
19327f6d22bSBorislav Petkov 	raw_spinlock_t	lock;
19427f6d22bSBorislav Petkov 
19527f6d22bSBorislav Petkov 	struct intel_excl_states states[2];
19627f6d22bSBorislav Petkov 
19727f6d22bSBorislav Petkov 	union {
19827f6d22bSBorislav Petkov 		u16	has_exclusive[2];
19927f6d22bSBorislav Petkov 		u32	exclusive_present;
20027f6d22bSBorislav Petkov 	};
20127f6d22bSBorislav Petkov 
20227f6d22bSBorislav Petkov 	int		refcnt;		/* per-core: #HT threads */
20327f6d22bSBorislav Petkov 	unsigned	core_id;	/* per-core: core id */
20427f6d22bSBorislav Petkov };
20527f6d22bSBorislav Petkov 
2068b077e4aSKan Liang struct x86_perf_task_context;
20727f6d22bSBorislav Petkov #define MAX_LBR_ENTRIES		32
20827f6d22bSBorislav Petkov 
20927f6d22bSBorislav Petkov enum {
2109f354a72SKan Liang 	LBR_FORMAT_32		= 0x00,
2119f354a72SKan Liang 	LBR_FORMAT_LIP		= 0x01,
2129f354a72SKan Liang 	LBR_FORMAT_EIP		= 0x02,
2139f354a72SKan Liang 	LBR_FORMAT_EIP_FLAGS	= 0x03,
2149f354a72SKan Liang 	LBR_FORMAT_EIP_FLAGS2	= 0x04,
2159f354a72SKan Liang 	LBR_FORMAT_INFO		= 0x05,
2169f354a72SKan Liang 	LBR_FORMAT_TIME		= 0x06,
2179f354a72SKan Liang 	LBR_FORMAT_MAX_KNOWN    = LBR_FORMAT_TIME,
2189f354a72SKan Liang };
2199f354a72SKan Liang 
2209f354a72SKan Liang enum {
22127f6d22bSBorislav Petkov 	X86_PERF_KFREE_SHARED = 0,
22227f6d22bSBorislav Petkov 	X86_PERF_KFREE_EXCL   = 1,
22327f6d22bSBorislav Petkov 	X86_PERF_KFREE_MAX
22427f6d22bSBorislav Petkov };
22527f6d22bSBorislav Petkov 
22627f6d22bSBorislav Petkov struct cpu_hw_events {
22727f6d22bSBorislav Petkov 	/*
22827f6d22bSBorislav Petkov 	 * Generic x86 PMC bits
22927f6d22bSBorislav Petkov 	 */
23027f6d22bSBorislav Petkov 	struct perf_event	*events[X86_PMC_IDX_MAX]; /* in counter order */
23127f6d22bSBorislav Petkov 	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
2325471eea5SKan Liang 	unsigned long		dirty[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
23327f6d22bSBorislav Petkov 	int			enabled;
23427f6d22bSBorislav Petkov 
23527f6d22bSBorislav Petkov 	int			n_events; /* the # of events in the below arrays */
23627f6d22bSBorislav Petkov 	int			n_added;  /* the # last events in the below arrays;
23727f6d22bSBorislav Petkov 					     they've never been enabled yet */
23827f6d22bSBorislav Petkov 	int			n_txn;    /* the # last events in the below arrays;
23927f6d22bSBorislav Petkov 					     added in the current transaction */
240871a93b0SPeter Zijlstra 	int			n_txn_pair;
2413dbde695SPeter Zijlstra 	int			n_txn_metric;
24227f6d22bSBorislav Petkov 	int			assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
24327f6d22bSBorislav Petkov 	u64			tags[X86_PMC_IDX_MAX];
24427f6d22bSBorislav Petkov 
24527f6d22bSBorislav Petkov 	struct perf_event	*event_list[X86_PMC_IDX_MAX]; /* in enabled order */
24627f6d22bSBorislav Petkov 	struct event_constraint	*event_constraint[X86_PMC_IDX_MAX];
24727f6d22bSBorislav Petkov 
24827f6d22bSBorislav Petkov 	int			n_excl; /* the number of exclusive events */
24927f6d22bSBorislav Petkov 
25027f6d22bSBorislav Petkov 	unsigned int		txn_flags;
25127f6d22bSBorislav Petkov 	int			is_fake;
25227f6d22bSBorislav Petkov 
25327f6d22bSBorislav Petkov 	/*
25427f6d22bSBorislav Petkov 	 * Intel DebugStore bits
25527f6d22bSBorislav Petkov 	 */
25627f6d22bSBorislav Petkov 	struct debug_store	*ds;
257c1961a46SHugh Dickins 	void			*ds_pebs_vaddr;
258c1961a46SHugh Dickins 	void			*ds_bts_vaddr;
25927f6d22bSBorislav Petkov 	u64			pebs_enabled;
26009e61b4fSPeter Zijlstra 	int			n_pebs;
26109e61b4fSPeter Zijlstra 	int			n_large_pebs;
26242880f72SAlexander Shishkin 	int			n_pebs_via_pt;
26342880f72SAlexander Shishkin 	int			pebs_output;
26427f6d22bSBorislav Petkov 
265c22497f5SKan Liang 	/* Current super set of events hardware configuration */
266c22497f5SKan Liang 	u64			pebs_data_cfg;
267c22497f5SKan Liang 	u64			active_pebs_data_cfg;
268c22497f5SKan Liang 	int			pebs_record_size;
269c22497f5SKan Liang 
27027f6d22bSBorislav Petkov 	/*
27127f6d22bSBorislav Petkov 	 * Intel LBR bits
27227f6d22bSBorislav Petkov 	 */
27327f6d22bSBorislav Petkov 	int				lbr_users;
274d3617b98SAndi Kleen 	int				lbr_pebs_users;
27527f6d22bSBorislav Petkov 	struct perf_branch_stack	lbr_stack;
27627f6d22bSBorislav Petkov 	struct perf_branch_entry	lbr_entries[MAX_LBR_ENTRIES];
27749d8184fSKan Liang 	union {
27827f6d22bSBorislav Petkov 		struct er_account		*lbr_sel;
27949d8184fSKan Liang 		struct er_account		*lbr_ctl;
28049d8184fSKan Liang 	};
28127f6d22bSBorislav Petkov 	u64				br_sel;
282f42be865SKan Liang 	void				*last_task_ctx;
2838b077e4aSKan Liang 	int				last_log_id;
284e1ad1ac2SLike Xu 	int				lbr_select;
285c085fb87SKan Liang 	void				*lbr_xsave;
28627f6d22bSBorislav Petkov 
28727f6d22bSBorislav Petkov 	/*
28827f6d22bSBorislav Petkov 	 * Intel host/guest exclude bits
28927f6d22bSBorislav Petkov 	 */
29027f6d22bSBorislav Petkov 	u64				intel_ctrl_guest_mask;
29127f6d22bSBorislav Petkov 	u64				intel_ctrl_host_mask;
29227f6d22bSBorislav Petkov 	struct perf_guest_switch_msr	guest_switch_msrs[X86_PMC_IDX_MAX];
29327f6d22bSBorislav Petkov 
29427f6d22bSBorislav Petkov 	/*
29527f6d22bSBorislav Petkov 	 * Intel checkpoint mask
29627f6d22bSBorislav Petkov 	 */
29727f6d22bSBorislav Petkov 	u64				intel_cp_status;
29827f6d22bSBorislav Petkov 
29927f6d22bSBorislav Petkov 	/*
30027f6d22bSBorislav Petkov 	 * manage shared (per-core, per-cpu) registers
30127f6d22bSBorislav Petkov 	 * used on Intel NHM/WSM/SNB
30227f6d22bSBorislav Petkov 	 */
30327f6d22bSBorislav Petkov 	struct intel_shared_regs	*shared_regs;
30427f6d22bSBorislav Petkov 	/*
30527f6d22bSBorislav Petkov 	 * manage exclusive counter access between hyperthread
30627f6d22bSBorislav Petkov 	 */
30727f6d22bSBorislav Petkov 	struct event_constraint *constraint_list; /* in enable order */
30827f6d22bSBorislav Petkov 	struct intel_excl_cntrs		*excl_cntrs;
30927f6d22bSBorislav Petkov 	int excl_thread_id; /* 0 or 1 */
31027f6d22bSBorislav Petkov 
31127f6d22bSBorislav Petkov 	/*
312400816f6SPeter Zijlstra (Intel) 	 * SKL TSX_FORCE_ABORT shadow
313400816f6SPeter Zijlstra (Intel) 	 */
314400816f6SPeter Zijlstra (Intel) 	u64				tfa_shadow;
315400816f6SPeter Zijlstra (Intel) 
316400816f6SPeter Zijlstra (Intel) 	/*
3177b2c05a1SKan Liang 	 * Perf Metrics
3187b2c05a1SKan Liang 	 */
3197b2c05a1SKan Liang 	/* number of accepted metrics events */
3207b2c05a1SKan Liang 	int				n_metric;
3217b2c05a1SKan Liang 
3227b2c05a1SKan Liang 	/*
32327f6d22bSBorislav Petkov 	 * AMD specific bits
32427f6d22bSBorislav Petkov 	 */
32527f6d22bSBorislav Petkov 	struct amd_nb			*amd_nb;
32627f6d22bSBorislav Petkov 	/* Inverted mask of bits to clear in the perf_ctr ctrl registers */
32727f6d22bSBorislav Petkov 	u64				perf_ctr_virt_mask;
32857388912SKim Phillips 	int				n_pair; /* Large increment events */
32927f6d22bSBorislav Petkov 
33027f6d22bSBorislav Petkov 	void				*kfree_on_online[X86_PERF_KFREE_MAX];
33161e76d53SKan Liang 
33261e76d53SKan Liang 	struct pmu			*pmu;
33327f6d22bSBorislav Petkov };
33427f6d22bSBorislav Petkov 
33563b79f6eSPeter Zijlstra #define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) {	\
33627f6d22bSBorislav Petkov 	{ .idxmsk64 = (n) },		\
33727f6d22bSBorislav Petkov 	.code = (c),			\
33863b79f6eSPeter Zijlstra 	.size = (e) - (c),		\
33927f6d22bSBorislav Petkov 	.cmask = (m),			\
34027f6d22bSBorislav Petkov 	.weight = (w),			\
34127f6d22bSBorislav Petkov 	.overlap = (o),			\
34227f6d22bSBorislav Petkov 	.flags = f,			\
34327f6d22bSBorislav Petkov }
34427f6d22bSBorislav Petkov 
34563b79f6eSPeter Zijlstra #define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
34663b79f6eSPeter Zijlstra 	__EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
34763b79f6eSPeter Zijlstra 
34827f6d22bSBorislav Petkov #define EVENT_CONSTRAINT(c, n, m)	\
34927f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
35027f6d22bSBorislav Petkov 
35163b79f6eSPeter Zijlstra /*
35263b79f6eSPeter Zijlstra  * The constraint_match() function only works for 'simple' event codes
35363b79f6eSPeter Zijlstra  * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
35463b79f6eSPeter Zijlstra  */
35563b79f6eSPeter Zijlstra #define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
35663b79f6eSPeter Zijlstra 	__EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
35763b79f6eSPeter Zijlstra 
35827f6d22bSBorislav Petkov #define INTEL_EXCLEVT_CONSTRAINT(c, n)	\
35927f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
36027f6d22bSBorislav Petkov 			   0, PERF_X86_EVENT_EXCL)
36127f6d22bSBorislav Petkov 
36227f6d22bSBorislav Petkov /*
36327f6d22bSBorislav Petkov  * The overlap flag marks event constraints with overlapping counter
36427f6d22bSBorislav Petkov  * masks. This is the case if the counter mask of such an event is not
36527f6d22bSBorislav Petkov  * a subset of any other counter mask of a constraint with an equal or
36627f6d22bSBorislav Petkov  * higher weight, e.g.:
36727f6d22bSBorislav Petkov  *
36827f6d22bSBorislav Petkov  *  c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
36927f6d22bSBorislav Petkov  *  c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
37027f6d22bSBorislav Petkov  *  c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
37127f6d22bSBorislav Petkov  *
37227f6d22bSBorislav Petkov  * The event scheduler may not select the correct counter in the first
37327f6d22bSBorislav Petkov  * cycle because it needs to know which subsequent events will be
37427f6d22bSBorislav Petkov  * scheduled. It may fail to schedule the events then. So we set the
37527f6d22bSBorislav Petkov  * overlap flag for such constraints to give the scheduler a hint which
37627f6d22bSBorislav Petkov  * events to select for counter rescheduling.
37727f6d22bSBorislav Petkov  *
37827f6d22bSBorislav Petkov  * Care must be taken as the rescheduling algorithm is O(n!) which
37900f52685SIngo Molnar  * will increase scheduling cycles for an over-committed system
38027f6d22bSBorislav Petkov  * dramatically.  The number of such EVENT_CONSTRAINT_OVERLAP() macros
38127f6d22bSBorislav Petkov  * and its counter masks must be kept at a minimum.
38227f6d22bSBorislav Petkov  */
38327f6d22bSBorislav Petkov #define EVENT_CONSTRAINT_OVERLAP(c, n, m)	\
38427f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
38527f6d22bSBorislav Petkov 
38627f6d22bSBorislav Petkov /*
38727f6d22bSBorislav Petkov  * Constraint on the Event code.
38827f6d22bSBorislav Petkov  */
38927f6d22bSBorislav Petkov #define INTEL_EVENT_CONSTRAINT(c, n)	\
39027f6d22bSBorislav Petkov 	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
39127f6d22bSBorislav Petkov 
39227f6d22bSBorislav Petkov /*
39363b79f6eSPeter Zijlstra  * Constraint on a range of Event codes
39463b79f6eSPeter Zijlstra  */
39563b79f6eSPeter Zijlstra #define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n)			\
39663b79f6eSPeter Zijlstra 	EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
39763b79f6eSPeter Zijlstra 
39863b79f6eSPeter Zijlstra /*
39927f6d22bSBorislav Petkov  * Constraint on the Event code + UMask + fixed-mask
40027f6d22bSBorislav Petkov  *
40127f6d22bSBorislav Petkov  * filter mask to validate fixed counter events.
40227f6d22bSBorislav Petkov  * the following filters disqualify for fixed counters:
40327f6d22bSBorislav Petkov  *  - inv
40427f6d22bSBorislav Petkov  *  - edge
40527f6d22bSBorislav Petkov  *  - cnt-mask
40627f6d22bSBorislav Petkov  *  - in_tx
40727f6d22bSBorislav Petkov  *  - in_tx_checkpointed
40827f6d22bSBorislav Petkov  *  The other filters are supported by fixed counters.
40927f6d22bSBorislav Petkov  *  The any-thread option is supported starting with v3.
41027f6d22bSBorislav Petkov  */
41127f6d22bSBorislav Petkov #define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
41227f6d22bSBorislav Petkov #define FIXED_EVENT_CONSTRAINT(c, n)	\
41327f6d22bSBorislav Petkov 	EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
41427f6d22bSBorislav Petkov 
41527f6d22bSBorislav Petkov /*
41659a854e2SKan Liang  * The special metric counters do not actually exist. They are calculated from
41759a854e2SKan Liang  * the combination of the FxCtr3 + MSR_PERF_METRICS.
41859a854e2SKan Liang  *
41959a854e2SKan Liang  * The special metric counters are mapped to a dummy offset for the scheduler.
42059a854e2SKan Liang  * The sharing between multiple users of the same metric without multiplexing
42159a854e2SKan Liang  * is not allowed, even though the hardware supports that in principle.
42259a854e2SKan Liang  */
42359a854e2SKan Liang 
42459a854e2SKan Liang #define METRIC_EVENT_CONSTRAINT(c, n)					\
42559a854e2SKan Liang 	EVENT_CONSTRAINT(c, (1ULL << (INTEL_PMC_IDX_METRIC_BASE + n)),	\
42659a854e2SKan Liang 			 INTEL_ARCH_EVENT_MASK)
42759a854e2SKan Liang 
42859a854e2SKan Liang /*
42927f6d22bSBorislav Petkov  * Constraint on the Event code + UMask
43027f6d22bSBorislav Petkov  */
43127f6d22bSBorislav Petkov #define INTEL_UEVENT_CONSTRAINT(c, n)	\
43227f6d22bSBorislav Petkov 	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
43327f6d22bSBorislav Petkov 
43427f6d22bSBorislav Petkov /* Constraint on specific umask bit only + event */
43527f6d22bSBorislav Petkov #define INTEL_UBIT_EVENT_CONSTRAINT(c, n)	\
43627f6d22bSBorislav Petkov 	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
43727f6d22bSBorislav Petkov 
43827f6d22bSBorislav Petkov /* Like UEVENT_CONSTRAINT, but match flags too */
43927f6d22bSBorislav Petkov #define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n)	\
44027f6d22bSBorislav Petkov 	EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
44127f6d22bSBorislav Petkov 
44227f6d22bSBorislav Petkov #define INTEL_EXCLUEVT_CONSTRAINT(c, n)	\
44327f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
44427f6d22bSBorislav Petkov 			   HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
44527f6d22bSBorislav Petkov 
44627f6d22bSBorislav Petkov #define INTEL_PLD_CONSTRAINT(c, n)	\
44727f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
44827f6d22bSBorislav Petkov 			   HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
44927f6d22bSBorislav Petkov 
45061b985e3SKan Liang #define INTEL_PSD_CONSTRAINT(c, n)	\
45161b985e3SKan Liang 	__EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
45261b985e3SKan Liang 			   HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_STLAT)
45361b985e3SKan Liang 
45427f6d22bSBorislav Petkov #define INTEL_PST_CONSTRAINT(c, n)	\
45527f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
45627f6d22bSBorislav Petkov 			  HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
45727f6d22bSBorislav Petkov 
45827f6d22bSBorislav Petkov /* Event constraint, but match on all event flags too. */
45927f6d22bSBorislav Petkov #define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
4606b89d4c1SStephane Eranian 	EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
46127f6d22bSBorislav Petkov 
46263b79f6eSPeter Zijlstra #define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n)			\
4636b89d4c1SStephane Eranian 	EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
46463b79f6eSPeter Zijlstra 
46527f6d22bSBorislav Petkov /* Check only flags, but allow all event/umask */
46627f6d22bSBorislav Petkov #define INTEL_ALL_EVENT_CONSTRAINT(code, n)	\
46727f6d22bSBorislav Petkov 	EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
46827f6d22bSBorislav Petkov 
46927f6d22bSBorislav Petkov /* Check flags and event code, and set the HSW store flag */
47027f6d22bSBorislav Petkov #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
47127f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(code, n, 			\
47227f6d22bSBorislav Petkov 			  ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
47327f6d22bSBorislav Petkov 			  HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
47427f6d22bSBorislav Petkov 
47527f6d22bSBorislav Petkov /* Check flags and event code, and set the HSW load flag */
47627f6d22bSBorislav Petkov #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
47727f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(code, n,			\
47827f6d22bSBorislav Petkov 			  ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
47927f6d22bSBorislav Petkov 			  HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
48027f6d22bSBorislav Petkov 
48163b79f6eSPeter Zijlstra #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
48263b79f6eSPeter Zijlstra 	__EVENT_CONSTRAINT_RANGE(code, end, n,				\
48363b79f6eSPeter Zijlstra 			  ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
48463b79f6eSPeter Zijlstra 			  HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
48563b79f6eSPeter Zijlstra 
48627f6d22bSBorislav Petkov #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
48727f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(code, n,			\
48827f6d22bSBorislav Petkov 			  ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
48927f6d22bSBorislav Petkov 			  HWEIGHT(n), 0, \
49027f6d22bSBorislav Petkov 			  PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
49127f6d22bSBorislav Petkov 
49227f6d22bSBorislav Petkov /* Check flags and event code/umask, and set the HSW store flag */
49327f6d22bSBorislav Petkov #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
49427f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(code, n, 			\
49527f6d22bSBorislav Petkov 			  INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
49627f6d22bSBorislav Petkov 			  HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
49727f6d22bSBorislav Petkov 
49827f6d22bSBorislav Petkov #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
49927f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(code, n,			\
50027f6d22bSBorislav Petkov 			  INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
50127f6d22bSBorislav Petkov 			  HWEIGHT(n), 0, \
50227f6d22bSBorislav Petkov 			  PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
50327f6d22bSBorislav Petkov 
50427f6d22bSBorislav Petkov /* Check flags and event code/umask, and set the HSW load flag */
50527f6d22bSBorislav Petkov #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
50627f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(code, n, 			\
50727f6d22bSBorislav Petkov 			  INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
50827f6d22bSBorislav Petkov 			  HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
50927f6d22bSBorislav Petkov 
51027f6d22bSBorislav Petkov #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
51127f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(code, n,			\
51227f6d22bSBorislav Petkov 			  INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
51327f6d22bSBorislav Petkov 			  HWEIGHT(n), 0, \
51427f6d22bSBorislav Petkov 			  PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
51527f6d22bSBorislav Petkov 
51627f6d22bSBorislav Petkov /* Check flags and event code/umask, and set the HSW N/A flag */
51727f6d22bSBorislav Petkov #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
51827f6d22bSBorislav Petkov 	__EVENT_CONSTRAINT(code, n, 			\
51927f6d22bSBorislav Petkov 			  INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
52027f6d22bSBorislav Petkov 			  HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
52127f6d22bSBorislav Petkov 
52227f6d22bSBorislav Petkov 
52327f6d22bSBorislav Petkov /*
52427f6d22bSBorislav Petkov  * We define the end marker as having a weight of -1
52527f6d22bSBorislav Petkov  * to enable blacklisting of events using a counter bitmask
52627f6d22bSBorislav Petkov  * of zero and thus a weight of zero.
52727f6d22bSBorislav Petkov  * The end marker has a weight that cannot possibly be
52827f6d22bSBorislav Petkov  * obtained from counting the bits in the bitmask.
52927f6d22bSBorislav Petkov  */
53027f6d22bSBorislav Petkov #define EVENT_CONSTRAINT_END { .weight = -1 }
53127f6d22bSBorislav Petkov 
53227f6d22bSBorislav Petkov /*
53327f6d22bSBorislav Petkov  * Check for end marker with weight == -1
53427f6d22bSBorislav Petkov  */
53527f6d22bSBorislav Petkov #define for_each_event_constraint(e, c)	\
53627f6d22bSBorislav Petkov 	for ((e) = (c); (e)->weight != -1; (e)++)
53727f6d22bSBorislav Petkov 
53827f6d22bSBorislav Petkov /*
53927f6d22bSBorislav Petkov  * Extra registers for specific events.
54027f6d22bSBorislav Petkov  *
54127f6d22bSBorislav Petkov  * Some events need large masks and require external MSRs.
54227f6d22bSBorislav Petkov  * Those extra MSRs end up being shared for all events on
54327f6d22bSBorislav Petkov  * a PMU and sometimes between PMU of sibling HT threads.
54427f6d22bSBorislav Petkov  * In either case, the kernel needs to handle conflicting
54527f6d22bSBorislav Petkov  * accesses to those extra, shared, regs. The data structure
54627f6d22bSBorislav Petkov  * to manage those registers is stored in cpu_hw_event.
54727f6d22bSBorislav Petkov  */
54827f6d22bSBorislav Petkov struct extra_reg {
54927f6d22bSBorislav Petkov 	unsigned int		event;
55027f6d22bSBorislav Petkov 	unsigned int		msr;
55127f6d22bSBorislav Petkov 	u64			config_mask;
55227f6d22bSBorislav Petkov 	u64			valid_mask;
55327f6d22bSBorislav Petkov 	int			idx;  /* per_xxx->regs[] reg index */
55427f6d22bSBorislav Petkov 	bool			extra_msr_access;
55527f6d22bSBorislav Petkov };
55627f6d22bSBorislav Petkov 
55727f6d22bSBorislav Petkov #define EVENT_EXTRA_REG(e, ms, m, vm, i) {	\
55827f6d22bSBorislav Petkov 	.event = (e),			\
55927f6d22bSBorislav Petkov 	.msr = (ms),			\
56027f6d22bSBorislav Petkov 	.config_mask = (m),		\
56127f6d22bSBorislav Petkov 	.valid_mask = (vm),		\
56227f6d22bSBorislav Petkov 	.idx = EXTRA_REG_##i,		\
56327f6d22bSBorislav Petkov 	.extra_msr_access = true,	\
56427f6d22bSBorislav Petkov 	}
56527f6d22bSBorislav Petkov 
56627f6d22bSBorislav Petkov #define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx)	\
56727f6d22bSBorislav Petkov 	EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
56827f6d22bSBorislav Petkov 
56927f6d22bSBorislav Petkov #define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
57027f6d22bSBorislav Petkov 	EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
57127f6d22bSBorislav Petkov 			ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
57227f6d22bSBorislav Petkov 
57327f6d22bSBorislav Petkov #define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
57427f6d22bSBorislav Petkov 	INTEL_UEVENT_EXTRA_REG(c, \
57527f6d22bSBorislav Petkov 			       MSR_PEBS_LD_LAT_THRESHOLD, \
57627f6d22bSBorislav Petkov 			       0xffff, \
57727f6d22bSBorislav Petkov 			       LDLAT)
57827f6d22bSBorislav Petkov 
57927f6d22bSBorislav Petkov #define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
58027f6d22bSBorislav Petkov 
58127f6d22bSBorislav Petkov union perf_capabilities {
58227f6d22bSBorislav Petkov 	struct {
58327f6d22bSBorislav Petkov 		u64	lbr_format:6;
58427f6d22bSBorislav Petkov 		u64	pebs_trap:1;
58527f6d22bSBorislav Petkov 		u64	pebs_arch_reg:1;
58627f6d22bSBorislav Petkov 		u64	pebs_format:4;
58727f6d22bSBorislav Petkov 		u64	smm_freeze:1;
58827f6d22bSBorislav Petkov 		/*
58927f6d22bSBorislav Petkov 		 * PMU supports separate counter range for writing
59027f6d22bSBorislav Petkov 		 * values > 32bit.
59127f6d22bSBorislav Petkov 		 */
59227f6d22bSBorislav Petkov 		u64	full_width_write:1;
593c22497f5SKan Liang 		u64     pebs_baseline:1;
594bbdbde2aSKan Liang 		u64	perf_metrics:1;
59542880f72SAlexander Shishkin 		u64	pebs_output_pt_available:1;
596cadbaa03SStephane Eranian 		u64	anythread_deprecated:1;
59727f6d22bSBorislav Petkov 	};
59827f6d22bSBorislav Petkov 	u64	capabilities;
59927f6d22bSBorislav Petkov };
60027f6d22bSBorislav Petkov 
60127f6d22bSBorislav Petkov struct x86_pmu_quirk {
60227f6d22bSBorislav Petkov 	struct x86_pmu_quirk *next;
60327f6d22bSBorislav Petkov 	void (*func)(void);
60427f6d22bSBorislav Petkov };
60527f6d22bSBorislav Petkov 
60627f6d22bSBorislav Petkov union x86_pmu_config {
60727f6d22bSBorislav Petkov 	struct {
60827f6d22bSBorislav Petkov 		u64 event:8,
60927f6d22bSBorislav Petkov 		    umask:8,
61027f6d22bSBorislav Petkov 		    usr:1,
61127f6d22bSBorislav Petkov 		    os:1,
61227f6d22bSBorislav Petkov 		    edge:1,
61327f6d22bSBorislav Petkov 		    pc:1,
61427f6d22bSBorislav Petkov 		    interrupt:1,
61527f6d22bSBorislav Petkov 		    __reserved1:1,
61627f6d22bSBorislav Petkov 		    en:1,
61727f6d22bSBorislav Petkov 		    inv:1,
61827f6d22bSBorislav Petkov 		    cmask:8,
61927f6d22bSBorislav Petkov 		    event2:4,
62027f6d22bSBorislav Petkov 		    __reserved2:4,
62127f6d22bSBorislav Petkov 		    go:1,
62227f6d22bSBorislav Petkov 		    ho:1;
62327f6d22bSBorislav Petkov 	} bits;
62427f6d22bSBorislav Petkov 	u64 value;
62527f6d22bSBorislav Petkov };
62627f6d22bSBorislav Petkov 
62727f6d22bSBorislav Petkov #define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
62827f6d22bSBorislav Petkov 
62927f6d22bSBorislav Petkov enum {
63027f6d22bSBorislav Petkov 	x86_lbr_exclusive_lbr,
63127f6d22bSBorislav Petkov 	x86_lbr_exclusive_bts,
63227f6d22bSBorislav Petkov 	x86_lbr_exclusive_pt,
63327f6d22bSBorislav Petkov 	x86_lbr_exclusive_max,
63427f6d22bSBorislav Petkov };
63527f6d22bSBorislav Petkov 
636d0946a88SKan Liang struct x86_hybrid_pmu {
637d0946a88SKan Liang 	struct pmu			pmu;
638d9977c43SKan Liang 	const char			*name;
639d9977c43SKan Liang 	u8				cpu_type;
640d9977c43SKan Liang 	cpumask_t			supported_cpus;
641d0946a88SKan Liang 	union perf_capabilities		intel_cap;
642fc4b8fcaSKan Liang 	u64				intel_ctrl;
643d4b294bfSKan Liang 	int				max_pebs_events;
644d4b294bfSKan Liang 	int				num_counters;
645d4b294bfSKan Liang 	int				num_counters_fixed;
646eaacf07dSKan Liang 	struct event_constraint		unconstrained;
6470d18f2dfSKan Liang 
6480d18f2dfSKan Liang 	u64				hw_cache_event_ids
6490d18f2dfSKan Liang 					[PERF_COUNT_HW_CACHE_MAX]
6500d18f2dfSKan Liang 					[PERF_COUNT_HW_CACHE_OP_MAX]
6510d18f2dfSKan Liang 					[PERF_COUNT_HW_CACHE_RESULT_MAX];
6520d18f2dfSKan Liang 	u64				hw_cache_extra_regs
6530d18f2dfSKan Liang 					[PERF_COUNT_HW_CACHE_MAX]
6540d18f2dfSKan Liang 					[PERF_COUNT_HW_CACHE_OP_MAX]
6550d18f2dfSKan Liang 					[PERF_COUNT_HW_CACHE_RESULT_MAX];
65624ee38ffSKan Liang 	struct event_constraint		*event_constraints;
65724ee38ffSKan Liang 	struct event_constraint		*pebs_constraints;
658183af736SKan Liang 	struct extra_reg		*extra_regs;
659d0946a88SKan Liang };
660d0946a88SKan Liang 
661d0946a88SKan Liang static __always_inline struct x86_hybrid_pmu *hybrid_pmu(struct pmu *pmu)
662d0946a88SKan Liang {
663d0946a88SKan Liang 	return container_of(pmu, struct x86_hybrid_pmu, pmu);
664d0946a88SKan Liang }
665d0946a88SKan Liang 
666d0946a88SKan Liang extern struct static_key_false perf_is_hybrid;
667d0946a88SKan Liang #define is_hybrid()		static_branch_unlikely(&perf_is_hybrid)
668d0946a88SKan Liang 
669d0946a88SKan Liang #define hybrid(_pmu, _field)				\
670d0946a88SKan Liang (*({							\
671d0946a88SKan Liang 	typeof(&x86_pmu._field) __Fp = &x86_pmu._field;	\
672d0946a88SKan Liang 							\
673d0946a88SKan Liang 	if (is_hybrid() && (_pmu))			\
674d0946a88SKan Liang 		__Fp = &hybrid_pmu(_pmu)->_field;	\
675d0946a88SKan Liang 							\
676d0946a88SKan Liang 	__Fp;						\
677d0946a88SKan Liang }))
678d0946a88SKan Liang 
679eaacf07dSKan Liang #define hybrid_var(_pmu, _var)				\
680eaacf07dSKan Liang (*({							\
681eaacf07dSKan Liang 	typeof(&_var) __Fp = &_var;			\
682eaacf07dSKan Liang 							\
683eaacf07dSKan Liang 	if (is_hybrid() && (_pmu))			\
684eaacf07dSKan Liang 		__Fp = &hybrid_pmu(_pmu)->_var;		\
685eaacf07dSKan Liang 							\
686eaacf07dSKan Liang 	__Fp;						\
687eaacf07dSKan Liang }))
688eaacf07dSKan Liang 
689d9977c43SKan Liang enum hybrid_pmu_type {
690d9977c43SKan Liang 	hybrid_big		= 0x40,
691d9977c43SKan Liang 	hybrid_small		= 0x20,
692d9977c43SKan Liang 
693d9977c43SKan Liang 	hybrid_big_small	= hybrid_big | hybrid_small,
694d9977c43SKan Liang };
695d9977c43SKan Liang 
696f83d2f91SKan Liang #define X86_HYBRID_PMU_ATOM_IDX		0
697f83d2f91SKan Liang #define X86_HYBRID_PMU_CORE_IDX		1
698f83d2f91SKan Liang 
699f83d2f91SKan Liang #define X86_HYBRID_NUM_PMUS		2
700f83d2f91SKan Liang 
70127f6d22bSBorislav Petkov /*
70227f6d22bSBorislav Petkov  * struct x86_pmu - generic x86 pmu
70327f6d22bSBorislav Petkov  */
70427f6d22bSBorislav Petkov struct x86_pmu {
70527f6d22bSBorislav Petkov 	/*
70627f6d22bSBorislav Petkov 	 * Generic x86 PMC bits
70727f6d22bSBorislav Petkov 	 */
70827f6d22bSBorislav Petkov 	const char	*name;
70927f6d22bSBorislav Petkov 	int		version;
71027f6d22bSBorislav Petkov 	int		(*handle_irq)(struct pt_regs *);
71127f6d22bSBorislav Petkov 	void		(*disable_all)(void);
71227f6d22bSBorislav Petkov 	void		(*enable_all)(int added);
71327f6d22bSBorislav Petkov 	void		(*enable)(struct perf_event *);
71427f6d22bSBorislav Petkov 	void		(*disable)(struct perf_event *);
71568f7082fSPeter Zijlstra 	void		(*add)(struct perf_event *);
71668f7082fSPeter Zijlstra 	void		(*del)(struct perf_event *);
717bcfbe5c4SKan Liang 	void		(*read)(struct perf_event *event);
71827f6d22bSBorislav Petkov 	int		(*hw_config)(struct perf_event *event);
71927f6d22bSBorislav Petkov 	int		(*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
72027f6d22bSBorislav Petkov 	unsigned	eventsel;
72127f6d22bSBorislav Petkov 	unsigned	perfctr;
72227f6d22bSBorislav Petkov 	int		(*addr_offset)(int index, bool eventsel);
72327f6d22bSBorislav Petkov 	int		(*rdpmc_index)(int index);
72427f6d22bSBorislav Petkov 	u64		(*event_map)(int);
72527f6d22bSBorislav Petkov 	int		max_events;
72627f6d22bSBorislav Petkov 	int		num_counters;
72727f6d22bSBorislav Petkov 	int		num_counters_fixed;
72827f6d22bSBorislav Petkov 	int		cntval_bits;
72927f6d22bSBorislav Petkov 	u64		cntval_mask;
73027f6d22bSBorislav Petkov 	union {
73127f6d22bSBorislav Petkov 			unsigned long events_maskl;
73227f6d22bSBorislav Petkov 			unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
73327f6d22bSBorislav Petkov 	};
73427f6d22bSBorislav Petkov 	int		events_mask_len;
73527f6d22bSBorislav Petkov 	int		apic;
73627f6d22bSBorislav Petkov 	u64		max_period;
73727f6d22bSBorislav Petkov 	struct event_constraint *
73827f6d22bSBorislav Petkov 			(*get_event_constraints)(struct cpu_hw_events *cpuc,
73927f6d22bSBorislav Petkov 						 int idx,
74027f6d22bSBorislav Petkov 						 struct perf_event *event);
74127f6d22bSBorislav Petkov 
74227f6d22bSBorislav Petkov 	void		(*put_event_constraints)(struct cpu_hw_events *cpuc,
74327f6d22bSBorislav Petkov 						 struct perf_event *event);
74427f6d22bSBorislav Petkov 
74527f6d22bSBorislav Petkov 	void		(*start_scheduling)(struct cpu_hw_events *cpuc);
74627f6d22bSBorislav Petkov 
74727f6d22bSBorislav Petkov 	void		(*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
74827f6d22bSBorislav Petkov 
74927f6d22bSBorislav Petkov 	void		(*stop_scheduling)(struct cpu_hw_events *cpuc);
75027f6d22bSBorislav Petkov 
75127f6d22bSBorislav Petkov 	struct event_constraint *event_constraints;
75227f6d22bSBorislav Petkov 	struct x86_pmu_quirk *quirks;
75327f6d22bSBorislav Petkov 	int		perfctr_second_write;
754f605cfcaSKan Liang 	u64		(*limit_period)(struct perf_event *event, u64 l);
75527f6d22bSBorislav Petkov 
756af3bdb99SAndi Kleen 	/* PMI handler bits */
757af3bdb99SAndi Kleen 	unsigned int	late_ack		:1,
7583daa96d6SPeter Zijlstra 			enabled_ack		:1;
75927f6d22bSBorislav Petkov 	/*
76027f6d22bSBorislav Petkov 	 * sysfs attrs
76127f6d22bSBorislav Petkov 	 */
76227f6d22bSBorislav Petkov 	int		attr_rdpmc_broken;
76327f6d22bSBorislav Petkov 	int		attr_rdpmc;
76427f6d22bSBorislav Petkov 	struct attribute **format_attrs;
76527f6d22bSBorislav Petkov 
76627f6d22bSBorislav Petkov 	ssize_t		(*events_sysfs_show)(char *page, u64 config);
767baa0c833SJiri Olsa 	const struct attribute_group **attr_update;
76827f6d22bSBorislav Petkov 
7696089327fSKan Liang 	unsigned long	attr_freeze_on_smi;
7706089327fSKan Liang 
77127f6d22bSBorislav Petkov 	/*
77227f6d22bSBorislav Petkov 	 * CPU Hotplug hooks
77327f6d22bSBorislav Petkov 	 */
77427f6d22bSBorislav Petkov 	int		(*cpu_prepare)(int cpu);
77527f6d22bSBorislav Petkov 	void		(*cpu_starting)(int cpu);
77627f6d22bSBorislav Petkov 	void		(*cpu_dying)(int cpu);
77727f6d22bSBorislav Petkov 	void		(*cpu_dead)(int cpu);
77827f6d22bSBorislav Petkov 
77927f6d22bSBorislav Petkov 	void		(*check_microcode)(void);
78027f6d22bSBorislav Petkov 	void		(*sched_task)(struct perf_event_context *ctx,
78127f6d22bSBorislav Petkov 				      bool sched_in);
78227f6d22bSBorislav Petkov 
78327f6d22bSBorislav Petkov 	/*
78427f6d22bSBorislav Petkov 	 * Intel Arch Perfmon v2+
78527f6d22bSBorislav Petkov 	 */
78627f6d22bSBorislav Petkov 	u64			intel_ctrl;
78727f6d22bSBorislav Petkov 	union perf_capabilities intel_cap;
78827f6d22bSBorislav Petkov 
78927f6d22bSBorislav Petkov 	/*
79027f6d22bSBorislav Petkov 	 * Intel DebugStore bits
79127f6d22bSBorislav Petkov 	 */
79227f6d22bSBorislav Petkov 	unsigned int	bts			:1,
79327f6d22bSBorislav Petkov 			bts_active		:1,
79427f6d22bSBorislav Petkov 			pebs			:1,
79527f6d22bSBorislav Petkov 			pebs_active		:1,
79627f6d22bSBorislav Petkov 			pebs_broken		:1,
79795298355SAndi Kleen 			pebs_prec_dist		:1,
7989b545c04SAndi Kleen 			pebs_no_tlb		:1,
79961b985e3SKan Liang 			pebs_no_isolation	:1,
80061b985e3SKan Liang 			pebs_block		:1;
80127f6d22bSBorislav Petkov 	int		pebs_record_size;
802e72daf3fSJiri Olsa 	int		pebs_buffer_size;
803c22497f5SKan Liang 	int		max_pebs_events;
8049dfa9a5cSPeter Zijlstra 	void		(*drain_pebs)(struct pt_regs *regs, struct perf_sample_data *data);
80527f6d22bSBorislav Petkov 	struct event_constraint *pebs_constraints;
80627f6d22bSBorislav Petkov 	void		(*pebs_aliases)(struct perf_event *event);
807174afc3eSKan Liang 	unsigned long	large_pebs_flags;
808c22497f5SKan Liang 	u64		rtm_abort_event;
80927f6d22bSBorislav Petkov 
81027f6d22bSBorislav Petkov 	/*
81127f6d22bSBorislav Petkov 	 * Intel LBR
81227f6d22bSBorislav Petkov 	 */
8133cb9d546SWei Wang 	unsigned int	lbr_tos, lbr_from, lbr_to,
814fda1f99fSKan Liang 			lbr_info, lbr_nr;	   /* LBR base regs and size */
81549d8184fSKan Liang 	union {
81627f6d22bSBorislav Petkov 		u64	lbr_sel_mask;		   /* LBR_SELECT valid bits */
81749d8184fSKan Liang 		u64	lbr_ctl_mask;		   /* LBR_CTL valid bits */
81849d8184fSKan Liang 	};
81949d8184fSKan Liang 	union {
82027f6d22bSBorislav Petkov 		const int	*lbr_sel_map;	   /* lbr_select mappings */
82149d8184fSKan Liang 		int		*lbr_ctl_map;	   /* LBR_CTL mappings */
82249d8184fSKan Liang 	};
82327f6d22bSBorislav Petkov 	bool		lbr_double_abort;	   /* duplicated lbr aborts */
824b0c1ef52SAndi Kleen 	bool		lbr_pt_coexist;		   /* (LBR|BTS) may coexist with PT */
82527f6d22bSBorislav Petkov 
826af6cf129SKan Liang 	/*
827af6cf129SKan Liang 	 * Intel Architectural LBR CPUID Enumeration
828af6cf129SKan Liang 	 */
829af6cf129SKan Liang 	unsigned int	lbr_depth_mask:8;
830af6cf129SKan Liang 	unsigned int	lbr_deep_c_reset:1;
831af6cf129SKan Liang 	unsigned int	lbr_lip:1;
832af6cf129SKan Liang 	unsigned int	lbr_cpl:1;
833af6cf129SKan Liang 	unsigned int	lbr_filter:1;
834af6cf129SKan Liang 	unsigned int	lbr_call_stack:1;
835af6cf129SKan Liang 	unsigned int	lbr_mispred:1;
836af6cf129SKan Liang 	unsigned int	lbr_timed_lbr:1;
837af6cf129SKan Liang 	unsigned int	lbr_br_type:1;
838af6cf129SKan Liang 
8399f354a72SKan Liang 	void		(*lbr_reset)(void);
840c301b1d8SKan Liang 	void		(*lbr_read)(struct cpu_hw_events *cpuc);
841799571bfSKan Liang 	void		(*lbr_save)(void *ctx);
842799571bfSKan Liang 	void		(*lbr_restore)(void *ctx);
8439f354a72SKan Liang 
84427f6d22bSBorislav Petkov 	/*
84527f6d22bSBorislav Petkov 	 * Intel PT/LBR/BTS are exclusive
84627f6d22bSBorislav Petkov 	 */
84727f6d22bSBorislav Petkov 	atomic_t	lbr_exclusive[x86_lbr_exclusive_max];
84827f6d22bSBorislav Petkov 
84927f6d22bSBorislav Petkov 	/*
8507b2c05a1SKan Liang 	 * Intel perf metrics
8517b2c05a1SKan Liang 	 */
8521ab5f235SKan Liang 	int		num_topdown_events;
8537b2c05a1SKan Liang 	u64		(*update_topdown_event)(struct perf_event *event);
8547b2c05a1SKan Liang 	int		(*set_topdown_event_period)(struct perf_event *event);
8557b2c05a1SKan Liang 
8567b2c05a1SKan Liang 	/*
857fc1adfe3SAlexey Budankov 	 * perf task context (i.e. struct perf_event_context::task_ctx_data)
858fc1adfe3SAlexey Budankov 	 * switch helper to bridge calls from perf/core to perf/x86.
859fc1adfe3SAlexey Budankov 	 * See struct pmu::swap_task_ctx() usage for examples;
860fc1adfe3SAlexey Budankov 	 */
861fc1adfe3SAlexey Budankov 	void		(*swap_task_ctx)(struct perf_event_context *prev,
862fc1adfe3SAlexey Budankov 					 struct perf_event_context *next);
863fc1adfe3SAlexey Budankov 
864fc1adfe3SAlexey Budankov 	/*
86532b62f44SPeter Zijlstra 	 * AMD bits
86632b62f44SPeter Zijlstra 	 */
86732b62f44SPeter Zijlstra 	unsigned int	amd_nb_constraints : 1;
86857388912SKim Phillips 	u64		perf_ctr_pair_en;
86932b62f44SPeter Zijlstra 
87032b62f44SPeter Zijlstra 	/*
87127f6d22bSBorislav Petkov 	 * Extra registers for events
87227f6d22bSBorislav Petkov 	 */
87327f6d22bSBorislav Petkov 	struct extra_reg *extra_regs;
87427f6d22bSBorislav Petkov 	unsigned int flags;
87527f6d22bSBorislav Petkov 
87627f6d22bSBorislav Petkov 	/*
87727f6d22bSBorislav Petkov 	 * Intel host/guest support (KVM)
87827f6d22bSBorislav Petkov 	 */
87927f6d22bSBorislav Petkov 	struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
88081ec3f3cSJiri Olsa 
88181ec3f3cSJiri Olsa 	/*
88281ec3f3cSJiri Olsa 	 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
88381ec3f3cSJiri Olsa 	 */
88481ec3f3cSJiri Olsa 	int (*check_period) (struct perf_event *event, u64 period);
88542880f72SAlexander Shishkin 
88642880f72SAlexander Shishkin 	int (*aux_output_match) (struct perf_event *event);
887d0946a88SKan Liang 
8883e9a8b21SKan Liang 	int (*filter_match)(struct perf_event *event);
889d0946a88SKan Liang 	/*
890d0946a88SKan Liang 	 * Hybrid support
891d0946a88SKan Liang 	 *
892d0946a88SKan Liang 	 * Most PMU capabilities are the same among different hybrid PMUs.
893d0946a88SKan Liang 	 * The global x86_pmu saves the architecture capabilities, which
894d0946a88SKan Liang 	 * are available for all PMUs. The hybrid_pmu only includes the
895d0946a88SKan Liang 	 * unique capabilities.
896d0946a88SKan Liang 	 */
897d4b294bfSKan Liang 	int				num_hybrid_pmus;
898d0946a88SKan Liang 	struct x86_hybrid_pmu		*hybrid_pmu;
899d9977c43SKan Liang 	u8 (*get_hybrid_cpu_type)	(void);
90027f6d22bSBorislav Petkov };
90127f6d22bSBorislav Petkov 
902530bfff6SKan Liang struct x86_perf_task_context_opt {
903530bfff6SKan Liang 	int lbr_callstack_users;
904530bfff6SKan Liang 	int lbr_stack_state;
905530bfff6SKan Liang 	int log_id;
906530bfff6SKan Liang };
907530bfff6SKan Liang 
90827f6d22bSBorislav Petkov struct x86_perf_task_context {
909e1ad1ac2SLike Xu 	u64 lbr_sel;
91027f6d22bSBorislav Petkov 	int tos;
9110592e57bSKan Liang 	int valid_lbrs;
912530bfff6SKan Liang 	struct x86_perf_task_context_opt opt;
9135624986dSKan Liang 	struct lbr_entry lbr[MAX_LBR_ENTRIES];
91427f6d22bSBorislav Petkov };
91527f6d22bSBorislav Petkov 
91647125db2SKan Liang struct x86_perf_task_context_arch_lbr {
91747125db2SKan Liang 	struct x86_perf_task_context_opt opt;
91847125db2SKan Liang 	struct lbr_entry entries[];
91947125db2SKan Liang };
92047125db2SKan Liang 
921ce711ea3SKan Liang /*
922ce711ea3SKan Liang  * Add padding to guarantee the 64-byte alignment of the state buffer.
923ce711ea3SKan Liang  *
924ce711ea3SKan Liang  * The structure is dynamically allocated. The size of the LBR state may vary
925ce711ea3SKan Liang  * based on the number of LBR registers.
926ce711ea3SKan Liang  *
927ce711ea3SKan Liang  * Do not put anything after the LBR state.
928ce711ea3SKan Liang  */
929ce711ea3SKan Liang struct x86_perf_task_context_arch_lbr_xsave {
930ce711ea3SKan Liang 	struct x86_perf_task_context_opt		opt;
931ce711ea3SKan Liang 
932ce711ea3SKan Liang 	union {
933ce711ea3SKan Liang 		struct xregs_state			xsave;
934ce711ea3SKan Liang 		struct {
935ce711ea3SKan Liang 			struct fxregs_state		i387;
936ce711ea3SKan Liang 			struct xstate_header		header;
937ce711ea3SKan Liang 			struct arch_lbr_state		lbr;
938ce711ea3SKan Liang 		} __attribute__ ((packed, aligned (XSAVE_ALIGNMENT)));
939ce711ea3SKan Liang 	};
940ce711ea3SKan Liang };
941ce711ea3SKan Liang 
94227f6d22bSBorislav Petkov #define x86_add_quirk(func_)						\
94327f6d22bSBorislav Petkov do {									\
94427f6d22bSBorislav Petkov 	static struct x86_pmu_quirk __quirk __initdata = {		\
94527f6d22bSBorislav Petkov 		.func = func_,						\
94627f6d22bSBorislav Petkov 	};								\
94727f6d22bSBorislav Petkov 	__quirk.next = x86_pmu.quirks;					\
94827f6d22bSBorislav Petkov 	x86_pmu.quirks = &__quirk;					\
94927f6d22bSBorislav Petkov } while (0)
95027f6d22bSBorislav Petkov 
95127f6d22bSBorislav Petkov /*
95227f6d22bSBorislav Petkov  * x86_pmu flags
95327f6d22bSBorislav Petkov  */
95427f6d22bSBorislav Petkov #define PMU_FL_NO_HT_SHARING	0x1 /* no hyper-threading resource sharing */
95527f6d22bSBorislav Petkov #define PMU_FL_HAS_RSP_1	0x2 /* has 2 equivalent offcore_rsp regs   */
95627f6d22bSBorislav Petkov #define PMU_FL_EXCL_CNTRS	0x4 /* has exclusive counter requirements  */
95727f6d22bSBorislav Petkov #define PMU_FL_EXCL_ENABLED	0x8 /* exclusive counter active */
95831962340SKan Liang #define PMU_FL_PEBS_ALL		0x10 /* all events are valid PEBS events */
959400816f6SPeter Zijlstra (Intel) #define PMU_FL_TFA		0x20 /* deal with TSX force abort */
960471af006SKim Phillips #define PMU_FL_PAIR		0x40 /* merge counters for large incr. events */
96161b985e3SKan Liang #define PMU_FL_INSTR_LATENCY	0x80 /* Support Instruction Latency in PEBS Memory Info Record */
96261b985e3SKan Liang #define PMU_FL_MEM_LOADS_AUX	0x100 /* Require an auxiliary event for the complete memory info */
96327f6d22bSBorislav Petkov 
96427f6d22bSBorislav Petkov #define EVENT_VAR(_id)  event_attr_##_id
96527f6d22bSBorislav Petkov #define EVENT_PTR(_id) &event_attr_##_id.attr.attr
96627f6d22bSBorislav Petkov 
96727f6d22bSBorislav Petkov #define EVENT_ATTR(_name, _id)						\
96827f6d22bSBorislav Petkov static struct perf_pmu_events_attr EVENT_VAR(_id) = {			\
96927f6d22bSBorislav Petkov 	.attr		= __ATTR(_name, 0444, events_sysfs_show, NULL),	\
97027f6d22bSBorislav Petkov 	.id		= PERF_COUNT_HW_##_id,				\
97127f6d22bSBorislav Petkov 	.event_str	= NULL,						\
97227f6d22bSBorislav Petkov };
97327f6d22bSBorislav Petkov 
97427f6d22bSBorislav Petkov #define EVENT_ATTR_STR(_name, v, str)					\
97527f6d22bSBorislav Petkov static struct perf_pmu_events_attr event_attr_##v = {			\
97627f6d22bSBorislav Petkov 	.attr		= __ATTR(_name, 0444, events_sysfs_show, NULL),	\
97727f6d22bSBorislav Petkov 	.id		= 0,						\
97827f6d22bSBorislav Petkov 	.event_str	= str,						\
97927f6d22bSBorislav Petkov };
98027f6d22bSBorislav Petkov 
981fc07e9f9SAndi Kleen #define EVENT_ATTR_STR_HT(_name, v, noht, ht)				\
982fc07e9f9SAndi Kleen static struct perf_pmu_events_ht_attr event_attr_##v = {		\
983fc07e9f9SAndi Kleen 	.attr		= __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
984fc07e9f9SAndi Kleen 	.id		= 0,						\
985fc07e9f9SAndi Kleen 	.event_str_noht	= noht,						\
986fc07e9f9SAndi Kleen 	.event_str_ht	= ht,						\
987fc07e9f9SAndi Kleen }
988fc07e9f9SAndi Kleen 
989a9c81ccdSKan Liang #define EVENT_ATTR_STR_HYBRID(_name, v, str, _pmu)			\
990a9c81ccdSKan Liang static struct perf_pmu_events_hybrid_attr event_attr_##v = {		\
991a9c81ccdSKan Liang 	.attr		= __ATTR(_name, 0444, events_hybrid_sysfs_show, NULL),\
992a9c81ccdSKan Liang 	.id		= 0,						\
993a9c81ccdSKan Liang 	.event_str	= str,						\
994a9c81ccdSKan Liang 	.pmu_type	= _pmu,						\
995a9c81ccdSKan Liang }
996a9c81ccdSKan Liang 
997a9c81ccdSKan Liang #define FORMAT_HYBRID_PTR(_id) (&format_attr_hybrid_##_id.attr.attr)
998a9c81ccdSKan Liang 
999a9c81ccdSKan Liang #define FORMAT_ATTR_HYBRID(_name, _pmu)					\
1000a9c81ccdSKan Liang static struct perf_pmu_format_hybrid_attr format_attr_hybrid_##_name = {\
1001a9c81ccdSKan Liang 	.attr		= __ATTR_RO(_name),				\
1002a9c81ccdSKan Liang 	.pmu_type	= _pmu,						\
1003a9c81ccdSKan Liang }
1004a9c81ccdSKan Liang 
100561e76d53SKan Liang struct pmu *x86_get_pmu(unsigned int cpu);
100627f6d22bSBorislav Petkov extern struct x86_pmu x86_pmu __read_mostly;
100727f6d22bSBorislav Petkov 
1008f42be865SKan Liang static __always_inline struct x86_perf_task_context_opt *task_context_opt(void *ctx)
1009f42be865SKan Liang {
101047125db2SKan Liang 	if (static_cpu_has(X86_FEATURE_ARCH_LBR))
101147125db2SKan Liang 		return &((struct x86_perf_task_context_arch_lbr *)ctx)->opt;
101247125db2SKan Liang 
1013f42be865SKan Liang 	return &((struct x86_perf_task_context *)ctx)->opt;
1014f42be865SKan Liang }
1015f42be865SKan Liang 
101627f6d22bSBorislav Petkov static inline bool x86_pmu_has_lbr_callstack(void)
101727f6d22bSBorislav Petkov {
101827f6d22bSBorislav Petkov 	return  x86_pmu.lbr_sel_map &&
101927f6d22bSBorislav Petkov 		x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
102027f6d22bSBorislav Petkov }
102127f6d22bSBorislav Petkov 
102227f6d22bSBorislav Petkov DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
102327f6d22bSBorislav Petkov 
102427f6d22bSBorislav Petkov int x86_perf_event_set_period(struct perf_event *event);
102527f6d22bSBorislav Petkov 
102627f6d22bSBorislav Petkov /*
102727f6d22bSBorislav Petkov  * Generalized hw caching related hw_event table, filled
102827f6d22bSBorislav Petkov  * in on a per model basis. A value of 0 means
102927f6d22bSBorislav Petkov  * 'not supported', -1 means 'hw_event makes no sense on
103027f6d22bSBorislav Petkov  * this CPU', any other value means the raw hw_event
103127f6d22bSBorislav Petkov  * ID.
103227f6d22bSBorislav Petkov  */
103327f6d22bSBorislav Petkov 
103427f6d22bSBorislav Petkov #define C(x) PERF_COUNT_HW_CACHE_##x
103527f6d22bSBorislav Petkov 
103627f6d22bSBorislav Petkov extern u64 __read_mostly hw_cache_event_ids
103727f6d22bSBorislav Petkov 				[PERF_COUNT_HW_CACHE_MAX]
103827f6d22bSBorislav Petkov 				[PERF_COUNT_HW_CACHE_OP_MAX]
103927f6d22bSBorislav Petkov 				[PERF_COUNT_HW_CACHE_RESULT_MAX];
104027f6d22bSBorislav Petkov extern u64 __read_mostly hw_cache_extra_regs
104127f6d22bSBorislav Petkov 				[PERF_COUNT_HW_CACHE_MAX]
104227f6d22bSBorislav Petkov 				[PERF_COUNT_HW_CACHE_OP_MAX]
104327f6d22bSBorislav Petkov 				[PERF_COUNT_HW_CACHE_RESULT_MAX];
104427f6d22bSBorislav Petkov 
104527f6d22bSBorislav Petkov u64 x86_perf_event_update(struct perf_event *event);
104627f6d22bSBorislav Petkov 
104727f6d22bSBorislav Petkov static inline unsigned int x86_pmu_config_addr(int index)
104827f6d22bSBorislav Petkov {
104927f6d22bSBorislav Petkov 	return x86_pmu.eventsel + (x86_pmu.addr_offset ?
105027f6d22bSBorislav Petkov 				   x86_pmu.addr_offset(index, true) : index);
105127f6d22bSBorislav Petkov }
105227f6d22bSBorislav Petkov 
105327f6d22bSBorislav Petkov static inline unsigned int x86_pmu_event_addr(int index)
105427f6d22bSBorislav Petkov {
105527f6d22bSBorislav Petkov 	return x86_pmu.perfctr + (x86_pmu.addr_offset ?
105627f6d22bSBorislav Petkov 				  x86_pmu.addr_offset(index, false) : index);
105727f6d22bSBorislav Petkov }
105827f6d22bSBorislav Petkov 
105927f6d22bSBorislav Petkov static inline int x86_pmu_rdpmc_index(int index)
106027f6d22bSBorislav Petkov {
106127f6d22bSBorislav Petkov 	return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
106227f6d22bSBorislav Petkov }
106327f6d22bSBorislav Petkov 
1064fc4b8fcaSKan Liang bool check_hw_exists(struct pmu *pmu, int num_counters,
1065fc4b8fcaSKan Liang 		     int num_counters_fixed);
1066fc4b8fcaSKan Liang 
106727f6d22bSBorislav Petkov int x86_add_exclusive(unsigned int what);
106827f6d22bSBorislav Petkov 
106927f6d22bSBorislav Petkov void x86_del_exclusive(unsigned int what);
107027f6d22bSBorislav Petkov 
107127f6d22bSBorislav Petkov int x86_reserve_hardware(void);
107227f6d22bSBorislav Petkov 
107327f6d22bSBorislav Petkov void x86_release_hardware(void);
107427f6d22bSBorislav Petkov 
1075b00233b5SAndi Kleen int x86_pmu_max_precise(void);
1076b00233b5SAndi Kleen 
107727f6d22bSBorislav Petkov void hw_perf_lbr_event_destroy(struct perf_event *event);
107827f6d22bSBorislav Petkov 
107927f6d22bSBorislav Petkov int x86_setup_perfctr(struct perf_event *event);
108027f6d22bSBorislav Petkov 
108127f6d22bSBorislav Petkov int x86_pmu_hw_config(struct perf_event *event);
108227f6d22bSBorislav Petkov 
108327f6d22bSBorislav Petkov void x86_pmu_disable_all(void);
108427f6d22bSBorislav Petkov 
108557388912SKim Phillips static inline bool is_counter_pair(struct hw_perf_event *hwc)
108657388912SKim Phillips {
108757388912SKim Phillips 	return hwc->flags & PERF_X86_EVENT_PAIR;
108857388912SKim Phillips }
108957388912SKim Phillips 
109027f6d22bSBorislav Petkov static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
109127f6d22bSBorislav Petkov 					  u64 enable_mask)
109227f6d22bSBorislav Petkov {
109327f6d22bSBorislav Petkov 	u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
109427f6d22bSBorislav Petkov 
109527f6d22bSBorislav Petkov 	if (hwc->extra_reg.reg)
109627f6d22bSBorislav Petkov 		wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
109757388912SKim Phillips 
109857388912SKim Phillips 	/*
109957388912SKim Phillips 	 * Add enabled Merge event on next counter
110057388912SKim Phillips 	 * if large increment event being enabled on this counter
110157388912SKim Phillips 	 */
110257388912SKim Phillips 	if (is_counter_pair(hwc))
110357388912SKim Phillips 		wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
110457388912SKim Phillips 
110527f6d22bSBorislav Petkov 	wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
110627f6d22bSBorislav Petkov }
110727f6d22bSBorislav Petkov 
110827f6d22bSBorislav Petkov void x86_pmu_enable_all(int added);
110927f6d22bSBorislav Petkov 
111027f6d22bSBorislav Petkov int perf_assign_events(struct event_constraint **constraints, int n,
111127f6d22bSBorislav Petkov 			int wmin, int wmax, int gpmax, int *assign);
111227f6d22bSBorislav Petkov int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
111327f6d22bSBorislav Petkov 
111427f6d22bSBorislav Petkov void x86_pmu_stop(struct perf_event *event, int flags);
111527f6d22bSBorislav Petkov 
111627f6d22bSBorislav Petkov static inline void x86_pmu_disable_event(struct perf_event *event)
111727f6d22bSBorislav Petkov {
1118*df51fe7eSLike Xu 	u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
111927f6d22bSBorislav Petkov 	struct hw_perf_event *hwc = &event->hw;
112027f6d22bSBorislav Petkov 
1121*df51fe7eSLike Xu 	wrmsrl(hwc->config_base, hwc->config & ~disable_mask);
112257388912SKim Phillips 
112357388912SKim Phillips 	if (is_counter_pair(hwc))
112457388912SKim Phillips 		wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
112527f6d22bSBorislav Petkov }
112627f6d22bSBorislav Petkov 
112727f6d22bSBorislav Petkov void x86_pmu_enable_event(struct perf_event *event);
112827f6d22bSBorislav Petkov 
112927f6d22bSBorislav Petkov int x86_pmu_handle_irq(struct pt_regs *regs);
113027f6d22bSBorislav Petkov 
1131e11c1a7eSKan Liang void x86_pmu_show_pmu_cap(int num_counters, int num_counters_fixed,
1132e11c1a7eSKan Liang 			  u64 intel_ctrl);
1133e11c1a7eSKan Liang 
1134d9977c43SKan Liang void x86_pmu_update_cpu_context(struct pmu *pmu, int cpu);
1135d9977c43SKan Liang 
113627f6d22bSBorislav Petkov extern struct event_constraint emptyconstraint;
113727f6d22bSBorislav Petkov 
113827f6d22bSBorislav Petkov extern struct event_constraint unconstrained;
113927f6d22bSBorislav Petkov 
114027f6d22bSBorislav Petkov static inline bool kernel_ip(unsigned long ip)
114127f6d22bSBorislav Petkov {
114227f6d22bSBorislav Petkov #ifdef CONFIG_X86_32
114327f6d22bSBorislav Petkov 	return ip > PAGE_OFFSET;
114427f6d22bSBorislav Petkov #else
114527f6d22bSBorislav Petkov 	return (long)ip < 0;
114627f6d22bSBorislav Petkov #endif
114727f6d22bSBorislav Petkov }
114827f6d22bSBorislav Petkov 
114927f6d22bSBorislav Petkov /*
115027f6d22bSBorislav Petkov  * Not all PMUs provide the right context information to place the reported IP
115127f6d22bSBorislav Petkov  * into full context. Specifically segment registers are typically not
115227f6d22bSBorislav Petkov  * supplied.
115327f6d22bSBorislav Petkov  *
115427f6d22bSBorislav Petkov  * Assuming the address is a linear address (it is for IBS), we fake the CS and
115527f6d22bSBorislav Petkov  * vm86 mode using the known zero-based code segment and 'fix up' the registers
115627f6d22bSBorislav Petkov  * to reflect this.
115727f6d22bSBorislav Petkov  *
115827f6d22bSBorislav Petkov  * Intel PEBS/LBR appear to typically provide the effective address, nothing
115927f6d22bSBorislav Petkov  * much we can do about that but pray and treat it like a linear address.
116027f6d22bSBorislav Petkov  */
116127f6d22bSBorislav Petkov static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
116227f6d22bSBorislav Petkov {
116327f6d22bSBorislav Petkov 	regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
116427f6d22bSBorislav Petkov 	if (regs->flags & X86_VM_MASK)
116527f6d22bSBorislav Petkov 		regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
116627f6d22bSBorislav Petkov 	regs->ip = ip;
116727f6d22bSBorislav Petkov }
116827f6d22bSBorislav Petkov 
116927f6d22bSBorislav Petkov ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
117027f6d22bSBorislav Petkov ssize_t intel_event_sysfs_show(char *page, u64 config);
117127f6d22bSBorislav Petkov 
1172a49ac9f8SHuang Rui ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
1173a49ac9f8SHuang Rui 			  char *page);
1174fc07e9f9SAndi Kleen ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
1175fc07e9f9SAndi Kleen 			  char *page);
1176a9c81ccdSKan Liang ssize_t events_hybrid_sysfs_show(struct device *dev,
1177a9c81ccdSKan Liang 				 struct device_attribute *attr,
1178a9c81ccdSKan Liang 				 char *page);
1179a49ac9f8SHuang Rui 
1180fc4b8fcaSKan Liang static inline bool fixed_counter_disabled(int i, struct pmu *pmu)
118132451614SKan Liang {
1182fc4b8fcaSKan Liang 	u64 intel_ctrl = hybrid(pmu, intel_ctrl);
1183fc4b8fcaSKan Liang 
1184fc4b8fcaSKan Liang 	return !(intel_ctrl >> (i + INTEL_PMC_IDX_FIXED));
118532451614SKan Liang }
118632451614SKan Liang 
118727f6d22bSBorislav Petkov #ifdef CONFIG_CPU_SUP_AMD
118827f6d22bSBorislav Petkov 
118927f6d22bSBorislav Petkov int amd_pmu_init(void);
119027f6d22bSBorislav Petkov 
119127f6d22bSBorislav Petkov #else /* CONFIG_CPU_SUP_AMD */
119227f6d22bSBorislav Petkov 
119327f6d22bSBorislav Petkov static inline int amd_pmu_init(void)
119427f6d22bSBorislav Petkov {
119527f6d22bSBorislav Petkov 	return 0;
119627f6d22bSBorislav Petkov }
119727f6d22bSBorislav Petkov 
119827f6d22bSBorislav Petkov #endif /* CONFIG_CPU_SUP_AMD */
119927f6d22bSBorislav Petkov 
120042880f72SAlexander Shishkin static inline int is_pebs_pt(struct perf_event *event)
120142880f72SAlexander Shishkin {
120242880f72SAlexander Shishkin 	return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
120342880f72SAlexander Shishkin }
120442880f72SAlexander Shishkin 
120527f6d22bSBorislav Petkov #ifdef CONFIG_CPU_SUP_INTEL
120627f6d22bSBorislav Petkov 
120781ec3f3cSJiri Olsa static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
120827f6d22bSBorislav Petkov {
120967266c10SJiri Olsa 	struct hw_perf_event *hwc = &event->hw;
121067266c10SJiri Olsa 	unsigned int hw_event, bts_event;
121127f6d22bSBorislav Petkov 
121267266c10SJiri Olsa 	if (event->attr.freq)
121327f6d22bSBorislav Petkov 		return false;
121467266c10SJiri Olsa 
121567266c10SJiri Olsa 	hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
121667266c10SJiri Olsa 	bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
121767266c10SJiri Olsa 
121881ec3f3cSJiri Olsa 	return hw_event == bts_event && period == 1;
121981ec3f3cSJiri Olsa }
122081ec3f3cSJiri Olsa 
122181ec3f3cSJiri Olsa static inline bool intel_pmu_has_bts(struct perf_event *event)
122281ec3f3cSJiri Olsa {
122381ec3f3cSJiri Olsa 	struct hw_perf_event *hwc = &event->hw;
122481ec3f3cSJiri Olsa 
122581ec3f3cSJiri Olsa 	return intel_pmu_has_bts_period(event, hwc->sample_period);
122627f6d22bSBorislav Petkov }
122727f6d22bSBorislav Petkov 
122827f6d22bSBorislav Petkov int intel_pmu_save_and_restart(struct perf_event *event);
122927f6d22bSBorislav Petkov 
123027f6d22bSBorislav Petkov struct event_constraint *
123127f6d22bSBorislav Petkov x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
123227f6d22bSBorislav Petkov 			  struct perf_event *event);
123327f6d22bSBorislav Petkov 
1234d01b1f96SPeter Zijlstra (Intel) extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
1235d01b1f96SPeter Zijlstra (Intel) extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
123627f6d22bSBorislav Petkov 
123727f6d22bSBorislav Petkov int intel_pmu_init(void);
123827f6d22bSBorislav Petkov 
123927f6d22bSBorislav Petkov void init_debug_store_on_cpu(int cpu);
124027f6d22bSBorislav Petkov 
124127f6d22bSBorislav Petkov void fini_debug_store_on_cpu(int cpu);
124227f6d22bSBorislav Petkov 
124327f6d22bSBorislav Petkov void release_ds_buffers(void);
124427f6d22bSBorislav Petkov 
124527f6d22bSBorislav Petkov void reserve_ds_buffers(void);
124627f6d22bSBorislav Petkov 
1247c085fb87SKan Liang void release_lbr_buffers(void);
1248c085fb87SKan Liang 
1249488e13a4SLike Xu void reserve_lbr_buffers(void);
1250488e13a4SLike Xu 
125127f6d22bSBorislav Petkov extern struct event_constraint bts_constraint;
1252097e4311SLike Xu extern struct event_constraint vlbr_constraint;
125327f6d22bSBorislav Petkov 
125427f6d22bSBorislav Petkov void intel_pmu_enable_bts(u64 config);
125527f6d22bSBorislav Petkov 
125627f6d22bSBorislav Petkov void intel_pmu_disable_bts(void);
125727f6d22bSBorislav Petkov 
125827f6d22bSBorislav Petkov int intel_pmu_drain_bts_buffer(void);
125927f6d22bSBorislav Petkov 
126027f6d22bSBorislav Petkov extern struct event_constraint intel_core2_pebs_event_constraints[];
126127f6d22bSBorislav Petkov 
126227f6d22bSBorislav Petkov extern struct event_constraint intel_atom_pebs_event_constraints[];
126327f6d22bSBorislav Petkov 
126427f6d22bSBorislav Petkov extern struct event_constraint intel_slm_pebs_event_constraints[];
126527f6d22bSBorislav Petkov 
12668b92c3a7SKan Liang extern struct event_constraint intel_glm_pebs_event_constraints[];
12678b92c3a7SKan Liang 
1268dd0b06b5SKan Liang extern struct event_constraint intel_glp_pebs_event_constraints[];
1269dd0b06b5SKan Liang 
1270f83d2f91SKan Liang extern struct event_constraint intel_grt_pebs_event_constraints[];
1271f83d2f91SKan Liang 
127227f6d22bSBorislav Petkov extern struct event_constraint intel_nehalem_pebs_event_constraints[];
127327f6d22bSBorislav Petkov 
127427f6d22bSBorislav Petkov extern struct event_constraint intel_westmere_pebs_event_constraints[];
127527f6d22bSBorislav Petkov 
127627f6d22bSBorislav Petkov extern struct event_constraint intel_snb_pebs_event_constraints[];
127727f6d22bSBorislav Petkov 
127827f6d22bSBorislav Petkov extern struct event_constraint intel_ivb_pebs_event_constraints[];
127927f6d22bSBorislav Petkov 
128027f6d22bSBorislav Petkov extern struct event_constraint intel_hsw_pebs_event_constraints[];
128127f6d22bSBorislav Petkov 
1282b3e62463SStephane Eranian extern struct event_constraint intel_bdw_pebs_event_constraints[];
1283b3e62463SStephane Eranian 
128427f6d22bSBorislav Petkov extern struct event_constraint intel_skl_pebs_event_constraints[];
128527f6d22bSBorislav Petkov 
128660176089SKan Liang extern struct event_constraint intel_icl_pebs_event_constraints[];
128760176089SKan Liang 
128861b985e3SKan Liang extern struct event_constraint intel_spr_pebs_event_constraints[];
128961b985e3SKan Liang 
129027f6d22bSBorislav Petkov struct event_constraint *intel_pebs_constraints(struct perf_event *event);
129127f6d22bSBorislav Petkov 
129268f7082fSPeter Zijlstra void intel_pmu_pebs_add(struct perf_event *event);
129368f7082fSPeter Zijlstra 
129468f7082fSPeter Zijlstra void intel_pmu_pebs_del(struct perf_event *event);
129568f7082fSPeter Zijlstra 
129627f6d22bSBorislav Petkov void intel_pmu_pebs_enable(struct perf_event *event);
129727f6d22bSBorislav Petkov 
129827f6d22bSBorislav Petkov void intel_pmu_pebs_disable(struct perf_event *event);
129927f6d22bSBorislav Petkov 
130027f6d22bSBorislav Petkov void intel_pmu_pebs_enable_all(void);
130127f6d22bSBorislav Petkov 
130227f6d22bSBorislav Petkov void intel_pmu_pebs_disable_all(void);
130327f6d22bSBorislav Petkov 
130427f6d22bSBorislav Petkov void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
130527f6d22bSBorislav Petkov 
13065bee2cc6SKan Liang void intel_pmu_auto_reload_read(struct perf_event *event);
13075bee2cc6SKan Liang 
13085624986dSKan Liang void intel_pmu_store_pebs_lbrs(struct lbr_entry *lbr);
1309c22497f5SKan Liang 
131027f6d22bSBorislav Petkov void intel_ds_init(void);
131127f6d22bSBorislav Petkov 
1312421ca868SAlexey Budankov void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1313421ca868SAlexey Budankov 				 struct perf_event_context *next);
1314421ca868SAlexey Budankov 
131527f6d22bSBorislav Petkov void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
131627f6d22bSBorislav Petkov 
131719fc9dddSDavid Carrillo-Cisneros u64 lbr_from_signext_quirk_wr(u64 val);
131819fc9dddSDavid Carrillo-Cisneros 
131927f6d22bSBorislav Petkov void intel_pmu_lbr_reset(void);
132027f6d22bSBorislav Petkov 
13219f354a72SKan Liang void intel_pmu_lbr_reset_32(void);
13229f354a72SKan Liang 
13239f354a72SKan Liang void intel_pmu_lbr_reset_64(void);
13249f354a72SKan Liang 
132568f7082fSPeter Zijlstra void intel_pmu_lbr_add(struct perf_event *event);
132627f6d22bSBorislav Petkov 
132768f7082fSPeter Zijlstra void intel_pmu_lbr_del(struct perf_event *event);
132827f6d22bSBorislav Petkov 
132927f6d22bSBorislav Petkov void intel_pmu_lbr_enable_all(bool pmi);
133027f6d22bSBorislav Petkov 
133127f6d22bSBorislav Petkov void intel_pmu_lbr_disable_all(void);
133227f6d22bSBorislav Petkov 
133327f6d22bSBorislav Petkov void intel_pmu_lbr_read(void);
133427f6d22bSBorislav Petkov 
1335c301b1d8SKan Liang void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc);
1336c301b1d8SKan Liang 
1337c301b1d8SKan Liang void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc);
1338c301b1d8SKan Liang 
1339799571bfSKan Liang void intel_pmu_lbr_save(void *ctx);
1340799571bfSKan Liang 
1341799571bfSKan Liang void intel_pmu_lbr_restore(void *ctx);
1342799571bfSKan Liang 
134327f6d22bSBorislav Petkov void intel_pmu_lbr_init_core(void);
134427f6d22bSBorislav Petkov 
134527f6d22bSBorislav Petkov void intel_pmu_lbr_init_nhm(void);
134627f6d22bSBorislav Petkov 
134727f6d22bSBorislav Petkov void intel_pmu_lbr_init_atom(void);
134827f6d22bSBorislav Petkov 
1349f21d5adcSKan Liang void intel_pmu_lbr_init_slm(void);
1350f21d5adcSKan Liang 
135127f6d22bSBorislav Petkov void intel_pmu_lbr_init_snb(void);
135227f6d22bSBorislav Petkov 
135327f6d22bSBorislav Petkov void intel_pmu_lbr_init_hsw(void);
135427f6d22bSBorislav Petkov 
135527f6d22bSBorislav Petkov void intel_pmu_lbr_init_skl(void);
135627f6d22bSBorislav Petkov 
135727f6d22bSBorislav Petkov void intel_pmu_lbr_init_knl(void);
135827f6d22bSBorislav Petkov 
135947125db2SKan Liang void intel_pmu_arch_lbr_init(void);
136047125db2SKan Liang 
1361e17dc653SAndi Kleen void intel_pmu_pebs_data_source_nhm(void);
1362e17dc653SAndi Kleen 
13636ae5fa61SAndi Kleen void intel_pmu_pebs_data_source_skl(bool pmem);
13646ae5fa61SAndi Kleen 
136527f6d22bSBorislav Petkov int intel_pmu_setup_lbr_filter(struct perf_event *event);
136627f6d22bSBorislav Petkov 
136727f6d22bSBorislav Petkov void intel_pt_interrupt(void);
136827f6d22bSBorislav Petkov 
136927f6d22bSBorislav Petkov int intel_bts_interrupt(void);
137027f6d22bSBorislav Petkov 
137127f6d22bSBorislav Petkov void intel_bts_enable_local(void);
137227f6d22bSBorislav Petkov 
137327f6d22bSBorislav Petkov void intel_bts_disable_local(void);
137427f6d22bSBorislav Petkov 
137527f6d22bSBorislav Petkov int p4_pmu_init(void);
137627f6d22bSBorislav Petkov 
137727f6d22bSBorislav Petkov int p6_pmu_init(void);
137827f6d22bSBorislav Petkov 
137927f6d22bSBorislav Petkov int knc_pmu_init(void);
138027f6d22bSBorislav Petkov 
138127f6d22bSBorislav Petkov static inline int is_ht_workaround_enabled(void)
138227f6d22bSBorislav Petkov {
138327f6d22bSBorislav Petkov 	return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
138427f6d22bSBorislav Petkov }
138527f6d22bSBorislav Petkov 
138627f6d22bSBorislav Petkov #else /* CONFIG_CPU_SUP_INTEL */
138727f6d22bSBorislav Petkov 
138827f6d22bSBorislav Petkov static inline void reserve_ds_buffers(void)
138927f6d22bSBorislav Petkov {
139027f6d22bSBorislav Petkov }
139127f6d22bSBorislav Petkov 
139227f6d22bSBorislav Petkov static inline void release_ds_buffers(void)
139327f6d22bSBorislav Petkov {
139427f6d22bSBorislav Petkov }
139527f6d22bSBorislav Petkov 
1396c085fb87SKan Liang static inline void release_lbr_buffers(void)
1397c085fb87SKan Liang {
1398c085fb87SKan Liang }
1399c085fb87SKan Liang 
1400488e13a4SLike Xu static inline void reserve_lbr_buffers(void)
1401488e13a4SLike Xu {
1402488e13a4SLike Xu }
1403488e13a4SLike Xu 
140427f6d22bSBorislav Petkov static inline int intel_pmu_init(void)
140527f6d22bSBorislav Petkov {
140627f6d22bSBorislav Petkov 	return 0;
140727f6d22bSBorislav Petkov }
140827f6d22bSBorislav Petkov 
1409f764c58bSPeter Zijlstra static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
141027f6d22bSBorislav Petkov {
1411d01b1f96SPeter Zijlstra (Intel) 	return 0;
1412d01b1f96SPeter Zijlstra (Intel) }
1413d01b1f96SPeter Zijlstra (Intel) 
1414f764c58bSPeter Zijlstra static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
1415d01b1f96SPeter Zijlstra (Intel) {
141627f6d22bSBorislav Petkov }
141727f6d22bSBorislav Petkov 
141827f6d22bSBorislav Petkov static inline int is_ht_workaround_enabled(void)
141927f6d22bSBorislav Petkov {
142027f6d22bSBorislav Petkov 	return 0;
142127f6d22bSBorislav Petkov }
142227f6d22bSBorislav Petkov #endif /* CONFIG_CPU_SUP_INTEL */
14233a4ac121SCodyYao-oc 
14243a4ac121SCodyYao-oc #if ((defined CONFIG_CPU_SUP_CENTAUR) || (defined CONFIG_CPU_SUP_ZHAOXIN))
14253a4ac121SCodyYao-oc int zhaoxin_pmu_init(void);
14263a4ac121SCodyYao-oc #else
14273a4ac121SCodyYao-oc static inline int zhaoxin_pmu_init(void)
14283a4ac121SCodyYao-oc {
14293a4ac121SCodyYao-oc 	return 0;
14303a4ac121SCodyYao-oc }
14313a4ac121SCodyYao-oc #endif /*CONFIG_CPU_SUP_CENTAUR or CONFIG_CPU_SUP_ZHAOXIN*/
1432