1 // SPDX-License-Identifier: GPL-2.0 2 /* pci.c: UltraSparc PCI controller support. 3 * 4 * Copyright (C) 1997, 1998, 1999 David S. Miller (davem@redhat.com) 5 * Copyright (C) 1998, 1999 Eddie C. Dost (ecd@skynet.be) 6 * Copyright (C) 1999 Jakub Jelinek (jj@ultra.linux.cz) 7 * 8 * OF tree based PCI bus probing taken from the PowerPC port 9 * with minor modifications, see there for credits. 10 */ 11 12 #include <linux/export.h> 13 #include <linux/kernel.h> 14 #include <linux/string.h> 15 #include <linux/sched.h> 16 #include <linux/capability.h> 17 #include <linux/errno.h> 18 #include <linux/pci.h> 19 #include <linux/msi.h> 20 #include <linux/irq.h> 21 #include <linux/init.h> 22 #include <linux/of.h> 23 #include <linux/of_device.h> 24 #include <linux/pgtable.h> 25 26 #include <linux/uaccess.h> 27 #include <asm/irq.h> 28 #include <asm/prom.h> 29 #include <asm/apb.h> 30 31 #include "pci_impl.h" 32 #include "kernel.h" 33 34 /* List of all PCI controllers found in the system. */ 35 struct pci_pbm_info *pci_pbm_root = NULL; 36 37 /* Each PBM found gets a unique index. */ 38 int pci_num_pbms = 0; 39 40 volatile int pci_poke_in_progress; 41 volatile int pci_poke_cpu = -1; 42 volatile int pci_poke_faulted; 43 44 static DEFINE_SPINLOCK(pci_poke_lock); 45 46 void pci_config_read8(u8 *addr, u8 *ret) 47 { 48 unsigned long flags; 49 u8 byte; 50 51 spin_lock_irqsave(&pci_poke_lock, flags); 52 pci_poke_cpu = smp_processor_id(); 53 pci_poke_in_progress = 1; 54 pci_poke_faulted = 0; 55 __asm__ __volatile__("membar #Sync\n\t" 56 "lduba [%1] %2, %0\n\t" 57 "membar #Sync" 58 : "=r" (byte) 59 : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L) 60 : "memory"); 61 pci_poke_in_progress = 0; 62 pci_poke_cpu = -1; 63 if (!pci_poke_faulted) 64 *ret = byte; 65 spin_unlock_irqrestore(&pci_poke_lock, flags); 66 } 67 68 void pci_config_read16(u16 *addr, u16 *ret) 69 { 70 unsigned long flags; 71 u16 word; 72 73 spin_lock_irqsave(&pci_poke_lock, flags); 74 pci_poke_cpu = smp_processor_id(); 75 pci_poke_in_progress = 1; 76 pci_poke_faulted = 0; 77 __asm__ __volatile__("membar #Sync\n\t" 78 "lduha [%1] %2, %0\n\t" 79 "membar #Sync" 80 : "=r" (word) 81 : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L) 82 : "memory"); 83 pci_poke_in_progress = 0; 84 pci_poke_cpu = -1; 85 if (!pci_poke_faulted) 86 *ret = word; 87 spin_unlock_irqrestore(&pci_poke_lock, flags); 88 } 89 90 void pci_config_read32(u32 *addr, u32 *ret) 91 { 92 unsigned long flags; 93 u32 dword; 94 95 spin_lock_irqsave(&pci_poke_lock, flags); 96 pci_poke_cpu = smp_processor_id(); 97 pci_poke_in_progress = 1; 98 pci_poke_faulted = 0; 99 __asm__ __volatile__("membar #Sync\n\t" 100 "lduwa [%1] %2, %0\n\t" 101 "membar #Sync" 102 : "=r" (dword) 103 : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L) 104 : "memory"); 105 pci_poke_in_progress = 0; 106 pci_poke_cpu = -1; 107 if (!pci_poke_faulted) 108 *ret = dword; 109 spin_unlock_irqrestore(&pci_poke_lock, flags); 110 } 111 112 void pci_config_write8(u8 *addr, u8 val) 113 { 114 unsigned long flags; 115 116 spin_lock_irqsave(&pci_poke_lock, flags); 117 pci_poke_cpu = smp_processor_id(); 118 pci_poke_in_progress = 1; 119 pci_poke_faulted = 0; 120 __asm__ __volatile__("membar #Sync\n\t" 121 "stba %0, [%1] %2\n\t" 122 "membar #Sync" 123 : /* no outputs */ 124 : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L) 125 : "memory"); 126 pci_poke_in_progress = 0; 127 pci_poke_cpu = -1; 128 spin_unlock_irqrestore(&pci_poke_lock, flags); 129 } 130 131 void pci_config_write16(u16 *addr, u16 val) 132 { 133 unsigned long flags; 134 135 spin_lock_irqsave(&pci_poke_lock, flags); 136 pci_poke_cpu = smp_processor_id(); 137 pci_poke_in_progress = 1; 138 pci_poke_faulted = 0; 139 __asm__ __volatile__("membar #Sync\n\t" 140 "stha %0, [%1] %2\n\t" 141 "membar #Sync" 142 : /* no outputs */ 143 : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L) 144 : "memory"); 145 pci_poke_in_progress = 0; 146 pci_poke_cpu = -1; 147 spin_unlock_irqrestore(&pci_poke_lock, flags); 148 } 149 150 void pci_config_write32(u32 *addr, u32 val) 151 { 152 unsigned long flags; 153 154 spin_lock_irqsave(&pci_poke_lock, flags); 155 pci_poke_cpu = smp_processor_id(); 156 pci_poke_in_progress = 1; 157 pci_poke_faulted = 0; 158 __asm__ __volatile__("membar #Sync\n\t" 159 "stwa %0, [%1] %2\n\t" 160 "membar #Sync" 161 : /* no outputs */ 162 : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L) 163 : "memory"); 164 pci_poke_in_progress = 0; 165 pci_poke_cpu = -1; 166 spin_unlock_irqrestore(&pci_poke_lock, flags); 167 } 168 169 static int ofpci_verbose; 170 171 static int __init ofpci_debug(char *str) 172 { 173 int val = 0; 174 175 get_option(&str, &val); 176 if (val) 177 ofpci_verbose = 1; 178 return 1; 179 } 180 181 __setup("ofpci_debug=", ofpci_debug); 182 183 static unsigned long pci_parse_of_flags(u32 addr0) 184 { 185 unsigned long flags = 0; 186 187 if (addr0 & 0x02000000) { 188 flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY; 189 flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M; 190 if (addr0 & 0x01000000) 191 flags |= IORESOURCE_MEM_64 192 | PCI_BASE_ADDRESS_MEM_TYPE_64; 193 if (addr0 & 0x40000000) 194 flags |= IORESOURCE_PREFETCH 195 | PCI_BASE_ADDRESS_MEM_PREFETCH; 196 } else if (addr0 & 0x01000000) 197 flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO; 198 return flags; 199 } 200 201 /* The of_device layer has translated all of the assigned-address properties 202 * into physical address resources, we only have to figure out the register 203 * mapping. 204 */ 205 static void pci_parse_of_addrs(struct platform_device *op, 206 struct device_node *node, 207 struct pci_dev *dev) 208 { 209 struct resource *op_res; 210 const u32 *addrs; 211 int proplen; 212 213 addrs = of_get_property(node, "assigned-addresses", &proplen); 214 if (!addrs) 215 return; 216 if (ofpci_verbose) 217 pci_info(dev, " parse addresses (%d bytes) @ %p\n", 218 proplen, addrs); 219 op_res = &op->resource[0]; 220 for (; proplen >= 20; proplen -= 20, addrs += 5, op_res++) { 221 struct resource *res; 222 unsigned long flags; 223 int i; 224 225 flags = pci_parse_of_flags(addrs[0]); 226 if (!flags) 227 continue; 228 i = addrs[0] & 0xff; 229 if (ofpci_verbose) 230 pci_info(dev, " start: %llx, end: %llx, i: %x\n", 231 op_res->start, op_res->end, i); 232 233 if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) { 234 res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2]; 235 } else if (i == dev->rom_base_reg) { 236 res = &dev->resource[PCI_ROM_RESOURCE]; 237 flags |= IORESOURCE_READONLY | IORESOURCE_SIZEALIGN; 238 } else { 239 pci_err(dev, "bad cfg reg num 0x%x\n", i); 240 continue; 241 } 242 res->start = op_res->start; 243 res->end = op_res->end; 244 res->flags = flags; 245 res->name = pci_name(dev); 246 247 pci_info(dev, "reg 0x%x: %pR\n", i, res); 248 } 249 } 250 251 static void pci_init_dev_archdata(struct dev_archdata *sd, void *iommu, 252 void *stc, void *host_controller, 253 struct platform_device *op, 254 int numa_node) 255 { 256 sd->iommu = iommu; 257 sd->stc = stc; 258 sd->host_controller = host_controller; 259 sd->op = op; 260 sd->numa_node = numa_node; 261 } 262 263 static struct pci_dev *of_create_pci_dev(struct pci_pbm_info *pbm, 264 struct device_node *node, 265 struct pci_bus *bus, int devfn) 266 { 267 struct dev_archdata *sd; 268 struct platform_device *op; 269 struct pci_dev *dev; 270 u32 class; 271 272 dev = pci_alloc_dev(bus); 273 if (!dev) 274 return NULL; 275 276 op = of_find_device_by_node(node); 277 sd = &dev->dev.archdata; 278 pci_init_dev_archdata(sd, pbm->iommu, &pbm->stc, pbm, op, 279 pbm->numa_node); 280 sd = &op->dev.archdata; 281 sd->iommu = pbm->iommu; 282 sd->stc = &pbm->stc; 283 sd->numa_node = pbm->numa_node; 284 285 if (of_node_name_eq(node, "ebus")) 286 of_propagate_archdata(op); 287 288 if (ofpci_verbose) 289 pci_info(bus," create device, devfn: %x, type: %s\n", 290 devfn, of_node_get_device_type(node)); 291 292 dev->sysdata = node; 293 dev->dev.parent = bus->bridge; 294 dev->dev.bus = &pci_bus_type; 295 dev->dev.of_node = of_node_get(node); 296 dev->devfn = devfn; 297 dev->multifunction = 0; /* maybe a lie? */ 298 set_pcie_port_type(dev); 299 300 pci_dev_assign_slot(dev); 301 dev->vendor = of_getintprop_default(node, "vendor-id", 0xffff); 302 dev->device = of_getintprop_default(node, "device-id", 0xffff); 303 dev->subsystem_vendor = 304 of_getintprop_default(node, "subsystem-vendor-id", 0); 305 dev->subsystem_device = 306 of_getintprop_default(node, "subsystem-id", 0); 307 308 dev->cfg_size = pci_cfg_space_size(dev); 309 310 /* We can't actually use the firmware value, we have 311 * to read what is in the register right now. One 312 * reason is that in the case of IDE interfaces the 313 * firmware can sample the value before the the IDE 314 * interface is programmed into native mode. 315 */ 316 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class); 317 dev->class = class >> 8; 318 dev->revision = class & 0xff; 319 320 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(bus), 321 dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn)); 322 323 /* I have seen IDE devices which will not respond to 324 * the bmdma simplex check reads if bus mastering is 325 * disabled. 326 */ 327 if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE) 328 pci_set_master(dev); 329 330 dev->current_state = PCI_UNKNOWN; /* unknown power state */ 331 dev->error_state = pci_channel_io_normal; 332 dev->dma_mask = 0xffffffff; 333 334 if (of_node_name_eq(node, "pci")) { 335 /* a PCI-PCI bridge */ 336 dev->hdr_type = PCI_HEADER_TYPE_BRIDGE; 337 dev->rom_base_reg = PCI_ROM_ADDRESS1; 338 } else if (of_node_is_type(node, "cardbus")) { 339 dev->hdr_type = PCI_HEADER_TYPE_CARDBUS; 340 } else { 341 dev->hdr_type = PCI_HEADER_TYPE_NORMAL; 342 dev->rom_base_reg = PCI_ROM_ADDRESS; 343 344 dev->irq = sd->op->archdata.irqs[0]; 345 if (dev->irq == 0xffffffff) 346 dev->irq = PCI_IRQ_NONE; 347 } 348 349 pci_info(dev, "[%04x:%04x] type %02x class %#08x\n", 350 dev->vendor, dev->device, dev->hdr_type, dev->class); 351 352 pci_parse_of_addrs(sd->op, node, dev); 353 354 if (ofpci_verbose) 355 pci_info(dev, " adding to system ...\n"); 356 357 pci_device_add(dev, bus); 358 359 return dev; 360 } 361 362 static void apb_calc_first_last(u8 map, u32 *first_p, u32 *last_p) 363 { 364 u32 idx, first, last; 365 366 first = 8; 367 last = 0; 368 for (idx = 0; idx < 8; idx++) { 369 if ((map & (1 << idx)) != 0) { 370 if (first > idx) 371 first = idx; 372 if (last < idx) 373 last = idx; 374 } 375 } 376 377 *first_p = first; 378 *last_p = last; 379 } 380 381 /* Cook up fake bus resources for SUNW,simba PCI bridges which lack 382 * a proper 'ranges' property. 383 */ 384 static void apb_fake_ranges(struct pci_dev *dev, 385 struct pci_bus *bus, 386 struct pci_pbm_info *pbm) 387 { 388 struct pci_bus_region region; 389 struct resource *res; 390 u32 first, last; 391 u8 map; 392 393 pci_read_config_byte(dev, APB_IO_ADDRESS_MAP, &map); 394 apb_calc_first_last(map, &first, &last); 395 res = bus->resource[0]; 396 res->flags = IORESOURCE_IO; 397 region.start = (first << 21); 398 region.end = (last << 21) + ((1 << 21) - 1); 399 pcibios_bus_to_resource(dev->bus, res, ®ion); 400 401 pci_read_config_byte(dev, APB_MEM_ADDRESS_MAP, &map); 402 apb_calc_first_last(map, &first, &last); 403 res = bus->resource[1]; 404 res->flags = IORESOURCE_MEM; 405 region.start = (first << 29); 406 region.end = (last << 29) + ((1 << 29) - 1); 407 pcibios_bus_to_resource(dev->bus, res, ®ion); 408 } 409 410 static void pci_of_scan_bus(struct pci_pbm_info *pbm, 411 struct device_node *node, 412 struct pci_bus *bus); 413 414 #define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1]) 415 416 static void of_scan_pci_bridge(struct pci_pbm_info *pbm, 417 struct device_node *node, 418 struct pci_dev *dev) 419 { 420 struct pci_bus *bus; 421 const u32 *busrange, *ranges; 422 int len, i, simba; 423 struct pci_bus_region region; 424 struct resource *res; 425 unsigned int flags; 426 u64 size; 427 428 if (ofpci_verbose) 429 pci_info(dev, "of_scan_pci_bridge(%pOF)\n", node); 430 431 /* parse bus-range property */ 432 busrange = of_get_property(node, "bus-range", &len); 433 if (busrange == NULL || len != 8) { 434 pci_info(dev, "Can't get bus-range for PCI-PCI bridge %pOF\n", 435 node); 436 return; 437 } 438 439 if (ofpci_verbose) 440 pci_info(dev, " Bridge bus range [%u --> %u]\n", 441 busrange[0], busrange[1]); 442 443 ranges = of_get_property(node, "ranges", &len); 444 simba = 0; 445 if (ranges == NULL) { 446 const char *model = of_get_property(node, "model", NULL); 447 if (model && !strcmp(model, "SUNW,simba")) 448 simba = 1; 449 } 450 451 bus = pci_add_new_bus(dev->bus, dev, busrange[0]); 452 if (!bus) { 453 pci_err(dev, "Failed to create pci bus for %pOF\n", 454 node); 455 return; 456 } 457 458 bus->primary = dev->bus->number; 459 pci_bus_insert_busn_res(bus, busrange[0], busrange[1]); 460 bus->bridge_ctl = 0; 461 462 if (ofpci_verbose) 463 pci_info(dev, " Bridge ranges[%p] simba[%d]\n", 464 ranges, simba); 465 466 /* parse ranges property, or cook one up by hand for Simba */ 467 /* PCI #address-cells == 3 and #size-cells == 2 always */ 468 res = &dev->resource[PCI_BRIDGE_RESOURCES]; 469 for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) { 470 res->flags = 0; 471 bus->resource[i] = res; 472 ++res; 473 } 474 if (simba) { 475 apb_fake_ranges(dev, bus, pbm); 476 goto after_ranges; 477 } else if (ranges == NULL) { 478 pci_read_bridge_bases(bus); 479 goto after_ranges; 480 } 481 i = 1; 482 for (; len >= 32; len -= 32, ranges += 8) { 483 u64 start; 484 485 if (ofpci_verbose) 486 pci_info(dev, " RAW Range[%08x:%08x:%08x:%08x:%08x:%08x:" 487 "%08x:%08x]\n", 488 ranges[0], ranges[1], ranges[2], ranges[3], 489 ranges[4], ranges[5], ranges[6], ranges[7]); 490 491 flags = pci_parse_of_flags(ranges[0]); 492 size = GET_64BIT(ranges, 6); 493 if (flags == 0 || size == 0) 494 continue; 495 496 /* On PCI-Express systems, PCI bridges that have no devices downstream 497 * have a bogus size value where the first 32-bit cell is 0xffffffff. 498 * This results in a bogus range where start + size overflows. 499 * 500 * Just skip these otherwise the kernel will complain when the resource 501 * tries to be claimed. 502 */ 503 if (size >> 32 == 0xffffffff) 504 continue; 505 506 if (flags & IORESOURCE_IO) { 507 res = bus->resource[0]; 508 if (res->flags) { 509 pci_err(dev, "ignoring extra I/O range" 510 " for bridge %pOF\n", node); 511 continue; 512 } 513 } else { 514 if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) { 515 pci_err(dev, "too many memory ranges" 516 " for bridge %pOF\n", node); 517 continue; 518 } 519 res = bus->resource[i]; 520 ++i; 521 } 522 523 res->flags = flags; 524 region.start = start = GET_64BIT(ranges, 1); 525 region.end = region.start + size - 1; 526 527 if (ofpci_verbose) 528 pci_info(dev, " Using flags[%08x] start[%016llx] size[%016llx]\n", 529 flags, start, size); 530 531 pcibios_bus_to_resource(dev->bus, res, ®ion); 532 } 533 after_ranges: 534 sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus), 535 bus->number); 536 if (ofpci_verbose) 537 pci_info(dev, " bus name: %s\n", bus->name); 538 539 pci_of_scan_bus(pbm, node, bus); 540 } 541 542 static void pci_of_scan_bus(struct pci_pbm_info *pbm, 543 struct device_node *node, 544 struct pci_bus *bus) 545 { 546 struct device_node *child; 547 const u32 *reg; 548 int reglen, devfn, prev_devfn; 549 struct pci_dev *dev; 550 551 if (ofpci_verbose) 552 pci_info(bus, "scan_bus[%pOF] bus no %d\n", 553 node, bus->number); 554 555 prev_devfn = -1; 556 for_each_child_of_node(node, child) { 557 if (ofpci_verbose) 558 pci_info(bus, " * %pOF\n", child); 559 reg = of_get_property(child, "reg", ®len); 560 if (reg == NULL || reglen < 20) 561 continue; 562 563 devfn = (reg[0] >> 8) & 0xff; 564 565 /* This is a workaround for some device trees 566 * which list PCI devices twice. On the V100 567 * for example, device number 3 is listed twice. 568 * Once as "pm" and once again as "lomp". 569 */ 570 if (devfn == prev_devfn) 571 continue; 572 prev_devfn = devfn; 573 574 /* create a new pci_dev for this device */ 575 dev = of_create_pci_dev(pbm, child, bus, devfn); 576 if (!dev) 577 continue; 578 if (ofpci_verbose) 579 pci_info(dev, "dev header type: %x\n", dev->hdr_type); 580 581 if (pci_is_bridge(dev)) 582 of_scan_pci_bridge(pbm, child, dev); 583 } 584 } 585 586 static ssize_t 587 show_pciobppath_attr(struct device * dev, struct device_attribute * attr, char * buf) 588 { 589 struct pci_dev *pdev; 590 struct device_node *dp; 591 592 pdev = to_pci_dev(dev); 593 dp = pdev->dev.of_node; 594 595 return scnprintf(buf, PAGE_SIZE, "%pOF\n", dp); 596 } 597 598 static DEVICE_ATTR(obppath, S_IRUSR | S_IRGRP | S_IROTH, show_pciobppath_attr, NULL); 599 600 static void pci_bus_register_of_sysfs(struct pci_bus *bus) 601 { 602 struct pci_dev *dev; 603 struct pci_bus *child_bus; 604 int err; 605 606 list_for_each_entry(dev, &bus->devices, bus_list) { 607 /* we don't really care if we can create this file or 608 * not, but we need to assign the result of the call 609 * or the world will fall under alien invasion and 610 * everybody will be frozen on a spaceship ready to be 611 * eaten on alpha centauri by some green and jelly 612 * humanoid. 613 */ 614 err = sysfs_create_file(&dev->dev.kobj, &dev_attr_obppath.attr); 615 (void) err; 616 } 617 list_for_each_entry(child_bus, &bus->children, node) 618 pci_bus_register_of_sysfs(child_bus); 619 } 620 621 static void pci_claim_legacy_resources(struct pci_dev *dev) 622 { 623 struct pci_bus_region region; 624 struct resource *p, *root, *conflict; 625 626 if ((dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) 627 return; 628 629 p = kzalloc(sizeof(*p), GFP_KERNEL); 630 if (!p) 631 return; 632 633 p->name = "Video RAM area"; 634 p->flags = IORESOURCE_MEM | IORESOURCE_BUSY; 635 636 region.start = 0xa0000UL; 637 region.end = region.start + 0x1ffffUL; 638 pcibios_bus_to_resource(dev->bus, p, ®ion); 639 640 root = pci_find_parent_resource(dev, p); 641 if (!root) { 642 pci_info(dev, "can't claim VGA legacy %pR: no compatible bridge window\n", p); 643 goto err; 644 } 645 646 conflict = request_resource_conflict(root, p); 647 if (conflict) { 648 pci_info(dev, "can't claim VGA legacy %pR: address conflict with %s %pR\n", 649 p, conflict->name, conflict); 650 goto err; 651 } 652 653 pci_info(dev, "VGA legacy framebuffer %pR\n", p); 654 return; 655 656 err: 657 kfree(p); 658 } 659 660 static void pci_claim_bus_resources(struct pci_bus *bus) 661 { 662 struct pci_bus *child_bus; 663 struct pci_dev *dev; 664 665 list_for_each_entry(dev, &bus->devices, bus_list) { 666 struct resource *r; 667 int i; 668 669 pci_dev_for_each_resource(dev, r, i) { 670 if (r->parent || !r->start || !r->flags) 671 continue; 672 673 if (ofpci_verbose) 674 pci_info(dev, "Claiming Resource %d: %pR\n", 675 i, r); 676 677 pci_claim_resource(dev, i); 678 } 679 680 pci_claim_legacy_resources(dev); 681 } 682 683 list_for_each_entry(child_bus, &bus->children, node) 684 pci_claim_bus_resources(child_bus); 685 } 686 687 struct pci_bus *pci_scan_one_pbm(struct pci_pbm_info *pbm, 688 struct device *parent) 689 { 690 LIST_HEAD(resources); 691 struct device_node *node = pbm->op->dev.of_node; 692 struct pci_bus *bus; 693 694 printk("PCI: Scanning PBM %pOF\n", node); 695 696 pci_add_resource_offset(&resources, &pbm->io_space, 697 pbm->io_offset); 698 pci_add_resource_offset(&resources, &pbm->mem_space, 699 pbm->mem_offset); 700 if (pbm->mem64_space.flags) 701 pci_add_resource_offset(&resources, &pbm->mem64_space, 702 pbm->mem64_offset); 703 pbm->busn.start = pbm->pci_first_busno; 704 pbm->busn.end = pbm->pci_last_busno; 705 pbm->busn.flags = IORESOURCE_BUS; 706 pci_add_resource(&resources, &pbm->busn); 707 bus = pci_create_root_bus(parent, pbm->pci_first_busno, pbm->pci_ops, 708 pbm, &resources); 709 if (!bus) { 710 printk(KERN_ERR "Failed to create bus for %pOF\n", node); 711 pci_free_resource_list(&resources); 712 return NULL; 713 } 714 715 pci_of_scan_bus(pbm, node, bus); 716 pci_bus_register_of_sysfs(bus); 717 718 pci_claim_bus_resources(bus); 719 720 pci_bus_add_devices(bus); 721 return bus; 722 } 723 724 int pcibios_enable_device(struct pci_dev *dev, int mask) 725 { 726 struct resource *res; 727 u16 cmd, oldcmd; 728 int i; 729 730 pci_read_config_word(dev, PCI_COMMAND, &cmd); 731 oldcmd = cmd; 732 733 pci_dev_for_each_resource(dev, res, i) { 734 /* Only set up the requested stuff */ 735 if (!(mask & (1<<i))) 736 continue; 737 738 if (res->flags & IORESOURCE_IO) 739 cmd |= PCI_COMMAND_IO; 740 if (res->flags & IORESOURCE_MEM) 741 cmd |= PCI_COMMAND_MEMORY; 742 } 743 744 if (cmd != oldcmd) { 745 pci_info(dev, "enabling device (%04x -> %04x)\n", oldcmd, cmd); 746 pci_write_config_word(dev, PCI_COMMAND, cmd); 747 } 748 return 0; 749 } 750 751 /* Platform support for /proc/bus/pci/X/Y mmap()s. */ 752 int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma) 753 { 754 struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller; 755 resource_size_t ioaddr = pci_resource_start(pdev, bar); 756 757 if (!pbm) 758 return -EINVAL; 759 760 vma->vm_pgoff += (ioaddr + pbm->io_space.start) >> PAGE_SHIFT; 761 762 return 0; 763 } 764 765 #ifdef CONFIG_NUMA 766 int pcibus_to_node(struct pci_bus *pbus) 767 { 768 struct pci_pbm_info *pbm = pbus->sysdata; 769 770 return pbm->numa_node; 771 } 772 EXPORT_SYMBOL(pcibus_to_node); 773 #endif 774 775 /* Return the domain number for this pci bus */ 776 777 int pci_domain_nr(struct pci_bus *pbus) 778 { 779 struct pci_pbm_info *pbm = pbus->sysdata; 780 int ret; 781 782 if (!pbm) { 783 ret = -ENXIO; 784 } else { 785 ret = pbm->index; 786 } 787 788 return ret; 789 } 790 EXPORT_SYMBOL(pci_domain_nr); 791 792 #ifdef CONFIG_PCI_MSI 793 int arch_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc) 794 { 795 struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller; 796 unsigned int irq; 797 798 if (!pbm->setup_msi_irq) 799 return -EINVAL; 800 801 return pbm->setup_msi_irq(&irq, pdev, desc); 802 } 803 804 void arch_teardown_msi_irq(unsigned int irq) 805 { 806 struct msi_desc *entry = irq_get_msi_desc(irq); 807 struct pci_dev *pdev = msi_desc_to_pci_dev(entry); 808 struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller; 809 810 if (pbm->teardown_msi_irq) 811 pbm->teardown_msi_irq(irq, pdev); 812 } 813 #endif /* !(CONFIG_PCI_MSI) */ 814 815 /* ALI sound chips generate 31-bits of DMA, a special register 816 * determines what bit 31 is emitted as. 817 */ 818 int ali_sound_dma_hack(struct device *dev, u64 device_mask) 819 { 820 struct iommu *iommu = dev->archdata.iommu; 821 struct pci_dev *ali_isa_bridge; 822 u8 val; 823 824 if (!dev_is_pci(dev)) 825 return 0; 826 827 if (to_pci_dev(dev)->vendor != PCI_VENDOR_ID_AL || 828 to_pci_dev(dev)->device != PCI_DEVICE_ID_AL_M5451 || 829 device_mask != 0x7fffffff) 830 return 0; 831 832 ali_isa_bridge = pci_get_device(PCI_VENDOR_ID_AL, 833 PCI_DEVICE_ID_AL_M1533, 834 NULL); 835 836 pci_read_config_byte(ali_isa_bridge, 0x7e, &val); 837 if (iommu->dma_addr_mask & 0x80000000) 838 val |= 0x01; 839 else 840 val &= ~0x01; 841 pci_write_config_byte(ali_isa_bridge, 0x7e, val); 842 pci_dev_put(ali_isa_bridge); 843 return 1; 844 } 845 846 void pci_resource_to_user(const struct pci_dev *pdev, int bar, 847 const struct resource *rp, resource_size_t *start, 848 resource_size_t *end) 849 { 850 struct pci_bus_region region; 851 852 /* 853 * "User" addresses are shown in /sys/devices/pci.../.../resource 854 * and /proc/bus/pci/devices and used as mmap offsets for 855 * /proc/bus/pci/BB/DD.F files (see proc_bus_pci_mmap()). 856 * 857 * On sparc, these are PCI bus addresses, i.e., raw BAR values. 858 */ 859 pcibios_resource_to_bus(pdev->bus, ®ion, (struct resource *) rp); 860 *start = region.start; 861 *end = region.end; 862 } 863 864 void pcibios_set_master(struct pci_dev *dev) 865 { 866 /* No special bus mastering setup handling */ 867 } 868 869 #ifdef CONFIG_PCI_IOV 870 int pcibios_device_add(struct pci_dev *dev) 871 { 872 struct pci_dev *pdev; 873 874 /* Add sriov arch specific initialization here. 875 * Copy dev_archdata from PF to VF 876 */ 877 if (dev->is_virtfn) { 878 struct dev_archdata *psd; 879 880 pdev = dev->physfn; 881 psd = &pdev->dev.archdata; 882 pci_init_dev_archdata(&dev->dev.archdata, psd->iommu, 883 psd->stc, psd->host_controller, NULL, 884 psd->numa_node); 885 } 886 return 0; 887 } 888 #endif /* CONFIG_PCI_IOV */ 889 890 static int __init pcibios_init(void) 891 { 892 pci_dfl_cache_line_size = 64 >> 2; 893 return 0; 894 } 895 subsys_initcall(pcibios_init); 896 897 #ifdef CONFIG_SYSFS 898 899 #define SLOT_NAME_SIZE 11 /* Max decimal digits + null in u32 */ 900 901 static void pcie_bus_slot_names(struct pci_bus *pbus) 902 { 903 struct pci_dev *pdev; 904 struct pci_bus *bus; 905 906 list_for_each_entry(pdev, &pbus->devices, bus_list) { 907 char name[SLOT_NAME_SIZE]; 908 struct pci_slot *pci_slot; 909 const u32 *slot_num; 910 int len; 911 912 slot_num = of_get_property(pdev->dev.of_node, 913 "physical-slot#", &len); 914 915 if (slot_num == NULL || len != 4) 916 continue; 917 918 snprintf(name, sizeof(name), "%u", slot_num[0]); 919 pci_slot = pci_create_slot(pbus, slot_num[0], name, NULL); 920 921 if (IS_ERR(pci_slot)) 922 pr_err("PCI: pci_create_slot returned %ld.\n", 923 PTR_ERR(pci_slot)); 924 } 925 926 list_for_each_entry(bus, &pbus->children, node) 927 pcie_bus_slot_names(bus); 928 } 929 930 static void pci_bus_slot_names(struct device_node *node, struct pci_bus *bus) 931 { 932 const struct pci_slot_names { 933 u32 slot_mask; 934 char names[0]; 935 } *prop; 936 const char *sp; 937 int len, i; 938 u32 mask; 939 940 prop = of_get_property(node, "slot-names", &len); 941 if (!prop) 942 return; 943 944 mask = prop->slot_mask; 945 sp = prop->names; 946 947 if (ofpci_verbose) 948 pci_info(bus, "Making slots for [%pOF] mask[0x%02x]\n", 949 node, mask); 950 951 i = 0; 952 while (mask) { 953 struct pci_slot *pci_slot; 954 u32 this_bit = 1 << i; 955 956 if (!(mask & this_bit)) { 957 i++; 958 continue; 959 } 960 961 if (ofpci_verbose) 962 pci_info(bus, "Making slot [%s]\n", sp); 963 964 pci_slot = pci_create_slot(bus, i, sp, NULL); 965 if (IS_ERR(pci_slot)) 966 pci_err(bus, "pci_create_slot returned %ld\n", 967 PTR_ERR(pci_slot)); 968 969 sp += strlen(sp) + 1; 970 mask &= ~this_bit; 971 i++; 972 } 973 } 974 975 static int __init of_pci_slot_init(void) 976 { 977 struct pci_bus *pbus = NULL; 978 979 while ((pbus = pci_find_next_bus(pbus)) != NULL) { 980 struct device_node *node; 981 struct pci_dev *pdev; 982 983 pdev = list_first_entry(&pbus->devices, struct pci_dev, 984 bus_list); 985 986 if (pdev && pci_is_pcie(pdev)) { 987 pcie_bus_slot_names(pbus); 988 } else { 989 990 if (pbus->self) { 991 992 /* PCI->PCI bridge */ 993 node = pbus->self->dev.of_node; 994 995 } else { 996 struct pci_pbm_info *pbm = pbus->sysdata; 997 998 /* Host PCI controller */ 999 node = pbm->op->dev.of_node; 1000 } 1001 1002 pci_bus_slot_names(node, pbus); 1003 } 1004 } 1005 1006 return 0; 1007 } 1008 device_initcall(of_pci_slot_init); 1009 #endif 1010