16f52b16cSGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 254579826SDavid Howells #ifndef _SPARC_ASI_H 354579826SDavid Howells #define _SPARC_ASI_H 454579826SDavid Howells 554579826SDavid Howells /* asi.h: Address Space Identifier values for the sparc. 654579826SDavid Howells * 754579826SDavid Howells * Copyright (C) 1995,1996 David S. Miller (davem@caip.rutgers.edu) 854579826SDavid Howells * 954579826SDavid Howells * Pioneer work for sun4m: Paul Hatchman (paul@sfe.com.au) 1054579826SDavid Howells * Joint edition for sun4c+sun4m: Pete A. Zaitcev <zaitcev@ipmce.su> 1154579826SDavid Howells */ 1254579826SDavid Howells 1354579826SDavid Howells /* The first batch are for the sun4c. */ 1454579826SDavid Howells 1554579826SDavid Howells #define ASI_NULL1 0x00 1654579826SDavid Howells #define ASI_NULL2 0x01 1754579826SDavid Howells 1854579826SDavid Howells /* sun4c and sun4 control registers and mmu/vac ops */ 1954579826SDavid Howells #define ASI_CONTROL 0x02 2054579826SDavid Howells #define ASI_SEGMAP 0x03 2154579826SDavid Howells #define ASI_PTE 0x04 2254579826SDavid Howells #define ASI_HWFLUSHSEG 0x05 2354579826SDavid Howells #define ASI_HWFLUSHPAGE 0x06 2454579826SDavid Howells #define ASI_REGMAP 0x06 2554579826SDavid Howells #define ASI_HWFLUSHCONTEXT 0x07 2654579826SDavid Howells 2754579826SDavid Howells #define ASI_USERTXT 0x08 2854579826SDavid Howells #define ASI_KERNELTXT 0x09 2954579826SDavid Howells #define ASI_USERDATA 0x0a 3054579826SDavid Howells #define ASI_KERNELDATA 0x0b 3154579826SDavid Howells 3254579826SDavid Howells /* VAC Cache flushing on sun4c and sun4 */ 3354579826SDavid Howells #define ASI_FLUSHSEG 0x0c 3454579826SDavid Howells #define ASI_FLUSHPG 0x0d 3554579826SDavid Howells #define ASI_FLUSHCTX 0x0e 3654579826SDavid Howells 3754579826SDavid Howells /* SPARCstation-5: only 6 bits are decoded. */ 3854579826SDavid Howells /* wo = Write Only, rw = Read Write; */ 3954579826SDavid Howells /* ss = Single Size, as = All Sizes; */ 4054579826SDavid Howells #define ASI_M_RES00 0x00 /* Don't touch... */ 4154579826SDavid Howells #define ASI_M_UNA01 0x01 /* Same here... */ 4254579826SDavid Howells #define ASI_M_MXCC 0x02 /* Access to TI VIKING MXCC registers */ 4354579826SDavid Howells #define ASI_M_FLUSH_PROBE 0x03 /* Reference MMU Flush/Probe; rw, ss */ 4454579826SDavid Howells #define ASI_M_MMUREGS 0x04 /* MMU Registers; rw, ss */ 4554579826SDavid Howells #define ASI_M_TLBDIAG 0x05 /* MMU TLB only Diagnostics */ 4654579826SDavid Howells #define ASI_M_DIAGS 0x06 /* Reference MMU Diagnostics */ 4754579826SDavid Howells #define ASI_M_IODIAG 0x07 /* MMU I/O TLB only Diagnostics */ 4854579826SDavid Howells #define ASI_M_USERTXT 0x08 /* Same as ASI_USERTXT; rw, as */ 4954579826SDavid Howells #define ASI_M_KERNELTXT 0x09 /* Same as ASI_KERNELTXT; rw, as */ 5054579826SDavid Howells #define ASI_M_USERDATA 0x0A /* Same as ASI_USERDATA; rw, as */ 5154579826SDavid Howells #define ASI_M_KERNELDATA 0x0B /* Same as ASI_KERNELDATA; rw, as */ 5254579826SDavid Howells #define ASI_M_TXTC_TAG 0x0C /* Instruction Cache Tag; rw, ss */ 5354579826SDavid Howells #define ASI_M_TXTC_DATA 0x0D /* Instruction Cache Data; rw, ss */ 5454579826SDavid Howells #define ASI_M_DATAC_TAG 0x0E /* Data Cache Tag; rw, ss */ 5554579826SDavid Howells #define ASI_M_DATAC_DATA 0x0F /* Data Cache Data; rw, ss */ 5654579826SDavid Howells 5754579826SDavid Howells /* The following cache flushing ASIs work only with the 'sta' 5854579826SDavid Howells * instruction. Results are unpredictable for 'swap' and 'ldstuba', 5954579826SDavid Howells * so don't do it. 6054579826SDavid Howells */ 6154579826SDavid Howells 6254579826SDavid Howells /* These ASI flushes affect external caches too. */ 6354579826SDavid Howells #define ASI_M_FLUSH_PAGE 0x10 /* Flush I&D Cache Line (page); wo, ss */ 6454579826SDavid Howells #define ASI_M_FLUSH_SEG 0x11 /* Flush I&D Cache Line (seg); wo, ss */ 6554579826SDavid Howells #define ASI_M_FLUSH_REGION 0x12 /* Flush I&D Cache Line (region); wo, ss */ 6654579826SDavid Howells #define ASI_M_FLUSH_CTX 0x13 /* Flush I&D Cache Line (context); wo, ss */ 6754579826SDavid Howells #define ASI_M_FLUSH_USER 0x14 /* Flush I&D Cache Line (user); wo, ss */ 6854579826SDavid Howells 6954579826SDavid Howells /* Block-copy operations are available only on certain V8 cpus. */ 7054579826SDavid Howells #define ASI_M_BCOPY 0x17 /* Block copy */ 7154579826SDavid Howells 7254579826SDavid Howells /* These affect only the ICACHE and are Ross HyperSparc and TurboSparc specific. */ 7354579826SDavid Howells #define ASI_M_IFLUSH_PAGE 0x18 /* Flush I Cache Line (page); wo, ss */ 7454579826SDavid Howells #define ASI_M_IFLUSH_SEG 0x19 /* Flush I Cache Line (seg); wo, ss */ 7554579826SDavid Howells #define ASI_M_IFLUSH_REGION 0x1A /* Flush I Cache Line (region); wo, ss */ 7654579826SDavid Howells #define ASI_M_IFLUSH_CTX 0x1B /* Flush I Cache Line (context); wo, ss */ 7754579826SDavid Howells #define ASI_M_IFLUSH_USER 0x1C /* Flush I Cache Line (user); wo, ss */ 7854579826SDavid Howells 7954579826SDavid Howells /* Block-fill operations are available on certain V8 cpus */ 8054579826SDavid Howells #define ASI_M_BFILL 0x1F 8154579826SDavid Howells 8254579826SDavid Howells /* This allows direct access to main memory, actually 0x20 to 0x2f are 8354579826SDavid Howells * the available ASI's for physical ram pass-through, but I don't have 8454579826SDavid Howells * any idea what the other ones do.... 8554579826SDavid Howells */ 8654579826SDavid Howells 8754579826SDavid Howells #define ASI_M_BYPASS 0x20 /* Reference MMU bypass; rw, as */ 8854579826SDavid Howells #define ASI_M_FBMEM 0x29 /* Graphics card frame buffer access */ 8954579826SDavid Howells #define ASI_M_VMEUS 0x2A /* VME user 16-bit access */ 9054579826SDavid Howells #define ASI_M_VMEPS 0x2B /* VME priv 16-bit access */ 9154579826SDavid Howells #define ASI_M_VMEUT 0x2C /* VME user 32-bit access */ 9254579826SDavid Howells #define ASI_M_VMEPT 0x2D /* VME priv 32-bit access */ 9354579826SDavid Howells #define ASI_M_SBUS 0x2E /* Direct SBus access */ 9454579826SDavid Howells #define ASI_M_CTL 0x2F /* Control Space (ECC and MXCC are here) */ 9554579826SDavid Howells 9654579826SDavid Howells 9754579826SDavid Howells /* This is ROSS HyperSparc only. */ 9854579826SDavid Howells #define ASI_M_FLUSH_IWHOLE 0x31 /* Flush entire ICACHE; wo, ss */ 9954579826SDavid Howells 10054579826SDavid Howells /* Tsunami/Viking/TurboSparc i/d cache flash clear. */ 10154579826SDavid Howells #define ASI_M_IC_FLCLEAR 0x36 10254579826SDavid Howells #define ASI_M_DC_FLCLEAR 0x37 10354579826SDavid Howells 10454579826SDavid Howells #define ASI_M_DCDR 0x39 /* Data Cache Diagnostics Register rw, ss */ 10554579826SDavid Howells 10654579826SDavid Howells #define ASI_M_VIKING_TMP1 0x40 /* Emulation temporary 1 on Viking */ 10754579826SDavid Howells /* only available on SuperSparc I */ 10854579826SDavid Howells /* #define ASI_M_VIKING_TMP2 0x41 */ /* Emulation temporary 2 on Viking */ 10954579826SDavid Howells 11054579826SDavid Howells #define ASI_M_ACTION 0x4c /* Breakpoint Action Register (GNU/Viking) */ 11154579826SDavid Howells 11254579826SDavid Howells /* LEON ASI */ 11354579826SDavid Howells #define ASI_LEON_NOCACHE 0x01 11454579826SDavid Howells 11554579826SDavid Howells #define ASI_LEON_DCACHE_MISS 0x01 11654579826SDavid Howells 11754579826SDavid Howells #define ASI_LEON_CACHEREGS 0x02 11854579826SDavid Howells #define ASI_LEON_IFLUSH 0x10 11954579826SDavid Howells #define ASI_LEON_DFLUSH 0x11 12054579826SDavid Howells 12154579826SDavid Howells #define ASI_LEON_MMUFLUSH 0x18 12254579826SDavid Howells #define ASI_LEON_MMUREGS 0x19 12354579826SDavid Howells #define ASI_LEON_BYPASS 0x1c 12454579826SDavid Howells #define ASI_LEON_FLUSH_PAGE 0x10 12554579826SDavid Howells 12654579826SDavid Howells /* V9 Architecture mandary ASIs. */ 12754579826SDavid Howells #define ASI_N 0x04 /* Nucleus */ 12854579826SDavid Howells #define ASI_NL 0x0c /* Nucleus, little endian */ 12954579826SDavid Howells #define ASI_AIUP 0x10 /* Primary, user */ 13054579826SDavid Howells #define ASI_AIUS 0x11 /* Secondary, user */ 13154579826SDavid Howells #define ASI_AIUPL 0x18 /* Primary, user, little endian */ 13254579826SDavid Howells #define ASI_AIUSL 0x19 /* Secondary, user, little endian */ 13354579826SDavid Howells #define ASI_P 0x80 /* Primary, implicit */ 13454579826SDavid Howells #define ASI_S 0x81 /* Secondary, implicit */ 13554579826SDavid Howells #define ASI_PNF 0x82 /* Primary, no fault */ 13654579826SDavid Howells #define ASI_SNF 0x83 /* Secondary, no fault */ 13754579826SDavid Howells #define ASI_PL 0x88 /* Primary, implicit, l-endian */ 13854579826SDavid Howells #define ASI_SL 0x89 /* Secondary, implicit, l-endian */ 13954579826SDavid Howells #define ASI_PNFL 0x8a /* Primary, no fault, l-endian */ 14054579826SDavid Howells #define ASI_SNFL 0x8b /* Secondary, no fault, l-endian */ 14154579826SDavid Howells 14254579826SDavid Howells /* SpitFire and later extended ASIs. The "(III)" marker designates 14354579826SDavid Howells * UltraSparc-III and later specific ASIs. The "(CMT)" marker designates 14454579826SDavid Howells * Chip Multi Threading specific ASIs. "(NG)" designates Niagara specific 14554579826SDavid Howells * ASIs, "(4V)" designates SUN4V specific ASIs. "(NG4)" designates SPARC-T4 14654579826SDavid Howells * and later ASIs. 14754579826SDavid Howells */ 148*75037500SKhalid Aziz #define ASI_MCD_PRIV_PRIMARY 0x02 /* (NG7) Privileged MCD version VA */ 149*75037500SKhalid Aziz #define ASI_MCD_REAL 0x05 /* (NG7) Privileged MCD version PA */ 15054579826SDavid Howells #define ASI_PHYS_USE_EC 0x14 /* PADDR, E-cachable */ 15154579826SDavid Howells #define ASI_PHYS_BYPASS_EC_E 0x15 /* PADDR, E-bit */ 15254579826SDavid Howells #define ASI_BLK_AIUP_4V 0x16 /* (4V) Prim, user, block ld/st */ 15354579826SDavid Howells #define ASI_BLK_AIUS_4V 0x17 /* (4V) Sec, user, block ld/st */ 15454579826SDavid Howells #define ASI_PHYS_USE_EC_L 0x1c /* PADDR, E-cachable, little endian*/ 15554579826SDavid Howells #define ASI_PHYS_BYPASS_EC_E_L 0x1d /* PADDR, E-bit, little endian */ 15654579826SDavid Howells #define ASI_BLK_AIUP_L_4V 0x1e /* (4V) Prim, user, block, l-endian*/ 15754579826SDavid Howells #define ASI_BLK_AIUS_L_4V 0x1f /* (4V) Sec, user, block, l-endian */ 15854579826SDavid Howells #define ASI_SCRATCHPAD 0x20 /* (4V) Scratch Pad Registers */ 15954579826SDavid Howells #define ASI_MMU 0x21 /* (4V) MMU Context Registers */ 16054579826SDavid Howells #define ASI_BLK_INIT_QUAD_LDD_AIUS 0x23 /* (NG) init-store, twin load, 16154579826SDavid Howells * secondary, user 16254579826SDavid Howells */ 16354579826SDavid Howells #define ASI_NUCLEUS_QUAD_LDD 0x24 /* Cachable, qword load */ 16454579826SDavid Howells #define ASI_QUEUE 0x25 /* (4V) Interrupt Queue Registers */ 16554579826SDavid Howells #define ASI_QUAD_LDD_PHYS_4V 0x26 /* (4V) Physical, qword load */ 16654579826SDavid Howells #define ASI_NUCLEUS_QUAD_LDD_L 0x2c /* Cachable, qword load, l-endian */ 16754579826SDavid Howells #define ASI_QUAD_LDD_PHYS_L_4V 0x2e /* (4V) Phys, qword load, l-endian */ 16854579826SDavid Howells #define ASI_PCACHE_DATA_STATUS 0x30 /* (III) PCache data stat RAM diag */ 16954579826SDavid Howells #define ASI_PCACHE_DATA 0x31 /* (III) PCache data RAM diag */ 17054579826SDavid Howells #define ASI_PCACHE_TAG 0x32 /* (III) PCache tag RAM diag */ 17154579826SDavid Howells #define ASI_PCACHE_SNOOP_TAG 0x33 /* (III) PCache snoop tag RAM diag */ 17254579826SDavid Howells #define ASI_QUAD_LDD_PHYS 0x34 /* (III+) PADDR, qword load */ 17354579826SDavid Howells #define ASI_WCACHE_VALID_BITS 0x38 /* (III) WCache Valid Bits diag */ 17454579826SDavid Howells #define ASI_WCACHE_DATA 0x39 /* (III) WCache data RAM diag */ 17554579826SDavid Howells #define ASI_WCACHE_TAG 0x3a /* (III) WCache tag RAM diag */ 17654579826SDavid Howells #define ASI_WCACHE_SNOOP_TAG 0x3b /* (III) WCache snoop tag RAM diag */ 17754579826SDavid Howells #define ASI_QUAD_LDD_PHYS_L 0x3c /* (III+) PADDR, qw-load, l-endian */ 17854579826SDavid Howells #define ASI_SRAM_FAST_INIT 0x40 /* (III+) Fast SRAM init */ 17954579826SDavid Howells #define ASI_CORE_AVAILABLE 0x41 /* (CMT) LP Available */ 18054579826SDavid Howells #define ASI_CORE_ENABLE_STAT 0x41 /* (CMT) LP Enable Status */ 18154579826SDavid Howells #define ASI_CORE_ENABLE 0x41 /* (CMT) LP Enable RW */ 18254579826SDavid Howells #define ASI_XIR_STEERING 0x41 /* (CMT) XIR Steering RW */ 18354579826SDavid Howells #define ASI_CORE_RUNNING_RW 0x41 /* (CMT) LP Running RW */ 18454579826SDavid Howells #define ASI_CORE_RUNNING_W1S 0x41 /* (CMT) LP Running Write-One Set */ 18554579826SDavid Howells #define ASI_CORE_RUNNING_W1C 0x41 /* (CMT) LP Running Write-One Clr */ 18654579826SDavid Howells #define ASI_CORE_RUNNING_STAT 0x41 /* (CMT) LP Running Status */ 18754579826SDavid Howells #define ASI_CMT_ERROR_STEERING 0x41 /* (CMT) Error Steering RW */ 18854579826SDavid Howells #define ASI_DCACHE_INVALIDATE 0x42 /* (III) DCache Invalidate diag */ 18954579826SDavid Howells #define ASI_DCACHE_UTAG 0x43 /* (III) DCache uTag diag */ 19054579826SDavid Howells #define ASI_DCACHE_SNOOP_TAG 0x44 /* (III) DCache snoop tag RAM diag */ 19154579826SDavid Howells #define ASI_LSU_CONTROL 0x45 /* Load-store control unit */ 19254579826SDavid Howells #define ASI_DCU_CONTROL_REG 0x45 /* (III) DCache Unit Control reg */ 19354579826SDavid Howells #define ASI_DCACHE_DATA 0x46 /* DCache data-ram diag access */ 19454579826SDavid Howells #define ASI_DCACHE_TAG 0x47 /* Dcache tag/valid ram diag access*/ 19554579826SDavid Howells #define ASI_INTR_DISPATCH_STAT 0x48 /* IRQ vector dispatch status */ 19654579826SDavid Howells #define ASI_INTR_RECEIVE 0x49 /* IRQ vector receive status */ 19754579826SDavid Howells #define ASI_UPA_CONFIG 0x4a /* UPA config space */ 19854579826SDavid Howells #define ASI_JBUS_CONFIG 0x4a /* (IIIi) JBUS Config Register */ 19954579826SDavid Howells #define ASI_SAFARI_CONFIG 0x4a /* (III) Safari Config Register */ 20054579826SDavid Howells #define ASI_SAFARI_ADDRESS 0x4a /* (III) Safari Address Register */ 20154579826SDavid Howells #define ASI_ESTATE_ERROR_EN 0x4b /* E-cache error enable space */ 20254579826SDavid Howells #define ASI_AFSR 0x4c /* Async fault status register */ 20354579826SDavid Howells #define ASI_AFAR 0x4d /* Async fault address register */ 20454579826SDavid Howells #define ASI_EC_TAG_DATA 0x4e /* E-cache tag/valid ram diag acc */ 20554579826SDavid Howells #define ASI_IMMU 0x50 /* Insn-MMU main register space */ 20654579826SDavid Howells #define ASI_IMMU_TSB_8KB_PTR 0x51 /* Insn-MMU 8KB TSB pointer reg */ 20754579826SDavid Howells #define ASI_IMMU_TSB_64KB_PTR 0x52 /* Insn-MMU 64KB TSB pointer reg */ 20854579826SDavid Howells #define ASI_ITLB_DATA_IN 0x54 /* Insn-MMU TLB data in reg */ 20954579826SDavid Howells #define ASI_ITLB_DATA_ACCESS 0x55 /* Insn-MMU TLB data access reg */ 21054579826SDavid Howells #define ASI_ITLB_TAG_READ 0x56 /* Insn-MMU TLB tag read reg */ 21154579826SDavid Howells #define ASI_IMMU_DEMAP 0x57 /* Insn-MMU TLB demap */ 21254579826SDavid Howells #define ASI_DMMU 0x58 /* Data-MMU main register space */ 21354579826SDavid Howells #define ASI_DMMU_TSB_8KB_PTR 0x59 /* Data-MMU 8KB TSB pointer reg */ 21454579826SDavid Howells #define ASI_DMMU_TSB_64KB_PTR 0x5a /* Data-MMU 16KB TSB pointer reg */ 21554579826SDavid Howells #define ASI_DMMU_TSB_DIRECT_PTR 0x5b /* Data-MMU TSB direct pointer reg */ 21654579826SDavid Howells #define ASI_DTLB_DATA_IN 0x5c /* Data-MMU TLB data in reg */ 21754579826SDavid Howells #define ASI_DTLB_DATA_ACCESS 0x5d /* Data-MMU TLB data access reg */ 21854579826SDavid Howells #define ASI_DTLB_TAG_READ 0x5e /* Data-MMU TLB tag read reg */ 21954579826SDavid Howells #define ASI_DMMU_DEMAP 0x5f /* Data-MMU TLB demap */ 22054579826SDavid Howells #define ASI_IIU_INST_TRAP 0x60 /* (III) Instruction Breakpoint */ 22154579826SDavid Howells #define ASI_INTR_ID 0x63 /* (CMT) Interrupt ID register */ 22254579826SDavid Howells #define ASI_CORE_ID 0x63 /* (CMT) LP ID register */ 22354579826SDavid Howells #define ASI_CESR_ID 0x63 /* (CMT) CESR ID register */ 22454579826SDavid Howells #define ASI_IC_INSTR 0x66 /* Insn cache instrucion ram diag */ 22554579826SDavid Howells #define ASI_IC_TAG 0x67 /* Insn cache tag/valid ram diag */ 22654579826SDavid Howells #define ASI_IC_STAG 0x68 /* (III) Insn cache snoop tag ram */ 22754579826SDavid Howells #define ASI_IC_PRE_DECODE 0x6e /* Insn cache pre-decode ram diag */ 22854579826SDavid Howells #define ASI_IC_NEXT_FIELD 0x6f /* Insn cache next-field ram diag */ 22954579826SDavid Howells #define ASI_BRPRED_ARRAY 0x6f /* (III) Branch Prediction RAM diag*/ 23054579826SDavid Howells #define ASI_BLK_AIUP 0x70 /* Primary, user, block load/store */ 23154579826SDavid Howells #define ASI_BLK_AIUS 0x71 /* Secondary, user, block ld/st */ 23254579826SDavid Howells #define ASI_MCU_CTRL_REG 0x72 /* (III) Memory controller regs */ 23354579826SDavid Howells #define ASI_EC_DATA 0x74 /* (III) E-cache data staging reg */ 23454579826SDavid Howells #define ASI_EC_CTRL 0x75 /* (III) E-cache control reg */ 23554579826SDavid Howells #define ASI_EC_W 0x76 /* E-cache diag write access */ 23654579826SDavid Howells #define ASI_UDB_ERROR_W 0x77 /* External UDB error regs W */ 23754579826SDavid Howells #define ASI_UDB_CONTROL_W 0x77 /* External UDB control regs W */ 23854579826SDavid Howells #define ASI_INTR_W 0x77 /* IRQ vector dispatch write */ 23954579826SDavid Howells #define ASI_INTR_DATAN_W 0x77 /* (III) Out irq vector data reg N */ 24054579826SDavid Howells #define ASI_INTR_DISPATCH_W 0x77 /* (III) Interrupt vector dispatch */ 24154579826SDavid Howells #define ASI_BLK_AIUPL 0x78 /* Primary, user, little, blk ld/st*/ 24254579826SDavid Howells #define ASI_BLK_AIUSL 0x79 /* Secondary, user, little, blk ld/st*/ 24354579826SDavid Howells #define ASI_EC_R 0x7e /* E-cache diag read access */ 24454579826SDavid Howells #define ASI_UDBH_ERROR_R 0x7f /* External UDB error regs rd hi */ 24554579826SDavid Howells #define ASI_UDBL_ERROR_R 0x7f /* External UDB error regs rd low */ 24654579826SDavid Howells #define ASI_UDBH_CONTROL_R 0x7f /* External UDB control regs rd hi */ 24754579826SDavid Howells #define ASI_UDBL_CONTROL_R 0x7f /* External UDB control regs rd low*/ 24854579826SDavid Howells #define ASI_INTR_R 0x7f /* IRQ vector dispatch read */ 24954579826SDavid Howells #define ASI_INTR_DATAN_R 0x7f /* (III) In irq vector data reg N */ 250*75037500SKhalid Aziz #define ASI_MCD_PRIMARY 0x90 /* (NG7) MCD version load/store */ 251*75037500SKhalid Aziz #define ASI_MCD_ST_BLKINIT_PRIMARY \ 252*75037500SKhalid Aziz 0x92 /* (NG7) MCD store BLKINIT primary */ 25354579826SDavid Howells #define ASI_PIC 0xb0 /* (NG4) PIC registers */ 25454579826SDavid Howells #define ASI_PST8_P 0xc0 /* Primary, 8 8-bit, partial */ 25554579826SDavid Howells #define ASI_PST8_S 0xc1 /* Secondary, 8 8-bit, partial */ 25654579826SDavid Howells #define ASI_PST16_P 0xc2 /* Primary, 4 16-bit, partial */ 25754579826SDavid Howells #define ASI_PST16_S 0xc3 /* Secondary, 4 16-bit, partial */ 25854579826SDavid Howells #define ASI_PST32_P 0xc4 /* Primary, 2 32-bit, partial */ 25954579826SDavid Howells #define ASI_PST32_S 0xc5 /* Secondary, 2 32-bit, partial */ 26054579826SDavid Howells #define ASI_PST8_PL 0xc8 /* Primary, 8 8-bit, partial, L */ 26154579826SDavid Howells #define ASI_PST8_SL 0xc9 /* Secondary, 8 8-bit, partial, L */ 26254579826SDavid Howells #define ASI_PST16_PL 0xca /* Primary, 4 16-bit, partial, L */ 26354579826SDavid Howells #define ASI_PST16_SL 0xcb /* Secondary, 4 16-bit, partial, L */ 26454579826SDavid Howells #define ASI_PST32_PL 0xcc /* Primary, 2 32-bit, partial, L */ 26554579826SDavid Howells #define ASI_PST32_SL 0xcd /* Secondary, 2 32-bit, partial, L */ 26654579826SDavid Howells #define ASI_FL8_P 0xd0 /* Primary, 1 8-bit, fpu ld/st */ 26754579826SDavid Howells #define ASI_FL8_S 0xd1 /* Secondary, 1 8-bit, fpu ld/st */ 26854579826SDavid Howells #define ASI_FL16_P 0xd2 /* Primary, 1 16-bit, fpu ld/st */ 26954579826SDavid Howells #define ASI_FL16_S 0xd3 /* Secondary, 1 16-bit, fpu ld/st */ 27054579826SDavid Howells #define ASI_FL8_PL 0xd8 /* Primary, 1 8-bit, fpu ld/st, L */ 27154579826SDavid Howells #define ASI_FL8_SL 0xd9 /* Secondary, 1 8-bit, fpu ld/st, L*/ 27254579826SDavid Howells #define ASI_FL16_PL 0xda /* Primary, 1 16-bit, fpu ld/st, L */ 27354579826SDavid Howells #define ASI_FL16_SL 0xdb /* Secondary, 1 16-bit, fpu ld/st,L*/ 27454579826SDavid Howells #define ASI_BLK_COMMIT_P 0xe0 /* Primary, blk store commit */ 27554579826SDavid Howells #define ASI_BLK_COMMIT_S 0xe1 /* Secondary, blk store commit */ 27654579826SDavid Howells #define ASI_BLK_INIT_QUAD_LDD_P 0xe2 /* (NG) init-store, twin load, 27754579826SDavid Howells * primary, implicit 27854579826SDavid Howells */ 27954579826SDavid Howells #define ASI_BLK_INIT_QUAD_LDD_S 0xe3 /* (NG) init-store, twin load, 28054579826SDavid Howells * secondary, implicit 28154579826SDavid Howells */ 28254579826SDavid Howells #define ASI_BLK_P 0xf0 /* Primary, blk ld/st */ 28354579826SDavid Howells #define ASI_BLK_S 0xf1 /* Secondary, blk ld/st */ 28454579826SDavid Howells #define ASI_ST_BLKINIT_MRU_P 0xf2 /* (NG4) init-store, twin load, 28554579826SDavid Howells * Most-Recently-Used, primary, 28654579826SDavid Howells * implicit 28754579826SDavid Howells */ 288c1b3475dSRob Gardner #define ASI_ST_BLKINIT_MRU_S 0xf3 /* (NG4) init-store, twin load, 28954579826SDavid Howells * Most-Recently-Used, secondary, 29054579826SDavid Howells * implicit 29154579826SDavid Howells */ 29254579826SDavid Howells #define ASI_BLK_PL 0xf8 /* Primary, blk ld/st, little */ 29354579826SDavid Howells #define ASI_BLK_SL 0xf9 /* Secondary, blk ld/st, little */ 29454579826SDavid Howells #define ASI_ST_BLKINIT_MRU_PL 0xfa /* (NG4) init-store, twin load, 29554579826SDavid Howells * Most-Recently-Used, primary, 29654579826SDavid Howells * implicit, little-endian 29754579826SDavid Howells */ 29854579826SDavid Howells #define ASI_ST_BLKINIT_MRU_SL 0xfb /* (NG4) init-store, twin load, 29954579826SDavid Howells * Most-Recently-Used, secondary, 30054579826SDavid Howells * implicit, little-endian 30154579826SDavid Howells */ 30254579826SDavid Howells 30354579826SDavid Howells #endif /* _SPARC_ASI_H */ 304