xref: /linux/arch/sh/kernel/cpu/sh4a/clock-sh7722.c (revision 2277ab4a1df50e05bc732fe9488d4e902bb8399a)
1 /*
2  * arch/sh/kernel/cpu/sh4a/clock-sh7722.c
3  *
4  * SH7722 clock framework support
5  *
6  * Copyright (C) 2009 Magnus Damm
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License as published by
10  * the Free Software Foundation; either version 2 of the License
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
20  */
21 #include <linux/init.h>
22 #include <linux/kernel.h>
23 #include <linux/io.h>
24 #include <asm/clock.h>
25 #include <asm/hwblk.h>
26 #include <cpu/sh7722.h>
27 
28 /* SH7722 registers */
29 #define FRQCR		0xa4150000
30 #define VCLKCR		0xa4150004
31 #define SCLKACR		0xa4150008
32 #define SCLKBCR		0xa415000c
33 #define IRDACLKCR	0xa4150018
34 #define PLLCR		0xa4150024
35 #define MSTPCR0		0xa4150030
36 #define MSTPCR1		0xa4150034
37 #define MSTPCR2		0xa4150038
38 #define DLLFRQ		0xa4150050
39 
40 /* Fixed 32 KHz root clock for RTC and Power Management purposes */
41 static struct clk r_clk = {
42 	.name           = "rclk",
43 	.id             = -1,
44 	.rate           = 32768,
45 };
46 
47 /*
48  * Default rate for the root input clock, reset this with clk_set_rate()
49  * from the platform code.
50  */
51 struct clk extal_clk = {
52 	.name		= "extal",
53 	.id		= -1,
54 	.rate		= 33333333,
55 };
56 
57 /* The dll block multiplies the 32khz r_clk, may be used instead of extal */
58 static unsigned long dll_recalc(struct clk *clk)
59 {
60 	unsigned long mult;
61 
62 	if (__raw_readl(PLLCR) & 0x1000)
63 		mult = __raw_readl(DLLFRQ);
64 	else
65 		mult = 0;
66 
67 	return clk->parent->rate * mult;
68 }
69 
70 static struct clk_ops dll_clk_ops = {
71 	.recalc		= dll_recalc,
72 };
73 
74 static struct clk dll_clk = {
75 	.name           = "dll_clk",
76 	.id             = -1,
77 	.ops		= &dll_clk_ops,
78 	.parent		= &r_clk,
79 	.flags		= CLK_ENABLE_ON_INIT,
80 };
81 
82 static unsigned long pll_recalc(struct clk *clk)
83 {
84 	unsigned long mult = 1;
85 	unsigned long div = 1;
86 
87 	if (__raw_readl(PLLCR) & 0x4000)
88 		mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1);
89 	else
90 		div = 2;
91 
92 	return (clk->parent->rate * mult) / div;
93 }
94 
95 static struct clk_ops pll_clk_ops = {
96 	.recalc		= pll_recalc,
97 };
98 
99 static struct clk pll_clk = {
100 	.name		= "pll_clk",
101 	.id		= -1,
102 	.ops		= &pll_clk_ops,
103 	.flags		= CLK_ENABLE_ON_INIT,
104 };
105 
106 struct clk *main_clks[] = {
107 	&r_clk,
108 	&extal_clk,
109 	&dll_clk,
110 	&pll_clk,
111 };
112 
113 static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 };
114 static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 };
115 
116 static struct clk_div_mult_table div4_table = {
117 	.divisors = divisors,
118 	.nr_divisors = ARRAY_SIZE(divisors),
119 	.multipliers = multipliers,
120 	.nr_multipliers = ARRAY_SIZE(multipliers),
121 };
122 
123 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P,
124        DIV4_SIUA, DIV4_SIUB, DIV4_IRDA, DIV4_NR };
125 
126 #define DIV4(_str, _reg, _bit, _mask, _flags) \
127   SH_CLK_DIV4(_str, &pll_clk, _reg, _bit, _mask, _flags)
128 
129 struct clk div4_clks[DIV4_NR] = {
130 	[DIV4_I] = DIV4("cpu_clk", FRQCR, 20, 0x1fef, CLK_ENABLE_ON_INIT),
131 	[DIV4_U] = DIV4("umem_clk", FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
132 	[DIV4_SH] = DIV4("shyway_clk", FRQCR, 12, 0x1fff, CLK_ENABLE_ON_INIT),
133 	[DIV4_B] = DIV4("bus_clk", FRQCR, 8, 0x1fff, CLK_ENABLE_ON_INIT),
134 	[DIV4_B3] = DIV4("b3_clk", FRQCR, 4, 0x1fff, CLK_ENABLE_ON_INIT),
135 	[DIV4_P] = DIV4("peripheral_clk", FRQCR, 0, 0x1fff, 0),
136 	[DIV4_SIUA] = DIV4("siua_clk", SCLKACR, 0, 0x1fff, 0),
137 	[DIV4_SIUB] = DIV4("siub_clk", SCLKBCR, 0, 0x1fff, 0),
138 	[DIV4_IRDA] = DIV4("irda_clk", IRDACLKCR, 0, 0x1fff, 0),
139 };
140 
141 struct clk div6_clks[] = {
142 	SH_CLK_DIV6("video_clk", &pll_clk, VCLKCR, 0),
143 };
144 
145 #define R_CLK &r_clk
146 #define P_CLK &div4_clks[DIV4_P]
147 #define B_CLK &div4_clks[DIV4_B]
148 #define U_CLK &div4_clks[DIV4_U]
149 
150 static struct clk mstp_clks[] = {
151 	SH_HWBLK_CLK("uram0", -1, U_CLK, HWBLK_URAM, CLK_ENABLE_ON_INIT),
152 	SH_HWBLK_CLK("xymem0", -1, B_CLK, HWBLK_XYMEM, CLK_ENABLE_ON_INIT),
153 	SH_HWBLK_CLK("tmu0", -1, P_CLK, HWBLK_TMU, 0),
154 	SH_HWBLK_CLK("cmt0", -1, R_CLK, HWBLK_CMT, 0),
155 	SH_HWBLK_CLK("rwdt0", -1, R_CLK, HWBLK_RWDT, 0),
156 	SH_HWBLK_CLK("flctl0", -1, P_CLK, HWBLK_FLCTL, 0),
157 	SH_HWBLK_CLK("scif0", -1, P_CLK, HWBLK_SCIF0, 0),
158 	SH_HWBLK_CLK("scif1", -1, P_CLK, HWBLK_SCIF1, 0),
159 	SH_HWBLK_CLK("scif2", -1, P_CLK, HWBLK_SCIF2, 0),
160 
161 	SH_HWBLK_CLK("i2c0", -1, P_CLK, HWBLK_IIC, 0),
162 	SH_HWBLK_CLK("rtc0", -1, R_CLK, HWBLK_RTC, 0),
163 
164 	SH_HWBLK_CLK("sdhi0", -1, P_CLK, HWBLK_SDHI, 0),
165 	SH_HWBLK_CLK("keysc0", -1, R_CLK, HWBLK_KEYSC, 0),
166 	SH_HWBLK_CLK("usbf0", -1, P_CLK, HWBLK_USBF, 0),
167 	SH_HWBLK_CLK("2dg0", -1, B_CLK, HWBLK_2DG, 0),
168 	SH_HWBLK_CLK("siu0", -1, B_CLK, HWBLK_SIU, 0),
169 	SH_HWBLK_CLK("vou0", -1, B_CLK, HWBLK_VOU, 0),
170 	SH_HWBLK_CLK("jpu0", -1, B_CLK, HWBLK_JPU, CLK_ENABLE_ON_INIT),
171 	SH_HWBLK_CLK("beu0", -1, B_CLK, HWBLK_BEU, 0),
172 	SH_HWBLK_CLK("ceu0", -1, B_CLK, HWBLK_CEU, 0),
173 	SH_HWBLK_CLK("veu0", -1, B_CLK, HWBLK_VEU, CLK_ENABLE_ON_INIT),
174 	SH_HWBLK_CLK("vpu0", -1, B_CLK, HWBLK_VPU, CLK_ENABLE_ON_INIT),
175 	SH_HWBLK_CLK("lcdc0", -1, P_CLK, HWBLK_LCDC, 0),
176 };
177 
178 int __init arch_clk_init(void)
179 {
180 	int k, ret = 0;
181 
182 	/* autodetect extal or dll configuration */
183 	if (__raw_readl(PLLCR) & 0x1000)
184 		pll_clk.parent = &dll_clk;
185 	else
186 		pll_clk.parent = &extal_clk;
187 
188 	for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
189 		ret = clk_register(main_clks[k]);
190 
191 	if (!ret)
192 		ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
193 
194 	if (!ret)
195 		ret = sh_clk_div6_register(div6_clks, ARRAY_SIZE(div6_clks));
196 
197 	if (!ret)
198 		ret = sh_hwblk_clk_register(mstp_clks, ARRAY_SIZE(mstp_clks));
199 
200 	return ret;
201 }
202